xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/xlnx/zynqmp_disp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * ZynqMP Display Controller Driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2017 - 2020 Xilinx, Inc.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Authors:
8*4882a593Smuzhiyun  * - Hyun Woo Kwon <hyun.kwon@xilinx.com>
9*4882a593Smuzhiyun  * - Laurent Pinchart <laurent.pinchart@ideasonboard.com>
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <drm/drm_atomic.h>
13*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
14*4882a593Smuzhiyun #include <drm/drm_atomic_uapi.h>
15*4882a593Smuzhiyun #include <drm/drm_crtc.h>
16*4882a593Smuzhiyun #include <drm/drm_device.h>
17*4882a593Smuzhiyun #include <drm/drm_fb_cma_helper.h>
18*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
19*4882a593Smuzhiyun #include <drm/drm_framebuffer.h>
20*4882a593Smuzhiyun #include <drm/drm_managed.h>
21*4882a593Smuzhiyun #include <drm/drm_plane.h>
22*4882a593Smuzhiyun #include <drm/drm_plane_helper.h>
23*4882a593Smuzhiyun #include <drm/drm_vblank.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include <linux/clk.h>
26*4882a593Smuzhiyun #include <linux/delay.h>
27*4882a593Smuzhiyun #include <linux/dma-mapping.h>
28*4882a593Smuzhiyun #include <linux/dmaengine.h>
29*4882a593Smuzhiyun #include <linux/module.h>
30*4882a593Smuzhiyun #include <linux/of.h>
31*4882a593Smuzhiyun #include <linux/of_dma.h>
32*4882a593Smuzhiyun #include <linux/platform_device.h>
33*4882a593Smuzhiyun #include <linux/pm_runtime.h>
34*4882a593Smuzhiyun #include <linux/spinlock.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include "zynqmp_disp.h"
37*4882a593Smuzhiyun #include "zynqmp_disp_regs.h"
38*4882a593Smuzhiyun #include "zynqmp_dp.h"
39*4882a593Smuzhiyun #include "zynqmp_dpsub.h"
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /*
42*4882a593Smuzhiyun  * Overview
43*4882a593Smuzhiyun  * --------
44*4882a593Smuzhiyun  *
45*4882a593Smuzhiyun  * The display controller part of ZynqMP DP subsystem, made of the Audio/Video
46*4882a593Smuzhiyun  * Buffer Manager, the Video Rendering Pipeline (blender) and the Audio Mixer.
47*4882a593Smuzhiyun  *
48*4882a593Smuzhiyun  *              +------------------------------------------------------------+
49*4882a593Smuzhiyun  * +--------+   | +----------------+     +-----------+                       |
50*4882a593Smuzhiyun  * | DPDMA  | --->|                | --> |   Video   | Video +-------------+ |
51*4882a593Smuzhiyun  * | 4x vid |   | |                |     | Rendering | -+--> |             | |   +------+
52*4882a593Smuzhiyun  * | 2x aud |   | |  Audio/Video   | --> | Pipeline  |  |    | DisplayPort |---> | PHY0 |
53*4882a593Smuzhiyun  * +--------+   | | Buffer Manager |     +-----------+  |    |   Source    | |   +------+
54*4882a593Smuzhiyun  *              | |    and STC     |     +-----------+  |    | Controller  | |   +------+
55*4882a593Smuzhiyun  * Live Video --->|                | --> |   Audio   | Audio |             |---> | PHY1 |
56*4882a593Smuzhiyun  *              | |                |     |   Mixer   | --+-> |             | |   +------+
57*4882a593Smuzhiyun  * Live Audio --->|                | --> |           |  ||   +-------------+ |
58*4882a593Smuzhiyun  *              | +----------------+     +-----------+  ||                   |
59*4882a593Smuzhiyun  *              +---------------------------------------||-------------------+
60*4882a593Smuzhiyun  *                                                      vv
61*4882a593Smuzhiyun  *                                                Blended Video and
62*4882a593Smuzhiyun  *                                                Mixed Audio to PL
63*4882a593Smuzhiyun  *
64*4882a593Smuzhiyun  * Only non-live input from the DPDMA and output to the DisplayPort Source
65*4882a593Smuzhiyun  * Controller are currently supported. Interface with the programmable logic
66*4882a593Smuzhiyun  * for live streams is not implemented.
67*4882a593Smuzhiyun  *
68*4882a593Smuzhiyun  * The display controller code creates planes for the DPDMA video and graphics
69*4882a593Smuzhiyun  * layers, and a CRTC for the Video Rendering Pipeline.
70*4882a593Smuzhiyun  */
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define ZYNQMP_DISP_AV_BUF_NUM_VID_GFX_BUFFERS		4
73*4882a593Smuzhiyun #define ZYNQMP_DISP_AV_BUF_NUM_BUFFERS			6
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define ZYNQMP_DISP_NUM_LAYERS				2
76*4882a593Smuzhiyun #define ZYNQMP_DISP_MAX_NUM_SUB_PLANES			3
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /**
79*4882a593Smuzhiyun  * struct zynqmp_disp_format - Display subsystem format information
80*4882a593Smuzhiyun  * @drm_fmt: DRM format (4CC)
81*4882a593Smuzhiyun  * @buf_fmt: AV buffer format
82*4882a593Smuzhiyun  * @bus_fmt: Media bus formats (live formats)
83*4882a593Smuzhiyun  * @swap: Flag to swap R & B for RGB formats, and U & V for YUV formats
84*4882a593Smuzhiyun  * @sf: Scaling factors for color components
85*4882a593Smuzhiyun  */
86*4882a593Smuzhiyun struct zynqmp_disp_format {
87*4882a593Smuzhiyun 	u32 drm_fmt;
88*4882a593Smuzhiyun 	u32 buf_fmt;
89*4882a593Smuzhiyun 	u32 bus_fmt;
90*4882a593Smuzhiyun 	bool swap;
91*4882a593Smuzhiyun 	const u32 *sf;
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /**
95*4882a593Smuzhiyun  * enum zynqmp_disp_id - Layer identifier
96*4882a593Smuzhiyun  * @ZYNQMP_DISP_LAYER_VID: Video layer
97*4882a593Smuzhiyun  * @ZYNQMP_DISP_LAYER_GFX: Graphics layer
98*4882a593Smuzhiyun  */
99*4882a593Smuzhiyun enum zynqmp_disp_layer_id {
100*4882a593Smuzhiyun 	ZYNQMP_DISP_LAYER_VID,
101*4882a593Smuzhiyun 	ZYNQMP_DISP_LAYER_GFX
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /**
105*4882a593Smuzhiyun  * enum zynqmp_disp_layer_mode - Layer mode
106*4882a593Smuzhiyun  * @ZYNQMP_DISP_LAYER_NONLIVE: non-live (memory) mode
107*4882a593Smuzhiyun  * @ZYNQMP_DISP_LAYER_LIVE: live (stream) mode
108*4882a593Smuzhiyun  */
109*4882a593Smuzhiyun enum zynqmp_disp_layer_mode {
110*4882a593Smuzhiyun 	ZYNQMP_DISP_LAYER_NONLIVE,
111*4882a593Smuzhiyun 	ZYNQMP_DISP_LAYER_LIVE
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /**
115*4882a593Smuzhiyun  * struct zynqmp_disp_layer_dma - DMA channel for one data plane of a layer
116*4882a593Smuzhiyun  * @chan: DMA channel
117*4882a593Smuzhiyun  * @xt: Interleaved DMA descriptor template
118*4882a593Smuzhiyun  * @sgl: Data chunk for dma_interleaved_template
119*4882a593Smuzhiyun  */
120*4882a593Smuzhiyun struct zynqmp_disp_layer_dma {
121*4882a593Smuzhiyun 	struct dma_chan *chan;
122*4882a593Smuzhiyun 	struct dma_interleaved_template xt;
123*4882a593Smuzhiyun 	struct data_chunk sgl;
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun /**
127*4882a593Smuzhiyun  * struct zynqmp_disp_layer_info - Static layer information
128*4882a593Smuzhiyun  * @formats: Array of supported formats
129*4882a593Smuzhiyun  * @num_formats: Number of formats in @formats array
130*4882a593Smuzhiyun  * @num_channels: Number of DMA channels
131*4882a593Smuzhiyun  */
132*4882a593Smuzhiyun struct zynqmp_disp_layer_info {
133*4882a593Smuzhiyun 	const struct zynqmp_disp_format *formats;
134*4882a593Smuzhiyun 	unsigned int num_formats;
135*4882a593Smuzhiyun 	unsigned int num_channels;
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /**
139*4882a593Smuzhiyun  * struct zynqmp_disp_layer - Display layer (DRM plane)
140*4882a593Smuzhiyun  * @plane: DRM plane
141*4882a593Smuzhiyun  * @id: Layer ID
142*4882a593Smuzhiyun  * @disp: Back pointer to struct zynqmp_disp
143*4882a593Smuzhiyun  * @info: Static layer information
144*4882a593Smuzhiyun  * @dmas: DMA channels
145*4882a593Smuzhiyun  * @disp_fmt: Current format information
146*4882a593Smuzhiyun  * @drm_fmt: Current DRM format information
147*4882a593Smuzhiyun  * @mode: Current operation mode
148*4882a593Smuzhiyun  */
149*4882a593Smuzhiyun struct zynqmp_disp_layer {
150*4882a593Smuzhiyun 	struct drm_plane plane;
151*4882a593Smuzhiyun 	enum zynqmp_disp_layer_id id;
152*4882a593Smuzhiyun 	struct zynqmp_disp *disp;
153*4882a593Smuzhiyun 	const struct zynqmp_disp_layer_info *info;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	struct zynqmp_disp_layer_dma dmas[ZYNQMP_DISP_MAX_NUM_SUB_PLANES];
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	const struct zynqmp_disp_format *disp_fmt;
158*4882a593Smuzhiyun 	const struct drm_format_info *drm_fmt;
159*4882a593Smuzhiyun 	enum zynqmp_disp_layer_mode mode;
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun /**
163*4882a593Smuzhiyun  * struct zynqmp_disp_blend - Blender
164*4882a593Smuzhiyun  * @base: Registers I/O base address
165*4882a593Smuzhiyun  */
166*4882a593Smuzhiyun struct zynqmp_disp_blend {
167*4882a593Smuzhiyun 	void __iomem *base;
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun /**
171*4882a593Smuzhiyun  * struct zynqmp_disp_avbuf - Audio/video buffer manager
172*4882a593Smuzhiyun  * @base: Registers I/O base address
173*4882a593Smuzhiyun  */
174*4882a593Smuzhiyun struct zynqmp_disp_avbuf {
175*4882a593Smuzhiyun 	void __iomem *base;
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun /**
179*4882a593Smuzhiyun  * struct zynqmp_disp_audio - Audio mixer
180*4882a593Smuzhiyun  * @base: Registers I/O base address
181*4882a593Smuzhiyun  * @clk: Audio clock
182*4882a593Smuzhiyun  * @clk_from_ps: True of the audio clock comes from PS, false from PL
183*4882a593Smuzhiyun  */
184*4882a593Smuzhiyun struct zynqmp_disp_audio {
185*4882a593Smuzhiyun 	void __iomem *base;
186*4882a593Smuzhiyun 	struct clk *clk;
187*4882a593Smuzhiyun 	bool clk_from_ps;
188*4882a593Smuzhiyun };
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun /**
191*4882a593Smuzhiyun  * struct zynqmp_disp - Display controller
192*4882a593Smuzhiyun  * @dev: Device structure
193*4882a593Smuzhiyun  * @drm: DRM core
194*4882a593Smuzhiyun  * @dpsub: Display subsystem
195*4882a593Smuzhiyun  * @crtc: DRM CRTC
196*4882a593Smuzhiyun  * @blend: Blender (video rendering pipeline)
197*4882a593Smuzhiyun  * @avbuf: Audio/video buffer manager
198*4882a593Smuzhiyun  * @audio: Audio mixer
199*4882a593Smuzhiyun  * @layers: Layers (planes)
200*4882a593Smuzhiyun  * @event: Pending vblank event request
201*4882a593Smuzhiyun  * @pclk: Pixel clock
202*4882a593Smuzhiyun  * @pclk_from_ps: True of the video clock comes from PS, false from PL
203*4882a593Smuzhiyun  */
204*4882a593Smuzhiyun struct zynqmp_disp {
205*4882a593Smuzhiyun 	struct device *dev;
206*4882a593Smuzhiyun 	struct drm_device *drm;
207*4882a593Smuzhiyun 	struct zynqmp_dpsub *dpsub;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	struct drm_crtc crtc;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	struct zynqmp_disp_blend blend;
212*4882a593Smuzhiyun 	struct zynqmp_disp_avbuf avbuf;
213*4882a593Smuzhiyun 	struct zynqmp_disp_audio audio;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	struct zynqmp_disp_layer layers[ZYNQMP_DISP_NUM_LAYERS];
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	struct drm_pending_vblank_event *event;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	struct clk *pclk;
220*4882a593Smuzhiyun 	bool pclk_from_ps;
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
224*4882a593Smuzhiyun  * Audio/Video Buffer Manager
225*4882a593Smuzhiyun  */
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun static const u32 scaling_factors_444[] = {
228*4882a593Smuzhiyun 	ZYNQMP_DISP_AV_BUF_4BIT_SF,
229*4882a593Smuzhiyun 	ZYNQMP_DISP_AV_BUF_4BIT_SF,
230*4882a593Smuzhiyun 	ZYNQMP_DISP_AV_BUF_4BIT_SF,
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun static const u32 scaling_factors_555[] = {
234*4882a593Smuzhiyun 	ZYNQMP_DISP_AV_BUF_5BIT_SF,
235*4882a593Smuzhiyun 	ZYNQMP_DISP_AV_BUF_5BIT_SF,
236*4882a593Smuzhiyun 	ZYNQMP_DISP_AV_BUF_5BIT_SF,
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun static const u32 scaling_factors_565[] = {
240*4882a593Smuzhiyun 	ZYNQMP_DISP_AV_BUF_5BIT_SF,
241*4882a593Smuzhiyun 	ZYNQMP_DISP_AV_BUF_6BIT_SF,
242*4882a593Smuzhiyun 	ZYNQMP_DISP_AV_BUF_5BIT_SF,
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun static const u32 scaling_factors_888[] = {
246*4882a593Smuzhiyun 	ZYNQMP_DISP_AV_BUF_8BIT_SF,
247*4882a593Smuzhiyun 	ZYNQMP_DISP_AV_BUF_8BIT_SF,
248*4882a593Smuzhiyun 	ZYNQMP_DISP_AV_BUF_8BIT_SF,
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun static const u32 scaling_factors_101010[] = {
252*4882a593Smuzhiyun 	ZYNQMP_DISP_AV_BUF_10BIT_SF,
253*4882a593Smuzhiyun 	ZYNQMP_DISP_AV_BUF_10BIT_SF,
254*4882a593Smuzhiyun 	ZYNQMP_DISP_AV_BUF_10BIT_SF,
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun /* List of video layer formats */
258*4882a593Smuzhiyun static const struct zynqmp_disp_format avbuf_vid_fmts[] = {
259*4882a593Smuzhiyun 	{
260*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_VYUY,
261*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_VID_VYUY,
262*4882a593Smuzhiyun 		.swap		= true,
263*4882a593Smuzhiyun 		.sf		= scaling_factors_888,
264*4882a593Smuzhiyun 	}, {
265*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_UYVY,
266*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_VID_VYUY,
267*4882a593Smuzhiyun 		.swap		= false,
268*4882a593Smuzhiyun 		.sf		= scaling_factors_888,
269*4882a593Smuzhiyun 	}, {
270*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_YUYV,
271*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_VID_YUYV,
272*4882a593Smuzhiyun 		.swap		= false,
273*4882a593Smuzhiyun 		.sf		= scaling_factors_888,
274*4882a593Smuzhiyun 	}, {
275*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_YVYU,
276*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_VID_YUYV,
277*4882a593Smuzhiyun 		.swap		= true,
278*4882a593Smuzhiyun 		.sf		= scaling_factors_888,
279*4882a593Smuzhiyun 	}, {
280*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_YUV422,
281*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_VID_YV16,
282*4882a593Smuzhiyun 		.swap		= false,
283*4882a593Smuzhiyun 		.sf		= scaling_factors_888,
284*4882a593Smuzhiyun 	}, {
285*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_YVU422,
286*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_VID_YV16,
287*4882a593Smuzhiyun 		.swap		= true,
288*4882a593Smuzhiyun 		.sf		= scaling_factors_888,
289*4882a593Smuzhiyun 	}, {
290*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_YUV444,
291*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_VID_YV24,
292*4882a593Smuzhiyun 		.swap		= false,
293*4882a593Smuzhiyun 		.sf		= scaling_factors_888,
294*4882a593Smuzhiyun 	}, {
295*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_YVU444,
296*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_VID_YV24,
297*4882a593Smuzhiyun 		.swap		= true,
298*4882a593Smuzhiyun 		.sf		= scaling_factors_888,
299*4882a593Smuzhiyun 	}, {
300*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_NV16,
301*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_VID_YV16CI,
302*4882a593Smuzhiyun 		.swap		= false,
303*4882a593Smuzhiyun 		.sf		= scaling_factors_888,
304*4882a593Smuzhiyun 	}, {
305*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_NV61,
306*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_VID_YV16CI,
307*4882a593Smuzhiyun 		.swap		= true,
308*4882a593Smuzhiyun 		.sf		= scaling_factors_888,
309*4882a593Smuzhiyun 	}, {
310*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_BGR888,
311*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_VID_RGB888,
312*4882a593Smuzhiyun 		.swap		= false,
313*4882a593Smuzhiyun 		.sf		= scaling_factors_888,
314*4882a593Smuzhiyun 	}, {
315*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_RGB888,
316*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_VID_RGB888,
317*4882a593Smuzhiyun 		.swap		= true,
318*4882a593Smuzhiyun 		.sf		= scaling_factors_888,
319*4882a593Smuzhiyun 	}, {
320*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_XBGR8888,
321*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_VID_RGBA8880,
322*4882a593Smuzhiyun 		.swap		= false,
323*4882a593Smuzhiyun 		.sf		= scaling_factors_888,
324*4882a593Smuzhiyun 	}, {
325*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_XRGB8888,
326*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_VID_RGBA8880,
327*4882a593Smuzhiyun 		.swap		= true,
328*4882a593Smuzhiyun 		.sf		= scaling_factors_888,
329*4882a593Smuzhiyun 	}, {
330*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_XBGR2101010,
331*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_VID_RGB888_10,
332*4882a593Smuzhiyun 		.swap		= false,
333*4882a593Smuzhiyun 		.sf		= scaling_factors_101010,
334*4882a593Smuzhiyun 	}, {
335*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_XRGB2101010,
336*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_VID_RGB888_10,
337*4882a593Smuzhiyun 		.swap		= true,
338*4882a593Smuzhiyun 		.sf		= scaling_factors_101010,
339*4882a593Smuzhiyun 	}, {
340*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_YUV420,
341*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_VID_YV16_420,
342*4882a593Smuzhiyun 		.swap		= false,
343*4882a593Smuzhiyun 		.sf		= scaling_factors_888,
344*4882a593Smuzhiyun 	}, {
345*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_YVU420,
346*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_VID_YV16_420,
347*4882a593Smuzhiyun 		.swap		= true,
348*4882a593Smuzhiyun 		.sf		= scaling_factors_888,
349*4882a593Smuzhiyun 	}, {
350*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_NV12,
351*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_VID_YV16CI_420,
352*4882a593Smuzhiyun 		.swap		= false,
353*4882a593Smuzhiyun 		.sf		= scaling_factors_888,
354*4882a593Smuzhiyun 	}, {
355*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_NV21,
356*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_VID_YV16CI_420,
357*4882a593Smuzhiyun 		.swap		= true,
358*4882a593Smuzhiyun 		.sf		= scaling_factors_888,
359*4882a593Smuzhiyun 	},
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun /* List of graphics layer formats */
363*4882a593Smuzhiyun static const struct zynqmp_disp_format avbuf_gfx_fmts[] = {
364*4882a593Smuzhiyun 	{
365*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_ABGR8888,
366*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_GFX_RGBA8888,
367*4882a593Smuzhiyun 		.swap		= false,
368*4882a593Smuzhiyun 		.sf		= scaling_factors_888,
369*4882a593Smuzhiyun 	}, {
370*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_ARGB8888,
371*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_GFX_RGBA8888,
372*4882a593Smuzhiyun 		.swap		= true,
373*4882a593Smuzhiyun 		.sf		= scaling_factors_888,
374*4882a593Smuzhiyun 	}, {
375*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_RGBA8888,
376*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_GFX_ABGR8888,
377*4882a593Smuzhiyun 		.swap		= false,
378*4882a593Smuzhiyun 		.sf		= scaling_factors_888,
379*4882a593Smuzhiyun 	}, {
380*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_BGRA8888,
381*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_GFX_ABGR8888,
382*4882a593Smuzhiyun 		.swap		= true,
383*4882a593Smuzhiyun 		.sf		= scaling_factors_888,
384*4882a593Smuzhiyun 	}, {
385*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_BGR888,
386*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_GFX_RGB888,
387*4882a593Smuzhiyun 		.swap		= false,
388*4882a593Smuzhiyun 		.sf		= scaling_factors_888,
389*4882a593Smuzhiyun 	}, {
390*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_RGB888,
391*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_GFX_BGR888,
392*4882a593Smuzhiyun 		.swap		= false,
393*4882a593Smuzhiyun 		.sf		= scaling_factors_888,
394*4882a593Smuzhiyun 	}, {
395*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_RGBA5551,
396*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_GFX_RGBA5551,
397*4882a593Smuzhiyun 		.swap		= false,
398*4882a593Smuzhiyun 		.sf		= scaling_factors_555,
399*4882a593Smuzhiyun 	}, {
400*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_BGRA5551,
401*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_GFX_RGBA5551,
402*4882a593Smuzhiyun 		.swap		= true,
403*4882a593Smuzhiyun 		.sf		= scaling_factors_555,
404*4882a593Smuzhiyun 	}, {
405*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_RGBA4444,
406*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_GFX_RGBA4444,
407*4882a593Smuzhiyun 		.swap		= false,
408*4882a593Smuzhiyun 		.sf		= scaling_factors_444,
409*4882a593Smuzhiyun 	}, {
410*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_BGRA4444,
411*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_GFX_RGBA4444,
412*4882a593Smuzhiyun 		.swap		= true,
413*4882a593Smuzhiyun 		.sf		= scaling_factors_444,
414*4882a593Smuzhiyun 	}, {
415*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_RGB565,
416*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_GFX_RGB565,
417*4882a593Smuzhiyun 		.swap		= false,
418*4882a593Smuzhiyun 		.sf		= scaling_factors_565,
419*4882a593Smuzhiyun 	}, {
420*4882a593Smuzhiyun 		.drm_fmt	= DRM_FORMAT_BGR565,
421*4882a593Smuzhiyun 		.buf_fmt	= ZYNQMP_DISP_AV_BUF_FMT_NL_GFX_RGB565,
422*4882a593Smuzhiyun 		.swap		= true,
423*4882a593Smuzhiyun 		.sf		= scaling_factors_565,
424*4882a593Smuzhiyun 	},
425*4882a593Smuzhiyun };
426*4882a593Smuzhiyun 
zynqmp_disp_avbuf_read(struct zynqmp_disp_avbuf * avbuf,int reg)427*4882a593Smuzhiyun static u32 zynqmp_disp_avbuf_read(struct zynqmp_disp_avbuf *avbuf, int reg)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun 	return readl(avbuf->base + reg);
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun 
zynqmp_disp_avbuf_write(struct zynqmp_disp_avbuf * avbuf,int reg,u32 val)432*4882a593Smuzhiyun static void zynqmp_disp_avbuf_write(struct zynqmp_disp_avbuf *avbuf,
433*4882a593Smuzhiyun 				    int reg, u32 val)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun 	writel(val, avbuf->base + reg);
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun /**
439*4882a593Smuzhiyun  * zynqmp_disp_avbuf_set_format - Set the input format for a layer
440*4882a593Smuzhiyun  * @avbuf: Audio/video buffer manager
441*4882a593Smuzhiyun  * @layer: The layer ID
442*4882a593Smuzhiyun  * @fmt: The format information
443*4882a593Smuzhiyun  *
444*4882a593Smuzhiyun  * Set the video buffer manager format for @layer to @fmt.
445*4882a593Smuzhiyun  */
zynqmp_disp_avbuf_set_format(struct zynqmp_disp_avbuf * avbuf,enum zynqmp_disp_layer_id layer,const struct zynqmp_disp_format * fmt)446*4882a593Smuzhiyun static void zynqmp_disp_avbuf_set_format(struct zynqmp_disp_avbuf *avbuf,
447*4882a593Smuzhiyun 					 enum zynqmp_disp_layer_id layer,
448*4882a593Smuzhiyun 					 const struct zynqmp_disp_format *fmt)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun 	unsigned int i;
451*4882a593Smuzhiyun 	u32 val;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	val = zynqmp_disp_avbuf_read(avbuf, ZYNQMP_DISP_AV_BUF_FMT);
454*4882a593Smuzhiyun 	val &= layer == ZYNQMP_DISP_LAYER_VID
455*4882a593Smuzhiyun 	    ? ~ZYNQMP_DISP_AV_BUF_FMT_NL_VID_MASK
456*4882a593Smuzhiyun 	    : ~ZYNQMP_DISP_AV_BUF_FMT_NL_GFX_MASK;
457*4882a593Smuzhiyun 	val |= fmt->buf_fmt;
458*4882a593Smuzhiyun 	zynqmp_disp_avbuf_write(avbuf, ZYNQMP_DISP_AV_BUF_FMT, val);
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	for (i = 0; i < ZYNQMP_DISP_AV_BUF_NUM_SF; i++) {
461*4882a593Smuzhiyun 		unsigned int reg = layer == ZYNQMP_DISP_LAYER_VID
462*4882a593Smuzhiyun 				 ? ZYNQMP_DISP_AV_BUF_VID_COMP_SF(i)
463*4882a593Smuzhiyun 				 : ZYNQMP_DISP_AV_BUF_GFX_COMP_SF(i);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 		zynqmp_disp_avbuf_write(avbuf, reg, fmt->sf[i]);
466*4882a593Smuzhiyun 	}
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun /**
470*4882a593Smuzhiyun  * zynqmp_disp_avbuf_set_clocks_sources - Set the clocks sources
471*4882a593Smuzhiyun  * @avbuf: Audio/video buffer manager
472*4882a593Smuzhiyun  * @video_from_ps: True if the video clock originates from the PS
473*4882a593Smuzhiyun  * @audio_from_ps: True if the audio clock originates from the PS
474*4882a593Smuzhiyun  * @timings_internal: True if video timings are generated internally
475*4882a593Smuzhiyun  *
476*4882a593Smuzhiyun  * Set the source for the video and audio clocks, as well as for the video
477*4882a593Smuzhiyun  * timings. Clocks can originate from the PS or PL, and timings can be
478*4882a593Smuzhiyun  * generated internally or externally.
479*4882a593Smuzhiyun  */
480*4882a593Smuzhiyun static void
zynqmp_disp_avbuf_set_clocks_sources(struct zynqmp_disp_avbuf * avbuf,bool video_from_ps,bool audio_from_ps,bool timings_internal)481*4882a593Smuzhiyun zynqmp_disp_avbuf_set_clocks_sources(struct zynqmp_disp_avbuf *avbuf,
482*4882a593Smuzhiyun 				     bool video_from_ps, bool audio_from_ps,
483*4882a593Smuzhiyun 				     bool timings_internal)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun 	u32 val = 0;
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	if (video_from_ps)
488*4882a593Smuzhiyun 		val |= ZYNQMP_DISP_AV_BUF_CLK_SRC_VID_FROM_PS;
489*4882a593Smuzhiyun 	if (audio_from_ps)
490*4882a593Smuzhiyun 		val |= ZYNQMP_DISP_AV_BUF_CLK_SRC_AUD_FROM_PS;
491*4882a593Smuzhiyun 	if (timings_internal)
492*4882a593Smuzhiyun 		val |= ZYNQMP_DISP_AV_BUF_CLK_SRC_VID_INTERNAL_TIMING;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	zynqmp_disp_avbuf_write(avbuf, ZYNQMP_DISP_AV_BUF_CLK_SRC, val);
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun /**
498*4882a593Smuzhiyun  * zynqmp_disp_avbuf_enable_channels - Enable buffer channels
499*4882a593Smuzhiyun  * @avbuf: Audio/video buffer manager
500*4882a593Smuzhiyun  *
501*4882a593Smuzhiyun  * Enable all (video and audio) buffer channels.
502*4882a593Smuzhiyun  */
zynqmp_disp_avbuf_enable_channels(struct zynqmp_disp_avbuf * avbuf)503*4882a593Smuzhiyun static void zynqmp_disp_avbuf_enable_channels(struct zynqmp_disp_avbuf *avbuf)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun 	unsigned int i;
506*4882a593Smuzhiyun 	u32 val;
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	val = ZYNQMP_DISP_AV_BUF_CHBUF_EN |
509*4882a593Smuzhiyun 	      (ZYNQMP_DISP_AV_BUF_CHBUF_BURST_LEN_MAX <<
510*4882a593Smuzhiyun 	       ZYNQMP_DISP_AV_BUF_CHBUF_BURST_LEN_SHIFT);
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	for (i = 0; i < ZYNQMP_DISP_AV_BUF_NUM_VID_GFX_BUFFERS; i++)
513*4882a593Smuzhiyun 		zynqmp_disp_avbuf_write(avbuf, ZYNQMP_DISP_AV_BUF_CHBUF(i),
514*4882a593Smuzhiyun 					val);
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	val = ZYNQMP_DISP_AV_BUF_CHBUF_EN |
517*4882a593Smuzhiyun 	      (ZYNQMP_DISP_AV_BUF_CHBUF_BURST_LEN_AUD_MAX <<
518*4882a593Smuzhiyun 	       ZYNQMP_DISP_AV_BUF_CHBUF_BURST_LEN_SHIFT);
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	for (; i < ZYNQMP_DISP_AV_BUF_NUM_BUFFERS; i++)
521*4882a593Smuzhiyun 		zynqmp_disp_avbuf_write(avbuf, ZYNQMP_DISP_AV_BUF_CHBUF(i),
522*4882a593Smuzhiyun 					val);
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun /**
526*4882a593Smuzhiyun  * zynqmp_disp_avbuf_disable_channels - Disable buffer channels
527*4882a593Smuzhiyun  * @avbuf: Audio/video buffer manager
528*4882a593Smuzhiyun  *
529*4882a593Smuzhiyun  * Disable all (video and audio) buffer channels.
530*4882a593Smuzhiyun  */
zynqmp_disp_avbuf_disable_channels(struct zynqmp_disp_avbuf * avbuf)531*4882a593Smuzhiyun static void zynqmp_disp_avbuf_disable_channels(struct zynqmp_disp_avbuf *avbuf)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun 	unsigned int i;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	for (i = 0; i < ZYNQMP_DISP_AV_BUF_NUM_BUFFERS; i++)
536*4882a593Smuzhiyun 		zynqmp_disp_avbuf_write(avbuf, ZYNQMP_DISP_AV_BUF_CHBUF(i),
537*4882a593Smuzhiyun 					ZYNQMP_DISP_AV_BUF_CHBUF_FLUSH);
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun /**
541*4882a593Smuzhiyun  * zynqmp_disp_avbuf_enable_audio - Enable audio
542*4882a593Smuzhiyun  * @avbuf: Audio/video buffer manager
543*4882a593Smuzhiyun  *
544*4882a593Smuzhiyun  * Enable all audio buffers with a non-live (memory) source.
545*4882a593Smuzhiyun  */
zynqmp_disp_avbuf_enable_audio(struct zynqmp_disp_avbuf * avbuf)546*4882a593Smuzhiyun static void zynqmp_disp_avbuf_enable_audio(struct zynqmp_disp_avbuf *avbuf)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun 	u32 val;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	val = zynqmp_disp_avbuf_read(avbuf, ZYNQMP_DISP_AV_BUF_OUTPUT);
551*4882a593Smuzhiyun 	val &= ~ZYNQMP_DISP_AV_BUF_OUTPUT_AUD1_MASK;
552*4882a593Smuzhiyun 	val |= ZYNQMP_DISP_AV_BUF_OUTPUT_AUD1_MEM;
553*4882a593Smuzhiyun 	val |= ZYNQMP_DISP_AV_BUF_OUTPUT_AUD2_EN;
554*4882a593Smuzhiyun 	zynqmp_disp_avbuf_write(avbuf, ZYNQMP_DISP_AV_BUF_OUTPUT, val);
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun /**
558*4882a593Smuzhiyun  * zynqmp_disp_avbuf_disable_audio - Disable audio
559*4882a593Smuzhiyun  * @avbuf: Audio/video buffer manager
560*4882a593Smuzhiyun  *
561*4882a593Smuzhiyun  * Disable all audio buffers.
562*4882a593Smuzhiyun  */
zynqmp_disp_avbuf_disable_audio(struct zynqmp_disp_avbuf * avbuf)563*4882a593Smuzhiyun static void zynqmp_disp_avbuf_disable_audio(struct zynqmp_disp_avbuf *avbuf)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun 	u32 val;
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	val = zynqmp_disp_avbuf_read(avbuf, ZYNQMP_DISP_AV_BUF_OUTPUT);
568*4882a593Smuzhiyun 	val &= ~ZYNQMP_DISP_AV_BUF_OUTPUT_AUD1_MASK;
569*4882a593Smuzhiyun 	val |= ZYNQMP_DISP_AV_BUF_OUTPUT_AUD1_DISABLE;
570*4882a593Smuzhiyun 	val &= ~ZYNQMP_DISP_AV_BUF_OUTPUT_AUD2_EN;
571*4882a593Smuzhiyun 	zynqmp_disp_avbuf_write(avbuf, ZYNQMP_DISP_AV_BUF_OUTPUT, val);
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun /**
575*4882a593Smuzhiyun  * zynqmp_disp_avbuf_enable_video - Enable a video layer
576*4882a593Smuzhiyun  * @avbuf: Audio/video buffer manager
577*4882a593Smuzhiyun  * @layer: The layer ID
578*4882a593Smuzhiyun  * @mode: Operating mode of layer
579*4882a593Smuzhiyun  *
580*4882a593Smuzhiyun  * Enable the video/graphics buffer for @layer.
581*4882a593Smuzhiyun  */
zynqmp_disp_avbuf_enable_video(struct zynqmp_disp_avbuf * avbuf,enum zynqmp_disp_layer_id layer,enum zynqmp_disp_layer_mode mode)582*4882a593Smuzhiyun static void zynqmp_disp_avbuf_enable_video(struct zynqmp_disp_avbuf *avbuf,
583*4882a593Smuzhiyun 					   enum zynqmp_disp_layer_id layer,
584*4882a593Smuzhiyun 					   enum zynqmp_disp_layer_mode mode)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun 	u32 val;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	val = zynqmp_disp_avbuf_read(avbuf, ZYNQMP_DISP_AV_BUF_OUTPUT);
589*4882a593Smuzhiyun 	if (layer == ZYNQMP_DISP_LAYER_VID) {
590*4882a593Smuzhiyun 		val &= ~ZYNQMP_DISP_AV_BUF_OUTPUT_VID1_MASK;
591*4882a593Smuzhiyun 		if (mode == ZYNQMP_DISP_LAYER_NONLIVE)
592*4882a593Smuzhiyun 			val |= ZYNQMP_DISP_AV_BUF_OUTPUT_VID1_MEM;
593*4882a593Smuzhiyun 		else
594*4882a593Smuzhiyun 			val |= ZYNQMP_DISP_AV_BUF_OUTPUT_VID1_LIVE;
595*4882a593Smuzhiyun 	} else {
596*4882a593Smuzhiyun 		val &= ~ZYNQMP_DISP_AV_BUF_OUTPUT_VID2_MASK;
597*4882a593Smuzhiyun 		val |= ZYNQMP_DISP_AV_BUF_OUTPUT_VID2_MEM;
598*4882a593Smuzhiyun 		if (mode == ZYNQMP_DISP_LAYER_NONLIVE)
599*4882a593Smuzhiyun 			val |= ZYNQMP_DISP_AV_BUF_OUTPUT_VID2_MEM;
600*4882a593Smuzhiyun 		else
601*4882a593Smuzhiyun 			val |= ZYNQMP_DISP_AV_BUF_OUTPUT_VID2_LIVE;
602*4882a593Smuzhiyun 	}
603*4882a593Smuzhiyun 	zynqmp_disp_avbuf_write(avbuf, ZYNQMP_DISP_AV_BUF_OUTPUT, val);
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun /**
607*4882a593Smuzhiyun  * zynqmp_disp_avbuf_disable_video - Disable a video layer
608*4882a593Smuzhiyun  * @avbuf: Audio/video buffer manager
609*4882a593Smuzhiyun  * @layer: The layer ID
610*4882a593Smuzhiyun  *
611*4882a593Smuzhiyun  * Disable the video/graphics buffer for @layer.
612*4882a593Smuzhiyun  */
zynqmp_disp_avbuf_disable_video(struct zynqmp_disp_avbuf * avbuf,enum zynqmp_disp_layer_id layer)613*4882a593Smuzhiyun static void zynqmp_disp_avbuf_disable_video(struct zynqmp_disp_avbuf *avbuf,
614*4882a593Smuzhiyun 					    enum zynqmp_disp_layer_id layer)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun 	u32 val;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	val = zynqmp_disp_avbuf_read(avbuf, ZYNQMP_DISP_AV_BUF_OUTPUT);
619*4882a593Smuzhiyun 	if (layer == ZYNQMP_DISP_LAYER_VID) {
620*4882a593Smuzhiyun 		val &= ~ZYNQMP_DISP_AV_BUF_OUTPUT_VID1_MASK;
621*4882a593Smuzhiyun 		val |= ZYNQMP_DISP_AV_BUF_OUTPUT_VID1_NONE;
622*4882a593Smuzhiyun 	} else {
623*4882a593Smuzhiyun 		val &= ~ZYNQMP_DISP_AV_BUF_OUTPUT_VID2_MASK;
624*4882a593Smuzhiyun 		val |= ZYNQMP_DISP_AV_BUF_OUTPUT_VID2_DISABLE;
625*4882a593Smuzhiyun 	}
626*4882a593Smuzhiyun 	zynqmp_disp_avbuf_write(avbuf, ZYNQMP_DISP_AV_BUF_OUTPUT, val);
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun /**
630*4882a593Smuzhiyun  * zynqmp_disp_avbuf_enable - Enable the video pipe
631*4882a593Smuzhiyun  * @avbuf: Audio/video buffer manager
632*4882a593Smuzhiyun  *
633*4882a593Smuzhiyun  * De-assert the video pipe reset.
634*4882a593Smuzhiyun  */
zynqmp_disp_avbuf_enable(struct zynqmp_disp_avbuf * avbuf)635*4882a593Smuzhiyun static void zynqmp_disp_avbuf_enable(struct zynqmp_disp_avbuf *avbuf)
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun 	zynqmp_disp_avbuf_write(avbuf, ZYNQMP_DISP_AV_BUF_SRST_REG, 0);
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun /**
641*4882a593Smuzhiyun  * zynqmp_disp_avbuf_disable - Disable the video pipe
642*4882a593Smuzhiyun  * @avbuf: Audio/video buffer manager
643*4882a593Smuzhiyun  *
644*4882a593Smuzhiyun  * Assert the video pipe reset.
645*4882a593Smuzhiyun  */
zynqmp_disp_avbuf_disable(struct zynqmp_disp_avbuf * avbuf)646*4882a593Smuzhiyun static void zynqmp_disp_avbuf_disable(struct zynqmp_disp_avbuf *avbuf)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun 	zynqmp_disp_avbuf_write(avbuf, ZYNQMP_DISP_AV_BUF_SRST_REG,
649*4882a593Smuzhiyun 				ZYNQMP_DISP_AV_BUF_SRST_REG_VID_RST);
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
653*4882a593Smuzhiyun  * Blender (Video Pipeline)
654*4882a593Smuzhiyun  */
655*4882a593Smuzhiyun 
zynqmp_disp_blend_write(struct zynqmp_disp_blend * blend,int reg,u32 val)656*4882a593Smuzhiyun static void zynqmp_disp_blend_write(struct zynqmp_disp_blend *blend,
657*4882a593Smuzhiyun 				    int reg, u32 val)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun 	writel(val, blend->base + reg);
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun /*
663*4882a593Smuzhiyun  * Colorspace conversion matrices.
664*4882a593Smuzhiyun  *
665*4882a593Smuzhiyun  * Hardcode RGB <-> YUV conversion to full-range SDTV for now.
666*4882a593Smuzhiyun  */
667*4882a593Smuzhiyun static const u16 csc_zero_matrix[] = {
668*4882a593Smuzhiyun 	0x0,    0x0,    0x0,
669*4882a593Smuzhiyun 	0x0,    0x0,    0x0,
670*4882a593Smuzhiyun 	0x0,    0x0,    0x0
671*4882a593Smuzhiyun };
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun static const u16 csc_identity_matrix[] = {
674*4882a593Smuzhiyun 	0x1000, 0x0,    0x0,
675*4882a593Smuzhiyun 	0x0,    0x1000, 0x0,
676*4882a593Smuzhiyun 	0x0,    0x0,    0x1000
677*4882a593Smuzhiyun };
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun static const u32 csc_zero_offsets[] = {
680*4882a593Smuzhiyun 	0, 0, 0
681*4882a593Smuzhiyun };
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun static const u16 csc_rgb_to_sdtv_matrix[] = {
684*4882a593Smuzhiyun 	0x4c9,  0x864,  0x1d3,
685*4882a593Smuzhiyun 	0x7d4d, 0x7ab3, 0x800,
686*4882a593Smuzhiyun 	0x800,  0x794d, 0x7eb3
687*4882a593Smuzhiyun };
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun static const u32 csc_rgb_to_sdtv_offsets[] = {
690*4882a593Smuzhiyun 	0x0, 0x8000000, 0x8000000
691*4882a593Smuzhiyun };
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun static const u16 csc_sdtv_to_rgb_matrix[] = {
694*4882a593Smuzhiyun 	0x1000, 0x166f, 0x0,
695*4882a593Smuzhiyun 	0x1000, 0x7483, 0x7a7f,
696*4882a593Smuzhiyun 	0x1000, 0x0,    0x1c5a
697*4882a593Smuzhiyun };
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun static const u32 csc_sdtv_to_rgb_offsets[] = {
700*4882a593Smuzhiyun 	0x0, 0x1800, 0x1800
701*4882a593Smuzhiyun };
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun /**
704*4882a593Smuzhiyun  * zynqmp_disp_blend_set_output_format - Set the output format of the blender
705*4882a593Smuzhiyun  * @blend: Blender object
706*4882a593Smuzhiyun  * @format: Output format
707*4882a593Smuzhiyun  *
708*4882a593Smuzhiyun  * Set the output format of the blender to @format.
709*4882a593Smuzhiyun  */
zynqmp_disp_blend_set_output_format(struct zynqmp_disp_blend * blend,enum zynqmp_dpsub_format format)710*4882a593Smuzhiyun static void zynqmp_disp_blend_set_output_format(struct zynqmp_disp_blend *blend,
711*4882a593Smuzhiyun 						enum zynqmp_dpsub_format format)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun 	static const unsigned int blend_output_fmts[] = {
714*4882a593Smuzhiyun 		[ZYNQMP_DPSUB_FORMAT_RGB] = ZYNQMP_DISP_V_BLEND_OUTPUT_VID_FMT_RGB,
715*4882a593Smuzhiyun 		[ZYNQMP_DPSUB_FORMAT_YCRCB444] = ZYNQMP_DISP_V_BLEND_OUTPUT_VID_FMT_YCBCR444,
716*4882a593Smuzhiyun 		[ZYNQMP_DPSUB_FORMAT_YCRCB422] = ZYNQMP_DISP_V_BLEND_OUTPUT_VID_FMT_YCBCR422
717*4882a593Smuzhiyun 					       | ZYNQMP_DISP_V_BLEND_OUTPUT_VID_FMT_EN_DOWNSAMPLE,
718*4882a593Smuzhiyun 		[ZYNQMP_DPSUB_FORMAT_YONLY] = ZYNQMP_DISP_V_BLEND_OUTPUT_VID_FMT_YONLY,
719*4882a593Smuzhiyun 	};
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	u32 fmt = blend_output_fmts[format];
722*4882a593Smuzhiyun 	const u16 *coeffs;
723*4882a593Smuzhiyun 	const u32 *offsets;
724*4882a593Smuzhiyun 	unsigned int i;
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	zynqmp_disp_blend_write(blend, ZYNQMP_DISP_V_BLEND_OUTPUT_VID_FMT, fmt);
727*4882a593Smuzhiyun 	if (fmt == ZYNQMP_DISP_V_BLEND_OUTPUT_VID_FMT_RGB) {
728*4882a593Smuzhiyun 		coeffs = csc_identity_matrix;
729*4882a593Smuzhiyun 		offsets = csc_zero_offsets;
730*4882a593Smuzhiyun 	} else {
731*4882a593Smuzhiyun 		coeffs = csc_rgb_to_sdtv_matrix;
732*4882a593Smuzhiyun 		offsets = csc_rgb_to_sdtv_offsets;
733*4882a593Smuzhiyun 	}
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	for (i = 0; i < ZYNQMP_DISP_V_BLEND_NUM_COEFF; i++)
736*4882a593Smuzhiyun 		zynqmp_disp_blend_write(blend,
737*4882a593Smuzhiyun 					ZYNQMP_DISP_V_BLEND_RGB2YCBCR_COEFF(i),
738*4882a593Smuzhiyun 					coeffs[i]);
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	for (i = 0; i < ZYNQMP_DISP_V_BLEND_NUM_OFFSET; i++)
741*4882a593Smuzhiyun 		zynqmp_disp_blend_write(blend,
742*4882a593Smuzhiyun 					ZYNQMP_DISP_V_BLEND_OUTCSC_OFFSET(i),
743*4882a593Smuzhiyun 					offsets[i]);
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun /**
747*4882a593Smuzhiyun  * zynqmp_disp_blend_set_bg_color - Set the background color
748*4882a593Smuzhiyun  * @blend: Blender object
749*4882a593Smuzhiyun  * @rcr: Red/Cr color component
750*4882a593Smuzhiyun  * @gy: Green/Y color component
751*4882a593Smuzhiyun  * @bcb: Blue/Cb color component
752*4882a593Smuzhiyun  *
753*4882a593Smuzhiyun  * Set the background color to (@rcr, @gy, @bcb), corresponding to the R, G and
754*4882a593Smuzhiyun  * B or Cr, Y and Cb components respectively depending on the selected output
755*4882a593Smuzhiyun  * format.
756*4882a593Smuzhiyun  */
zynqmp_disp_blend_set_bg_color(struct zynqmp_disp_blend * blend,u32 rcr,u32 gy,u32 bcb)757*4882a593Smuzhiyun static void zynqmp_disp_blend_set_bg_color(struct zynqmp_disp_blend *blend,
758*4882a593Smuzhiyun 					   u32 rcr, u32 gy, u32 bcb)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun 	zynqmp_disp_blend_write(blend, ZYNQMP_DISP_V_BLEND_BG_CLR_0, rcr);
761*4882a593Smuzhiyun 	zynqmp_disp_blend_write(blend, ZYNQMP_DISP_V_BLEND_BG_CLR_1, gy);
762*4882a593Smuzhiyun 	zynqmp_disp_blend_write(blend, ZYNQMP_DISP_V_BLEND_BG_CLR_2, bcb);
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun /**
766*4882a593Smuzhiyun  * zynqmp_disp_blend_set_global_alpha - Configure global alpha blending
767*4882a593Smuzhiyun  * @blend: Blender object
768*4882a593Smuzhiyun  * @enable: True to enable global alpha blending
769*4882a593Smuzhiyun  * @alpha: Global alpha value (ignored if @enabled is false)
770*4882a593Smuzhiyun  */
zynqmp_disp_blend_set_global_alpha(struct zynqmp_disp_blend * blend,bool enable,u32 alpha)771*4882a593Smuzhiyun static void zynqmp_disp_blend_set_global_alpha(struct zynqmp_disp_blend *blend,
772*4882a593Smuzhiyun 					       bool enable, u32 alpha)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun 	zynqmp_disp_blend_write(blend, ZYNQMP_DISP_V_BLEND_SET_GLOBAL_ALPHA,
775*4882a593Smuzhiyun 				ZYNQMP_DISP_V_BLEND_SET_GLOBAL_ALPHA_VALUE(alpha) |
776*4882a593Smuzhiyun 				(enable ? ZYNQMP_DISP_V_BLEND_SET_GLOBAL_ALPHA_EN : 0));
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun /**
780*4882a593Smuzhiyun  * zynqmp_disp_blend_layer_set_csc - Configure colorspace conversion for layer
781*4882a593Smuzhiyun  * @blend: Blender object
782*4882a593Smuzhiyun  * @layer: The layer
783*4882a593Smuzhiyun  * @coeffs: Colorspace conversion matrix
784*4882a593Smuzhiyun  * @offsets: Colorspace conversion offsets
785*4882a593Smuzhiyun  *
786*4882a593Smuzhiyun  * Configure the input colorspace conversion matrix and offsets for the @layer.
787*4882a593Smuzhiyun  * Columns of the matrix are automatically swapped based on the input format to
788*4882a593Smuzhiyun  * handle RGB and YCrCb components permutations.
789*4882a593Smuzhiyun  */
zynqmp_disp_blend_layer_set_csc(struct zynqmp_disp_blend * blend,struct zynqmp_disp_layer * layer,const u16 * coeffs,const u32 * offsets)790*4882a593Smuzhiyun static void zynqmp_disp_blend_layer_set_csc(struct zynqmp_disp_blend *blend,
791*4882a593Smuzhiyun 					    struct zynqmp_disp_layer *layer,
792*4882a593Smuzhiyun 					    const u16 *coeffs,
793*4882a593Smuzhiyun 					    const u32 *offsets)
794*4882a593Smuzhiyun {
795*4882a593Smuzhiyun 	unsigned int swap[3] = { 0, 1, 2 };
796*4882a593Smuzhiyun 	unsigned int reg;
797*4882a593Smuzhiyun 	unsigned int i;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	if (layer->disp_fmt->swap) {
800*4882a593Smuzhiyun 		if (layer->drm_fmt->is_yuv) {
801*4882a593Smuzhiyun 			/* Swap U and V. */
802*4882a593Smuzhiyun 			swap[1] = 2;
803*4882a593Smuzhiyun 			swap[2] = 1;
804*4882a593Smuzhiyun 		} else {
805*4882a593Smuzhiyun 			/* Swap R and B. */
806*4882a593Smuzhiyun 			swap[0] = 2;
807*4882a593Smuzhiyun 			swap[2] = 0;
808*4882a593Smuzhiyun 		}
809*4882a593Smuzhiyun 	}
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	if (layer->id == ZYNQMP_DISP_LAYER_VID)
812*4882a593Smuzhiyun 		reg = ZYNQMP_DISP_V_BLEND_IN1CSC_COEFF(0);
813*4882a593Smuzhiyun 	else
814*4882a593Smuzhiyun 		reg = ZYNQMP_DISP_V_BLEND_IN2CSC_COEFF(0);
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	for (i = 0; i < ZYNQMP_DISP_V_BLEND_NUM_COEFF; i += 3, reg += 12) {
817*4882a593Smuzhiyun 		zynqmp_disp_blend_write(blend, reg + 0, coeffs[i + swap[0]]);
818*4882a593Smuzhiyun 		zynqmp_disp_blend_write(blend, reg + 4, coeffs[i + swap[1]]);
819*4882a593Smuzhiyun 		zynqmp_disp_blend_write(blend, reg + 8, coeffs[i + swap[2]]);
820*4882a593Smuzhiyun 	}
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	if (layer->id == ZYNQMP_DISP_LAYER_VID)
823*4882a593Smuzhiyun 		reg = ZYNQMP_DISP_V_BLEND_IN1CSC_OFFSET(0);
824*4882a593Smuzhiyun 	else
825*4882a593Smuzhiyun 		reg = ZYNQMP_DISP_V_BLEND_IN2CSC_OFFSET(0);
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	for (i = 0; i < ZYNQMP_DISP_V_BLEND_NUM_OFFSET; i++)
828*4882a593Smuzhiyun 		zynqmp_disp_blend_write(blend, reg + i * 4, offsets[i]);
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun /**
832*4882a593Smuzhiyun  * zynqmp_disp_blend_layer_enable - Enable a layer
833*4882a593Smuzhiyun  * @blend: Blender object
834*4882a593Smuzhiyun  * @layer: The layer
835*4882a593Smuzhiyun  */
zynqmp_disp_blend_layer_enable(struct zynqmp_disp_blend * blend,struct zynqmp_disp_layer * layer)836*4882a593Smuzhiyun static void zynqmp_disp_blend_layer_enable(struct zynqmp_disp_blend *blend,
837*4882a593Smuzhiyun 					   struct zynqmp_disp_layer *layer)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun 	const u16 *coeffs;
840*4882a593Smuzhiyun 	const u32 *offsets;
841*4882a593Smuzhiyun 	u32 val;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	val = (layer->drm_fmt->is_yuv ?
844*4882a593Smuzhiyun 	       0 : ZYNQMP_DISP_V_BLEND_LAYER_CONTROL_RGB) |
845*4882a593Smuzhiyun 	      (layer->drm_fmt->hsub > 1 ?
846*4882a593Smuzhiyun 	       ZYNQMP_DISP_V_BLEND_LAYER_CONTROL_EN_US : 0);
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	zynqmp_disp_blend_write(blend,
849*4882a593Smuzhiyun 				ZYNQMP_DISP_V_BLEND_LAYER_CONTROL(layer->id),
850*4882a593Smuzhiyun 				val);
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	if (layer->drm_fmt->is_yuv) {
853*4882a593Smuzhiyun 		coeffs = csc_sdtv_to_rgb_matrix;
854*4882a593Smuzhiyun 		offsets = csc_sdtv_to_rgb_offsets;
855*4882a593Smuzhiyun 	} else {
856*4882a593Smuzhiyun 		coeffs = csc_identity_matrix;
857*4882a593Smuzhiyun 		offsets = csc_zero_offsets;
858*4882a593Smuzhiyun 	}
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	zynqmp_disp_blend_layer_set_csc(blend, layer, coeffs, offsets);
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun /**
864*4882a593Smuzhiyun  * zynqmp_disp_blend_layer_disable - Disable a layer
865*4882a593Smuzhiyun  * @blend: Blender object
866*4882a593Smuzhiyun  * @layer: The layer
867*4882a593Smuzhiyun  */
zynqmp_disp_blend_layer_disable(struct zynqmp_disp_blend * blend,struct zynqmp_disp_layer * layer)868*4882a593Smuzhiyun static void zynqmp_disp_blend_layer_disable(struct zynqmp_disp_blend *blend,
869*4882a593Smuzhiyun 					    struct zynqmp_disp_layer *layer)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun 	zynqmp_disp_blend_write(blend,
872*4882a593Smuzhiyun 				ZYNQMP_DISP_V_BLEND_LAYER_CONTROL(layer->id),
873*4882a593Smuzhiyun 				0);
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	zynqmp_disp_blend_layer_set_csc(blend, layer, csc_zero_matrix,
876*4882a593Smuzhiyun 					csc_zero_offsets);
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
880*4882a593Smuzhiyun  * Audio Mixer
881*4882a593Smuzhiyun  */
882*4882a593Smuzhiyun 
zynqmp_disp_audio_write(struct zynqmp_disp_audio * audio,int reg,u32 val)883*4882a593Smuzhiyun static void zynqmp_disp_audio_write(struct zynqmp_disp_audio *audio,
884*4882a593Smuzhiyun 				  int reg, u32 val)
885*4882a593Smuzhiyun {
886*4882a593Smuzhiyun 	writel(val, audio->base + reg);
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun /**
890*4882a593Smuzhiyun  * zynqmp_disp_audio_enable - Enable the audio mixer
891*4882a593Smuzhiyun  * @audio: Audio mixer
892*4882a593Smuzhiyun  *
893*4882a593Smuzhiyun  * Enable the audio mixer by de-asserting the soft reset. The audio state is set to
894*4882a593Smuzhiyun  * default values by the reset, set the default mixer volume explicitly.
895*4882a593Smuzhiyun  */
zynqmp_disp_audio_enable(struct zynqmp_disp_audio * audio)896*4882a593Smuzhiyun static void zynqmp_disp_audio_enable(struct zynqmp_disp_audio *audio)
897*4882a593Smuzhiyun {
898*4882a593Smuzhiyun 	/* Clear the audio soft reset register as it's an non-reset flop. */
899*4882a593Smuzhiyun 	zynqmp_disp_audio_write(audio, ZYNQMP_DISP_AUD_SOFT_RESET, 0);
900*4882a593Smuzhiyun 	zynqmp_disp_audio_write(audio, ZYNQMP_DISP_AUD_MIXER_VOLUME,
901*4882a593Smuzhiyun 				ZYNQMP_DISP_AUD_MIXER_VOLUME_NO_SCALE);
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun /**
905*4882a593Smuzhiyun  * zynqmp_disp_audio_disable - Disable the audio mixer
906*4882a593Smuzhiyun  * @audio: Audio mixer
907*4882a593Smuzhiyun  *
908*4882a593Smuzhiyun  * Disable the audio mixer by asserting its soft reset.
909*4882a593Smuzhiyun  */
zynqmp_disp_audio_disable(struct zynqmp_disp_audio * audio)910*4882a593Smuzhiyun static void zynqmp_disp_audio_disable(struct zynqmp_disp_audio *audio)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun 	zynqmp_disp_audio_write(audio, ZYNQMP_DISP_AUD_SOFT_RESET,
913*4882a593Smuzhiyun 				ZYNQMP_DISP_AUD_SOFT_RESET_AUD_SRST);
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun 
zynqmp_disp_audio_init(struct device * dev,struct zynqmp_disp_audio * audio)916*4882a593Smuzhiyun static void zynqmp_disp_audio_init(struct device *dev,
917*4882a593Smuzhiyun 				   struct zynqmp_disp_audio *audio)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun 	/* Try the live PL audio clock. */
920*4882a593Smuzhiyun 	audio->clk = devm_clk_get(dev, "dp_live_audio_aclk");
921*4882a593Smuzhiyun 	if (!IS_ERR(audio->clk)) {
922*4882a593Smuzhiyun 		audio->clk_from_ps = false;
923*4882a593Smuzhiyun 		return;
924*4882a593Smuzhiyun 	}
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	/* If the live PL audio clock is not valid, fall back to PS clock. */
927*4882a593Smuzhiyun 	audio->clk = devm_clk_get(dev, "dp_aud_clk");
928*4882a593Smuzhiyun 	if (!IS_ERR(audio->clk)) {
929*4882a593Smuzhiyun 		audio->clk_from_ps = true;
930*4882a593Smuzhiyun 		return;
931*4882a593Smuzhiyun 	}
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	dev_err(dev, "audio disabled due to missing clock\n");
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
937*4882a593Smuzhiyun  * ZynqMP Display external functions for zynqmp_dp
938*4882a593Smuzhiyun  */
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun /**
941*4882a593Smuzhiyun  * zynqmp_disp_handle_vblank - Handle the vblank event
942*4882a593Smuzhiyun  * @disp: Display controller
943*4882a593Smuzhiyun  *
944*4882a593Smuzhiyun  * This function handles the vblank interrupt, and sends an event to
945*4882a593Smuzhiyun  * CRTC object. This will be called by the DP vblank interrupt handler.
946*4882a593Smuzhiyun  */
zynqmp_disp_handle_vblank(struct zynqmp_disp * disp)947*4882a593Smuzhiyun void zynqmp_disp_handle_vblank(struct zynqmp_disp *disp)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun 	struct drm_crtc *crtc = &disp->crtc;
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	drm_crtc_handle_vblank(crtc);
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun /**
955*4882a593Smuzhiyun  * zynqmp_disp_audio_enabled - If the audio is enabled
956*4882a593Smuzhiyun  * @disp: Display controller
957*4882a593Smuzhiyun  *
958*4882a593Smuzhiyun  * Return if the audio is enabled depending on the audio clock.
959*4882a593Smuzhiyun  *
960*4882a593Smuzhiyun  * Return: true if audio is enabled, or false.
961*4882a593Smuzhiyun  */
zynqmp_disp_audio_enabled(struct zynqmp_disp * disp)962*4882a593Smuzhiyun bool zynqmp_disp_audio_enabled(struct zynqmp_disp *disp)
963*4882a593Smuzhiyun {
964*4882a593Smuzhiyun 	return !!disp->audio.clk;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun /**
968*4882a593Smuzhiyun  * zynqmp_disp_get_audio_clk_rate - Get the current audio clock rate
969*4882a593Smuzhiyun  * @disp: Display controller
970*4882a593Smuzhiyun  *
971*4882a593Smuzhiyun  * Return: the current audio clock rate.
972*4882a593Smuzhiyun  */
zynqmp_disp_get_audio_clk_rate(struct zynqmp_disp * disp)973*4882a593Smuzhiyun unsigned int zynqmp_disp_get_audio_clk_rate(struct zynqmp_disp *disp)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun 	if (zynqmp_disp_audio_enabled(disp))
976*4882a593Smuzhiyun 		return 0;
977*4882a593Smuzhiyun 	return clk_get_rate(disp->audio.clk);
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun /**
981*4882a593Smuzhiyun  * zynqmp_disp_get_crtc_mask - Return the CRTC bit mask
982*4882a593Smuzhiyun  * @disp: Display controller
983*4882a593Smuzhiyun  *
984*4882a593Smuzhiyun  * Return: the crtc mask of the zyqnmp_disp CRTC.
985*4882a593Smuzhiyun  */
zynqmp_disp_get_crtc_mask(struct zynqmp_disp * disp)986*4882a593Smuzhiyun uint32_t zynqmp_disp_get_crtc_mask(struct zynqmp_disp *disp)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun 	return drm_crtc_mask(&disp->crtc);
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
992*4882a593Smuzhiyun  * ZynqMP Display Layer & DRM Plane
993*4882a593Smuzhiyun  */
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun /**
996*4882a593Smuzhiyun  * zynqmp_disp_layer_find_format - Find format information for a DRM format
997*4882a593Smuzhiyun  * @layer: The layer
998*4882a593Smuzhiyun  * @drm_fmt: DRM format to search
999*4882a593Smuzhiyun  *
1000*4882a593Smuzhiyun  * Search display subsystem format information corresponding to the given DRM
1001*4882a593Smuzhiyun  * format @drm_fmt for the @layer, and return a pointer to the format
1002*4882a593Smuzhiyun  * descriptor.
1003*4882a593Smuzhiyun  *
1004*4882a593Smuzhiyun  * Return: A pointer to the format descriptor if found, NULL otherwise
1005*4882a593Smuzhiyun  */
1006*4882a593Smuzhiyun static const struct zynqmp_disp_format *
zynqmp_disp_layer_find_format(struct zynqmp_disp_layer * layer,u32 drm_fmt)1007*4882a593Smuzhiyun zynqmp_disp_layer_find_format(struct zynqmp_disp_layer *layer,
1008*4882a593Smuzhiyun 			      u32 drm_fmt)
1009*4882a593Smuzhiyun {
1010*4882a593Smuzhiyun 	unsigned int i;
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	for (i = 0; i < layer->info->num_formats; i++) {
1013*4882a593Smuzhiyun 		if (layer->info->formats[i].drm_fmt == drm_fmt)
1014*4882a593Smuzhiyun 			return &layer->info->formats[i];
1015*4882a593Smuzhiyun 	}
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	return NULL;
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun /**
1021*4882a593Smuzhiyun  * zynqmp_disp_layer_enable - Enable a layer
1022*4882a593Smuzhiyun  * @layer: The layer
1023*4882a593Smuzhiyun  *
1024*4882a593Smuzhiyun  * Enable the @layer in the audio/video buffer manager and the blender. DMA
1025*4882a593Smuzhiyun  * channels are started separately by zynqmp_disp_layer_update().
1026*4882a593Smuzhiyun  */
zynqmp_disp_layer_enable(struct zynqmp_disp_layer * layer)1027*4882a593Smuzhiyun static void zynqmp_disp_layer_enable(struct zynqmp_disp_layer *layer)
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun 	zynqmp_disp_avbuf_enable_video(&layer->disp->avbuf, layer->id,
1030*4882a593Smuzhiyun 				       ZYNQMP_DISP_LAYER_NONLIVE);
1031*4882a593Smuzhiyun 	zynqmp_disp_blend_layer_enable(&layer->disp->blend, layer);
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	layer->mode = ZYNQMP_DISP_LAYER_NONLIVE;
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun /**
1037*4882a593Smuzhiyun  * zynqmp_disp_layer_disable - Disable the layer
1038*4882a593Smuzhiyun  * @layer: The layer
1039*4882a593Smuzhiyun  *
1040*4882a593Smuzhiyun  * Disable the layer by stopping its DMA channels and disabling it in the
1041*4882a593Smuzhiyun  * audio/video buffer manager and the blender.
1042*4882a593Smuzhiyun  */
zynqmp_disp_layer_disable(struct zynqmp_disp_layer * layer)1043*4882a593Smuzhiyun static void zynqmp_disp_layer_disable(struct zynqmp_disp_layer *layer)
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun 	unsigned int i;
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	for (i = 0; i < layer->drm_fmt->num_planes; i++)
1048*4882a593Smuzhiyun 		dmaengine_terminate_sync(layer->dmas[i].chan);
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	zynqmp_disp_avbuf_disable_video(&layer->disp->avbuf, layer->id);
1051*4882a593Smuzhiyun 	zynqmp_disp_blend_layer_disable(&layer->disp->blend, layer);
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun /**
1055*4882a593Smuzhiyun  * zynqmp_disp_layer_set_format - Set the layer format
1056*4882a593Smuzhiyun  * @layer: The layer
1057*4882a593Smuzhiyun  * @state: The plane state
1058*4882a593Smuzhiyun  *
1059*4882a593Smuzhiyun  * Set the format for @layer based on @state->fb->format. The layer must be
1060*4882a593Smuzhiyun  * disabled.
1061*4882a593Smuzhiyun  */
zynqmp_disp_layer_set_format(struct zynqmp_disp_layer * layer,struct drm_plane_state * state)1062*4882a593Smuzhiyun static void zynqmp_disp_layer_set_format(struct zynqmp_disp_layer *layer,
1063*4882a593Smuzhiyun 					 struct drm_plane_state *state)
1064*4882a593Smuzhiyun {
1065*4882a593Smuzhiyun 	const struct drm_format_info *info = state->fb->format;
1066*4882a593Smuzhiyun 	unsigned int i;
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	layer->disp_fmt = zynqmp_disp_layer_find_format(layer, info->format);
1069*4882a593Smuzhiyun 	layer->drm_fmt = info;
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	zynqmp_disp_avbuf_set_format(&layer->disp->avbuf, layer->id,
1072*4882a593Smuzhiyun 				     layer->disp_fmt);
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	/*
1075*4882a593Smuzhiyun 	 * Set slave_id for each DMA channel to indicate they're part of a
1076*4882a593Smuzhiyun 	 * video group.
1077*4882a593Smuzhiyun 	 */
1078*4882a593Smuzhiyun 	for (i = 0; i < info->num_planes; i++) {
1079*4882a593Smuzhiyun 		struct zynqmp_disp_layer_dma *dma = &layer->dmas[i];
1080*4882a593Smuzhiyun 		struct dma_slave_config config = {
1081*4882a593Smuzhiyun 			.direction = DMA_MEM_TO_DEV,
1082*4882a593Smuzhiyun 			.slave_id = 1,
1083*4882a593Smuzhiyun 		};
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 		dmaengine_slave_config(dma->chan, &config);
1086*4882a593Smuzhiyun 	}
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun /**
1090*4882a593Smuzhiyun  * zynqmp_disp_layer_update - Update the layer framebuffer
1091*4882a593Smuzhiyun  * @layer: The layer
1092*4882a593Smuzhiyun  * @state: The plane state
1093*4882a593Smuzhiyun  *
1094*4882a593Smuzhiyun  * Update the framebuffer for the layer by issuing a new DMA engine transaction
1095*4882a593Smuzhiyun  * for the new framebuffer.
1096*4882a593Smuzhiyun  *
1097*4882a593Smuzhiyun  * Return: 0 on success, or the DMA descriptor failure error otherwise
1098*4882a593Smuzhiyun  */
zynqmp_disp_layer_update(struct zynqmp_disp_layer * layer,struct drm_plane_state * state)1099*4882a593Smuzhiyun static int zynqmp_disp_layer_update(struct zynqmp_disp_layer *layer,
1100*4882a593Smuzhiyun 				    struct drm_plane_state *state)
1101*4882a593Smuzhiyun {
1102*4882a593Smuzhiyun 	const struct drm_format_info *info = layer->drm_fmt;
1103*4882a593Smuzhiyun 	unsigned int i;
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 	for (i = 0; i < layer->drm_fmt->num_planes; i++) {
1106*4882a593Smuzhiyun 		unsigned int width = state->crtc_w / (i ? info->hsub : 1);
1107*4882a593Smuzhiyun 		unsigned int height = state->crtc_h / (i ? info->vsub : 1);
1108*4882a593Smuzhiyun 		struct zynqmp_disp_layer_dma *dma = &layer->dmas[i];
1109*4882a593Smuzhiyun 		struct dma_async_tx_descriptor *desc;
1110*4882a593Smuzhiyun 		dma_addr_t paddr;
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 		paddr = drm_fb_cma_get_gem_addr(state->fb, state, i);
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 		dma->xt.numf = height;
1115*4882a593Smuzhiyun 		dma->sgl.size = width * info->cpp[i];
1116*4882a593Smuzhiyun 		dma->sgl.icg = state->fb->pitches[i] - dma->sgl.size;
1117*4882a593Smuzhiyun 		dma->xt.src_start = paddr;
1118*4882a593Smuzhiyun 		dma->xt.frame_size = 1;
1119*4882a593Smuzhiyun 		dma->xt.dir = DMA_MEM_TO_DEV;
1120*4882a593Smuzhiyun 		dma->xt.src_sgl = true;
1121*4882a593Smuzhiyun 		dma->xt.dst_sgl = false;
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 		desc = dmaengine_prep_interleaved_dma(dma->chan, &dma->xt,
1124*4882a593Smuzhiyun 						      DMA_CTRL_ACK |
1125*4882a593Smuzhiyun 						      DMA_PREP_REPEAT |
1126*4882a593Smuzhiyun 						      DMA_PREP_LOAD_EOT);
1127*4882a593Smuzhiyun 		if (!desc) {
1128*4882a593Smuzhiyun 			dev_err(layer->disp->dev,
1129*4882a593Smuzhiyun 				"failed to prepare DMA descriptor\n");
1130*4882a593Smuzhiyun 			return -ENOMEM;
1131*4882a593Smuzhiyun 		}
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 		dmaengine_submit(desc);
1134*4882a593Smuzhiyun 		dma_async_issue_pending(dma->chan);
1135*4882a593Smuzhiyun 	}
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	return 0;
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun 
plane_to_layer(struct drm_plane * plane)1140*4882a593Smuzhiyun static inline struct zynqmp_disp_layer *plane_to_layer(struct drm_plane *plane)
1141*4882a593Smuzhiyun {
1142*4882a593Smuzhiyun 	return container_of(plane, struct zynqmp_disp_layer, plane);
1143*4882a593Smuzhiyun }
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun static int
zynqmp_disp_plane_atomic_check(struct drm_plane * plane,struct drm_plane_state * state)1146*4882a593Smuzhiyun zynqmp_disp_plane_atomic_check(struct drm_plane *plane,
1147*4882a593Smuzhiyun 			       struct drm_plane_state *state)
1148*4882a593Smuzhiyun {
1149*4882a593Smuzhiyun 	struct drm_crtc_state *crtc_state;
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	if (!state->crtc)
1152*4882a593Smuzhiyun 		return 0;
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	crtc_state = drm_atomic_get_crtc_state(state->state, state->crtc);
1155*4882a593Smuzhiyun 	if (IS_ERR(crtc_state))
1156*4882a593Smuzhiyun 		return PTR_ERR(crtc_state);
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	return drm_atomic_helper_check_plane_state(state, crtc_state,
1159*4882a593Smuzhiyun 						   DRM_PLANE_HELPER_NO_SCALING,
1160*4882a593Smuzhiyun 						   DRM_PLANE_HELPER_NO_SCALING,
1161*4882a593Smuzhiyun 						   false, false);
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun static void
zynqmp_disp_plane_atomic_disable(struct drm_plane * plane,struct drm_plane_state * old_state)1165*4882a593Smuzhiyun zynqmp_disp_plane_atomic_disable(struct drm_plane *plane,
1166*4882a593Smuzhiyun 				 struct drm_plane_state *old_state)
1167*4882a593Smuzhiyun {
1168*4882a593Smuzhiyun 	struct zynqmp_disp_layer *layer = plane_to_layer(plane);
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 	if (!old_state->fb)
1171*4882a593Smuzhiyun 		return;
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 	zynqmp_disp_layer_disable(layer);
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun static void
zynqmp_disp_plane_atomic_update(struct drm_plane * plane,struct drm_plane_state * old_state)1177*4882a593Smuzhiyun zynqmp_disp_plane_atomic_update(struct drm_plane *plane,
1178*4882a593Smuzhiyun 				struct drm_plane_state *old_state)
1179*4882a593Smuzhiyun {
1180*4882a593Smuzhiyun 	struct zynqmp_disp_layer *layer = plane_to_layer(plane);
1181*4882a593Smuzhiyun 	bool format_changed = false;
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 	if (!old_state->fb ||
1184*4882a593Smuzhiyun 	    old_state->fb->format->format != plane->state->fb->format->format)
1185*4882a593Smuzhiyun 		format_changed = true;
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	/*
1188*4882a593Smuzhiyun 	 * If the format has changed (including going from a previously
1189*4882a593Smuzhiyun 	 * disabled state to any format), reconfigure the format. Disable the
1190*4882a593Smuzhiyun 	 * plane first if needed.
1191*4882a593Smuzhiyun 	 */
1192*4882a593Smuzhiyun 	if (format_changed) {
1193*4882a593Smuzhiyun 		if (old_state->fb)
1194*4882a593Smuzhiyun 			zynqmp_disp_layer_disable(layer);
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 		zynqmp_disp_layer_set_format(layer, plane->state);
1197*4882a593Smuzhiyun 	}
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	zynqmp_disp_layer_update(layer, plane->state);
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	/* Enable or re-enable the plane is the format has changed. */
1202*4882a593Smuzhiyun 	if (format_changed)
1203*4882a593Smuzhiyun 		zynqmp_disp_layer_enable(layer);
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun static const struct drm_plane_helper_funcs zynqmp_disp_plane_helper_funcs = {
1207*4882a593Smuzhiyun 	.atomic_check		= zynqmp_disp_plane_atomic_check,
1208*4882a593Smuzhiyun 	.atomic_update		= zynqmp_disp_plane_atomic_update,
1209*4882a593Smuzhiyun 	.atomic_disable		= zynqmp_disp_plane_atomic_disable,
1210*4882a593Smuzhiyun };
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun static const struct drm_plane_funcs zynqmp_disp_plane_funcs = {
1213*4882a593Smuzhiyun 	.update_plane		= drm_atomic_helper_update_plane,
1214*4882a593Smuzhiyun 	.disable_plane		= drm_atomic_helper_disable_plane,
1215*4882a593Smuzhiyun 	.destroy		= drm_plane_cleanup,
1216*4882a593Smuzhiyun 	.reset			= drm_atomic_helper_plane_reset,
1217*4882a593Smuzhiyun 	.atomic_duplicate_state	= drm_atomic_helper_plane_duplicate_state,
1218*4882a593Smuzhiyun 	.atomic_destroy_state	= drm_atomic_helper_plane_destroy_state,
1219*4882a593Smuzhiyun };
1220*4882a593Smuzhiyun 
zynqmp_disp_create_planes(struct zynqmp_disp * disp)1221*4882a593Smuzhiyun static int zynqmp_disp_create_planes(struct zynqmp_disp *disp)
1222*4882a593Smuzhiyun {
1223*4882a593Smuzhiyun 	unsigned int i, j;
1224*4882a593Smuzhiyun 	int ret;
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	for (i = 0; i < ZYNQMP_DISP_NUM_LAYERS; i++) {
1227*4882a593Smuzhiyun 		struct zynqmp_disp_layer *layer = &disp->layers[i];
1228*4882a593Smuzhiyun 		enum drm_plane_type type;
1229*4882a593Smuzhiyun 		u32 *drm_formats;
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 		drm_formats = drmm_kcalloc(disp->drm, sizeof(*drm_formats),
1232*4882a593Smuzhiyun 					   layer->info->num_formats,
1233*4882a593Smuzhiyun 					   GFP_KERNEL);
1234*4882a593Smuzhiyun 		if (!drm_formats)
1235*4882a593Smuzhiyun 			return -ENOMEM;
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 		for (j = 0; j < layer->info->num_formats; ++j)
1238*4882a593Smuzhiyun 			drm_formats[j] = layer->info->formats[j].drm_fmt;
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 		/* Graphics layer is primary, and video layer is overlay. */
1241*4882a593Smuzhiyun 		type = i == ZYNQMP_DISP_LAYER_GFX
1242*4882a593Smuzhiyun 		     ? DRM_PLANE_TYPE_PRIMARY : DRM_PLANE_TYPE_OVERLAY;
1243*4882a593Smuzhiyun 		ret = drm_universal_plane_init(disp->drm, &layer->plane, 0,
1244*4882a593Smuzhiyun 					       &zynqmp_disp_plane_funcs,
1245*4882a593Smuzhiyun 					       drm_formats,
1246*4882a593Smuzhiyun 					       layer->info->num_formats,
1247*4882a593Smuzhiyun 					       NULL, type, NULL);
1248*4882a593Smuzhiyun 		if (ret)
1249*4882a593Smuzhiyun 			return ret;
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 		drm_plane_helper_add(&layer->plane,
1252*4882a593Smuzhiyun 				     &zynqmp_disp_plane_helper_funcs);
1253*4882a593Smuzhiyun 	}
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 	return 0;
1256*4882a593Smuzhiyun }
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun /**
1259*4882a593Smuzhiyun  * zynqmp_disp_layer_release_dma - Release DMA channels for a layer
1260*4882a593Smuzhiyun  * @disp: Display controller
1261*4882a593Smuzhiyun  * @layer: The layer
1262*4882a593Smuzhiyun  *
1263*4882a593Smuzhiyun  * Release the DMA channels associated with @layer.
1264*4882a593Smuzhiyun  */
zynqmp_disp_layer_release_dma(struct zynqmp_disp * disp,struct zynqmp_disp_layer * layer)1265*4882a593Smuzhiyun static void zynqmp_disp_layer_release_dma(struct zynqmp_disp *disp,
1266*4882a593Smuzhiyun 					  struct zynqmp_disp_layer *layer)
1267*4882a593Smuzhiyun {
1268*4882a593Smuzhiyun 	unsigned int i;
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun 	if (!layer->info)
1271*4882a593Smuzhiyun 		return;
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	for (i = 0; i < layer->info->num_channels; i++) {
1274*4882a593Smuzhiyun 		struct zynqmp_disp_layer_dma *dma = &layer->dmas[i];
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 		if (!dma->chan)
1277*4882a593Smuzhiyun 			continue;
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun 		/* Make sure the channel is terminated before release. */
1280*4882a593Smuzhiyun 		dmaengine_terminate_sync(dma->chan);
1281*4882a593Smuzhiyun 		dma_release_channel(dma->chan);
1282*4882a593Smuzhiyun 	}
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun /**
1286*4882a593Smuzhiyun  * zynqmp_disp_destroy_layers - Destroy all layers
1287*4882a593Smuzhiyun  * @disp: Display controller
1288*4882a593Smuzhiyun  */
zynqmp_disp_destroy_layers(struct zynqmp_disp * disp)1289*4882a593Smuzhiyun static void zynqmp_disp_destroy_layers(struct zynqmp_disp *disp)
1290*4882a593Smuzhiyun {
1291*4882a593Smuzhiyun 	unsigned int i;
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	for (i = 0; i < ZYNQMP_DISP_NUM_LAYERS; i++)
1294*4882a593Smuzhiyun 		zynqmp_disp_layer_release_dma(disp, &disp->layers[i]);
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun /**
1298*4882a593Smuzhiyun  * zynqmp_disp_layer_request_dma - Request DMA channels for a layer
1299*4882a593Smuzhiyun  * @disp: Display controller
1300*4882a593Smuzhiyun  * @layer: The layer
1301*4882a593Smuzhiyun  *
1302*4882a593Smuzhiyun  * Request all DMA engine channels needed by @layer.
1303*4882a593Smuzhiyun  *
1304*4882a593Smuzhiyun  * Return: 0 on success, or the DMA channel request error otherwise
1305*4882a593Smuzhiyun  */
zynqmp_disp_layer_request_dma(struct zynqmp_disp * disp,struct zynqmp_disp_layer * layer)1306*4882a593Smuzhiyun static int zynqmp_disp_layer_request_dma(struct zynqmp_disp *disp,
1307*4882a593Smuzhiyun 					 struct zynqmp_disp_layer *layer)
1308*4882a593Smuzhiyun {
1309*4882a593Smuzhiyun 	static const char * const dma_names[] = { "vid", "gfx" };
1310*4882a593Smuzhiyun 	unsigned int i;
1311*4882a593Smuzhiyun 	int ret;
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 	for (i = 0; i < layer->info->num_channels; i++) {
1314*4882a593Smuzhiyun 		struct zynqmp_disp_layer_dma *dma = &layer->dmas[i];
1315*4882a593Smuzhiyun 		char dma_channel_name[16];
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 		snprintf(dma_channel_name, sizeof(dma_channel_name),
1318*4882a593Smuzhiyun 			 "%s%u", dma_names[layer->id], i);
1319*4882a593Smuzhiyun 		dma->chan = of_dma_request_slave_channel(disp->dev->of_node,
1320*4882a593Smuzhiyun 							 dma_channel_name);
1321*4882a593Smuzhiyun 		if (IS_ERR(dma->chan)) {
1322*4882a593Smuzhiyun 			dev_err(disp->dev, "failed to request dma channel\n");
1323*4882a593Smuzhiyun 			ret = PTR_ERR(dma->chan);
1324*4882a593Smuzhiyun 			dma->chan = NULL;
1325*4882a593Smuzhiyun 			return ret;
1326*4882a593Smuzhiyun 		}
1327*4882a593Smuzhiyun 	}
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	return 0;
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun /**
1333*4882a593Smuzhiyun  * zynqmp_disp_create_layers - Create and initialize all layers
1334*4882a593Smuzhiyun  * @disp: Display controller
1335*4882a593Smuzhiyun  *
1336*4882a593Smuzhiyun  * Return: 0 on success, or the DMA channel request error otherwise
1337*4882a593Smuzhiyun  */
zynqmp_disp_create_layers(struct zynqmp_disp * disp)1338*4882a593Smuzhiyun static int zynqmp_disp_create_layers(struct zynqmp_disp *disp)
1339*4882a593Smuzhiyun {
1340*4882a593Smuzhiyun 	static const struct zynqmp_disp_layer_info layer_info[] = {
1341*4882a593Smuzhiyun 		[ZYNQMP_DISP_LAYER_VID] = {
1342*4882a593Smuzhiyun 			.formats = avbuf_vid_fmts,
1343*4882a593Smuzhiyun 			.num_formats = ARRAY_SIZE(avbuf_vid_fmts),
1344*4882a593Smuzhiyun 			.num_channels = 3,
1345*4882a593Smuzhiyun 		},
1346*4882a593Smuzhiyun 		[ZYNQMP_DISP_LAYER_GFX] = {
1347*4882a593Smuzhiyun 			.formats = avbuf_gfx_fmts,
1348*4882a593Smuzhiyun 			.num_formats = ARRAY_SIZE(avbuf_gfx_fmts),
1349*4882a593Smuzhiyun 			.num_channels = 1,
1350*4882a593Smuzhiyun 		},
1351*4882a593Smuzhiyun 	};
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	unsigned int i;
1354*4882a593Smuzhiyun 	int ret;
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	for (i = 0; i < ZYNQMP_DISP_NUM_LAYERS; i++) {
1357*4882a593Smuzhiyun 		struct zynqmp_disp_layer *layer = &disp->layers[i];
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun 		layer->id = i;
1360*4882a593Smuzhiyun 		layer->disp = disp;
1361*4882a593Smuzhiyun 		layer->info = &layer_info[i];
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 		ret = zynqmp_disp_layer_request_dma(disp, layer);
1364*4882a593Smuzhiyun 		if (ret)
1365*4882a593Smuzhiyun 			goto err;
1366*4882a593Smuzhiyun 	}
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 	return 0;
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun err:
1371*4882a593Smuzhiyun 	zynqmp_disp_destroy_layers(disp);
1372*4882a593Smuzhiyun 	return ret;
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
1376*4882a593Smuzhiyun  * ZynqMP Display & DRM CRTC
1377*4882a593Smuzhiyun  */
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun /**
1380*4882a593Smuzhiyun  * zynqmp_disp_enable - Enable the display controller
1381*4882a593Smuzhiyun  * @disp: Display controller
1382*4882a593Smuzhiyun  */
zynqmp_disp_enable(struct zynqmp_disp * disp)1383*4882a593Smuzhiyun static void zynqmp_disp_enable(struct zynqmp_disp *disp)
1384*4882a593Smuzhiyun {
1385*4882a593Smuzhiyun 	zynqmp_disp_avbuf_enable(&disp->avbuf);
1386*4882a593Smuzhiyun 	/* Choose clock source based on the DT clock handle. */
1387*4882a593Smuzhiyun 	zynqmp_disp_avbuf_set_clocks_sources(&disp->avbuf, disp->pclk_from_ps,
1388*4882a593Smuzhiyun 					     disp->audio.clk_from_ps, true);
1389*4882a593Smuzhiyun 	zynqmp_disp_avbuf_enable_channels(&disp->avbuf);
1390*4882a593Smuzhiyun 	zynqmp_disp_avbuf_enable_audio(&disp->avbuf);
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun 	zynqmp_disp_audio_enable(&disp->audio);
1393*4882a593Smuzhiyun }
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun /**
1396*4882a593Smuzhiyun  * zynqmp_disp_disable - Disable the display controller
1397*4882a593Smuzhiyun  * @disp: Display controller
1398*4882a593Smuzhiyun  */
zynqmp_disp_disable(struct zynqmp_disp * disp)1399*4882a593Smuzhiyun static void zynqmp_disp_disable(struct zynqmp_disp *disp)
1400*4882a593Smuzhiyun {
1401*4882a593Smuzhiyun 	zynqmp_disp_audio_disable(&disp->audio);
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	zynqmp_disp_avbuf_disable_audio(&disp->avbuf);
1404*4882a593Smuzhiyun 	zynqmp_disp_avbuf_disable_channels(&disp->avbuf);
1405*4882a593Smuzhiyun 	zynqmp_disp_avbuf_disable(&disp->avbuf);
1406*4882a593Smuzhiyun }
1407*4882a593Smuzhiyun 
crtc_to_disp(struct drm_crtc * crtc)1408*4882a593Smuzhiyun static inline struct zynqmp_disp *crtc_to_disp(struct drm_crtc *crtc)
1409*4882a593Smuzhiyun {
1410*4882a593Smuzhiyun 	return container_of(crtc, struct zynqmp_disp, crtc);
1411*4882a593Smuzhiyun }
1412*4882a593Smuzhiyun 
zynqmp_disp_crtc_setup_clock(struct drm_crtc * crtc,struct drm_display_mode * adjusted_mode)1413*4882a593Smuzhiyun static int zynqmp_disp_crtc_setup_clock(struct drm_crtc *crtc,
1414*4882a593Smuzhiyun 					struct drm_display_mode *adjusted_mode)
1415*4882a593Smuzhiyun {
1416*4882a593Smuzhiyun 	struct zynqmp_disp *disp = crtc_to_disp(crtc);
1417*4882a593Smuzhiyun 	unsigned long mode_clock = adjusted_mode->clock * 1000;
1418*4882a593Smuzhiyun 	unsigned long rate;
1419*4882a593Smuzhiyun 	long diff;
1420*4882a593Smuzhiyun 	int ret;
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 	ret = clk_set_rate(disp->pclk, mode_clock);
1423*4882a593Smuzhiyun 	if (ret) {
1424*4882a593Smuzhiyun 		dev_err(disp->dev, "failed to set a pixel clock\n");
1425*4882a593Smuzhiyun 		return ret;
1426*4882a593Smuzhiyun 	}
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 	rate = clk_get_rate(disp->pclk);
1429*4882a593Smuzhiyun 	diff = rate - mode_clock;
1430*4882a593Smuzhiyun 	if (abs(diff) > mode_clock / 20)
1431*4882a593Smuzhiyun 		dev_info(disp->dev,
1432*4882a593Smuzhiyun 			 "requested pixel rate: %lu actual rate: %lu\n",
1433*4882a593Smuzhiyun 			 mode_clock, rate);
1434*4882a593Smuzhiyun 	else
1435*4882a593Smuzhiyun 		dev_dbg(disp->dev,
1436*4882a593Smuzhiyun 			"requested pixel rate: %lu actual rate: %lu\n",
1437*4882a593Smuzhiyun 			mode_clock, rate);
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun 	return 0;
1440*4882a593Smuzhiyun }
1441*4882a593Smuzhiyun 
1442*4882a593Smuzhiyun static void
zynqmp_disp_crtc_atomic_enable(struct drm_crtc * crtc,struct drm_crtc_state * old_crtc_state)1443*4882a593Smuzhiyun zynqmp_disp_crtc_atomic_enable(struct drm_crtc *crtc,
1444*4882a593Smuzhiyun 			       struct drm_crtc_state *old_crtc_state)
1445*4882a593Smuzhiyun {
1446*4882a593Smuzhiyun 	struct zynqmp_disp *disp = crtc_to_disp(crtc);
1447*4882a593Smuzhiyun 	struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode;
1448*4882a593Smuzhiyun 	int ret, vrefresh;
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	pm_runtime_get_sync(disp->dev);
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	zynqmp_disp_crtc_setup_clock(crtc, adjusted_mode);
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 	ret = clk_prepare_enable(disp->pclk);
1455*4882a593Smuzhiyun 	if (ret) {
1456*4882a593Smuzhiyun 		dev_err(disp->dev, "failed to enable a pixel clock\n");
1457*4882a593Smuzhiyun 		pm_runtime_put_sync(disp->dev);
1458*4882a593Smuzhiyun 		return;
1459*4882a593Smuzhiyun 	}
1460*4882a593Smuzhiyun 
1461*4882a593Smuzhiyun 	zynqmp_disp_blend_set_output_format(&disp->blend,
1462*4882a593Smuzhiyun 					    ZYNQMP_DPSUB_FORMAT_RGB);
1463*4882a593Smuzhiyun 	zynqmp_disp_blend_set_bg_color(&disp->blend, 0, 0, 0);
1464*4882a593Smuzhiyun 	zynqmp_disp_blend_set_global_alpha(&disp->blend, false, 0);
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun 	zynqmp_disp_enable(disp);
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun 	/* Delay of 3 vblank intervals for timing gen to be stable */
1469*4882a593Smuzhiyun 	vrefresh = (adjusted_mode->clock * 1000) /
1470*4882a593Smuzhiyun 		   (adjusted_mode->vtotal * adjusted_mode->htotal);
1471*4882a593Smuzhiyun 	msleep(3 * 1000 / vrefresh);
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun static void
zynqmp_disp_crtc_atomic_disable(struct drm_crtc * crtc,struct drm_crtc_state * old_crtc_state)1475*4882a593Smuzhiyun zynqmp_disp_crtc_atomic_disable(struct drm_crtc *crtc,
1476*4882a593Smuzhiyun 				struct drm_crtc_state *old_crtc_state)
1477*4882a593Smuzhiyun {
1478*4882a593Smuzhiyun 	struct zynqmp_disp *disp = crtc_to_disp(crtc);
1479*4882a593Smuzhiyun 	struct drm_plane_state *old_plane_state;
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 	/*
1482*4882a593Smuzhiyun 	 * Disable the plane if active. The old plane state can be NULL in the
1483*4882a593Smuzhiyun 	 * .shutdown() path if the plane is already disabled, skip
1484*4882a593Smuzhiyun 	 * zynqmp_disp_plane_atomic_disable() in that case.
1485*4882a593Smuzhiyun 	 */
1486*4882a593Smuzhiyun 	old_plane_state = drm_atomic_get_old_plane_state(old_crtc_state->state,
1487*4882a593Smuzhiyun 							 crtc->primary);
1488*4882a593Smuzhiyun 	if (old_plane_state)
1489*4882a593Smuzhiyun 		zynqmp_disp_plane_atomic_disable(crtc->primary, old_plane_state);
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun 	zynqmp_disp_disable(disp);
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 	drm_crtc_vblank_off(&disp->crtc);
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 	spin_lock_irq(&crtc->dev->event_lock);
1496*4882a593Smuzhiyun 	if (crtc->state->event) {
1497*4882a593Smuzhiyun 		drm_crtc_send_vblank_event(crtc, crtc->state->event);
1498*4882a593Smuzhiyun 		crtc->state->event = NULL;
1499*4882a593Smuzhiyun 	}
1500*4882a593Smuzhiyun 	spin_unlock_irq(&crtc->dev->event_lock);
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 	clk_disable_unprepare(disp->pclk);
1503*4882a593Smuzhiyun 	pm_runtime_put_sync(disp->dev);
1504*4882a593Smuzhiyun }
1505*4882a593Smuzhiyun 
zynqmp_disp_crtc_atomic_check(struct drm_crtc * crtc,struct drm_crtc_state * state)1506*4882a593Smuzhiyun static int zynqmp_disp_crtc_atomic_check(struct drm_crtc *crtc,
1507*4882a593Smuzhiyun 					 struct drm_crtc_state *state)
1508*4882a593Smuzhiyun {
1509*4882a593Smuzhiyun 	return drm_atomic_add_affected_planes(state->state, crtc);
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun static void
zynqmp_disp_crtc_atomic_begin(struct drm_crtc * crtc,struct drm_crtc_state * old_crtc_state)1513*4882a593Smuzhiyun zynqmp_disp_crtc_atomic_begin(struct drm_crtc *crtc,
1514*4882a593Smuzhiyun 			      struct drm_crtc_state *old_crtc_state)
1515*4882a593Smuzhiyun {
1516*4882a593Smuzhiyun 	drm_crtc_vblank_on(crtc);
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun static void
zynqmp_disp_crtc_atomic_flush(struct drm_crtc * crtc,struct drm_crtc_state * old_crtc_state)1520*4882a593Smuzhiyun zynqmp_disp_crtc_atomic_flush(struct drm_crtc *crtc,
1521*4882a593Smuzhiyun 			      struct drm_crtc_state *old_crtc_state)
1522*4882a593Smuzhiyun {
1523*4882a593Smuzhiyun 	if (crtc->state->event) {
1524*4882a593Smuzhiyun 		struct drm_pending_vblank_event *event;
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun 		/* Consume the flip_done event from atomic helper. */
1527*4882a593Smuzhiyun 		event = crtc->state->event;
1528*4882a593Smuzhiyun 		crtc->state->event = NULL;
1529*4882a593Smuzhiyun 
1530*4882a593Smuzhiyun 		event->pipe = drm_crtc_index(crtc);
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun 		WARN_ON(drm_crtc_vblank_get(crtc) != 0);
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun 		spin_lock_irq(&crtc->dev->event_lock);
1535*4882a593Smuzhiyun 		drm_crtc_arm_vblank_event(crtc, event);
1536*4882a593Smuzhiyun 		spin_unlock_irq(&crtc->dev->event_lock);
1537*4882a593Smuzhiyun 	}
1538*4882a593Smuzhiyun }
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun static const struct drm_crtc_helper_funcs zynqmp_disp_crtc_helper_funcs = {
1541*4882a593Smuzhiyun 	.atomic_enable	= zynqmp_disp_crtc_atomic_enable,
1542*4882a593Smuzhiyun 	.atomic_disable	= zynqmp_disp_crtc_atomic_disable,
1543*4882a593Smuzhiyun 	.atomic_check	= zynqmp_disp_crtc_atomic_check,
1544*4882a593Smuzhiyun 	.atomic_begin	= zynqmp_disp_crtc_atomic_begin,
1545*4882a593Smuzhiyun 	.atomic_flush	= zynqmp_disp_crtc_atomic_flush,
1546*4882a593Smuzhiyun };
1547*4882a593Smuzhiyun 
zynqmp_disp_crtc_enable_vblank(struct drm_crtc * crtc)1548*4882a593Smuzhiyun static int zynqmp_disp_crtc_enable_vblank(struct drm_crtc *crtc)
1549*4882a593Smuzhiyun {
1550*4882a593Smuzhiyun 	struct zynqmp_disp *disp = crtc_to_disp(crtc);
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	zynqmp_dp_enable_vblank(disp->dpsub->dp);
1553*4882a593Smuzhiyun 
1554*4882a593Smuzhiyun 	return 0;
1555*4882a593Smuzhiyun }
1556*4882a593Smuzhiyun 
zynqmp_disp_crtc_disable_vblank(struct drm_crtc * crtc)1557*4882a593Smuzhiyun static void zynqmp_disp_crtc_disable_vblank(struct drm_crtc *crtc)
1558*4882a593Smuzhiyun {
1559*4882a593Smuzhiyun 	struct zynqmp_disp *disp = crtc_to_disp(crtc);
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun 	zynqmp_dp_disable_vblank(disp->dpsub->dp);
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun static const struct drm_crtc_funcs zynqmp_disp_crtc_funcs = {
1565*4882a593Smuzhiyun 	.destroy		= drm_crtc_cleanup,
1566*4882a593Smuzhiyun 	.set_config		= drm_atomic_helper_set_config,
1567*4882a593Smuzhiyun 	.page_flip		= drm_atomic_helper_page_flip,
1568*4882a593Smuzhiyun 	.reset			= drm_atomic_helper_crtc_reset,
1569*4882a593Smuzhiyun 	.atomic_duplicate_state	= drm_atomic_helper_crtc_duplicate_state,
1570*4882a593Smuzhiyun 	.atomic_destroy_state	= drm_atomic_helper_crtc_destroy_state,
1571*4882a593Smuzhiyun 	.enable_vblank		= zynqmp_disp_crtc_enable_vblank,
1572*4882a593Smuzhiyun 	.disable_vblank		= zynqmp_disp_crtc_disable_vblank,
1573*4882a593Smuzhiyun };
1574*4882a593Smuzhiyun 
zynqmp_disp_create_crtc(struct zynqmp_disp * disp)1575*4882a593Smuzhiyun static int zynqmp_disp_create_crtc(struct zynqmp_disp *disp)
1576*4882a593Smuzhiyun {
1577*4882a593Smuzhiyun 	struct drm_plane *plane = &disp->layers[ZYNQMP_DISP_LAYER_GFX].plane;
1578*4882a593Smuzhiyun 	int ret;
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun 	ret = drm_crtc_init_with_planes(disp->drm, &disp->crtc, plane,
1581*4882a593Smuzhiyun 					NULL, &zynqmp_disp_crtc_funcs, NULL);
1582*4882a593Smuzhiyun 	if (ret < 0)
1583*4882a593Smuzhiyun 		return ret;
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 	drm_crtc_helper_add(&disp->crtc, &zynqmp_disp_crtc_helper_funcs);
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	/* Start with vertical blanking interrupt reporting disabled. */
1588*4882a593Smuzhiyun 	drm_crtc_vblank_off(&disp->crtc);
1589*4882a593Smuzhiyun 
1590*4882a593Smuzhiyun 	return 0;
1591*4882a593Smuzhiyun }
1592*4882a593Smuzhiyun 
zynqmp_disp_map_crtc_to_plane(struct zynqmp_disp * disp)1593*4882a593Smuzhiyun static void zynqmp_disp_map_crtc_to_plane(struct zynqmp_disp *disp)
1594*4882a593Smuzhiyun {
1595*4882a593Smuzhiyun 	u32 possible_crtcs = drm_crtc_mask(&disp->crtc);
1596*4882a593Smuzhiyun 	unsigned int i;
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 	for (i = 0; i < ZYNQMP_DISP_NUM_LAYERS; i++)
1599*4882a593Smuzhiyun 		disp->layers[i].plane.possible_crtcs = possible_crtcs;
1600*4882a593Smuzhiyun }
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun /* -----------------------------------------------------------------------------
1603*4882a593Smuzhiyun  * Initialization & Cleanup
1604*4882a593Smuzhiyun  */
1605*4882a593Smuzhiyun 
zynqmp_disp_drm_init(struct zynqmp_dpsub * dpsub)1606*4882a593Smuzhiyun int zynqmp_disp_drm_init(struct zynqmp_dpsub *dpsub)
1607*4882a593Smuzhiyun {
1608*4882a593Smuzhiyun 	struct zynqmp_disp *disp = dpsub->disp;
1609*4882a593Smuzhiyun 	int ret;
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun 	ret = zynqmp_disp_create_planes(disp);
1612*4882a593Smuzhiyun 	if (ret)
1613*4882a593Smuzhiyun 		return ret;
1614*4882a593Smuzhiyun 
1615*4882a593Smuzhiyun 	ret = zynqmp_disp_create_crtc(disp);
1616*4882a593Smuzhiyun 	if (ret < 0)
1617*4882a593Smuzhiyun 		return ret;
1618*4882a593Smuzhiyun 
1619*4882a593Smuzhiyun 	zynqmp_disp_map_crtc_to_plane(disp);
1620*4882a593Smuzhiyun 
1621*4882a593Smuzhiyun 	return 0;
1622*4882a593Smuzhiyun }
1623*4882a593Smuzhiyun 
zynqmp_disp_probe(struct zynqmp_dpsub * dpsub,struct drm_device * drm)1624*4882a593Smuzhiyun int zynqmp_disp_probe(struct zynqmp_dpsub *dpsub, struct drm_device *drm)
1625*4882a593Smuzhiyun {
1626*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dpsub->dev);
1627*4882a593Smuzhiyun 	struct zynqmp_disp *disp;
1628*4882a593Smuzhiyun 	struct zynqmp_disp_layer *layer;
1629*4882a593Smuzhiyun 	struct resource *res;
1630*4882a593Smuzhiyun 	int ret;
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 	disp = drmm_kzalloc(drm, sizeof(*disp), GFP_KERNEL);
1633*4882a593Smuzhiyun 	if (!disp)
1634*4882a593Smuzhiyun 		return -ENOMEM;
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun 	disp->dev = &pdev->dev;
1637*4882a593Smuzhiyun 	disp->dpsub = dpsub;
1638*4882a593Smuzhiyun 	disp->drm = drm;
1639*4882a593Smuzhiyun 
1640*4882a593Smuzhiyun 	dpsub->disp = disp;
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "blend");
1643*4882a593Smuzhiyun 	disp->blend.base = devm_ioremap_resource(disp->dev, res);
1644*4882a593Smuzhiyun 	if (IS_ERR(disp->blend.base))
1645*4882a593Smuzhiyun 		return PTR_ERR(disp->blend.base);
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "av_buf");
1648*4882a593Smuzhiyun 	disp->avbuf.base = devm_ioremap_resource(disp->dev, res);
1649*4882a593Smuzhiyun 	if (IS_ERR(disp->avbuf.base))
1650*4882a593Smuzhiyun 		return PTR_ERR(disp->avbuf.base);
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "aud");
1653*4882a593Smuzhiyun 	disp->audio.base = devm_ioremap_resource(disp->dev, res);
1654*4882a593Smuzhiyun 	if (IS_ERR(disp->audio.base))
1655*4882a593Smuzhiyun 		return PTR_ERR(disp->audio.base);
1656*4882a593Smuzhiyun 
1657*4882a593Smuzhiyun 	/* Try the live PL video clock */
1658*4882a593Smuzhiyun 	disp->pclk = devm_clk_get(disp->dev, "dp_live_video_in_clk");
1659*4882a593Smuzhiyun 	if (!IS_ERR(disp->pclk))
1660*4882a593Smuzhiyun 		disp->pclk_from_ps = false;
1661*4882a593Smuzhiyun 	else if (PTR_ERR(disp->pclk) == -EPROBE_DEFER)
1662*4882a593Smuzhiyun 		return PTR_ERR(disp->pclk);
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun 	/* If the live PL video clock is not valid, fall back to PS clock */
1665*4882a593Smuzhiyun 	if (IS_ERR_OR_NULL(disp->pclk)) {
1666*4882a593Smuzhiyun 		disp->pclk = devm_clk_get(disp->dev, "dp_vtc_pixel_clk_in");
1667*4882a593Smuzhiyun 		if (IS_ERR(disp->pclk)) {
1668*4882a593Smuzhiyun 			dev_err(disp->dev, "failed to init any video clock\n");
1669*4882a593Smuzhiyun 			return PTR_ERR(disp->pclk);
1670*4882a593Smuzhiyun 		}
1671*4882a593Smuzhiyun 		disp->pclk_from_ps = true;
1672*4882a593Smuzhiyun 	}
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun 	zynqmp_disp_audio_init(disp->dev, &disp->audio);
1675*4882a593Smuzhiyun 
1676*4882a593Smuzhiyun 	ret = zynqmp_disp_create_layers(disp);
1677*4882a593Smuzhiyun 	if (ret)
1678*4882a593Smuzhiyun 		return ret;
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun 	layer = &disp->layers[ZYNQMP_DISP_LAYER_VID];
1681*4882a593Smuzhiyun 	dpsub->dma_align = 1 << layer->dmas[0].chan->device->copy_align;
1682*4882a593Smuzhiyun 
1683*4882a593Smuzhiyun 	return 0;
1684*4882a593Smuzhiyun }
1685*4882a593Smuzhiyun 
zynqmp_disp_remove(struct zynqmp_dpsub * dpsub)1686*4882a593Smuzhiyun void zynqmp_disp_remove(struct zynqmp_dpsub *dpsub)
1687*4882a593Smuzhiyun {
1688*4882a593Smuzhiyun 	struct zynqmp_disp *disp = dpsub->disp;
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun 	zynqmp_disp_destroy_layers(disp);
1691*4882a593Smuzhiyun }
1692