1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0 OR MIT
2*4882a593Smuzhiyun /**************************************************************************
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright 2009-2015 VMware, Inc., Palo Alto, CA., USA
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun * copy of this software and associated documentation files (the
8*4882a593Smuzhiyun * "Software"), to deal in the Software without restriction, including
9*4882a593Smuzhiyun * without limitation the rights to use, copy, modify, merge, publish,
10*4882a593Smuzhiyun * distribute, sub license, and/or sell copies of the Software, and to
11*4882a593Smuzhiyun * permit persons to whom the Software is furnished to do so, subject to
12*4882a593Smuzhiyun * the following conditions:
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * The above copyright notice and this permission notice (including the
15*4882a593Smuzhiyun * next paragraph) shall be included in all copies or substantial portions
16*4882a593Smuzhiyun * of the Software.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
21*4882a593Smuzhiyun * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
22*4882a593Smuzhiyun * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
23*4882a593Smuzhiyun * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
24*4882a593Smuzhiyun * USE OR OTHER DEALINGS IN THE SOFTWARE.
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun **************************************************************************/
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <linux/sched/signal.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include "vmwgfx_drv.h"
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define VMW_FENCE_WRAP (1 << 24)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /**
35*4882a593Smuzhiyun * vmw_thread_fn - Deferred (process context) irq handler
36*4882a593Smuzhiyun *
37*4882a593Smuzhiyun * @irq: irq number
38*4882a593Smuzhiyun * @arg: Closure argument. Pointer to a struct drm_device cast to void *
39*4882a593Smuzhiyun *
40*4882a593Smuzhiyun * This function implements the deferred part of irq processing.
41*4882a593Smuzhiyun * The function is guaranteed to run at least once after the
42*4882a593Smuzhiyun * vmw_irq_handler has returned with IRQ_WAKE_THREAD.
43*4882a593Smuzhiyun *
44*4882a593Smuzhiyun */
vmw_thread_fn(int irq,void * arg)45*4882a593Smuzhiyun static irqreturn_t vmw_thread_fn(int irq, void *arg)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun struct drm_device *dev = (struct drm_device *)arg;
48*4882a593Smuzhiyun struct vmw_private *dev_priv = vmw_priv(dev);
49*4882a593Smuzhiyun irqreturn_t ret = IRQ_NONE;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun if (test_and_clear_bit(VMW_IRQTHREAD_FENCE,
52*4882a593Smuzhiyun dev_priv->irqthread_pending)) {
53*4882a593Smuzhiyun vmw_fences_update(dev_priv->fman);
54*4882a593Smuzhiyun wake_up_all(&dev_priv->fence_queue);
55*4882a593Smuzhiyun ret = IRQ_HANDLED;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun if (test_and_clear_bit(VMW_IRQTHREAD_CMDBUF,
59*4882a593Smuzhiyun dev_priv->irqthread_pending)) {
60*4882a593Smuzhiyun vmw_cmdbuf_irqthread(dev_priv->cman);
61*4882a593Smuzhiyun ret = IRQ_HANDLED;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun return ret;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /**
68*4882a593Smuzhiyun * vmw_irq_handler irq handler
69*4882a593Smuzhiyun *
70*4882a593Smuzhiyun * @irq: irq number
71*4882a593Smuzhiyun * @arg: Closure argument. Pointer to a struct drm_device cast to void *
72*4882a593Smuzhiyun *
73*4882a593Smuzhiyun * This function implements the quick part of irq processing.
74*4882a593Smuzhiyun * The function performs fast actions like clearing the device interrupt
75*4882a593Smuzhiyun * flags and also reasonably quick actions like waking processes waiting for
76*4882a593Smuzhiyun * FIFO space. Other IRQ actions are deferred to the IRQ thread.
77*4882a593Smuzhiyun */
vmw_irq_handler(int irq,void * arg)78*4882a593Smuzhiyun static irqreturn_t vmw_irq_handler(int irq, void *arg)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun struct drm_device *dev = (struct drm_device *)arg;
81*4882a593Smuzhiyun struct vmw_private *dev_priv = vmw_priv(dev);
82*4882a593Smuzhiyun uint32_t status, masked_status;
83*4882a593Smuzhiyun irqreturn_t ret = IRQ_HANDLED;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun status = inl(dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
86*4882a593Smuzhiyun masked_status = status & READ_ONCE(dev_priv->irq_mask);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun if (likely(status))
89*4882a593Smuzhiyun outl(status, dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun if (!status)
92*4882a593Smuzhiyun return IRQ_NONE;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun if (masked_status & SVGA_IRQFLAG_FIFO_PROGRESS)
95*4882a593Smuzhiyun wake_up_all(&dev_priv->fifo_queue);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun if ((masked_status & (SVGA_IRQFLAG_ANY_FENCE |
98*4882a593Smuzhiyun SVGA_IRQFLAG_FENCE_GOAL)) &&
99*4882a593Smuzhiyun !test_and_set_bit(VMW_IRQTHREAD_FENCE, dev_priv->irqthread_pending))
100*4882a593Smuzhiyun ret = IRQ_WAKE_THREAD;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun if ((masked_status & (SVGA_IRQFLAG_COMMAND_BUFFER |
103*4882a593Smuzhiyun SVGA_IRQFLAG_ERROR)) &&
104*4882a593Smuzhiyun !test_and_set_bit(VMW_IRQTHREAD_CMDBUF,
105*4882a593Smuzhiyun dev_priv->irqthread_pending))
106*4882a593Smuzhiyun ret = IRQ_WAKE_THREAD;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun return ret;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
vmw_fifo_idle(struct vmw_private * dev_priv,uint32_t seqno)111*4882a593Smuzhiyun static bool vmw_fifo_idle(struct vmw_private *dev_priv, uint32_t seqno)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun return (vmw_read(dev_priv, SVGA_REG_BUSY) == 0);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
vmw_update_seqno(struct vmw_private * dev_priv,struct vmw_fifo_state * fifo_state)117*4882a593Smuzhiyun void vmw_update_seqno(struct vmw_private *dev_priv,
118*4882a593Smuzhiyun struct vmw_fifo_state *fifo_state)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun u32 *fifo_mem = dev_priv->mmio_virt;
121*4882a593Smuzhiyun uint32_t seqno = vmw_mmio_read(fifo_mem + SVGA_FIFO_FENCE);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun if (dev_priv->last_read_seqno != seqno) {
124*4882a593Smuzhiyun dev_priv->last_read_seqno = seqno;
125*4882a593Smuzhiyun vmw_marker_pull(&fifo_state->marker_queue, seqno);
126*4882a593Smuzhiyun vmw_fences_update(dev_priv->fman);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
vmw_seqno_passed(struct vmw_private * dev_priv,uint32_t seqno)130*4882a593Smuzhiyun bool vmw_seqno_passed(struct vmw_private *dev_priv,
131*4882a593Smuzhiyun uint32_t seqno)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun struct vmw_fifo_state *fifo_state;
134*4882a593Smuzhiyun bool ret;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun if (likely(dev_priv->last_read_seqno - seqno < VMW_FENCE_WRAP))
137*4882a593Smuzhiyun return true;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun fifo_state = &dev_priv->fifo;
140*4882a593Smuzhiyun vmw_update_seqno(dev_priv, fifo_state);
141*4882a593Smuzhiyun if (likely(dev_priv->last_read_seqno - seqno < VMW_FENCE_WRAP))
142*4882a593Smuzhiyun return true;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun if (!(fifo_state->capabilities & SVGA_FIFO_CAP_FENCE) &&
145*4882a593Smuzhiyun vmw_fifo_idle(dev_priv, seqno))
146*4882a593Smuzhiyun return true;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /**
149*4882a593Smuzhiyun * Then check if the seqno is higher than what we've actually
150*4882a593Smuzhiyun * emitted. Then the fence is stale and signaled.
151*4882a593Smuzhiyun */
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun ret = ((atomic_read(&dev_priv->marker_seq) - seqno)
154*4882a593Smuzhiyun > VMW_FENCE_WRAP);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun return ret;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
vmw_fallback_wait(struct vmw_private * dev_priv,bool lazy,bool fifo_idle,uint32_t seqno,bool interruptible,unsigned long timeout)159*4882a593Smuzhiyun int vmw_fallback_wait(struct vmw_private *dev_priv,
160*4882a593Smuzhiyun bool lazy,
161*4882a593Smuzhiyun bool fifo_idle,
162*4882a593Smuzhiyun uint32_t seqno,
163*4882a593Smuzhiyun bool interruptible,
164*4882a593Smuzhiyun unsigned long timeout)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun struct vmw_fifo_state *fifo_state = &dev_priv->fifo;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun uint32_t count = 0;
169*4882a593Smuzhiyun uint32_t signal_seq;
170*4882a593Smuzhiyun int ret;
171*4882a593Smuzhiyun unsigned long end_jiffies = jiffies + timeout;
172*4882a593Smuzhiyun bool (*wait_condition)(struct vmw_private *, uint32_t);
173*4882a593Smuzhiyun DEFINE_WAIT(__wait);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun wait_condition = (fifo_idle) ? &vmw_fifo_idle :
176*4882a593Smuzhiyun &vmw_seqno_passed;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /**
179*4882a593Smuzhiyun * Block command submission while waiting for idle.
180*4882a593Smuzhiyun */
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun if (fifo_idle) {
183*4882a593Smuzhiyun down_read(&fifo_state->rwsem);
184*4882a593Smuzhiyun if (dev_priv->cman) {
185*4882a593Smuzhiyun ret = vmw_cmdbuf_idle(dev_priv->cman, interruptible,
186*4882a593Smuzhiyun 10*HZ);
187*4882a593Smuzhiyun if (ret)
188*4882a593Smuzhiyun goto out_err;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun signal_seq = atomic_read(&dev_priv->marker_seq);
193*4882a593Smuzhiyun ret = 0;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun for (;;) {
196*4882a593Smuzhiyun prepare_to_wait(&dev_priv->fence_queue, &__wait,
197*4882a593Smuzhiyun (interruptible) ?
198*4882a593Smuzhiyun TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
199*4882a593Smuzhiyun if (wait_condition(dev_priv, seqno))
200*4882a593Smuzhiyun break;
201*4882a593Smuzhiyun if (time_after_eq(jiffies, end_jiffies)) {
202*4882a593Smuzhiyun DRM_ERROR("SVGA device lockup.\n");
203*4882a593Smuzhiyun break;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun if (lazy)
206*4882a593Smuzhiyun schedule_timeout(1);
207*4882a593Smuzhiyun else if ((++count & 0x0F) == 0) {
208*4882a593Smuzhiyun /**
209*4882a593Smuzhiyun * FIXME: Use schedule_hr_timeout here for
210*4882a593Smuzhiyun * newer kernels and lower CPU utilization.
211*4882a593Smuzhiyun */
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun __set_current_state(TASK_RUNNING);
214*4882a593Smuzhiyun schedule();
215*4882a593Smuzhiyun __set_current_state((interruptible) ?
216*4882a593Smuzhiyun TASK_INTERRUPTIBLE :
217*4882a593Smuzhiyun TASK_UNINTERRUPTIBLE);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun if (interruptible && signal_pending(current)) {
220*4882a593Smuzhiyun ret = -ERESTARTSYS;
221*4882a593Smuzhiyun break;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun finish_wait(&dev_priv->fence_queue, &__wait);
225*4882a593Smuzhiyun if (ret == 0 && fifo_idle) {
226*4882a593Smuzhiyun u32 *fifo_mem = dev_priv->mmio_virt;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun vmw_mmio_write(signal_seq, fifo_mem + SVGA_FIFO_FENCE);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun wake_up_all(&dev_priv->fence_queue);
231*4882a593Smuzhiyun out_err:
232*4882a593Smuzhiyun if (fifo_idle)
233*4882a593Smuzhiyun up_read(&fifo_state->rwsem);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun return ret;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
vmw_generic_waiter_add(struct vmw_private * dev_priv,u32 flag,int * waiter_count)238*4882a593Smuzhiyun void vmw_generic_waiter_add(struct vmw_private *dev_priv,
239*4882a593Smuzhiyun u32 flag, int *waiter_count)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun spin_lock_bh(&dev_priv->waiter_lock);
242*4882a593Smuzhiyun if ((*waiter_count)++ == 0) {
243*4882a593Smuzhiyun outl(flag, dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
244*4882a593Smuzhiyun dev_priv->irq_mask |= flag;
245*4882a593Smuzhiyun vmw_write(dev_priv, SVGA_REG_IRQMASK, dev_priv->irq_mask);
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun spin_unlock_bh(&dev_priv->waiter_lock);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
vmw_generic_waiter_remove(struct vmw_private * dev_priv,u32 flag,int * waiter_count)250*4882a593Smuzhiyun void vmw_generic_waiter_remove(struct vmw_private *dev_priv,
251*4882a593Smuzhiyun u32 flag, int *waiter_count)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun spin_lock_bh(&dev_priv->waiter_lock);
254*4882a593Smuzhiyun if (--(*waiter_count) == 0) {
255*4882a593Smuzhiyun dev_priv->irq_mask &= ~flag;
256*4882a593Smuzhiyun vmw_write(dev_priv, SVGA_REG_IRQMASK, dev_priv->irq_mask);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun spin_unlock_bh(&dev_priv->waiter_lock);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
vmw_seqno_waiter_add(struct vmw_private * dev_priv)261*4882a593Smuzhiyun void vmw_seqno_waiter_add(struct vmw_private *dev_priv)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun vmw_generic_waiter_add(dev_priv, SVGA_IRQFLAG_ANY_FENCE,
264*4882a593Smuzhiyun &dev_priv->fence_queue_waiters);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
vmw_seqno_waiter_remove(struct vmw_private * dev_priv)267*4882a593Smuzhiyun void vmw_seqno_waiter_remove(struct vmw_private *dev_priv)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun vmw_generic_waiter_remove(dev_priv, SVGA_IRQFLAG_ANY_FENCE,
270*4882a593Smuzhiyun &dev_priv->fence_queue_waiters);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
vmw_goal_waiter_add(struct vmw_private * dev_priv)273*4882a593Smuzhiyun void vmw_goal_waiter_add(struct vmw_private *dev_priv)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun vmw_generic_waiter_add(dev_priv, SVGA_IRQFLAG_FENCE_GOAL,
276*4882a593Smuzhiyun &dev_priv->goal_queue_waiters);
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
vmw_goal_waiter_remove(struct vmw_private * dev_priv)279*4882a593Smuzhiyun void vmw_goal_waiter_remove(struct vmw_private *dev_priv)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun vmw_generic_waiter_remove(dev_priv, SVGA_IRQFLAG_FENCE_GOAL,
282*4882a593Smuzhiyun &dev_priv->goal_queue_waiters);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
vmw_wait_seqno(struct vmw_private * dev_priv,bool lazy,uint32_t seqno,bool interruptible,unsigned long timeout)285*4882a593Smuzhiyun int vmw_wait_seqno(struct vmw_private *dev_priv,
286*4882a593Smuzhiyun bool lazy, uint32_t seqno,
287*4882a593Smuzhiyun bool interruptible, unsigned long timeout)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun long ret;
290*4882a593Smuzhiyun struct vmw_fifo_state *fifo = &dev_priv->fifo;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun if (likely(dev_priv->last_read_seqno - seqno < VMW_FENCE_WRAP))
293*4882a593Smuzhiyun return 0;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun if (likely(vmw_seqno_passed(dev_priv, seqno)))
296*4882a593Smuzhiyun return 0;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun vmw_fifo_ping_host(dev_priv, SVGA_SYNC_GENERIC);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun if (!(fifo->capabilities & SVGA_FIFO_CAP_FENCE))
301*4882a593Smuzhiyun return vmw_fallback_wait(dev_priv, lazy, true, seqno,
302*4882a593Smuzhiyun interruptible, timeout);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK))
305*4882a593Smuzhiyun return vmw_fallback_wait(dev_priv, lazy, false, seqno,
306*4882a593Smuzhiyun interruptible, timeout);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun vmw_seqno_waiter_add(dev_priv);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun if (interruptible)
311*4882a593Smuzhiyun ret = wait_event_interruptible_timeout
312*4882a593Smuzhiyun (dev_priv->fence_queue,
313*4882a593Smuzhiyun vmw_seqno_passed(dev_priv, seqno),
314*4882a593Smuzhiyun timeout);
315*4882a593Smuzhiyun else
316*4882a593Smuzhiyun ret = wait_event_timeout
317*4882a593Smuzhiyun (dev_priv->fence_queue,
318*4882a593Smuzhiyun vmw_seqno_passed(dev_priv, seqno),
319*4882a593Smuzhiyun timeout);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun vmw_seqno_waiter_remove(dev_priv);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun if (unlikely(ret == 0))
324*4882a593Smuzhiyun ret = -EBUSY;
325*4882a593Smuzhiyun else if (likely(ret > 0))
326*4882a593Smuzhiyun ret = 0;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun return ret;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
vmw_irq_preinstall(struct drm_device * dev)331*4882a593Smuzhiyun static void vmw_irq_preinstall(struct drm_device *dev)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun struct vmw_private *dev_priv = vmw_priv(dev);
334*4882a593Smuzhiyun uint32_t status;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun status = inl(dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
337*4882a593Smuzhiyun outl(status, dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
vmw_irq_uninstall(struct drm_device * dev)340*4882a593Smuzhiyun void vmw_irq_uninstall(struct drm_device *dev)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun struct vmw_private *dev_priv = vmw_priv(dev);
343*4882a593Smuzhiyun uint32_t status;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK))
346*4882a593Smuzhiyun return;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun if (!dev->irq_enabled)
349*4882a593Smuzhiyun return;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun vmw_write(dev_priv, SVGA_REG_IRQMASK, 0);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun status = inl(dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
354*4882a593Smuzhiyun outl(status, dev_priv->io_start + VMWGFX_IRQSTATUS_PORT);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun dev->irq_enabled = false;
357*4882a593Smuzhiyun free_irq(dev->irq, dev);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /**
361*4882a593Smuzhiyun * vmw_irq_install - Install the irq handlers
362*4882a593Smuzhiyun *
363*4882a593Smuzhiyun * @dev: Pointer to the drm device.
364*4882a593Smuzhiyun * @irq: The irq number.
365*4882a593Smuzhiyun * Return: Zero if successful. Negative number otherwise.
366*4882a593Smuzhiyun */
vmw_irq_install(struct drm_device * dev,int irq)367*4882a593Smuzhiyun int vmw_irq_install(struct drm_device *dev, int irq)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun int ret;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun if (dev->irq_enabled)
372*4882a593Smuzhiyun return -EBUSY;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun vmw_irq_preinstall(dev);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun ret = request_threaded_irq(irq, vmw_irq_handler, vmw_thread_fn,
377*4882a593Smuzhiyun IRQF_SHARED, VMWGFX_DRIVER_NAME, dev);
378*4882a593Smuzhiyun if (ret < 0)
379*4882a593Smuzhiyun return ret;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun dev->irq_enabled = true;
382*4882a593Smuzhiyun dev->irq = irq;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun return ret;
385*4882a593Smuzhiyun }
386