1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0 OR MIT
2*4882a593Smuzhiyun /**************************************************************************
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright 2009-2015 VMware, Inc., Palo Alto, CA., USA
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun * copy of this software and associated documentation files (the
8*4882a593Smuzhiyun * "Software"), to deal in the Software without restriction, including
9*4882a593Smuzhiyun * without limitation the rights to use, copy, modify, merge, publish,
10*4882a593Smuzhiyun * distribute, sub license, and/or sell copies of the Software, and to
11*4882a593Smuzhiyun * permit persons to whom the Software is furnished to do so, subject to
12*4882a593Smuzhiyun * the following conditions:
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * The above copyright notice and this permission notice (including the
15*4882a593Smuzhiyun * next paragraph) shall be included in all copies or substantial portions
16*4882a593Smuzhiyun * of the Software.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
21*4882a593Smuzhiyun * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
22*4882a593Smuzhiyun * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
23*4882a593Smuzhiyun * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
24*4882a593Smuzhiyun * USE OR OTHER DEALINGS IN THE SOFTWARE.
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun **************************************************************************/
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <linux/sched/signal.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include <drm/ttm/ttm_placement.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include "vmwgfx_drv.h"
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun struct vmw_temp_set_context {
35*4882a593Smuzhiyun SVGA3dCmdHeader header;
36*4882a593Smuzhiyun SVGA3dCmdDXTempSetContext body;
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun
vmw_fifo_have_3d(struct vmw_private * dev_priv)39*4882a593Smuzhiyun bool vmw_fifo_have_3d(struct vmw_private *dev_priv)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun u32 *fifo_mem = dev_priv->mmio_virt;
42*4882a593Smuzhiyun uint32_t fifo_min, hwversion;
43*4882a593Smuzhiyun const struct vmw_fifo_state *fifo = &dev_priv->fifo;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun if (!(dev_priv->capabilities & SVGA_CAP_3D))
46*4882a593Smuzhiyun return false;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
49*4882a593Smuzhiyun uint32_t result;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun if (!dev_priv->has_mob)
52*4882a593Smuzhiyun return false;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun spin_lock(&dev_priv->cap_lock);
55*4882a593Smuzhiyun vmw_write(dev_priv, SVGA_REG_DEV_CAP, SVGA3D_DEVCAP_3D);
56*4882a593Smuzhiyun result = vmw_read(dev_priv, SVGA_REG_DEV_CAP);
57*4882a593Smuzhiyun spin_unlock(&dev_priv->cap_lock);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun return (result != 0);
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun if (!(dev_priv->capabilities & SVGA_CAP_EXTENDED_FIFO))
63*4882a593Smuzhiyun return false;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun fifo_min = vmw_mmio_read(fifo_mem + SVGA_FIFO_MIN);
66*4882a593Smuzhiyun if (fifo_min <= SVGA_FIFO_3D_HWVERSION * sizeof(unsigned int))
67*4882a593Smuzhiyun return false;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun hwversion = vmw_mmio_read(fifo_mem +
70*4882a593Smuzhiyun ((fifo->capabilities &
71*4882a593Smuzhiyun SVGA_FIFO_CAP_3D_HWVERSION_REVISED) ?
72*4882a593Smuzhiyun SVGA_FIFO_3D_HWVERSION_REVISED :
73*4882a593Smuzhiyun SVGA_FIFO_3D_HWVERSION));
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun if (hwversion == 0)
76*4882a593Smuzhiyun return false;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun if (hwversion < SVGA3D_HWVERSION_WS8_B1)
79*4882a593Smuzhiyun return false;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* Legacy Display Unit does not support surfaces */
82*4882a593Smuzhiyun if (dev_priv->active_display_unit == vmw_du_legacy)
83*4882a593Smuzhiyun return false;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun return true;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
vmw_fifo_have_pitchlock(struct vmw_private * dev_priv)88*4882a593Smuzhiyun bool vmw_fifo_have_pitchlock(struct vmw_private *dev_priv)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun u32 *fifo_mem = dev_priv->mmio_virt;
91*4882a593Smuzhiyun uint32_t caps;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun if (!(dev_priv->capabilities & SVGA_CAP_EXTENDED_FIFO))
94*4882a593Smuzhiyun return false;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun caps = vmw_mmio_read(fifo_mem + SVGA_FIFO_CAPABILITIES);
97*4882a593Smuzhiyun if (caps & SVGA_FIFO_CAP_PITCHLOCK)
98*4882a593Smuzhiyun return true;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun return false;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
vmw_fifo_init(struct vmw_private * dev_priv,struct vmw_fifo_state * fifo)103*4882a593Smuzhiyun int vmw_fifo_init(struct vmw_private *dev_priv, struct vmw_fifo_state *fifo)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun u32 *fifo_mem = dev_priv->mmio_virt;
106*4882a593Smuzhiyun uint32_t max;
107*4882a593Smuzhiyun uint32_t min;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun fifo->dx = false;
110*4882a593Smuzhiyun fifo->static_buffer_size = VMWGFX_FIFO_STATIC_SIZE;
111*4882a593Smuzhiyun fifo->static_buffer = vmalloc(fifo->static_buffer_size);
112*4882a593Smuzhiyun if (unlikely(fifo->static_buffer == NULL))
113*4882a593Smuzhiyun return -ENOMEM;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun fifo->dynamic_buffer = NULL;
116*4882a593Smuzhiyun fifo->reserved_size = 0;
117*4882a593Smuzhiyun fifo->using_bounce_buffer = false;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun mutex_init(&fifo->fifo_mutex);
120*4882a593Smuzhiyun init_rwsem(&fifo->rwsem);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun DRM_INFO("width %d\n", vmw_read(dev_priv, SVGA_REG_WIDTH));
123*4882a593Smuzhiyun DRM_INFO("height %d\n", vmw_read(dev_priv, SVGA_REG_HEIGHT));
124*4882a593Smuzhiyun DRM_INFO("bpp %d\n", vmw_read(dev_priv, SVGA_REG_BITS_PER_PIXEL));
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun dev_priv->enable_state = vmw_read(dev_priv, SVGA_REG_ENABLE);
127*4882a593Smuzhiyun dev_priv->config_done_state = vmw_read(dev_priv, SVGA_REG_CONFIG_DONE);
128*4882a593Smuzhiyun dev_priv->traces_state = vmw_read(dev_priv, SVGA_REG_TRACES);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun vmw_write(dev_priv, SVGA_REG_ENABLE, SVGA_REG_ENABLE_ENABLE |
131*4882a593Smuzhiyun SVGA_REG_ENABLE_HIDE);
132*4882a593Smuzhiyun vmw_write(dev_priv, SVGA_REG_TRACES, 0);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun min = 4;
135*4882a593Smuzhiyun if (dev_priv->capabilities & SVGA_CAP_EXTENDED_FIFO)
136*4882a593Smuzhiyun min = vmw_read(dev_priv, SVGA_REG_MEM_REGS);
137*4882a593Smuzhiyun min <<= 2;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun if (min < PAGE_SIZE)
140*4882a593Smuzhiyun min = PAGE_SIZE;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun vmw_mmio_write(min, fifo_mem + SVGA_FIFO_MIN);
143*4882a593Smuzhiyun vmw_mmio_write(dev_priv->mmio_size, fifo_mem + SVGA_FIFO_MAX);
144*4882a593Smuzhiyun wmb();
145*4882a593Smuzhiyun vmw_mmio_write(min, fifo_mem + SVGA_FIFO_NEXT_CMD);
146*4882a593Smuzhiyun vmw_mmio_write(min, fifo_mem + SVGA_FIFO_STOP);
147*4882a593Smuzhiyun vmw_mmio_write(0, fifo_mem + SVGA_FIFO_BUSY);
148*4882a593Smuzhiyun mb();
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun vmw_write(dev_priv, SVGA_REG_CONFIG_DONE, 1);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun max = vmw_mmio_read(fifo_mem + SVGA_FIFO_MAX);
153*4882a593Smuzhiyun min = vmw_mmio_read(fifo_mem + SVGA_FIFO_MIN);
154*4882a593Smuzhiyun fifo->capabilities = vmw_mmio_read(fifo_mem + SVGA_FIFO_CAPABILITIES);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun DRM_INFO("Fifo max 0x%08x min 0x%08x cap 0x%08x\n",
157*4882a593Smuzhiyun (unsigned int) max,
158*4882a593Smuzhiyun (unsigned int) min,
159*4882a593Smuzhiyun (unsigned int) fifo->capabilities);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun atomic_set(&dev_priv->marker_seq, dev_priv->last_read_seqno);
162*4882a593Smuzhiyun vmw_mmio_write(dev_priv->last_read_seqno, fifo_mem + SVGA_FIFO_FENCE);
163*4882a593Smuzhiyun vmw_marker_queue_init(&fifo->marker_queue);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun return 0;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
vmw_fifo_ping_host(struct vmw_private * dev_priv,uint32_t reason)168*4882a593Smuzhiyun void vmw_fifo_ping_host(struct vmw_private *dev_priv, uint32_t reason)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun u32 *fifo_mem = dev_priv->mmio_virt;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun if (cmpxchg(fifo_mem + SVGA_FIFO_BUSY, 0, 1) == 0)
173*4882a593Smuzhiyun vmw_write(dev_priv, SVGA_REG_SYNC, reason);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
vmw_fifo_release(struct vmw_private * dev_priv,struct vmw_fifo_state * fifo)176*4882a593Smuzhiyun void vmw_fifo_release(struct vmw_private *dev_priv, struct vmw_fifo_state *fifo)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun u32 *fifo_mem = dev_priv->mmio_virt;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun vmw_write(dev_priv, SVGA_REG_SYNC, SVGA_SYNC_GENERIC);
181*4882a593Smuzhiyun while (vmw_read(dev_priv, SVGA_REG_BUSY) != 0)
182*4882a593Smuzhiyun ;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun dev_priv->last_read_seqno = vmw_mmio_read(fifo_mem + SVGA_FIFO_FENCE);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun vmw_write(dev_priv, SVGA_REG_CONFIG_DONE,
187*4882a593Smuzhiyun dev_priv->config_done_state);
188*4882a593Smuzhiyun vmw_write(dev_priv, SVGA_REG_ENABLE,
189*4882a593Smuzhiyun dev_priv->enable_state);
190*4882a593Smuzhiyun vmw_write(dev_priv, SVGA_REG_TRACES,
191*4882a593Smuzhiyun dev_priv->traces_state);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun vmw_marker_queue_takedown(&fifo->marker_queue);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun if (likely(fifo->static_buffer != NULL)) {
196*4882a593Smuzhiyun vfree(fifo->static_buffer);
197*4882a593Smuzhiyun fifo->static_buffer = NULL;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun if (likely(fifo->dynamic_buffer != NULL)) {
201*4882a593Smuzhiyun vfree(fifo->dynamic_buffer);
202*4882a593Smuzhiyun fifo->dynamic_buffer = NULL;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
vmw_fifo_is_full(struct vmw_private * dev_priv,uint32_t bytes)206*4882a593Smuzhiyun static bool vmw_fifo_is_full(struct vmw_private *dev_priv, uint32_t bytes)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun u32 *fifo_mem = dev_priv->mmio_virt;
209*4882a593Smuzhiyun uint32_t max = vmw_mmio_read(fifo_mem + SVGA_FIFO_MAX);
210*4882a593Smuzhiyun uint32_t next_cmd = vmw_mmio_read(fifo_mem + SVGA_FIFO_NEXT_CMD);
211*4882a593Smuzhiyun uint32_t min = vmw_mmio_read(fifo_mem + SVGA_FIFO_MIN);
212*4882a593Smuzhiyun uint32_t stop = vmw_mmio_read(fifo_mem + SVGA_FIFO_STOP);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun return ((max - next_cmd) + (stop - min) <= bytes);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
vmw_fifo_wait_noirq(struct vmw_private * dev_priv,uint32_t bytes,bool interruptible,unsigned long timeout)217*4882a593Smuzhiyun static int vmw_fifo_wait_noirq(struct vmw_private *dev_priv,
218*4882a593Smuzhiyun uint32_t bytes, bool interruptible,
219*4882a593Smuzhiyun unsigned long timeout)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun int ret = 0;
222*4882a593Smuzhiyun unsigned long end_jiffies = jiffies + timeout;
223*4882a593Smuzhiyun DEFINE_WAIT(__wait);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun DRM_INFO("Fifo wait noirq.\n");
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun for (;;) {
228*4882a593Smuzhiyun prepare_to_wait(&dev_priv->fifo_queue, &__wait,
229*4882a593Smuzhiyun (interruptible) ?
230*4882a593Smuzhiyun TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
231*4882a593Smuzhiyun if (!vmw_fifo_is_full(dev_priv, bytes))
232*4882a593Smuzhiyun break;
233*4882a593Smuzhiyun if (time_after_eq(jiffies, end_jiffies)) {
234*4882a593Smuzhiyun ret = -EBUSY;
235*4882a593Smuzhiyun DRM_ERROR("SVGA device lockup.\n");
236*4882a593Smuzhiyun break;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun schedule_timeout(1);
239*4882a593Smuzhiyun if (interruptible && signal_pending(current)) {
240*4882a593Smuzhiyun ret = -ERESTARTSYS;
241*4882a593Smuzhiyun break;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun finish_wait(&dev_priv->fifo_queue, &__wait);
245*4882a593Smuzhiyun wake_up_all(&dev_priv->fifo_queue);
246*4882a593Smuzhiyun DRM_INFO("Fifo noirq exit.\n");
247*4882a593Smuzhiyun return ret;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
vmw_fifo_wait(struct vmw_private * dev_priv,uint32_t bytes,bool interruptible,unsigned long timeout)250*4882a593Smuzhiyun static int vmw_fifo_wait(struct vmw_private *dev_priv,
251*4882a593Smuzhiyun uint32_t bytes, bool interruptible,
252*4882a593Smuzhiyun unsigned long timeout)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun long ret = 1L;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun if (likely(!vmw_fifo_is_full(dev_priv, bytes)))
257*4882a593Smuzhiyun return 0;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun vmw_fifo_ping_host(dev_priv, SVGA_SYNC_FIFOFULL);
260*4882a593Smuzhiyun if (!(dev_priv->capabilities & SVGA_CAP_IRQMASK))
261*4882a593Smuzhiyun return vmw_fifo_wait_noirq(dev_priv, bytes,
262*4882a593Smuzhiyun interruptible, timeout);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun vmw_generic_waiter_add(dev_priv, SVGA_IRQFLAG_FIFO_PROGRESS,
265*4882a593Smuzhiyun &dev_priv->fifo_queue_waiters);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun if (interruptible)
268*4882a593Smuzhiyun ret = wait_event_interruptible_timeout
269*4882a593Smuzhiyun (dev_priv->fifo_queue,
270*4882a593Smuzhiyun !vmw_fifo_is_full(dev_priv, bytes), timeout);
271*4882a593Smuzhiyun else
272*4882a593Smuzhiyun ret = wait_event_timeout
273*4882a593Smuzhiyun (dev_priv->fifo_queue,
274*4882a593Smuzhiyun !vmw_fifo_is_full(dev_priv, bytes), timeout);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun if (unlikely(ret == 0))
277*4882a593Smuzhiyun ret = -EBUSY;
278*4882a593Smuzhiyun else if (likely(ret > 0))
279*4882a593Smuzhiyun ret = 0;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun vmw_generic_waiter_remove(dev_priv, SVGA_IRQFLAG_FIFO_PROGRESS,
282*4882a593Smuzhiyun &dev_priv->fifo_queue_waiters);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun return ret;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /**
288*4882a593Smuzhiyun * Reserve @bytes number of bytes in the fifo.
289*4882a593Smuzhiyun *
290*4882a593Smuzhiyun * This function will return NULL (error) on two conditions:
291*4882a593Smuzhiyun * If it timeouts waiting for fifo space, or if @bytes is larger than the
292*4882a593Smuzhiyun * available fifo space.
293*4882a593Smuzhiyun *
294*4882a593Smuzhiyun * Returns:
295*4882a593Smuzhiyun * Pointer to the fifo, or null on error (possible hardware hang).
296*4882a593Smuzhiyun */
vmw_local_fifo_reserve(struct vmw_private * dev_priv,uint32_t bytes)297*4882a593Smuzhiyun static void *vmw_local_fifo_reserve(struct vmw_private *dev_priv,
298*4882a593Smuzhiyun uint32_t bytes)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun struct vmw_fifo_state *fifo_state = &dev_priv->fifo;
301*4882a593Smuzhiyun u32 *fifo_mem = dev_priv->mmio_virt;
302*4882a593Smuzhiyun uint32_t max;
303*4882a593Smuzhiyun uint32_t min;
304*4882a593Smuzhiyun uint32_t next_cmd;
305*4882a593Smuzhiyun uint32_t reserveable = fifo_state->capabilities & SVGA_FIFO_CAP_RESERVE;
306*4882a593Smuzhiyun int ret;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun mutex_lock(&fifo_state->fifo_mutex);
309*4882a593Smuzhiyun max = vmw_mmio_read(fifo_mem + SVGA_FIFO_MAX);
310*4882a593Smuzhiyun min = vmw_mmio_read(fifo_mem + SVGA_FIFO_MIN);
311*4882a593Smuzhiyun next_cmd = vmw_mmio_read(fifo_mem + SVGA_FIFO_NEXT_CMD);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun if (unlikely(bytes >= (max - min)))
314*4882a593Smuzhiyun goto out_err;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun BUG_ON(fifo_state->reserved_size != 0);
317*4882a593Smuzhiyun BUG_ON(fifo_state->dynamic_buffer != NULL);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun fifo_state->reserved_size = bytes;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun while (1) {
322*4882a593Smuzhiyun uint32_t stop = vmw_mmio_read(fifo_mem + SVGA_FIFO_STOP);
323*4882a593Smuzhiyun bool need_bounce = false;
324*4882a593Smuzhiyun bool reserve_in_place = false;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun if (next_cmd >= stop) {
327*4882a593Smuzhiyun if (likely((next_cmd + bytes < max ||
328*4882a593Smuzhiyun (next_cmd + bytes == max && stop > min))))
329*4882a593Smuzhiyun reserve_in_place = true;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun else if (vmw_fifo_is_full(dev_priv, bytes)) {
332*4882a593Smuzhiyun ret = vmw_fifo_wait(dev_priv, bytes,
333*4882a593Smuzhiyun false, 3 * HZ);
334*4882a593Smuzhiyun if (unlikely(ret != 0))
335*4882a593Smuzhiyun goto out_err;
336*4882a593Smuzhiyun } else
337*4882a593Smuzhiyun need_bounce = true;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun } else {
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (likely((next_cmd + bytes < stop)))
342*4882a593Smuzhiyun reserve_in_place = true;
343*4882a593Smuzhiyun else {
344*4882a593Smuzhiyun ret = vmw_fifo_wait(dev_priv, bytes,
345*4882a593Smuzhiyun false, 3 * HZ);
346*4882a593Smuzhiyun if (unlikely(ret != 0))
347*4882a593Smuzhiyun goto out_err;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun if (reserve_in_place) {
352*4882a593Smuzhiyun if (reserveable || bytes <= sizeof(uint32_t)) {
353*4882a593Smuzhiyun fifo_state->using_bounce_buffer = false;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun if (reserveable)
356*4882a593Smuzhiyun vmw_mmio_write(bytes, fifo_mem +
357*4882a593Smuzhiyun SVGA_FIFO_RESERVED);
358*4882a593Smuzhiyun return (void __force *) (fifo_mem +
359*4882a593Smuzhiyun (next_cmd >> 2));
360*4882a593Smuzhiyun } else {
361*4882a593Smuzhiyun need_bounce = true;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun if (need_bounce) {
366*4882a593Smuzhiyun fifo_state->using_bounce_buffer = true;
367*4882a593Smuzhiyun if (bytes < fifo_state->static_buffer_size)
368*4882a593Smuzhiyun return fifo_state->static_buffer;
369*4882a593Smuzhiyun else {
370*4882a593Smuzhiyun fifo_state->dynamic_buffer = vmalloc(bytes);
371*4882a593Smuzhiyun if (!fifo_state->dynamic_buffer)
372*4882a593Smuzhiyun goto out_err;
373*4882a593Smuzhiyun return fifo_state->dynamic_buffer;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun out_err:
378*4882a593Smuzhiyun fifo_state->reserved_size = 0;
379*4882a593Smuzhiyun mutex_unlock(&fifo_state->fifo_mutex);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun return NULL;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
vmw_fifo_reserve_dx(struct vmw_private * dev_priv,uint32_t bytes,int ctx_id)384*4882a593Smuzhiyun void *vmw_fifo_reserve_dx(struct vmw_private *dev_priv, uint32_t bytes,
385*4882a593Smuzhiyun int ctx_id)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun void *ret;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun if (dev_priv->cman)
390*4882a593Smuzhiyun ret = vmw_cmdbuf_reserve(dev_priv->cman, bytes,
391*4882a593Smuzhiyun ctx_id, false, NULL);
392*4882a593Smuzhiyun else if (ctx_id == SVGA3D_INVALID_ID)
393*4882a593Smuzhiyun ret = vmw_local_fifo_reserve(dev_priv, bytes);
394*4882a593Smuzhiyun else {
395*4882a593Smuzhiyun WARN(1, "Command buffer has not been allocated.\n");
396*4882a593Smuzhiyun ret = NULL;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun if (IS_ERR_OR_NULL(ret))
399*4882a593Smuzhiyun return NULL;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun return ret;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
vmw_fifo_res_copy(struct vmw_fifo_state * fifo_state,u32 * fifo_mem,uint32_t next_cmd,uint32_t max,uint32_t min,uint32_t bytes)404*4882a593Smuzhiyun static void vmw_fifo_res_copy(struct vmw_fifo_state *fifo_state,
405*4882a593Smuzhiyun u32 *fifo_mem,
406*4882a593Smuzhiyun uint32_t next_cmd,
407*4882a593Smuzhiyun uint32_t max, uint32_t min, uint32_t bytes)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun uint32_t chunk_size = max - next_cmd;
410*4882a593Smuzhiyun uint32_t rest;
411*4882a593Smuzhiyun uint32_t *buffer = (fifo_state->dynamic_buffer != NULL) ?
412*4882a593Smuzhiyun fifo_state->dynamic_buffer : fifo_state->static_buffer;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun if (bytes < chunk_size)
415*4882a593Smuzhiyun chunk_size = bytes;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun vmw_mmio_write(bytes, fifo_mem + SVGA_FIFO_RESERVED);
418*4882a593Smuzhiyun mb();
419*4882a593Smuzhiyun memcpy(fifo_mem + (next_cmd >> 2), buffer, chunk_size);
420*4882a593Smuzhiyun rest = bytes - chunk_size;
421*4882a593Smuzhiyun if (rest)
422*4882a593Smuzhiyun memcpy(fifo_mem + (min >> 2), buffer + (chunk_size >> 2), rest);
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
vmw_fifo_slow_copy(struct vmw_fifo_state * fifo_state,u32 * fifo_mem,uint32_t next_cmd,uint32_t max,uint32_t min,uint32_t bytes)425*4882a593Smuzhiyun static void vmw_fifo_slow_copy(struct vmw_fifo_state *fifo_state,
426*4882a593Smuzhiyun u32 *fifo_mem,
427*4882a593Smuzhiyun uint32_t next_cmd,
428*4882a593Smuzhiyun uint32_t max, uint32_t min, uint32_t bytes)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun uint32_t *buffer = (fifo_state->dynamic_buffer != NULL) ?
431*4882a593Smuzhiyun fifo_state->dynamic_buffer : fifo_state->static_buffer;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun while (bytes > 0) {
434*4882a593Smuzhiyun vmw_mmio_write(*buffer++, fifo_mem + (next_cmd >> 2));
435*4882a593Smuzhiyun next_cmd += sizeof(uint32_t);
436*4882a593Smuzhiyun if (unlikely(next_cmd == max))
437*4882a593Smuzhiyun next_cmd = min;
438*4882a593Smuzhiyun mb();
439*4882a593Smuzhiyun vmw_mmio_write(next_cmd, fifo_mem + SVGA_FIFO_NEXT_CMD);
440*4882a593Smuzhiyun mb();
441*4882a593Smuzhiyun bytes -= sizeof(uint32_t);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
vmw_local_fifo_commit(struct vmw_private * dev_priv,uint32_t bytes)445*4882a593Smuzhiyun static void vmw_local_fifo_commit(struct vmw_private *dev_priv, uint32_t bytes)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun struct vmw_fifo_state *fifo_state = &dev_priv->fifo;
448*4882a593Smuzhiyun u32 *fifo_mem = dev_priv->mmio_virt;
449*4882a593Smuzhiyun uint32_t next_cmd = vmw_mmio_read(fifo_mem + SVGA_FIFO_NEXT_CMD);
450*4882a593Smuzhiyun uint32_t max = vmw_mmio_read(fifo_mem + SVGA_FIFO_MAX);
451*4882a593Smuzhiyun uint32_t min = vmw_mmio_read(fifo_mem + SVGA_FIFO_MIN);
452*4882a593Smuzhiyun bool reserveable = fifo_state->capabilities & SVGA_FIFO_CAP_RESERVE;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun if (fifo_state->dx)
455*4882a593Smuzhiyun bytes += sizeof(struct vmw_temp_set_context);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun fifo_state->dx = false;
458*4882a593Smuzhiyun BUG_ON((bytes & 3) != 0);
459*4882a593Smuzhiyun BUG_ON(bytes > fifo_state->reserved_size);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun fifo_state->reserved_size = 0;
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun if (fifo_state->using_bounce_buffer) {
464*4882a593Smuzhiyun if (reserveable)
465*4882a593Smuzhiyun vmw_fifo_res_copy(fifo_state, fifo_mem,
466*4882a593Smuzhiyun next_cmd, max, min, bytes);
467*4882a593Smuzhiyun else
468*4882a593Smuzhiyun vmw_fifo_slow_copy(fifo_state, fifo_mem,
469*4882a593Smuzhiyun next_cmd, max, min, bytes);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun if (fifo_state->dynamic_buffer) {
472*4882a593Smuzhiyun vfree(fifo_state->dynamic_buffer);
473*4882a593Smuzhiyun fifo_state->dynamic_buffer = NULL;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun down_write(&fifo_state->rwsem);
479*4882a593Smuzhiyun if (fifo_state->using_bounce_buffer || reserveable) {
480*4882a593Smuzhiyun next_cmd += bytes;
481*4882a593Smuzhiyun if (next_cmd >= max)
482*4882a593Smuzhiyun next_cmd -= max - min;
483*4882a593Smuzhiyun mb();
484*4882a593Smuzhiyun vmw_mmio_write(next_cmd, fifo_mem + SVGA_FIFO_NEXT_CMD);
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun if (reserveable)
488*4882a593Smuzhiyun vmw_mmio_write(0, fifo_mem + SVGA_FIFO_RESERVED);
489*4882a593Smuzhiyun mb();
490*4882a593Smuzhiyun up_write(&fifo_state->rwsem);
491*4882a593Smuzhiyun vmw_fifo_ping_host(dev_priv, SVGA_SYNC_GENERIC);
492*4882a593Smuzhiyun mutex_unlock(&fifo_state->fifo_mutex);
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
vmw_fifo_commit(struct vmw_private * dev_priv,uint32_t bytes)495*4882a593Smuzhiyun void vmw_fifo_commit(struct vmw_private *dev_priv, uint32_t bytes)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun if (dev_priv->cman)
498*4882a593Smuzhiyun vmw_cmdbuf_commit(dev_priv->cman, bytes, NULL, false);
499*4882a593Smuzhiyun else
500*4882a593Smuzhiyun vmw_local_fifo_commit(dev_priv, bytes);
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun /**
505*4882a593Smuzhiyun * vmw_fifo_commit_flush - Commit fifo space and flush any buffered commands.
506*4882a593Smuzhiyun *
507*4882a593Smuzhiyun * @dev_priv: Pointer to device private structure.
508*4882a593Smuzhiyun * @bytes: Number of bytes to commit.
509*4882a593Smuzhiyun */
vmw_fifo_commit_flush(struct vmw_private * dev_priv,uint32_t bytes)510*4882a593Smuzhiyun void vmw_fifo_commit_flush(struct vmw_private *dev_priv, uint32_t bytes)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun if (dev_priv->cman)
513*4882a593Smuzhiyun vmw_cmdbuf_commit(dev_priv->cman, bytes, NULL, true);
514*4882a593Smuzhiyun else
515*4882a593Smuzhiyun vmw_local_fifo_commit(dev_priv, bytes);
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun /**
519*4882a593Smuzhiyun * vmw_fifo_flush - Flush any buffered commands and make sure command processing
520*4882a593Smuzhiyun * starts.
521*4882a593Smuzhiyun *
522*4882a593Smuzhiyun * @dev_priv: Pointer to device private structure.
523*4882a593Smuzhiyun * @interruptible: Whether to wait interruptible if function needs to sleep.
524*4882a593Smuzhiyun */
vmw_fifo_flush(struct vmw_private * dev_priv,bool interruptible)525*4882a593Smuzhiyun int vmw_fifo_flush(struct vmw_private *dev_priv, bool interruptible)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun might_sleep();
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun if (dev_priv->cman)
530*4882a593Smuzhiyun return vmw_cmdbuf_cur_flush(dev_priv->cman, interruptible);
531*4882a593Smuzhiyun else
532*4882a593Smuzhiyun return 0;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
vmw_fifo_send_fence(struct vmw_private * dev_priv,uint32_t * seqno)535*4882a593Smuzhiyun int vmw_fifo_send_fence(struct vmw_private *dev_priv, uint32_t *seqno)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun struct vmw_fifo_state *fifo_state = &dev_priv->fifo;
538*4882a593Smuzhiyun struct svga_fifo_cmd_fence *cmd_fence;
539*4882a593Smuzhiyun u32 *fm;
540*4882a593Smuzhiyun int ret = 0;
541*4882a593Smuzhiyun uint32_t bytes = sizeof(u32) + sizeof(*cmd_fence);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun fm = VMW_FIFO_RESERVE(dev_priv, bytes);
544*4882a593Smuzhiyun if (unlikely(fm == NULL)) {
545*4882a593Smuzhiyun *seqno = atomic_read(&dev_priv->marker_seq);
546*4882a593Smuzhiyun ret = -ENOMEM;
547*4882a593Smuzhiyun (void)vmw_fallback_wait(dev_priv, false, true, *seqno,
548*4882a593Smuzhiyun false, 3*HZ);
549*4882a593Smuzhiyun goto out_err;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun do {
553*4882a593Smuzhiyun *seqno = atomic_add_return(1, &dev_priv->marker_seq);
554*4882a593Smuzhiyun } while (*seqno == 0);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun if (!(fifo_state->capabilities & SVGA_FIFO_CAP_FENCE)) {
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun /*
559*4882a593Smuzhiyun * Don't request hardware to send a fence. The
560*4882a593Smuzhiyun * waiting code in vmwgfx_irq.c will emulate this.
561*4882a593Smuzhiyun */
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun vmw_fifo_commit(dev_priv, 0);
564*4882a593Smuzhiyun return 0;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun *fm++ = SVGA_CMD_FENCE;
568*4882a593Smuzhiyun cmd_fence = (struct svga_fifo_cmd_fence *) fm;
569*4882a593Smuzhiyun cmd_fence->fence = *seqno;
570*4882a593Smuzhiyun vmw_fifo_commit_flush(dev_priv, bytes);
571*4882a593Smuzhiyun (void) vmw_marker_push(&fifo_state->marker_queue, *seqno);
572*4882a593Smuzhiyun vmw_update_seqno(dev_priv, fifo_state);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun out_err:
575*4882a593Smuzhiyun return ret;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun /**
579*4882a593Smuzhiyun * vmw_fifo_emit_dummy_legacy_query - emits a dummy query to the fifo using
580*4882a593Smuzhiyun * legacy query commands.
581*4882a593Smuzhiyun *
582*4882a593Smuzhiyun * @dev_priv: The device private structure.
583*4882a593Smuzhiyun * @cid: The hardware context id used for the query.
584*4882a593Smuzhiyun *
585*4882a593Smuzhiyun * See the vmw_fifo_emit_dummy_query documentation.
586*4882a593Smuzhiyun */
vmw_fifo_emit_dummy_legacy_query(struct vmw_private * dev_priv,uint32_t cid)587*4882a593Smuzhiyun static int vmw_fifo_emit_dummy_legacy_query(struct vmw_private *dev_priv,
588*4882a593Smuzhiyun uint32_t cid)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun /*
591*4882a593Smuzhiyun * A query wait without a preceding query end will
592*4882a593Smuzhiyun * actually finish all queries for this cid
593*4882a593Smuzhiyun * without writing to the query result structure.
594*4882a593Smuzhiyun */
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun struct ttm_buffer_object *bo = &dev_priv->dummy_query_bo->base;
597*4882a593Smuzhiyun struct {
598*4882a593Smuzhiyun SVGA3dCmdHeader header;
599*4882a593Smuzhiyun SVGA3dCmdWaitForQuery body;
600*4882a593Smuzhiyun } *cmd;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun cmd = VMW_FIFO_RESERVE(dev_priv, sizeof(*cmd));
603*4882a593Smuzhiyun if (unlikely(cmd == NULL))
604*4882a593Smuzhiyun return -ENOMEM;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun cmd->header.id = SVGA_3D_CMD_WAIT_FOR_QUERY;
607*4882a593Smuzhiyun cmd->header.size = sizeof(cmd->body);
608*4882a593Smuzhiyun cmd->body.cid = cid;
609*4882a593Smuzhiyun cmd->body.type = SVGA3D_QUERYTYPE_OCCLUSION;
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun if (bo->mem.mem_type == TTM_PL_VRAM) {
612*4882a593Smuzhiyun cmd->body.guestResult.gmrId = SVGA_GMR_FRAMEBUFFER;
613*4882a593Smuzhiyun cmd->body.guestResult.offset = bo->mem.start << PAGE_SHIFT;
614*4882a593Smuzhiyun } else {
615*4882a593Smuzhiyun cmd->body.guestResult.gmrId = bo->mem.start;
616*4882a593Smuzhiyun cmd->body.guestResult.offset = 0;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun vmw_fifo_commit(dev_priv, sizeof(*cmd));
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun return 0;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun /**
625*4882a593Smuzhiyun * vmw_fifo_emit_dummy_gb_query - emits a dummy query to the fifo using
626*4882a593Smuzhiyun * guest-backed resource query commands.
627*4882a593Smuzhiyun *
628*4882a593Smuzhiyun * @dev_priv: The device private structure.
629*4882a593Smuzhiyun * @cid: The hardware context id used for the query.
630*4882a593Smuzhiyun *
631*4882a593Smuzhiyun * See the vmw_fifo_emit_dummy_query documentation.
632*4882a593Smuzhiyun */
vmw_fifo_emit_dummy_gb_query(struct vmw_private * dev_priv,uint32_t cid)633*4882a593Smuzhiyun static int vmw_fifo_emit_dummy_gb_query(struct vmw_private *dev_priv,
634*4882a593Smuzhiyun uint32_t cid)
635*4882a593Smuzhiyun {
636*4882a593Smuzhiyun /*
637*4882a593Smuzhiyun * A query wait without a preceding query end will
638*4882a593Smuzhiyun * actually finish all queries for this cid
639*4882a593Smuzhiyun * without writing to the query result structure.
640*4882a593Smuzhiyun */
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun struct ttm_buffer_object *bo = &dev_priv->dummy_query_bo->base;
643*4882a593Smuzhiyun struct {
644*4882a593Smuzhiyun SVGA3dCmdHeader header;
645*4882a593Smuzhiyun SVGA3dCmdWaitForGBQuery body;
646*4882a593Smuzhiyun } *cmd;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun cmd = VMW_FIFO_RESERVE(dev_priv, sizeof(*cmd));
649*4882a593Smuzhiyun if (unlikely(cmd == NULL))
650*4882a593Smuzhiyun return -ENOMEM;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun cmd->header.id = SVGA_3D_CMD_WAIT_FOR_GB_QUERY;
653*4882a593Smuzhiyun cmd->header.size = sizeof(cmd->body);
654*4882a593Smuzhiyun cmd->body.cid = cid;
655*4882a593Smuzhiyun cmd->body.type = SVGA3D_QUERYTYPE_OCCLUSION;
656*4882a593Smuzhiyun BUG_ON(bo->mem.mem_type != VMW_PL_MOB);
657*4882a593Smuzhiyun cmd->body.mobid = bo->mem.start;
658*4882a593Smuzhiyun cmd->body.offset = 0;
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun vmw_fifo_commit(dev_priv, sizeof(*cmd));
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun return 0;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun /**
667*4882a593Smuzhiyun * vmw_fifo_emit_dummy_gb_query - emits a dummy query to the fifo using
668*4882a593Smuzhiyun * appropriate resource query commands.
669*4882a593Smuzhiyun *
670*4882a593Smuzhiyun * @dev_priv: The device private structure.
671*4882a593Smuzhiyun * @cid: The hardware context id used for the query.
672*4882a593Smuzhiyun *
673*4882a593Smuzhiyun * This function is used to emit a dummy occlusion query with
674*4882a593Smuzhiyun * no primitives rendered between query begin and query end.
675*4882a593Smuzhiyun * It's used to provide a query barrier, in order to know that when
676*4882a593Smuzhiyun * this query is finished, all preceding queries are also finished.
677*4882a593Smuzhiyun *
678*4882a593Smuzhiyun * A Query results structure should have been initialized at the start
679*4882a593Smuzhiyun * of the dev_priv->dummy_query_bo buffer object. And that buffer object
680*4882a593Smuzhiyun * must also be either reserved or pinned when this function is called.
681*4882a593Smuzhiyun *
682*4882a593Smuzhiyun * Returns -ENOMEM on failure to reserve fifo space.
683*4882a593Smuzhiyun */
vmw_fifo_emit_dummy_query(struct vmw_private * dev_priv,uint32_t cid)684*4882a593Smuzhiyun int vmw_fifo_emit_dummy_query(struct vmw_private *dev_priv,
685*4882a593Smuzhiyun uint32_t cid)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun if (dev_priv->has_mob)
688*4882a593Smuzhiyun return vmw_fifo_emit_dummy_gb_query(dev_priv, cid);
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun return vmw_fifo_emit_dummy_legacy_query(dev_priv, cid);
691*4882a593Smuzhiyun }
692