1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0 OR MIT
2*4882a593Smuzhiyun /**************************************************************************
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright 2009-2016 VMware, Inc., Palo Alto, CA., USA
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun * copy of this software and associated documentation files (the
8*4882a593Smuzhiyun * "Software"), to deal in the Software without restriction, including
9*4882a593Smuzhiyun * without limitation the rights to use, copy, modify, merge, publish,
10*4882a593Smuzhiyun * distribute, sub license, and/or sell copies of the Software, and to
11*4882a593Smuzhiyun * permit persons to whom the Software is furnished to do so, subject to
12*4882a593Smuzhiyun * the following conditions:
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * The above copyright notice and this permission notice (including the
15*4882a593Smuzhiyun * next paragraph) shall be included in all copies or substantial portions
16*4882a593Smuzhiyun * of the Software.
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
21*4882a593Smuzhiyun * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
22*4882a593Smuzhiyun * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
23*4882a593Smuzhiyun * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
24*4882a593Smuzhiyun * USE OR OTHER DEALINGS IN THE SOFTWARE.
25*4882a593Smuzhiyun *
26*4882a593Smuzhiyun **************************************************************************/
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <linux/console.h>
29*4882a593Smuzhiyun #include <linux/dma-mapping.h>
30*4882a593Smuzhiyun #include <linux/module.h>
31*4882a593Smuzhiyun #include <linux/pci.h>
32*4882a593Smuzhiyun #include <linux/mem_encrypt.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include <drm/drm_drv.h>
35*4882a593Smuzhiyun #include <drm/drm_ioctl.h>
36*4882a593Smuzhiyun #include <drm/drm_sysfs.h>
37*4882a593Smuzhiyun #include <drm/ttm/ttm_bo_driver.h>
38*4882a593Smuzhiyun #include <drm/ttm/ttm_module.h>
39*4882a593Smuzhiyun #include <drm/ttm/ttm_placement.h>
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #include "ttm_object.h"
42*4882a593Smuzhiyun #include "vmwgfx_binding.h"
43*4882a593Smuzhiyun #include "vmwgfx_drv.h"
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
46*4882a593Smuzhiyun #define VMWGFX_CHIP_SVGAII 0
47*4882a593Smuzhiyun #define VMW_FB_RESERVATION 0
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define VMW_MIN_INITIAL_WIDTH 800
50*4882a593Smuzhiyun #define VMW_MIN_INITIAL_HEIGHT 600
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #ifndef VMWGFX_GIT_VERSION
53*4882a593Smuzhiyun #define VMWGFX_GIT_VERSION "Unknown"
54*4882a593Smuzhiyun #endif
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define VMWGFX_REPO "In Tree"
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define VMWGFX_VALIDATION_MEM_GRAN (16*PAGE_SIZE)
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /**
62*4882a593Smuzhiyun * Fully encoded drm commands. Might move to vmw_drm.h
63*4882a593Smuzhiyun */
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define DRM_IOCTL_VMW_GET_PARAM \
66*4882a593Smuzhiyun DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
67*4882a593Smuzhiyun struct drm_vmw_getparam_arg)
68*4882a593Smuzhiyun #define DRM_IOCTL_VMW_ALLOC_DMABUF \
69*4882a593Smuzhiyun DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
70*4882a593Smuzhiyun union drm_vmw_alloc_dmabuf_arg)
71*4882a593Smuzhiyun #define DRM_IOCTL_VMW_UNREF_DMABUF \
72*4882a593Smuzhiyun DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
73*4882a593Smuzhiyun struct drm_vmw_unref_dmabuf_arg)
74*4882a593Smuzhiyun #define DRM_IOCTL_VMW_CURSOR_BYPASS \
75*4882a593Smuzhiyun DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
76*4882a593Smuzhiyun struct drm_vmw_cursor_bypass_arg)
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define DRM_IOCTL_VMW_CONTROL_STREAM \
79*4882a593Smuzhiyun DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
80*4882a593Smuzhiyun struct drm_vmw_control_stream_arg)
81*4882a593Smuzhiyun #define DRM_IOCTL_VMW_CLAIM_STREAM \
82*4882a593Smuzhiyun DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
83*4882a593Smuzhiyun struct drm_vmw_stream_arg)
84*4882a593Smuzhiyun #define DRM_IOCTL_VMW_UNREF_STREAM \
85*4882a593Smuzhiyun DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
86*4882a593Smuzhiyun struct drm_vmw_stream_arg)
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define DRM_IOCTL_VMW_CREATE_CONTEXT \
89*4882a593Smuzhiyun DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
90*4882a593Smuzhiyun struct drm_vmw_context_arg)
91*4882a593Smuzhiyun #define DRM_IOCTL_VMW_UNREF_CONTEXT \
92*4882a593Smuzhiyun DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
93*4882a593Smuzhiyun struct drm_vmw_context_arg)
94*4882a593Smuzhiyun #define DRM_IOCTL_VMW_CREATE_SURFACE \
95*4882a593Smuzhiyun DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
96*4882a593Smuzhiyun union drm_vmw_surface_create_arg)
97*4882a593Smuzhiyun #define DRM_IOCTL_VMW_UNREF_SURFACE \
98*4882a593Smuzhiyun DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
99*4882a593Smuzhiyun struct drm_vmw_surface_arg)
100*4882a593Smuzhiyun #define DRM_IOCTL_VMW_REF_SURFACE \
101*4882a593Smuzhiyun DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
102*4882a593Smuzhiyun union drm_vmw_surface_reference_arg)
103*4882a593Smuzhiyun #define DRM_IOCTL_VMW_EXECBUF \
104*4882a593Smuzhiyun DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
105*4882a593Smuzhiyun struct drm_vmw_execbuf_arg)
106*4882a593Smuzhiyun #define DRM_IOCTL_VMW_GET_3D_CAP \
107*4882a593Smuzhiyun DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
108*4882a593Smuzhiyun struct drm_vmw_get_3d_cap_arg)
109*4882a593Smuzhiyun #define DRM_IOCTL_VMW_FENCE_WAIT \
110*4882a593Smuzhiyun DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
111*4882a593Smuzhiyun struct drm_vmw_fence_wait_arg)
112*4882a593Smuzhiyun #define DRM_IOCTL_VMW_FENCE_SIGNALED \
113*4882a593Smuzhiyun DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
114*4882a593Smuzhiyun struct drm_vmw_fence_signaled_arg)
115*4882a593Smuzhiyun #define DRM_IOCTL_VMW_FENCE_UNREF \
116*4882a593Smuzhiyun DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
117*4882a593Smuzhiyun struct drm_vmw_fence_arg)
118*4882a593Smuzhiyun #define DRM_IOCTL_VMW_FENCE_EVENT \
119*4882a593Smuzhiyun DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT, \
120*4882a593Smuzhiyun struct drm_vmw_fence_event_arg)
121*4882a593Smuzhiyun #define DRM_IOCTL_VMW_PRESENT \
122*4882a593Smuzhiyun DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
123*4882a593Smuzhiyun struct drm_vmw_present_arg)
124*4882a593Smuzhiyun #define DRM_IOCTL_VMW_PRESENT_READBACK \
125*4882a593Smuzhiyun DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
126*4882a593Smuzhiyun struct drm_vmw_present_readback_arg)
127*4882a593Smuzhiyun #define DRM_IOCTL_VMW_UPDATE_LAYOUT \
128*4882a593Smuzhiyun DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
129*4882a593Smuzhiyun struct drm_vmw_update_layout_arg)
130*4882a593Smuzhiyun #define DRM_IOCTL_VMW_CREATE_SHADER \
131*4882a593Smuzhiyun DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SHADER, \
132*4882a593Smuzhiyun struct drm_vmw_shader_create_arg)
133*4882a593Smuzhiyun #define DRM_IOCTL_VMW_UNREF_SHADER \
134*4882a593Smuzhiyun DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SHADER, \
135*4882a593Smuzhiyun struct drm_vmw_shader_arg)
136*4882a593Smuzhiyun #define DRM_IOCTL_VMW_GB_SURFACE_CREATE \
137*4882a593Smuzhiyun DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_CREATE, \
138*4882a593Smuzhiyun union drm_vmw_gb_surface_create_arg)
139*4882a593Smuzhiyun #define DRM_IOCTL_VMW_GB_SURFACE_REF \
140*4882a593Smuzhiyun DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_REF, \
141*4882a593Smuzhiyun union drm_vmw_gb_surface_reference_arg)
142*4882a593Smuzhiyun #define DRM_IOCTL_VMW_SYNCCPU \
143*4882a593Smuzhiyun DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_SYNCCPU, \
144*4882a593Smuzhiyun struct drm_vmw_synccpu_arg)
145*4882a593Smuzhiyun #define DRM_IOCTL_VMW_CREATE_EXTENDED_CONTEXT \
146*4882a593Smuzhiyun DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_EXTENDED_CONTEXT, \
147*4882a593Smuzhiyun struct drm_vmw_context_arg)
148*4882a593Smuzhiyun #define DRM_IOCTL_VMW_GB_SURFACE_CREATE_EXT \
149*4882a593Smuzhiyun DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_CREATE_EXT, \
150*4882a593Smuzhiyun union drm_vmw_gb_surface_create_ext_arg)
151*4882a593Smuzhiyun #define DRM_IOCTL_VMW_GB_SURFACE_REF_EXT \
152*4882a593Smuzhiyun DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_REF_EXT, \
153*4882a593Smuzhiyun union drm_vmw_gb_surface_reference_ext_arg)
154*4882a593Smuzhiyun #define DRM_IOCTL_VMW_MSG \
155*4882a593Smuzhiyun DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_MSG, \
156*4882a593Smuzhiyun struct drm_vmw_msg_arg)
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /**
159*4882a593Smuzhiyun * The core DRM version of this macro doesn't account for
160*4882a593Smuzhiyun * DRM_COMMAND_BASE.
161*4882a593Smuzhiyun */
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun #define VMW_IOCTL_DEF(ioctl, func, flags) \
164*4882a593Smuzhiyun [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_IOCTL_##ioctl, flags, func}
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /**
167*4882a593Smuzhiyun * Ioctl definitions.
168*4882a593Smuzhiyun */
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun static const struct drm_ioctl_desc vmw_ioctls[] = {
171*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
172*4882a593Smuzhiyun DRM_RENDER_ALLOW),
173*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_bo_alloc_ioctl,
174*4882a593Smuzhiyun DRM_RENDER_ALLOW),
175*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_bo_unref_ioctl,
176*4882a593Smuzhiyun DRM_RENDER_ALLOW),
177*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
178*4882a593Smuzhiyun vmw_kms_cursor_bypass_ioctl,
179*4882a593Smuzhiyun DRM_MASTER),
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
182*4882a593Smuzhiyun DRM_MASTER),
183*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
184*4882a593Smuzhiyun DRM_MASTER),
185*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
186*4882a593Smuzhiyun DRM_MASTER),
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
189*4882a593Smuzhiyun DRM_RENDER_ALLOW),
190*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
191*4882a593Smuzhiyun DRM_RENDER_ALLOW),
192*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
193*4882a593Smuzhiyun DRM_RENDER_ALLOW),
194*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
195*4882a593Smuzhiyun DRM_RENDER_ALLOW),
196*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
197*4882a593Smuzhiyun DRM_RENDER_ALLOW),
198*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_EXECBUF, vmw_execbuf_ioctl,
199*4882a593Smuzhiyun DRM_RENDER_ALLOW),
200*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
201*4882a593Smuzhiyun DRM_RENDER_ALLOW),
202*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
203*4882a593Smuzhiyun vmw_fence_obj_signaled_ioctl,
204*4882a593Smuzhiyun DRM_RENDER_ALLOW),
205*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
206*4882a593Smuzhiyun DRM_RENDER_ALLOW),
207*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_FENCE_EVENT, vmw_fence_event_ioctl,
208*4882a593Smuzhiyun DRM_RENDER_ALLOW),
209*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
210*4882a593Smuzhiyun DRM_RENDER_ALLOW),
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* these allow direct access to the framebuffers mark as master only */
213*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
214*4882a593Smuzhiyun DRM_MASTER | DRM_AUTH),
215*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
216*4882a593Smuzhiyun vmw_present_readback_ioctl,
217*4882a593Smuzhiyun DRM_MASTER | DRM_AUTH),
218*4882a593Smuzhiyun /*
219*4882a593Smuzhiyun * The permissions of the below ioctl are overridden in
220*4882a593Smuzhiyun * vmw_generic_ioctl(). We require either
221*4882a593Smuzhiyun * DRM_MASTER or capable(CAP_SYS_ADMIN).
222*4882a593Smuzhiyun */
223*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT,
224*4882a593Smuzhiyun vmw_kms_update_layout_ioctl,
225*4882a593Smuzhiyun DRM_RENDER_ALLOW),
226*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_CREATE_SHADER,
227*4882a593Smuzhiyun vmw_shader_define_ioctl,
228*4882a593Smuzhiyun DRM_RENDER_ALLOW),
229*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_UNREF_SHADER,
230*4882a593Smuzhiyun vmw_shader_destroy_ioctl,
231*4882a593Smuzhiyun DRM_RENDER_ALLOW),
232*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_GB_SURFACE_CREATE,
233*4882a593Smuzhiyun vmw_gb_surface_define_ioctl,
234*4882a593Smuzhiyun DRM_RENDER_ALLOW),
235*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_GB_SURFACE_REF,
236*4882a593Smuzhiyun vmw_gb_surface_reference_ioctl,
237*4882a593Smuzhiyun DRM_RENDER_ALLOW),
238*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_SYNCCPU,
239*4882a593Smuzhiyun vmw_user_bo_synccpu_ioctl,
240*4882a593Smuzhiyun DRM_RENDER_ALLOW),
241*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_CREATE_EXTENDED_CONTEXT,
242*4882a593Smuzhiyun vmw_extended_context_define_ioctl,
243*4882a593Smuzhiyun DRM_RENDER_ALLOW),
244*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_GB_SURFACE_CREATE_EXT,
245*4882a593Smuzhiyun vmw_gb_surface_define_ext_ioctl,
246*4882a593Smuzhiyun DRM_RENDER_ALLOW),
247*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_GB_SURFACE_REF_EXT,
248*4882a593Smuzhiyun vmw_gb_surface_reference_ext_ioctl,
249*4882a593Smuzhiyun DRM_RENDER_ALLOW),
250*4882a593Smuzhiyun VMW_IOCTL_DEF(VMW_MSG,
251*4882a593Smuzhiyun vmw_msg_ioctl,
252*4882a593Smuzhiyun DRM_RENDER_ALLOW),
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun static const struct pci_device_id vmw_pci_id_list[] = {
256*4882a593Smuzhiyun {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
257*4882a593Smuzhiyun {0, 0, 0}
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, vmw_pci_id_list);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun static int enable_fbdev = IS_ENABLED(CONFIG_DRM_VMWGFX_FBCON);
262*4882a593Smuzhiyun static int vmw_force_iommu;
263*4882a593Smuzhiyun static int vmw_restrict_iommu;
264*4882a593Smuzhiyun static int vmw_force_coherent;
265*4882a593Smuzhiyun static int vmw_restrict_dma_mask;
266*4882a593Smuzhiyun static int vmw_assume_16bpp;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
269*4882a593Smuzhiyun static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
270*4882a593Smuzhiyun void *ptr);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
273*4882a593Smuzhiyun module_param_named(enable_fbdev, enable_fbdev, int, 0600);
274*4882a593Smuzhiyun MODULE_PARM_DESC(force_dma_api, "Force using the DMA API for TTM pages");
275*4882a593Smuzhiyun module_param_named(force_dma_api, vmw_force_iommu, int, 0600);
276*4882a593Smuzhiyun MODULE_PARM_DESC(restrict_iommu, "Try to limit IOMMU usage for TTM pages");
277*4882a593Smuzhiyun module_param_named(restrict_iommu, vmw_restrict_iommu, int, 0600);
278*4882a593Smuzhiyun MODULE_PARM_DESC(force_coherent, "Force coherent TTM pages");
279*4882a593Smuzhiyun module_param_named(force_coherent, vmw_force_coherent, int, 0600);
280*4882a593Smuzhiyun MODULE_PARM_DESC(restrict_dma_mask, "Restrict DMA mask to 44 bits with IOMMU");
281*4882a593Smuzhiyun module_param_named(restrict_dma_mask, vmw_restrict_dma_mask, int, 0600);
282*4882a593Smuzhiyun MODULE_PARM_DESC(assume_16bpp, "Assume 16-bpp when filtering modes");
283*4882a593Smuzhiyun module_param_named(assume_16bpp, vmw_assume_16bpp, int, 0600);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun
vmw_print_capabilities2(uint32_t capabilities2)286*4882a593Smuzhiyun static void vmw_print_capabilities2(uint32_t capabilities2)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun DRM_INFO("Capabilities2:\n");
289*4882a593Smuzhiyun if (capabilities2 & SVGA_CAP2_GROW_OTABLE)
290*4882a593Smuzhiyun DRM_INFO(" Grow oTable.\n");
291*4882a593Smuzhiyun if (capabilities2 & SVGA_CAP2_INTRA_SURFACE_COPY)
292*4882a593Smuzhiyun DRM_INFO(" IntraSurface copy.\n");
293*4882a593Smuzhiyun if (capabilities2 & SVGA_CAP2_DX3)
294*4882a593Smuzhiyun DRM_INFO(" DX3.\n");
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
vmw_print_capabilities(uint32_t capabilities)297*4882a593Smuzhiyun static void vmw_print_capabilities(uint32_t capabilities)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun DRM_INFO("Capabilities:\n");
300*4882a593Smuzhiyun if (capabilities & SVGA_CAP_RECT_COPY)
301*4882a593Smuzhiyun DRM_INFO(" Rect copy.\n");
302*4882a593Smuzhiyun if (capabilities & SVGA_CAP_CURSOR)
303*4882a593Smuzhiyun DRM_INFO(" Cursor.\n");
304*4882a593Smuzhiyun if (capabilities & SVGA_CAP_CURSOR_BYPASS)
305*4882a593Smuzhiyun DRM_INFO(" Cursor bypass.\n");
306*4882a593Smuzhiyun if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
307*4882a593Smuzhiyun DRM_INFO(" Cursor bypass 2.\n");
308*4882a593Smuzhiyun if (capabilities & SVGA_CAP_8BIT_EMULATION)
309*4882a593Smuzhiyun DRM_INFO(" 8bit emulation.\n");
310*4882a593Smuzhiyun if (capabilities & SVGA_CAP_ALPHA_CURSOR)
311*4882a593Smuzhiyun DRM_INFO(" Alpha cursor.\n");
312*4882a593Smuzhiyun if (capabilities & SVGA_CAP_3D)
313*4882a593Smuzhiyun DRM_INFO(" 3D.\n");
314*4882a593Smuzhiyun if (capabilities & SVGA_CAP_EXTENDED_FIFO)
315*4882a593Smuzhiyun DRM_INFO(" Extended Fifo.\n");
316*4882a593Smuzhiyun if (capabilities & SVGA_CAP_MULTIMON)
317*4882a593Smuzhiyun DRM_INFO(" Multimon.\n");
318*4882a593Smuzhiyun if (capabilities & SVGA_CAP_PITCHLOCK)
319*4882a593Smuzhiyun DRM_INFO(" Pitchlock.\n");
320*4882a593Smuzhiyun if (capabilities & SVGA_CAP_IRQMASK)
321*4882a593Smuzhiyun DRM_INFO(" Irq mask.\n");
322*4882a593Smuzhiyun if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
323*4882a593Smuzhiyun DRM_INFO(" Display Topology.\n");
324*4882a593Smuzhiyun if (capabilities & SVGA_CAP_GMR)
325*4882a593Smuzhiyun DRM_INFO(" GMR.\n");
326*4882a593Smuzhiyun if (capabilities & SVGA_CAP_TRACES)
327*4882a593Smuzhiyun DRM_INFO(" Traces.\n");
328*4882a593Smuzhiyun if (capabilities & SVGA_CAP_GMR2)
329*4882a593Smuzhiyun DRM_INFO(" GMR2.\n");
330*4882a593Smuzhiyun if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
331*4882a593Smuzhiyun DRM_INFO(" Screen Object 2.\n");
332*4882a593Smuzhiyun if (capabilities & SVGA_CAP_COMMAND_BUFFERS)
333*4882a593Smuzhiyun DRM_INFO(" Command Buffers.\n");
334*4882a593Smuzhiyun if (capabilities & SVGA_CAP_CMD_BUFFERS_2)
335*4882a593Smuzhiyun DRM_INFO(" Command Buffers 2.\n");
336*4882a593Smuzhiyun if (capabilities & SVGA_CAP_GBOBJECTS)
337*4882a593Smuzhiyun DRM_INFO(" Guest Backed Resources.\n");
338*4882a593Smuzhiyun if (capabilities & SVGA_CAP_DX)
339*4882a593Smuzhiyun DRM_INFO(" DX Features.\n");
340*4882a593Smuzhiyun if (capabilities & SVGA_CAP_HP_CMD_QUEUE)
341*4882a593Smuzhiyun DRM_INFO(" HP Command Queue.\n");
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun /**
345*4882a593Smuzhiyun * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
346*4882a593Smuzhiyun *
347*4882a593Smuzhiyun * @dev_priv: A device private structure.
348*4882a593Smuzhiyun *
349*4882a593Smuzhiyun * This function creates a small buffer object that holds the query
350*4882a593Smuzhiyun * result for dummy queries emitted as query barriers.
351*4882a593Smuzhiyun * The function will then map the first page and initialize a pending
352*4882a593Smuzhiyun * occlusion query result structure, Finally it will unmap the buffer.
353*4882a593Smuzhiyun * No interruptible waits are done within this function.
354*4882a593Smuzhiyun *
355*4882a593Smuzhiyun * Returns an error if bo creation or initialization fails.
356*4882a593Smuzhiyun */
vmw_dummy_query_bo_create(struct vmw_private * dev_priv)357*4882a593Smuzhiyun static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun int ret;
360*4882a593Smuzhiyun struct vmw_buffer_object *vbo;
361*4882a593Smuzhiyun struct ttm_bo_kmap_obj map;
362*4882a593Smuzhiyun volatile SVGA3dQueryResult *result;
363*4882a593Smuzhiyun bool dummy;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun /*
366*4882a593Smuzhiyun * Create the vbo as pinned, so that a tryreserve will
367*4882a593Smuzhiyun * immediately succeed. This is because we're the only
368*4882a593Smuzhiyun * user of the bo currently.
369*4882a593Smuzhiyun */
370*4882a593Smuzhiyun vbo = kzalloc(sizeof(*vbo), GFP_KERNEL);
371*4882a593Smuzhiyun if (!vbo)
372*4882a593Smuzhiyun return -ENOMEM;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun ret = vmw_bo_init(dev_priv, vbo, PAGE_SIZE,
375*4882a593Smuzhiyun &vmw_sys_ne_placement, false,
376*4882a593Smuzhiyun &vmw_bo_bo_free);
377*4882a593Smuzhiyun if (unlikely(ret != 0))
378*4882a593Smuzhiyun return ret;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun ret = ttm_bo_reserve(&vbo->base, false, true, NULL);
381*4882a593Smuzhiyun BUG_ON(ret != 0);
382*4882a593Smuzhiyun vmw_bo_pin_reserved(vbo, true);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun ret = ttm_bo_kmap(&vbo->base, 0, 1, &map);
385*4882a593Smuzhiyun if (likely(ret == 0)) {
386*4882a593Smuzhiyun result = ttm_kmap_obj_virtual(&map, &dummy);
387*4882a593Smuzhiyun result->totalSize = sizeof(*result);
388*4882a593Smuzhiyun result->state = SVGA3D_QUERYSTATE_PENDING;
389*4882a593Smuzhiyun result->result32 = 0xff;
390*4882a593Smuzhiyun ttm_bo_kunmap(&map);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun vmw_bo_pin_reserved(vbo, false);
393*4882a593Smuzhiyun ttm_bo_unreserve(&vbo->base);
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun if (unlikely(ret != 0)) {
396*4882a593Smuzhiyun DRM_ERROR("Dummy query buffer map failed.\n");
397*4882a593Smuzhiyun vmw_bo_unreference(&vbo);
398*4882a593Smuzhiyun } else
399*4882a593Smuzhiyun dev_priv->dummy_query_bo = vbo;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun return ret;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun /**
405*4882a593Smuzhiyun * vmw_request_device_late - Perform late device setup
406*4882a593Smuzhiyun *
407*4882a593Smuzhiyun * @dev_priv: Pointer to device private.
408*4882a593Smuzhiyun *
409*4882a593Smuzhiyun * This function performs setup of otables and enables large command
410*4882a593Smuzhiyun * buffer submission. These tasks are split out to a separate function
411*4882a593Smuzhiyun * because it reverts vmw_release_device_early and is intended to be used
412*4882a593Smuzhiyun * by an error path in the hibernation code.
413*4882a593Smuzhiyun */
vmw_request_device_late(struct vmw_private * dev_priv)414*4882a593Smuzhiyun static int vmw_request_device_late(struct vmw_private *dev_priv)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun int ret;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun if (dev_priv->has_mob) {
419*4882a593Smuzhiyun ret = vmw_otables_setup(dev_priv);
420*4882a593Smuzhiyun if (unlikely(ret != 0)) {
421*4882a593Smuzhiyun DRM_ERROR("Unable to initialize "
422*4882a593Smuzhiyun "guest Memory OBjects.\n");
423*4882a593Smuzhiyun return ret;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun if (dev_priv->cman) {
428*4882a593Smuzhiyun ret = vmw_cmdbuf_set_pool_size(dev_priv->cman,
429*4882a593Smuzhiyun 256*4096, 2*4096);
430*4882a593Smuzhiyun if (ret) {
431*4882a593Smuzhiyun struct vmw_cmdbuf_man *man = dev_priv->cman;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun dev_priv->cman = NULL;
434*4882a593Smuzhiyun vmw_cmdbuf_man_destroy(man);
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun return 0;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
vmw_request_device(struct vmw_private * dev_priv)441*4882a593Smuzhiyun static int vmw_request_device(struct vmw_private *dev_priv)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun int ret;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
446*4882a593Smuzhiyun if (unlikely(ret != 0)) {
447*4882a593Smuzhiyun DRM_ERROR("Unable to initialize FIFO.\n");
448*4882a593Smuzhiyun return ret;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun vmw_fence_fifo_up(dev_priv->fman);
451*4882a593Smuzhiyun dev_priv->cman = vmw_cmdbuf_man_create(dev_priv);
452*4882a593Smuzhiyun if (IS_ERR(dev_priv->cman)) {
453*4882a593Smuzhiyun dev_priv->cman = NULL;
454*4882a593Smuzhiyun dev_priv->sm_type = VMW_SM_LEGACY;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun ret = vmw_request_device_late(dev_priv);
458*4882a593Smuzhiyun if (ret)
459*4882a593Smuzhiyun goto out_no_mob;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun ret = vmw_dummy_query_bo_create(dev_priv);
462*4882a593Smuzhiyun if (unlikely(ret != 0))
463*4882a593Smuzhiyun goto out_no_query_bo;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun return 0;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun out_no_query_bo:
468*4882a593Smuzhiyun if (dev_priv->cman)
469*4882a593Smuzhiyun vmw_cmdbuf_remove_pool(dev_priv->cman);
470*4882a593Smuzhiyun if (dev_priv->has_mob) {
471*4882a593Smuzhiyun (void) ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
472*4882a593Smuzhiyun vmw_otables_takedown(dev_priv);
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun if (dev_priv->cman)
475*4882a593Smuzhiyun vmw_cmdbuf_man_destroy(dev_priv->cman);
476*4882a593Smuzhiyun out_no_mob:
477*4882a593Smuzhiyun vmw_fence_fifo_down(dev_priv->fman);
478*4882a593Smuzhiyun vmw_fifo_release(dev_priv, &dev_priv->fifo);
479*4882a593Smuzhiyun return ret;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun /**
483*4882a593Smuzhiyun * vmw_release_device_early - Early part of fifo takedown.
484*4882a593Smuzhiyun *
485*4882a593Smuzhiyun * @dev_priv: Pointer to device private struct.
486*4882a593Smuzhiyun *
487*4882a593Smuzhiyun * This is the first part of command submission takedown, to be called before
488*4882a593Smuzhiyun * buffer management is taken down.
489*4882a593Smuzhiyun */
vmw_release_device_early(struct vmw_private * dev_priv)490*4882a593Smuzhiyun static void vmw_release_device_early(struct vmw_private *dev_priv)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun /*
493*4882a593Smuzhiyun * Previous destructions should've released
494*4882a593Smuzhiyun * the pinned bo.
495*4882a593Smuzhiyun */
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun BUG_ON(dev_priv->pinned_bo != NULL);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun vmw_bo_unreference(&dev_priv->dummy_query_bo);
500*4882a593Smuzhiyun if (dev_priv->cman)
501*4882a593Smuzhiyun vmw_cmdbuf_remove_pool(dev_priv->cman);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun if (dev_priv->has_mob) {
504*4882a593Smuzhiyun ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
505*4882a593Smuzhiyun vmw_otables_takedown(dev_priv);
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun /**
510*4882a593Smuzhiyun * vmw_release_device_late - Late part of fifo takedown.
511*4882a593Smuzhiyun *
512*4882a593Smuzhiyun * @dev_priv: Pointer to device private struct.
513*4882a593Smuzhiyun *
514*4882a593Smuzhiyun * This is the last part of the command submission takedown, to be called when
515*4882a593Smuzhiyun * command submission is no longer needed. It may wait on pending fences.
516*4882a593Smuzhiyun */
vmw_release_device_late(struct vmw_private * dev_priv)517*4882a593Smuzhiyun static void vmw_release_device_late(struct vmw_private *dev_priv)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun vmw_fence_fifo_down(dev_priv->fman);
520*4882a593Smuzhiyun if (dev_priv->cman)
521*4882a593Smuzhiyun vmw_cmdbuf_man_destroy(dev_priv->cman);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun vmw_fifo_release(dev_priv, &dev_priv->fifo);
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun /**
527*4882a593Smuzhiyun * Sets the initial_[width|height] fields on the given vmw_private.
528*4882a593Smuzhiyun *
529*4882a593Smuzhiyun * It does so by reading SVGA_REG_[WIDTH|HEIGHT] regs and then
530*4882a593Smuzhiyun * clamping the value to fb_max_[width|height] fields and the
531*4882a593Smuzhiyun * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
532*4882a593Smuzhiyun * If the values appear to be invalid, set them to
533*4882a593Smuzhiyun * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
534*4882a593Smuzhiyun */
vmw_get_initial_size(struct vmw_private * dev_priv)535*4882a593Smuzhiyun static void vmw_get_initial_size(struct vmw_private *dev_priv)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun uint32_t width;
538*4882a593Smuzhiyun uint32_t height;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun width = vmw_read(dev_priv, SVGA_REG_WIDTH);
541*4882a593Smuzhiyun height = vmw_read(dev_priv, SVGA_REG_HEIGHT);
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun width = max_t(uint32_t, width, VMW_MIN_INITIAL_WIDTH);
544*4882a593Smuzhiyun height = max_t(uint32_t, height, VMW_MIN_INITIAL_HEIGHT);
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun if (width > dev_priv->fb_max_width ||
547*4882a593Smuzhiyun height > dev_priv->fb_max_height) {
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun /*
550*4882a593Smuzhiyun * This is a host error and shouldn't occur.
551*4882a593Smuzhiyun */
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun width = VMW_MIN_INITIAL_WIDTH;
554*4882a593Smuzhiyun height = VMW_MIN_INITIAL_HEIGHT;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun dev_priv->initial_width = width;
558*4882a593Smuzhiyun dev_priv->initial_height = height;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun /**
562*4882a593Smuzhiyun * vmw_dma_select_mode - Determine how DMA mappings should be set up for this
563*4882a593Smuzhiyun * system.
564*4882a593Smuzhiyun *
565*4882a593Smuzhiyun * @dev_priv: Pointer to a struct vmw_private
566*4882a593Smuzhiyun *
567*4882a593Smuzhiyun * This functions tries to determine what actions need to be taken by the
568*4882a593Smuzhiyun * driver to make system pages visible to the device.
569*4882a593Smuzhiyun * If this function decides that DMA is not possible, it returns -EINVAL.
570*4882a593Smuzhiyun * The driver may then try to disable features of the device that require
571*4882a593Smuzhiyun * DMA.
572*4882a593Smuzhiyun */
vmw_dma_select_mode(struct vmw_private * dev_priv)573*4882a593Smuzhiyun static int vmw_dma_select_mode(struct vmw_private *dev_priv)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun static const char *names[vmw_dma_map_max] = {
576*4882a593Smuzhiyun [vmw_dma_phys] = "Using physical TTM page addresses.",
577*4882a593Smuzhiyun [vmw_dma_alloc_coherent] = "Using coherent TTM pages.",
578*4882a593Smuzhiyun [vmw_dma_map_populate] = "Caching DMA mappings.",
579*4882a593Smuzhiyun [vmw_dma_map_bind] = "Giving up DMA mappings early."};
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun /* TTM currently doesn't fully support SEV encryption. */
582*4882a593Smuzhiyun if (mem_encrypt_active())
583*4882a593Smuzhiyun return -EINVAL;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun if (vmw_force_coherent)
586*4882a593Smuzhiyun dev_priv->map_mode = vmw_dma_alloc_coherent;
587*4882a593Smuzhiyun else if (vmw_restrict_iommu)
588*4882a593Smuzhiyun dev_priv->map_mode = vmw_dma_map_bind;
589*4882a593Smuzhiyun else
590*4882a593Smuzhiyun dev_priv->map_mode = vmw_dma_map_populate;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun if (!IS_ENABLED(CONFIG_DRM_TTM_DMA_PAGE_POOL) &&
593*4882a593Smuzhiyun (dev_priv->map_mode == vmw_dma_alloc_coherent))
594*4882a593Smuzhiyun return -EINVAL;
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
597*4882a593Smuzhiyun return 0;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun /**
601*4882a593Smuzhiyun * vmw_dma_masks - set required page- and dma masks
602*4882a593Smuzhiyun *
603*4882a593Smuzhiyun * @dev: Pointer to struct drm-device
604*4882a593Smuzhiyun *
605*4882a593Smuzhiyun * With 32-bit we can only handle 32 bit PFNs. Optionally set that
606*4882a593Smuzhiyun * restriction also for 64-bit systems.
607*4882a593Smuzhiyun */
vmw_dma_masks(struct vmw_private * dev_priv)608*4882a593Smuzhiyun static int vmw_dma_masks(struct vmw_private *dev_priv)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun struct drm_device *dev = dev_priv->dev;
611*4882a593Smuzhiyun int ret = 0;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun ret = dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64));
614*4882a593Smuzhiyun if (dev_priv->map_mode != vmw_dma_phys &&
615*4882a593Smuzhiyun (sizeof(unsigned long) == 4 || vmw_restrict_dma_mask)) {
616*4882a593Smuzhiyun DRM_INFO("Restricting DMA addresses to 44 bits.\n");
617*4882a593Smuzhiyun return dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(44));
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun return ret;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
vmw_vram_manager_init(struct vmw_private * dev_priv)623*4882a593Smuzhiyun static int vmw_vram_manager_init(struct vmw_private *dev_priv)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun int ret;
626*4882a593Smuzhiyun #ifdef CONFIG_TRANSPARENT_HUGEPAGE
627*4882a593Smuzhiyun ret = vmw_thp_init(dev_priv);
628*4882a593Smuzhiyun #else
629*4882a593Smuzhiyun ret = ttm_range_man_init(&dev_priv->bdev, TTM_PL_VRAM, false,
630*4882a593Smuzhiyun dev_priv->vram_size >> PAGE_SHIFT);
631*4882a593Smuzhiyun #endif
632*4882a593Smuzhiyun ttm_resource_manager_set_used(ttm_manager_type(&dev_priv->bdev, TTM_PL_VRAM), false);
633*4882a593Smuzhiyun return ret;
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun
vmw_vram_manager_fini(struct vmw_private * dev_priv)636*4882a593Smuzhiyun static void vmw_vram_manager_fini(struct vmw_private *dev_priv)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun #ifdef CONFIG_TRANSPARENT_HUGEPAGE
639*4882a593Smuzhiyun vmw_thp_fini(dev_priv);
640*4882a593Smuzhiyun #else
641*4882a593Smuzhiyun ttm_range_man_fini(&dev_priv->bdev, TTM_PL_VRAM);
642*4882a593Smuzhiyun #endif
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun
vmw_driver_load(struct drm_device * dev,unsigned long chipset)645*4882a593Smuzhiyun static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun struct vmw_private *dev_priv;
648*4882a593Smuzhiyun int ret;
649*4882a593Smuzhiyun uint32_t svga_id;
650*4882a593Smuzhiyun enum vmw_res_type i;
651*4882a593Smuzhiyun bool refuse_dma = false;
652*4882a593Smuzhiyun char host_log[100] = {0};
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
655*4882a593Smuzhiyun if (unlikely(!dev_priv)) {
656*4882a593Smuzhiyun DRM_ERROR("Failed allocating a device private struct.\n");
657*4882a593Smuzhiyun return -ENOMEM;
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun pci_set_master(dev->pdev);
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun dev_priv->dev = dev;
663*4882a593Smuzhiyun dev_priv->vmw_chipset = chipset;
664*4882a593Smuzhiyun dev_priv->last_read_seqno = (uint32_t) -100;
665*4882a593Smuzhiyun mutex_init(&dev_priv->cmdbuf_mutex);
666*4882a593Smuzhiyun mutex_init(&dev_priv->release_mutex);
667*4882a593Smuzhiyun mutex_init(&dev_priv->binding_mutex);
668*4882a593Smuzhiyun mutex_init(&dev_priv->global_kms_state_mutex);
669*4882a593Smuzhiyun ttm_lock_init(&dev_priv->reservation_sem);
670*4882a593Smuzhiyun spin_lock_init(&dev_priv->resource_lock);
671*4882a593Smuzhiyun spin_lock_init(&dev_priv->hw_lock);
672*4882a593Smuzhiyun spin_lock_init(&dev_priv->waiter_lock);
673*4882a593Smuzhiyun spin_lock_init(&dev_priv->cap_lock);
674*4882a593Smuzhiyun spin_lock_init(&dev_priv->svga_lock);
675*4882a593Smuzhiyun spin_lock_init(&dev_priv->cursor_lock);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun for (i = vmw_res_context; i < vmw_res_max; ++i) {
678*4882a593Smuzhiyun idr_init(&dev_priv->res_idr[i]);
679*4882a593Smuzhiyun INIT_LIST_HEAD(&dev_priv->res_lru[i]);
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun init_waitqueue_head(&dev_priv->fence_queue);
683*4882a593Smuzhiyun init_waitqueue_head(&dev_priv->fifo_queue);
684*4882a593Smuzhiyun dev_priv->fence_queue_waiters = 0;
685*4882a593Smuzhiyun dev_priv->fifo_queue_waiters = 0;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun dev_priv->used_memory_size = 0;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun dev_priv->io_start = pci_resource_start(dev->pdev, 0);
690*4882a593Smuzhiyun dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
691*4882a593Smuzhiyun dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun dev_priv->assume_16bpp = !!vmw_assume_16bpp;
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun dev_priv->enable_fb = enable_fbdev;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
698*4882a593Smuzhiyun svga_id = vmw_read(dev_priv, SVGA_REG_ID);
699*4882a593Smuzhiyun if (svga_id != SVGA_ID_2) {
700*4882a593Smuzhiyun ret = -ENOSYS;
701*4882a593Smuzhiyun DRM_ERROR("Unsupported SVGA ID 0x%x\n", svga_id);
702*4882a593Smuzhiyun goto out_err0;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun if (dev_priv->capabilities & SVGA_CAP_CAP2_REGISTER) {
708*4882a593Smuzhiyun dev_priv->capabilities2 = vmw_read(dev_priv, SVGA_REG_CAP2);
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun ret = vmw_dma_select_mode(dev_priv);
713*4882a593Smuzhiyun if (unlikely(ret != 0)) {
714*4882a593Smuzhiyun DRM_INFO("Restricting capabilities since DMA not available.\n");
715*4882a593Smuzhiyun refuse_dma = true;
716*4882a593Smuzhiyun if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS)
717*4882a593Smuzhiyun DRM_INFO("Disabling 3D acceleration.\n");
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
721*4882a593Smuzhiyun dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
722*4882a593Smuzhiyun dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
723*4882a593Smuzhiyun dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun vmw_get_initial_size(dev_priv);
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun if (dev_priv->capabilities & SVGA_CAP_GMR2) {
728*4882a593Smuzhiyun dev_priv->max_gmr_ids =
729*4882a593Smuzhiyun vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
730*4882a593Smuzhiyun dev_priv->max_gmr_pages =
731*4882a593Smuzhiyun vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
732*4882a593Smuzhiyun dev_priv->memory_size =
733*4882a593Smuzhiyun vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
734*4882a593Smuzhiyun dev_priv->memory_size -= dev_priv->vram_size;
735*4882a593Smuzhiyun } else {
736*4882a593Smuzhiyun /*
737*4882a593Smuzhiyun * An arbitrary limit of 512MiB on surface
738*4882a593Smuzhiyun * memory. But all HWV8 hardware supports GMR2.
739*4882a593Smuzhiyun */
740*4882a593Smuzhiyun dev_priv->memory_size = 512*1024*1024;
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun dev_priv->max_mob_pages = 0;
743*4882a593Smuzhiyun dev_priv->max_mob_size = 0;
744*4882a593Smuzhiyun if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
745*4882a593Smuzhiyun uint64_t mem_size;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun if (dev_priv->capabilities2 & SVGA_CAP2_GB_MEMSIZE_2)
748*4882a593Smuzhiyun mem_size = vmw_read(dev_priv,
749*4882a593Smuzhiyun SVGA_REG_GBOBJECT_MEM_SIZE_KB);
750*4882a593Smuzhiyun else
751*4882a593Smuzhiyun mem_size =
752*4882a593Smuzhiyun vmw_read(dev_priv,
753*4882a593Smuzhiyun SVGA_REG_SUGGESTED_GBOBJECT_MEM_SIZE_KB);
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun /*
756*4882a593Smuzhiyun * Workaround for low memory 2D VMs to compensate for the
757*4882a593Smuzhiyun * allocation taken by fbdev
758*4882a593Smuzhiyun */
759*4882a593Smuzhiyun if (!(dev_priv->capabilities & SVGA_CAP_3D))
760*4882a593Smuzhiyun mem_size *= 3;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun dev_priv->max_mob_pages = mem_size * 1024 / PAGE_SIZE;
763*4882a593Smuzhiyun dev_priv->prim_bb_mem =
764*4882a593Smuzhiyun vmw_read(dev_priv,
765*4882a593Smuzhiyun SVGA_REG_MAX_PRIMARY_BOUNDING_BOX_MEM);
766*4882a593Smuzhiyun dev_priv->max_mob_size =
767*4882a593Smuzhiyun vmw_read(dev_priv, SVGA_REG_MOB_MAX_SIZE);
768*4882a593Smuzhiyun dev_priv->stdu_max_width =
769*4882a593Smuzhiyun vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_WIDTH);
770*4882a593Smuzhiyun dev_priv->stdu_max_height =
771*4882a593Smuzhiyun vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_HEIGHT);
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun vmw_write(dev_priv, SVGA_REG_DEV_CAP,
774*4882a593Smuzhiyun SVGA3D_DEVCAP_MAX_TEXTURE_WIDTH);
775*4882a593Smuzhiyun dev_priv->texture_max_width = vmw_read(dev_priv,
776*4882a593Smuzhiyun SVGA_REG_DEV_CAP);
777*4882a593Smuzhiyun vmw_write(dev_priv, SVGA_REG_DEV_CAP,
778*4882a593Smuzhiyun SVGA3D_DEVCAP_MAX_TEXTURE_HEIGHT);
779*4882a593Smuzhiyun dev_priv->texture_max_height = vmw_read(dev_priv,
780*4882a593Smuzhiyun SVGA_REG_DEV_CAP);
781*4882a593Smuzhiyun } else {
782*4882a593Smuzhiyun dev_priv->texture_max_width = 8192;
783*4882a593Smuzhiyun dev_priv->texture_max_height = 8192;
784*4882a593Smuzhiyun dev_priv->prim_bb_mem = dev_priv->vram_size;
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun vmw_print_capabilities(dev_priv->capabilities);
788*4882a593Smuzhiyun if (dev_priv->capabilities & SVGA_CAP_CAP2_REGISTER)
789*4882a593Smuzhiyun vmw_print_capabilities2(dev_priv->capabilities2);
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun ret = vmw_dma_masks(dev_priv);
792*4882a593Smuzhiyun if (unlikely(ret != 0))
793*4882a593Smuzhiyun goto out_err0;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun dma_set_max_seg_size(dev->dev, min_t(unsigned int, U32_MAX & PAGE_MASK,
796*4882a593Smuzhiyun SCATTERLIST_MAX_SEGMENT));
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun if (dev_priv->capabilities & SVGA_CAP_GMR2) {
799*4882a593Smuzhiyun DRM_INFO("Max GMR ids is %u\n",
800*4882a593Smuzhiyun (unsigned)dev_priv->max_gmr_ids);
801*4882a593Smuzhiyun DRM_INFO("Max number of GMR pages is %u\n",
802*4882a593Smuzhiyun (unsigned)dev_priv->max_gmr_pages);
803*4882a593Smuzhiyun DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
804*4882a593Smuzhiyun (unsigned)dev_priv->memory_size / 1024);
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun DRM_INFO("Maximum display memory size is %u kiB\n",
807*4882a593Smuzhiyun dev_priv->prim_bb_mem / 1024);
808*4882a593Smuzhiyun DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
809*4882a593Smuzhiyun dev_priv->vram_start, dev_priv->vram_size / 1024);
810*4882a593Smuzhiyun DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
811*4882a593Smuzhiyun dev_priv->mmio_start, dev_priv->mmio_size / 1024);
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun dev_priv->mmio_virt = memremap(dev_priv->mmio_start,
814*4882a593Smuzhiyun dev_priv->mmio_size, MEMREMAP_WB);
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun if (unlikely(dev_priv->mmio_virt == NULL)) {
817*4882a593Smuzhiyun ret = -ENOMEM;
818*4882a593Smuzhiyun DRM_ERROR("Failed mapping MMIO.\n");
819*4882a593Smuzhiyun goto out_err0;
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun /* Need mmio memory to check for fifo pitchlock cap. */
823*4882a593Smuzhiyun if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
824*4882a593Smuzhiyun !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
825*4882a593Smuzhiyun !vmw_fifo_have_pitchlock(dev_priv)) {
826*4882a593Smuzhiyun ret = -ENOSYS;
827*4882a593Smuzhiyun DRM_ERROR("Hardware has no pitchlock\n");
828*4882a593Smuzhiyun goto out_err4;
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun dev_priv->tdev = ttm_object_device_init(&ttm_mem_glob, 12,
832*4882a593Smuzhiyun &vmw_prime_dmabuf_ops);
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun if (unlikely(dev_priv->tdev == NULL)) {
835*4882a593Smuzhiyun DRM_ERROR("Unable to initialize TTM object management.\n");
836*4882a593Smuzhiyun ret = -ENOMEM;
837*4882a593Smuzhiyun goto out_err4;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun dev->dev_private = dev_priv;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun ret = pci_request_regions(dev->pdev, "vmwgfx probe");
843*4882a593Smuzhiyun dev_priv->stealth = (ret != 0);
844*4882a593Smuzhiyun if (dev_priv->stealth) {
845*4882a593Smuzhiyun /**
846*4882a593Smuzhiyun * Request at least the mmio PCI resource.
847*4882a593Smuzhiyun */
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun DRM_INFO("It appears like vesafb is loaded. "
850*4882a593Smuzhiyun "Ignore above error if any.\n");
851*4882a593Smuzhiyun ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
852*4882a593Smuzhiyun if (unlikely(ret != 0)) {
853*4882a593Smuzhiyun DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
854*4882a593Smuzhiyun goto out_no_device;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
859*4882a593Smuzhiyun ret = vmw_irq_install(dev, dev->pdev->irq);
860*4882a593Smuzhiyun if (ret != 0) {
861*4882a593Smuzhiyun DRM_ERROR("Failed installing irq: %d\n", ret);
862*4882a593Smuzhiyun goto out_no_irq;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun dev_priv->fman = vmw_fence_manager_init(dev_priv);
867*4882a593Smuzhiyun if (unlikely(dev_priv->fman == NULL)) {
868*4882a593Smuzhiyun ret = -ENOMEM;
869*4882a593Smuzhiyun goto out_no_fman;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun drm_vma_offset_manager_init(&dev_priv->vma_manager,
873*4882a593Smuzhiyun DRM_FILE_PAGE_OFFSET_START,
874*4882a593Smuzhiyun DRM_FILE_PAGE_OFFSET_SIZE);
875*4882a593Smuzhiyun ret = ttm_bo_device_init(&dev_priv->bdev,
876*4882a593Smuzhiyun &vmw_bo_driver,
877*4882a593Smuzhiyun dev->anon_inode->i_mapping,
878*4882a593Smuzhiyun &dev_priv->vma_manager,
879*4882a593Smuzhiyun false);
880*4882a593Smuzhiyun if (unlikely(ret != 0)) {
881*4882a593Smuzhiyun DRM_ERROR("Failed initializing TTM buffer object driver.\n");
882*4882a593Smuzhiyun goto out_no_bdev;
883*4882a593Smuzhiyun }
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun /*
886*4882a593Smuzhiyun * Enable VRAM, but initially don't use it until SVGA is enabled and
887*4882a593Smuzhiyun * unhidden.
888*4882a593Smuzhiyun */
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun ret = vmw_vram_manager_init(dev_priv);
891*4882a593Smuzhiyun if (unlikely(ret != 0)) {
892*4882a593Smuzhiyun DRM_ERROR("Failed initializing memory manager for VRAM.\n");
893*4882a593Smuzhiyun goto out_no_vram;
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun /*
897*4882a593Smuzhiyun * "Guest Memory Regions" is an aperture like feature with
898*4882a593Smuzhiyun * one slot per bo. There is an upper limit of the number of
899*4882a593Smuzhiyun * slots as well as the bo size.
900*4882a593Smuzhiyun */
901*4882a593Smuzhiyun dev_priv->has_gmr = true;
902*4882a593Smuzhiyun /* TODO: This is most likely not correct */
903*4882a593Smuzhiyun if (((dev_priv->capabilities & (SVGA_CAP_GMR | SVGA_CAP_GMR2)) == 0) ||
904*4882a593Smuzhiyun refuse_dma ||
905*4882a593Smuzhiyun vmw_gmrid_man_init(dev_priv, VMW_PL_GMR) != 0) {
906*4882a593Smuzhiyun DRM_INFO("No GMR memory available. "
907*4882a593Smuzhiyun "Graphics memory resources are very limited.\n");
908*4882a593Smuzhiyun dev_priv->has_gmr = false;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS && !refuse_dma) {
912*4882a593Smuzhiyun dev_priv->has_mob = true;
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun if (vmw_gmrid_man_init(dev_priv, VMW_PL_MOB) != 0) {
915*4882a593Smuzhiyun DRM_INFO("No MOB memory available. "
916*4882a593Smuzhiyun "3D will be disabled.\n");
917*4882a593Smuzhiyun dev_priv->has_mob = false;
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun if (dev_priv->has_mob && (dev_priv->capabilities & SVGA_CAP_DX)) {
922*4882a593Smuzhiyun spin_lock(&dev_priv->cap_lock);
923*4882a593Smuzhiyun vmw_write(dev_priv, SVGA_REG_DEV_CAP, SVGA3D_DEVCAP_DXCONTEXT);
924*4882a593Smuzhiyun if (vmw_read(dev_priv, SVGA_REG_DEV_CAP))
925*4882a593Smuzhiyun dev_priv->sm_type = VMW_SM_4;
926*4882a593Smuzhiyun spin_unlock(&dev_priv->cap_lock);
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun vmw_validation_mem_init_ttm(dev_priv, VMWGFX_VALIDATION_MEM_GRAN);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun /* SVGA_CAP2_DX2 (DefineGBSurface_v3) is needed for SM4_1 support */
932*4882a593Smuzhiyun if (has_sm4_context(dev_priv) &&
933*4882a593Smuzhiyun (dev_priv->capabilities2 & SVGA_CAP2_DX2)) {
934*4882a593Smuzhiyun vmw_write(dev_priv, SVGA_REG_DEV_CAP, SVGA3D_DEVCAP_SM41);
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun if (vmw_read(dev_priv, SVGA_REG_DEV_CAP))
937*4882a593Smuzhiyun dev_priv->sm_type = VMW_SM_4_1;
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun if (has_sm4_1_context(dev_priv) &&
940*4882a593Smuzhiyun (dev_priv->capabilities2 & SVGA_CAP2_DX3)) {
941*4882a593Smuzhiyun vmw_write(dev_priv, SVGA_REG_DEV_CAP, SVGA3D_DEVCAP_SM5);
942*4882a593Smuzhiyun if (vmw_read(dev_priv, SVGA_REG_DEV_CAP))
943*4882a593Smuzhiyun dev_priv->sm_type = VMW_SM_5;
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun ret = vmw_kms_init(dev_priv);
948*4882a593Smuzhiyun if (unlikely(ret != 0))
949*4882a593Smuzhiyun goto out_no_kms;
950*4882a593Smuzhiyun vmw_overlay_init(dev_priv);
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun ret = vmw_request_device(dev_priv);
953*4882a593Smuzhiyun if (ret)
954*4882a593Smuzhiyun goto out_no_fifo;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun DRM_INFO("Atomic: %s\n", (dev->driver->driver_features & DRIVER_ATOMIC)
957*4882a593Smuzhiyun ? "yes." : "no.");
958*4882a593Smuzhiyun if (dev_priv->sm_type == VMW_SM_5)
959*4882a593Smuzhiyun DRM_INFO("SM5 support available.\n");
960*4882a593Smuzhiyun if (dev_priv->sm_type == VMW_SM_4_1)
961*4882a593Smuzhiyun DRM_INFO("SM4_1 support available.\n");
962*4882a593Smuzhiyun if (dev_priv->sm_type == VMW_SM_4)
963*4882a593Smuzhiyun DRM_INFO("SM4 support available.\n");
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun snprintf(host_log, sizeof(host_log), "vmwgfx: %s-%s",
966*4882a593Smuzhiyun VMWGFX_REPO, VMWGFX_GIT_VERSION);
967*4882a593Smuzhiyun vmw_host_log(host_log);
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun memset(host_log, 0, sizeof(host_log));
970*4882a593Smuzhiyun snprintf(host_log, sizeof(host_log), "vmwgfx: Module Version: %d.%d.%d",
971*4882a593Smuzhiyun VMWGFX_DRIVER_MAJOR, VMWGFX_DRIVER_MINOR,
972*4882a593Smuzhiyun VMWGFX_DRIVER_PATCHLEVEL);
973*4882a593Smuzhiyun vmw_host_log(host_log);
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun if (dev_priv->enable_fb) {
976*4882a593Smuzhiyun vmw_fifo_resource_inc(dev_priv);
977*4882a593Smuzhiyun vmw_svga_enable(dev_priv);
978*4882a593Smuzhiyun vmw_fb_init(dev_priv);
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
982*4882a593Smuzhiyun register_pm_notifier(&dev_priv->pm_nb);
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun return 0;
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun out_no_fifo:
987*4882a593Smuzhiyun vmw_overlay_close(dev_priv);
988*4882a593Smuzhiyun vmw_kms_close(dev_priv);
989*4882a593Smuzhiyun out_no_kms:
990*4882a593Smuzhiyun if (dev_priv->has_mob)
991*4882a593Smuzhiyun vmw_gmrid_man_fini(dev_priv, VMW_PL_MOB);
992*4882a593Smuzhiyun if (dev_priv->has_gmr)
993*4882a593Smuzhiyun vmw_gmrid_man_fini(dev_priv, VMW_PL_GMR);
994*4882a593Smuzhiyun vmw_vram_manager_fini(dev_priv);
995*4882a593Smuzhiyun out_no_vram:
996*4882a593Smuzhiyun (void)ttm_bo_device_release(&dev_priv->bdev);
997*4882a593Smuzhiyun out_no_bdev:
998*4882a593Smuzhiyun vmw_fence_manager_takedown(dev_priv->fman);
999*4882a593Smuzhiyun out_no_fman:
1000*4882a593Smuzhiyun if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
1001*4882a593Smuzhiyun vmw_irq_uninstall(dev_priv->dev);
1002*4882a593Smuzhiyun out_no_irq:
1003*4882a593Smuzhiyun if (dev_priv->stealth)
1004*4882a593Smuzhiyun pci_release_region(dev->pdev, 2);
1005*4882a593Smuzhiyun else
1006*4882a593Smuzhiyun pci_release_regions(dev->pdev);
1007*4882a593Smuzhiyun out_no_device:
1008*4882a593Smuzhiyun ttm_object_device_release(&dev_priv->tdev);
1009*4882a593Smuzhiyun out_err4:
1010*4882a593Smuzhiyun memunmap(dev_priv->mmio_virt);
1011*4882a593Smuzhiyun out_err0:
1012*4882a593Smuzhiyun for (i = vmw_res_context; i < vmw_res_max; ++i)
1013*4882a593Smuzhiyun idr_destroy(&dev_priv->res_idr[i]);
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun if (dev_priv->ctx.staged_bindings)
1016*4882a593Smuzhiyun vmw_binding_state_free(dev_priv->ctx.staged_bindings);
1017*4882a593Smuzhiyun kfree(dev_priv);
1018*4882a593Smuzhiyun return ret;
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun
vmw_driver_unload(struct drm_device * dev)1021*4882a593Smuzhiyun static void vmw_driver_unload(struct drm_device *dev)
1022*4882a593Smuzhiyun {
1023*4882a593Smuzhiyun struct vmw_private *dev_priv = vmw_priv(dev);
1024*4882a593Smuzhiyun enum vmw_res_type i;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun unregister_pm_notifier(&dev_priv->pm_nb);
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun if (dev_priv->ctx.res_ht_initialized)
1029*4882a593Smuzhiyun drm_ht_remove(&dev_priv->ctx.res_ht);
1030*4882a593Smuzhiyun vfree(dev_priv->ctx.cmd_bounce);
1031*4882a593Smuzhiyun if (dev_priv->enable_fb) {
1032*4882a593Smuzhiyun vmw_fb_off(dev_priv);
1033*4882a593Smuzhiyun vmw_fb_close(dev_priv);
1034*4882a593Smuzhiyun vmw_fifo_resource_dec(dev_priv);
1035*4882a593Smuzhiyun vmw_svga_disable(dev_priv);
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun vmw_kms_close(dev_priv);
1039*4882a593Smuzhiyun vmw_overlay_close(dev_priv);
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun if (dev_priv->has_gmr)
1042*4882a593Smuzhiyun vmw_gmrid_man_fini(dev_priv, VMW_PL_GMR);
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun vmw_release_device_early(dev_priv);
1045*4882a593Smuzhiyun if (dev_priv->has_mob)
1046*4882a593Smuzhiyun vmw_gmrid_man_fini(dev_priv, VMW_PL_MOB);
1047*4882a593Smuzhiyun vmw_vram_manager_fini(dev_priv);
1048*4882a593Smuzhiyun (void) ttm_bo_device_release(&dev_priv->bdev);
1049*4882a593Smuzhiyun drm_vma_offset_manager_destroy(&dev_priv->vma_manager);
1050*4882a593Smuzhiyun vmw_release_device_late(dev_priv);
1051*4882a593Smuzhiyun vmw_fence_manager_takedown(dev_priv->fman);
1052*4882a593Smuzhiyun if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
1053*4882a593Smuzhiyun vmw_irq_uninstall(dev_priv->dev);
1054*4882a593Smuzhiyun if (dev_priv->stealth)
1055*4882a593Smuzhiyun pci_release_region(dev->pdev, 2);
1056*4882a593Smuzhiyun else
1057*4882a593Smuzhiyun pci_release_regions(dev->pdev);
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun ttm_object_device_release(&dev_priv->tdev);
1060*4882a593Smuzhiyun memunmap(dev_priv->mmio_virt);
1061*4882a593Smuzhiyun if (dev_priv->ctx.staged_bindings)
1062*4882a593Smuzhiyun vmw_binding_state_free(dev_priv->ctx.staged_bindings);
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun for (i = vmw_res_context; i < vmw_res_max; ++i)
1065*4882a593Smuzhiyun idr_destroy(&dev_priv->res_idr[i]);
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun kfree(dev_priv);
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun
vmw_postclose(struct drm_device * dev,struct drm_file * file_priv)1070*4882a593Smuzhiyun static void vmw_postclose(struct drm_device *dev,
1071*4882a593Smuzhiyun struct drm_file *file_priv)
1072*4882a593Smuzhiyun {
1073*4882a593Smuzhiyun struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun ttm_object_file_release(&vmw_fp->tfile);
1076*4882a593Smuzhiyun kfree(vmw_fp);
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun
vmw_driver_open(struct drm_device * dev,struct drm_file * file_priv)1079*4882a593Smuzhiyun static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
1080*4882a593Smuzhiyun {
1081*4882a593Smuzhiyun struct vmw_private *dev_priv = vmw_priv(dev);
1082*4882a593Smuzhiyun struct vmw_fpriv *vmw_fp;
1083*4882a593Smuzhiyun int ret = -ENOMEM;
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
1086*4882a593Smuzhiyun if (unlikely(!vmw_fp))
1087*4882a593Smuzhiyun return ret;
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
1090*4882a593Smuzhiyun if (unlikely(vmw_fp->tfile == NULL))
1091*4882a593Smuzhiyun goto out_no_tfile;
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun file_priv->driver_priv = vmw_fp;
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun return 0;
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun out_no_tfile:
1098*4882a593Smuzhiyun kfree(vmw_fp);
1099*4882a593Smuzhiyun return ret;
1100*4882a593Smuzhiyun }
1101*4882a593Smuzhiyun
vmw_generic_ioctl(struct file * filp,unsigned int cmd,unsigned long arg,long (* ioctl_func)(struct file *,unsigned int,unsigned long))1102*4882a593Smuzhiyun static long vmw_generic_ioctl(struct file *filp, unsigned int cmd,
1103*4882a593Smuzhiyun unsigned long arg,
1104*4882a593Smuzhiyun long (*ioctl_func)(struct file *, unsigned int,
1105*4882a593Smuzhiyun unsigned long))
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun struct drm_file *file_priv = filp->private_data;
1108*4882a593Smuzhiyun struct drm_device *dev = file_priv->minor->dev;
1109*4882a593Smuzhiyun unsigned int nr = DRM_IOCTL_NR(cmd);
1110*4882a593Smuzhiyun unsigned int flags;
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun /*
1113*4882a593Smuzhiyun * Do extra checking on driver private ioctls.
1114*4882a593Smuzhiyun */
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
1117*4882a593Smuzhiyun && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
1118*4882a593Smuzhiyun const struct drm_ioctl_desc *ioctl =
1119*4882a593Smuzhiyun &vmw_ioctls[nr - DRM_COMMAND_BASE];
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun if (nr == DRM_COMMAND_BASE + DRM_VMW_EXECBUF) {
1122*4882a593Smuzhiyun return ioctl_func(filp, cmd, arg);
1123*4882a593Smuzhiyun } else if (nr == DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT) {
1124*4882a593Smuzhiyun if (!drm_is_current_master(file_priv) &&
1125*4882a593Smuzhiyun !capable(CAP_SYS_ADMIN))
1126*4882a593Smuzhiyun return -EACCES;
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun if (unlikely(ioctl->cmd != cmd))
1130*4882a593Smuzhiyun goto out_io_encoding;
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun flags = ioctl->flags;
1133*4882a593Smuzhiyun } else if (!drm_ioctl_flags(nr, &flags))
1134*4882a593Smuzhiyun return -EINVAL;
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun return ioctl_func(filp, cmd, arg);
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun out_io_encoding:
1139*4882a593Smuzhiyun DRM_ERROR("Invalid command format, ioctl %d\n",
1140*4882a593Smuzhiyun nr - DRM_COMMAND_BASE);
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun return -EINVAL;
1143*4882a593Smuzhiyun }
1144*4882a593Smuzhiyun
vmw_unlocked_ioctl(struct file * filp,unsigned int cmd,unsigned long arg)1145*4882a593Smuzhiyun static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
1146*4882a593Smuzhiyun unsigned long arg)
1147*4882a593Smuzhiyun {
1148*4882a593Smuzhiyun return vmw_generic_ioctl(filp, cmd, arg, &drm_ioctl);
1149*4882a593Smuzhiyun }
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun #ifdef CONFIG_COMPAT
vmw_compat_ioctl(struct file * filp,unsigned int cmd,unsigned long arg)1152*4882a593Smuzhiyun static long vmw_compat_ioctl(struct file *filp, unsigned int cmd,
1153*4882a593Smuzhiyun unsigned long arg)
1154*4882a593Smuzhiyun {
1155*4882a593Smuzhiyun return vmw_generic_ioctl(filp, cmd, arg, &drm_compat_ioctl);
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun #endif
1158*4882a593Smuzhiyun
vmw_master_set(struct drm_device * dev,struct drm_file * file_priv,bool from_open)1159*4882a593Smuzhiyun static void vmw_master_set(struct drm_device *dev,
1160*4882a593Smuzhiyun struct drm_file *file_priv,
1161*4882a593Smuzhiyun bool from_open)
1162*4882a593Smuzhiyun {
1163*4882a593Smuzhiyun /*
1164*4882a593Smuzhiyun * Inform a new master that the layout may have changed while
1165*4882a593Smuzhiyun * it was gone.
1166*4882a593Smuzhiyun */
1167*4882a593Smuzhiyun if (!from_open)
1168*4882a593Smuzhiyun drm_sysfs_hotplug_event(dev);
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun
vmw_master_drop(struct drm_device * dev,struct drm_file * file_priv)1171*4882a593Smuzhiyun static void vmw_master_drop(struct drm_device *dev,
1172*4882a593Smuzhiyun struct drm_file *file_priv)
1173*4882a593Smuzhiyun {
1174*4882a593Smuzhiyun struct vmw_private *dev_priv = vmw_priv(dev);
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun vmw_kms_legacy_hotspot_clear(dev_priv);
1177*4882a593Smuzhiyun if (!dev_priv->enable_fb)
1178*4882a593Smuzhiyun vmw_svga_disable(dev_priv);
1179*4882a593Smuzhiyun }
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun /**
1182*4882a593Smuzhiyun * __vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
1183*4882a593Smuzhiyun *
1184*4882a593Smuzhiyun * @dev_priv: Pointer to device private struct.
1185*4882a593Smuzhiyun * Needs the reservation sem to be held in non-exclusive mode.
1186*4882a593Smuzhiyun */
__vmw_svga_enable(struct vmw_private * dev_priv)1187*4882a593Smuzhiyun static void __vmw_svga_enable(struct vmw_private *dev_priv)
1188*4882a593Smuzhiyun {
1189*4882a593Smuzhiyun struct ttm_resource_manager *man = ttm_manager_type(&dev_priv->bdev, TTM_PL_VRAM);
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun spin_lock(&dev_priv->svga_lock);
1192*4882a593Smuzhiyun if (!ttm_resource_manager_used(man)) {
1193*4882a593Smuzhiyun vmw_write(dev_priv, SVGA_REG_ENABLE, SVGA_REG_ENABLE);
1194*4882a593Smuzhiyun ttm_resource_manager_set_used(man, true);
1195*4882a593Smuzhiyun }
1196*4882a593Smuzhiyun spin_unlock(&dev_priv->svga_lock);
1197*4882a593Smuzhiyun }
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun /**
1200*4882a593Smuzhiyun * vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
1201*4882a593Smuzhiyun *
1202*4882a593Smuzhiyun * @dev_priv: Pointer to device private struct.
1203*4882a593Smuzhiyun */
vmw_svga_enable(struct vmw_private * dev_priv)1204*4882a593Smuzhiyun void vmw_svga_enable(struct vmw_private *dev_priv)
1205*4882a593Smuzhiyun {
1206*4882a593Smuzhiyun (void) ttm_read_lock(&dev_priv->reservation_sem, false);
1207*4882a593Smuzhiyun __vmw_svga_enable(dev_priv);
1208*4882a593Smuzhiyun ttm_read_unlock(&dev_priv->reservation_sem);
1209*4882a593Smuzhiyun }
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun /**
1212*4882a593Smuzhiyun * __vmw_svga_disable - Disable SVGA mode and use of VRAM.
1213*4882a593Smuzhiyun *
1214*4882a593Smuzhiyun * @dev_priv: Pointer to device private struct.
1215*4882a593Smuzhiyun * Needs the reservation sem to be held in exclusive mode.
1216*4882a593Smuzhiyun * Will not empty VRAM. VRAM must be emptied by caller.
1217*4882a593Smuzhiyun */
__vmw_svga_disable(struct vmw_private * dev_priv)1218*4882a593Smuzhiyun static void __vmw_svga_disable(struct vmw_private *dev_priv)
1219*4882a593Smuzhiyun {
1220*4882a593Smuzhiyun struct ttm_resource_manager *man = ttm_manager_type(&dev_priv->bdev, TTM_PL_VRAM);
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun spin_lock(&dev_priv->svga_lock);
1223*4882a593Smuzhiyun if (ttm_resource_manager_used(man)) {
1224*4882a593Smuzhiyun ttm_resource_manager_set_used(man, false);
1225*4882a593Smuzhiyun vmw_write(dev_priv, SVGA_REG_ENABLE,
1226*4882a593Smuzhiyun SVGA_REG_ENABLE_HIDE |
1227*4882a593Smuzhiyun SVGA_REG_ENABLE_ENABLE);
1228*4882a593Smuzhiyun }
1229*4882a593Smuzhiyun spin_unlock(&dev_priv->svga_lock);
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun /**
1233*4882a593Smuzhiyun * vmw_svga_disable - Disable SVGA_MODE, and use of VRAM. Keep the fifo
1234*4882a593Smuzhiyun * running.
1235*4882a593Smuzhiyun *
1236*4882a593Smuzhiyun * @dev_priv: Pointer to device private struct.
1237*4882a593Smuzhiyun * Will empty VRAM.
1238*4882a593Smuzhiyun */
vmw_svga_disable(struct vmw_private * dev_priv)1239*4882a593Smuzhiyun void vmw_svga_disable(struct vmw_private *dev_priv)
1240*4882a593Smuzhiyun {
1241*4882a593Smuzhiyun struct ttm_resource_manager *man = ttm_manager_type(&dev_priv->bdev, TTM_PL_VRAM);
1242*4882a593Smuzhiyun /*
1243*4882a593Smuzhiyun * Disabling SVGA will turn off device modesetting capabilities, so
1244*4882a593Smuzhiyun * notify KMS about that so that it doesn't cache atomic state that
1245*4882a593Smuzhiyun * isn't valid anymore, for example crtcs turned on.
1246*4882a593Smuzhiyun * Strictly we'd want to do this under the SVGA lock (or an SVGA mutex),
1247*4882a593Smuzhiyun * but vmw_kms_lost_device() takes the reservation sem and thus we'll
1248*4882a593Smuzhiyun * end up with lock order reversal. Thus, a master may actually perform
1249*4882a593Smuzhiyun * a new modeset just after we call vmw_kms_lost_device() and race with
1250*4882a593Smuzhiyun * vmw_svga_disable(), but that should at worst cause atomic KMS state
1251*4882a593Smuzhiyun * to be inconsistent with the device, causing modesetting problems.
1252*4882a593Smuzhiyun *
1253*4882a593Smuzhiyun */
1254*4882a593Smuzhiyun vmw_kms_lost_device(dev_priv->dev);
1255*4882a593Smuzhiyun ttm_write_lock(&dev_priv->reservation_sem, false);
1256*4882a593Smuzhiyun spin_lock(&dev_priv->svga_lock);
1257*4882a593Smuzhiyun if (ttm_resource_manager_used(man)) {
1258*4882a593Smuzhiyun ttm_resource_manager_set_used(man, false);
1259*4882a593Smuzhiyun spin_unlock(&dev_priv->svga_lock);
1260*4882a593Smuzhiyun if (ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM))
1261*4882a593Smuzhiyun DRM_ERROR("Failed evicting VRAM buffers.\n");
1262*4882a593Smuzhiyun vmw_write(dev_priv, SVGA_REG_ENABLE,
1263*4882a593Smuzhiyun SVGA_REG_ENABLE_HIDE |
1264*4882a593Smuzhiyun SVGA_REG_ENABLE_ENABLE);
1265*4882a593Smuzhiyun } else
1266*4882a593Smuzhiyun spin_unlock(&dev_priv->svga_lock);
1267*4882a593Smuzhiyun ttm_write_unlock(&dev_priv->reservation_sem);
1268*4882a593Smuzhiyun }
1269*4882a593Smuzhiyun
vmw_remove(struct pci_dev * pdev)1270*4882a593Smuzhiyun static void vmw_remove(struct pci_dev *pdev)
1271*4882a593Smuzhiyun {
1272*4882a593Smuzhiyun struct drm_device *dev = pci_get_drvdata(pdev);
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun drm_dev_unregister(dev);
1275*4882a593Smuzhiyun vmw_driver_unload(dev);
1276*4882a593Smuzhiyun drm_dev_put(dev);
1277*4882a593Smuzhiyun pci_disable_device(pdev);
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun static unsigned long
vmw_get_unmapped_area(struct file * file,unsigned long uaddr,unsigned long len,unsigned long pgoff,unsigned long flags)1281*4882a593Smuzhiyun vmw_get_unmapped_area(struct file *file, unsigned long uaddr,
1282*4882a593Smuzhiyun unsigned long len, unsigned long pgoff,
1283*4882a593Smuzhiyun unsigned long flags)
1284*4882a593Smuzhiyun {
1285*4882a593Smuzhiyun struct drm_file *file_priv = file->private_data;
1286*4882a593Smuzhiyun struct vmw_private *dev_priv = vmw_priv(file_priv->minor->dev);
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun return drm_get_unmapped_area(file, uaddr, len, pgoff, flags,
1289*4882a593Smuzhiyun &dev_priv->vma_manager);
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun
vmwgfx_pm_notifier(struct notifier_block * nb,unsigned long val,void * ptr)1292*4882a593Smuzhiyun static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
1293*4882a593Smuzhiyun void *ptr)
1294*4882a593Smuzhiyun {
1295*4882a593Smuzhiyun struct vmw_private *dev_priv =
1296*4882a593Smuzhiyun container_of(nb, struct vmw_private, pm_nb);
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun switch (val) {
1299*4882a593Smuzhiyun case PM_HIBERNATION_PREPARE:
1300*4882a593Smuzhiyun /*
1301*4882a593Smuzhiyun * Take the reservation sem in write mode, which will make sure
1302*4882a593Smuzhiyun * there are no other processes holding a buffer object
1303*4882a593Smuzhiyun * reservation, meaning we should be able to evict all buffer
1304*4882a593Smuzhiyun * objects if needed.
1305*4882a593Smuzhiyun * Once user-space processes have been frozen, we can release
1306*4882a593Smuzhiyun * the lock again.
1307*4882a593Smuzhiyun */
1308*4882a593Smuzhiyun ttm_suspend_lock(&dev_priv->reservation_sem);
1309*4882a593Smuzhiyun dev_priv->suspend_locked = true;
1310*4882a593Smuzhiyun break;
1311*4882a593Smuzhiyun case PM_POST_HIBERNATION:
1312*4882a593Smuzhiyun case PM_POST_RESTORE:
1313*4882a593Smuzhiyun if (READ_ONCE(dev_priv->suspend_locked)) {
1314*4882a593Smuzhiyun dev_priv->suspend_locked = false;
1315*4882a593Smuzhiyun ttm_suspend_unlock(&dev_priv->reservation_sem);
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun break;
1318*4882a593Smuzhiyun default:
1319*4882a593Smuzhiyun break;
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun return 0;
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun
vmw_pci_suspend(struct pci_dev * pdev,pm_message_t state)1324*4882a593Smuzhiyun static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
1325*4882a593Smuzhiyun {
1326*4882a593Smuzhiyun struct drm_device *dev = pci_get_drvdata(pdev);
1327*4882a593Smuzhiyun struct vmw_private *dev_priv = vmw_priv(dev);
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun if (dev_priv->refuse_hibernation)
1330*4882a593Smuzhiyun return -EBUSY;
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun pci_save_state(pdev);
1333*4882a593Smuzhiyun pci_disable_device(pdev);
1334*4882a593Smuzhiyun pci_set_power_state(pdev, PCI_D3hot);
1335*4882a593Smuzhiyun return 0;
1336*4882a593Smuzhiyun }
1337*4882a593Smuzhiyun
vmw_pci_resume(struct pci_dev * pdev)1338*4882a593Smuzhiyun static int vmw_pci_resume(struct pci_dev *pdev)
1339*4882a593Smuzhiyun {
1340*4882a593Smuzhiyun pci_set_power_state(pdev, PCI_D0);
1341*4882a593Smuzhiyun pci_restore_state(pdev);
1342*4882a593Smuzhiyun return pci_enable_device(pdev);
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun
vmw_pm_suspend(struct device * kdev)1345*4882a593Smuzhiyun static int vmw_pm_suspend(struct device *kdev)
1346*4882a593Smuzhiyun {
1347*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(kdev);
1348*4882a593Smuzhiyun struct pm_message dummy;
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun dummy.event = 0;
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun return vmw_pci_suspend(pdev, dummy);
1353*4882a593Smuzhiyun }
1354*4882a593Smuzhiyun
vmw_pm_resume(struct device * kdev)1355*4882a593Smuzhiyun static int vmw_pm_resume(struct device *kdev)
1356*4882a593Smuzhiyun {
1357*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(kdev);
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun return vmw_pci_resume(pdev);
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun
vmw_pm_freeze(struct device * kdev)1362*4882a593Smuzhiyun static int vmw_pm_freeze(struct device *kdev)
1363*4882a593Smuzhiyun {
1364*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(kdev);
1365*4882a593Smuzhiyun struct drm_device *dev = pci_get_drvdata(pdev);
1366*4882a593Smuzhiyun struct vmw_private *dev_priv = vmw_priv(dev);
1367*4882a593Smuzhiyun int ret;
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun /*
1370*4882a593Smuzhiyun * Unlock for vmw_kms_suspend.
1371*4882a593Smuzhiyun * No user-space processes should be running now.
1372*4882a593Smuzhiyun */
1373*4882a593Smuzhiyun ttm_suspend_unlock(&dev_priv->reservation_sem);
1374*4882a593Smuzhiyun ret = vmw_kms_suspend(dev_priv->dev);
1375*4882a593Smuzhiyun if (ret) {
1376*4882a593Smuzhiyun ttm_suspend_lock(&dev_priv->reservation_sem);
1377*4882a593Smuzhiyun DRM_ERROR("Failed to freeze modesetting.\n");
1378*4882a593Smuzhiyun return ret;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun if (dev_priv->enable_fb)
1381*4882a593Smuzhiyun vmw_fb_off(dev_priv);
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun ttm_suspend_lock(&dev_priv->reservation_sem);
1384*4882a593Smuzhiyun vmw_execbuf_release_pinned_bo(dev_priv);
1385*4882a593Smuzhiyun vmw_resource_evict_all(dev_priv);
1386*4882a593Smuzhiyun vmw_release_device_early(dev_priv);
1387*4882a593Smuzhiyun ttm_bo_swapout_all();
1388*4882a593Smuzhiyun if (dev_priv->enable_fb)
1389*4882a593Smuzhiyun vmw_fifo_resource_dec(dev_priv);
1390*4882a593Smuzhiyun if (atomic_read(&dev_priv->num_fifo_resources) != 0) {
1391*4882a593Smuzhiyun DRM_ERROR("Can't hibernate while 3D resources are active.\n");
1392*4882a593Smuzhiyun if (dev_priv->enable_fb)
1393*4882a593Smuzhiyun vmw_fifo_resource_inc(dev_priv);
1394*4882a593Smuzhiyun WARN_ON(vmw_request_device_late(dev_priv));
1395*4882a593Smuzhiyun dev_priv->suspend_locked = false;
1396*4882a593Smuzhiyun ttm_suspend_unlock(&dev_priv->reservation_sem);
1397*4882a593Smuzhiyun if (dev_priv->suspend_state)
1398*4882a593Smuzhiyun vmw_kms_resume(dev);
1399*4882a593Smuzhiyun if (dev_priv->enable_fb)
1400*4882a593Smuzhiyun vmw_fb_on(dev_priv);
1401*4882a593Smuzhiyun return -EBUSY;
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun vmw_fence_fifo_down(dev_priv->fman);
1405*4882a593Smuzhiyun __vmw_svga_disable(dev_priv);
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun vmw_release_device_late(dev_priv);
1408*4882a593Smuzhiyun return 0;
1409*4882a593Smuzhiyun }
1410*4882a593Smuzhiyun
vmw_pm_restore(struct device * kdev)1411*4882a593Smuzhiyun static int vmw_pm_restore(struct device *kdev)
1412*4882a593Smuzhiyun {
1413*4882a593Smuzhiyun struct pci_dev *pdev = to_pci_dev(kdev);
1414*4882a593Smuzhiyun struct drm_device *dev = pci_get_drvdata(pdev);
1415*4882a593Smuzhiyun struct vmw_private *dev_priv = vmw_priv(dev);
1416*4882a593Smuzhiyun int ret;
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
1419*4882a593Smuzhiyun (void) vmw_read(dev_priv, SVGA_REG_ID);
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun if (dev_priv->enable_fb)
1422*4882a593Smuzhiyun vmw_fifo_resource_inc(dev_priv);
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun ret = vmw_request_device(dev_priv);
1425*4882a593Smuzhiyun if (ret)
1426*4882a593Smuzhiyun return ret;
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun if (dev_priv->enable_fb)
1429*4882a593Smuzhiyun __vmw_svga_enable(dev_priv);
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun vmw_fence_fifo_up(dev_priv->fman);
1432*4882a593Smuzhiyun dev_priv->suspend_locked = false;
1433*4882a593Smuzhiyun ttm_suspend_unlock(&dev_priv->reservation_sem);
1434*4882a593Smuzhiyun if (dev_priv->suspend_state)
1435*4882a593Smuzhiyun vmw_kms_resume(dev_priv->dev);
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun if (dev_priv->enable_fb)
1438*4882a593Smuzhiyun vmw_fb_on(dev_priv);
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun return 0;
1441*4882a593Smuzhiyun }
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun static const struct dev_pm_ops vmw_pm_ops = {
1444*4882a593Smuzhiyun .freeze = vmw_pm_freeze,
1445*4882a593Smuzhiyun .thaw = vmw_pm_restore,
1446*4882a593Smuzhiyun .restore = vmw_pm_restore,
1447*4882a593Smuzhiyun .suspend = vmw_pm_suspend,
1448*4882a593Smuzhiyun .resume = vmw_pm_resume,
1449*4882a593Smuzhiyun };
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun static const struct file_operations vmwgfx_driver_fops = {
1452*4882a593Smuzhiyun .owner = THIS_MODULE,
1453*4882a593Smuzhiyun .open = drm_open,
1454*4882a593Smuzhiyun .release = drm_release,
1455*4882a593Smuzhiyun .unlocked_ioctl = vmw_unlocked_ioctl,
1456*4882a593Smuzhiyun .mmap = vmw_mmap,
1457*4882a593Smuzhiyun .poll = vmw_fops_poll,
1458*4882a593Smuzhiyun .read = vmw_fops_read,
1459*4882a593Smuzhiyun #if defined(CONFIG_COMPAT)
1460*4882a593Smuzhiyun .compat_ioctl = vmw_compat_ioctl,
1461*4882a593Smuzhiyun #endif
1462*4882a593Smuzhiyun .llseek = noop_llseek,
1463*4882a593Smuzhiyun .get_unmapped_area = vmw_get_unmapped_area,
1464*4882a593Smuzhiyun };
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun static struct drm_driver driver = {
1467*4882a593Smuzhiyun .driver_features =
1468*4882a593Smuzhiyun DRIVER_MODESET | DRIVER_RENDER | DRIVER_ATOMIC,
1469*4882a593Smuzhiyun .ioctls = vmw_ioctls,
1470*4882a593Smuzhiyun .num_ioctls = ARRAY_SIZE(vmw_ioctls),
1471*4882a593Smuzhiyun .master_set = vmw_master_set,
1472*4882a593Smuzhiyun .master_drop = vmw_master_drop,
1473*4882a593Smuzhiyun .open = vmw_driver_open,
1474*4882a593Smuzhiyun .postclose = vmw_postclose,
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun .dumb_create = vmw_dumb_create,
1477*4882a593Smuzhiyun .dumb_map_offset = vmw_dumb_map_offset,
1478*4882a593Smuzhiyun .dumb_destroy = vmw_dumb_destroy,
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun .prime_fd_to_handle = vmw_prime_fd_to_handle,
1481*4882a593Smuzhiyun .prime_handle_to_fd = vmw_prime_handle_to_fd,
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun .fops = &vmwgfx_driver_fops,
1484*4882a593Smuzhiyun .name = VMWGFX_DRIVER_NAME,
1485*4882a593Smuzhiyun .desc = VMWGFX_DRIVER_DESC,
1486*4882a593Smuzhiyun .date = VMWGFX_DRIVER_DATE,
1487*4882a593Smuzhiyun .major = VMWGFX_DRIVER_MAJOR,
1488*4882a593Smuzhiyun .minor = VMWGFX_DRIVER_MINOR,
1489*4882a593Smuzhiyun .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
1490*4882a593Smuzhiyun };
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun static struct pci_driver vmw_pci_driver = {
1493*4882a593Smuzhiyun .name = VMWGFX_DRIVER_NAME,
1494*4882a593Smuzhiyun .id_table = vmw_pci_id_list,
1495*4882a593Smuzhiyun .probe = vmw_probe,
1496*4882a593Smuzhiyun .remove = vmw_remove,
1497*4882a593Smuzhiyun .driver = {
1498*4882a593Smuzhiyun .pm = &vmw_pm_ops
1499*4882a593Smuzhiyun }
1500*4882a593Smuzhiyun };
1501*4882a593Smuzhiyun
vmw_probe(struct pci_dev * pdev,const struct pci_device_id * ent)1502*4882a593Smuzhiyun static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1503*4882a593Smuzhiyun {
1504*4882a593Smuzhiyun struct drm_device *dev;
1505*4882a593Smuzhiyun int ret;
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun ret = pci_enable_device(pdev);
1508*4882a593Smuzhiyun if (ret)
1509*4882a593Smuzhiyun return ret;
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun dev = drm_dev_alloc(&driver, &pdev->dev);
1512*4882a593Smuzhiyun if (IS_ERR(dev)) {
1513*4882a593Smuzhiyun ret = PTR_ERR(dev);
1514*4882a593Smuzhiyun goto err_pci_disable_device;
1515*4882a593Smuzhiyun }
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun dev->pdev = pdev;
1518*4882a593Smuzhiyun pci_set_drvdata(pdev, dev);
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun ret = vmw_driver_load(dev, ent->driver_data);
1521*4882a593Smuzhiyun if (ret)
1522*4882a593Smuzhiyun goto err_drm_dev_put;
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun ret = drm_dev_register(dev, ent->driver_data);
1525*4882a593Smuzhiyun if (ret)
1526*4882a593Smuzhiyun goto err_vmw_driver_unload;
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun return 0;
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun err_vmw_driver_unload:
1531*4882a593Smuzhiyun vmw_driver_unload(dev);
1532*4882a593Smuzhiyun err_drm_dev_put:
1533*4882a593Smuzhiyun drm_dev_put(dev);
1534*4882a593Smuzhiyun err_pci_disable_device:
1535*4882a593Smuzhiyun pci_disable_device(pdev);
1536*4882a593Smuzhiyun return ret;
1537*4882a593Smuzhiyun }
1538*4882a593Smuzhiyun
vmwgfx_init(void)1539*4882a593Smuzhiyun static int __init vmwgfx_init(void)
1540*4882a593Smuzhiyun {
1541*4882a593Smuzhiyun int ret;
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun if (vgacon_text_force())
1544*4882a593Smuzhiyun return -EINVAL;
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun ret = pci_register_driver(&vmw_pci_driver);
1547*4882a593Smuzhiyun if (ret)
1548*4882a593Smuzhiyun DRM_ERROR("Failed initializing DRM.\n");
1549*4882a593Smuzhiyun return ret;
1550*4882a593Smuzhiyun }
1551*4882a593Smuzhiyun
vmwgfx_exit(void)1552*4882a593Smuzhiyun static void __exit vmwgfx_exit(void)
1553*4882a593Smuzhiyun {
1554*4882a593Smuzhiyun pci_unregister_driver(&vmw_pci_driver);
1555*4882a593Smuzhiyun }
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun module_init(vmwgfx_init);
1558*4882a593Smuzhiyun module_exit(vmwgfx_exit);
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun MODULE_AUTHOR("VMware Inc. and others");
1561*4882a593Smuzhiyun MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
1562*4882a593Smuzhiyun MODULE_LICENSE("GPL and additional rights");
1563*4882a593Smuzhiyun MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
1564*4882a593Smuzhiyun __stringify(VMWGFX_DRIVER_MINOR) "."
1565*4882a593Smuzhiyun __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
1566*4882a593Smuzhiyun "0");
1567