1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2015 Red Hat, Inc.
3*4882a593Smuzhiyun * All Rights Reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining
6*4882a593Smuzhiyun * a copy of this software and associated documentation files (the
7*4882a593Smuzhiyun * "Software"), to deal in the Software without restriction, including
8*4882a593Smuzhiyun * without limitation the rights to use, copy, modify, merge, publish,
9*4882a593Smuzhiyun * distribute, sublicense, and/or sell copies of the Software, and to
10*4882a593Smuzhiyun * permit persons to whom the Software is furnished to do so, subject to
11*4882a593Smuzhiyun * the following conditions:
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * The above copyright notice and this permission notice (including the
14*4882a593Smuzhiyun * next paragraph) shall be included in all copies or substantial
15*4882a593Smuzhiyun * portions of the Software.
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
18*4882a593Smuzhiyun * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19*4882a593Smuzhiyun * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
20*4882a593Smuzhiyun * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
21*4882a593Smuzhiyun * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
22*4882a593Smuzhiyun * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
23*4882a593Smuzhiyun * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24*4882a593Smuzhiyun */
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
27*4882a593Smuzhiyun #include <drm/drm_damage_helper.h>
28*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
29*4882a593Smuzhiyun #include <drm/drm_plane_helper.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "virtgpu_drv.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun static const uint32_t virtio_gpu_formats[] = {
34*4882a593Smuzhiyun DRM_FORMAT_XRGB8888,
35*4882a593Smuzhiyun DRM_FORMAT_ARGB8888,
36*4882a593Smuzhiyun DRM_FORMAT_BGRX8888,
37*4882a593Smuzhiyun DRM_FORMAT_BGRA8888,
38*4882a593Smuzhiyun DRM_FORMAT_RGBX8888,
39*4882a593Smuzhiyun DRM_FORMAT_RGBA8888,
40*4882a593Smuzhiyun DRM_FORMAT_XBGR8888,
41*4882a593Smuzhiyun DRM_FORMAT_ABGR8888,
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun static const uint32_t virtio_gpu_cursor_formats[] = {
45*4882a593Smuzhiyun DRM_FORMAT_HOST_ARGB8888,
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
virtio_gpu_translate_format(uint32_t drm_fourcc)48*4882a593Smuzhiyun uint32_t virtio_gpu_translate_format(uint32_t drm_fourcc)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun uint32_t format;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun switch (drm_fourcc) {
53*4882a593Smuzhiyun #ifdef __BIG_ENDIAN
54*4882a593Smuzhiyun case DRM_FORMAT_XRGB8888:
55*4882a593Smuzhiyun format = VIRTIO_GPU_FORMAT_X8R8G8B8_UNORM;
56*4882a593Smuzhiyun break;
57*4882a593Smuzhiyun case DRM_FORMAT_ARGB8888:
58*4882a593Smuzhiyun format = VIRTIO_GPU_FORMAT_A8R8G8B8_UNORM;
59*4882a593Smuzhiyun break;
60*4882a593Smuzhiyun case DRM_FORMAT_BGRX8888:
61*4882a593Smuzhiyun format = VIRTIO_GPU_FORMAT_B8G8R8X8_UNORM;
62*4882a593Smuzhiyun break;
63*4882a593Smuzhiyun case DRM_FORMAT_BGRA8888:
64*4882a593Smuzhiyun format = VIRTIO_GPU_FORMAT_B8G8R8A8_UNORM;
65*4882a593Smuzhiyun break;
66*4882a593Smuzhiyun case DRM_FORMAT_RGBX8888:
67*4882a593Smuzhiyun format = VIRTIO_GPU_FORMAT_R8G8B8X8_UNORM;
68*4882a593Smuzhiyun break;
69*4882a593Smuzhiyun case DRM_FORMAT_RGBA8888:
70*4882a593Smuzhiyun format = VIRTIO_GPU_FORMAT_R8G8B8A8_UNORM;
71*4882a593Smuzhiyun break;
72*4882a593Smuzhiyun case DRM_FORMAT_XBGR8888:
73*4882a593Smuzhiyun format = VIRTIO_GPU_FORMAT_X8B8G8R8_UNORM;
74*4882a593Smuzhiyun break;
75*4882a593Smuzhiyun case DRM_FORMAT_ABGR8888:
76*4882a593Smuzhiyun format = VIRTIO_GPU_FORMAT_A8B8G8R8_UNORM;
77*4882a593Smuzhiyun break;
78*4882a593Smuzhiyun #else
79*4882a593Smuzhiyun case DRM_FORMAT_XRGB8888:
80*4882a593Smuzhiyun format = VIRTIO_GPU_FORMAT_B8G8R8X8_UNORM;
81*4882a593Smuzhiyun break;
82*4882a593Smuzhiyun case DRM_FORMAT_ARGB8888:
83*4882a593Smuzhiyun format = VIRTIO_GPU_FORMAT_B8G8R8A8_UNORM;
84*4882a593Smuzhiyun break;
85*4882a593Smuzhiyun case DRM_FORMAT_BGRX8888:
86*4882a593Smuzhiyun format = VIRTIO_GPU_FORMAT_X8R8G8B8_UNORM;
87*4882a593Smuzhiyun break;
88*4882a593Smuzhiyun case DRM_FORMAT_BGRA8888:
89*4882a593Smuzhiyun format = VIRTIO_GPU_FORMAT_A8R8G8B8_UNORM;
90*4882a593Smuzhiyun break;
91*4882a593Smuzhiyun case DRM_FORMAT_RGBX8888:
92*4882a593Smuzhiyun format = VIRTIO_GPU_FORMAT_X8B8G8R8_UNORM;
93*4882a593Smuzhiyun break;
94*4882a593Smuzhiyun case DRM_FORMAT_RGBA8888:
95*4882a593Smuzhiyun format = VIRTIO_GPU_FORMAT_A8B8G8R8_UNORM;
96*4882a593Smuzhiyun break;
97*4882a593Smuzhiyun case DRM_FORMAT_XBGR8888:
98*4882a593Smuzhiyun format = VIRTIO_GPU_FORMAT_R8G8B8X8_UNORM;
99*4882a593Smuzhiyun break;
100*4882a593Smuzhiyun case DRM_FORMAT_ABGR8888:
101*4882a593Smuzhiyun format = VIRTIO_GPU_FORMAT_R8G8B8A8_UNORM;
102*4882a593Smuzhiyun break;
103*4882a593Smuzhiyun #endif
104*4882a593Smuzhiyun default:
105*4882a593Smuzhiyun /*
106*4882a593Smuzhiyun * This should not happen, we handle everything listed
107*4882a593Smuzhiyun * in virtio_gpu_formats[].
108*4882a593Smuzhiyun */
109*4882a593Smuzhiyun format = 0;
110*4882a593Smuzhiyun break;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun WARN_ON(format == 0);
113*4882a593Smuzhiyun return format;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
virtio_gpu_plane_destroy(struct drm_plane * plane)116*4882a593Smuzhiyun static void virtio_gpu_plane_destroy(struct drm_plane *plane)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun drm_plane_cleanup(plane);
119*4882a593Smuzhiyun kfree(plane);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun static const struct drm_plane_funcs virtio_gpu_plane_funcs = {
123*4882a593Smuzhiyun .update_plane = drm_atomic_helper_update_plane,
124*4882a593Smuzhiyun .disable_plane = drm_atomic_helper_disable_plane,
125*4882a593Smuzhiyun .destroy = virtio_gpu_plane_destroy,
126*4882a593Smuzhiyun .reset = drm_atomic_helper_plane_reset,
127*4882a593Smuzhiyun .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
128*4882a593Smuzhiyun .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun
virtio_gpu_plane_atomic_check(struct drm_plane * plane,struct drm_plane_state * state)131*4882a593Smuzhiyun static int virtio_gpu_plane_atomic_check(struct drm_plane *plane,
132*4882a593Smuzhiyun struct drm_plane_state *state)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun bool is_cursor = plane->type == DRM_PLANE_TYPE_CURSOR;
135*4882a593Smuzhiyun struct drm_crtc_state *crtc_state;
136*4882a593Smuzhiyun int ret;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun if (!state->fb || WARN_ON(!state->crtc))
139*4882a593Smuzhiyun return 0;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun crtc_state = drm_atomic_get_crtc_state(state->state, state->crtc);
142*4882a593Smuzhiyun if (IS_ERR(crtc_state))
143*4882a593Smuzhiyun return PTR_ERR(crtc_state);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun ret = drm_atomic_helper_check_plane_state(state, crtc_state,
146*4882a593Smuzhiyun DRM_PLANE_HELPER_NO_SCALING,
147*4882a593Smuzhiyun DRM_PLANE_HELPER_NO_SCALING,
148*4882a593Smuzhiyun is_cursor, true);
149*4882a593Smuzhiyun return ret;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
virtio_gpu_update_dumb_bo(struct virtio_gpu_device * vgdev,struct drm_plane_state * state,struct drm_rect * rect)152*4882a593Smuzhiyun static void virtio_gpu_update_dumb_bo(struct virtio_gpu_device *vgdev,
153*4882a593Smuzhiyun struct drm_plane_state *state,
154*4882a593Smuzhiyun struct drm_rect *rect)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun struct virtio_gpu_object *bo =
157*4882a593Smuzhiyun gem_to_virtio_gpu_obj(state->fb->obj[0]);
158*4882a593Smuzhiyun struct virtio_gpu_object_array *objs;
159*4882a593Smuzhiyun uint32_t w = rect->x2 - rect->x1;
160*4882a593Smuzhiyun uint32_t h = rect->y2 - rect->y1;
161*4882a593Smuzhiyun uint32_t x = rect->x1;
162*4882a593Smuzhiyun uint32_t y = rect->y1;
163*4882a593Smuzhiyun uint32_t off = x * state->fb->format->cpp[0] +
164*4882a593Smuzhiyun y * state->fb->pitches[0];
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun objs = virtio_gpu_array_alloc(1);
167*4882a593Smuzhiyun if (!objs)
168*4882a593Smuzhiyun return;
169*4882a593Smuzhiyun virtio_gpu_array_add_obj(objs, &bo->base.base);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun virtio_gpu_cmd_transfer_to_host_2d(vgdev, off, w, h, x, y,
172*4882a593Smuzhiyun objs, NULL);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
virtio_gpu_primary_plane_update(struct drm_plane * plane,struct drm_plane_state * old_state)175*4882a593Smuzhiyun static void virtio_gpu_primary_plane_update(struct drm_plane *plane,
176*4882a593Smuzhiyun struct drm_plane_state *old_state)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun struct drm_device *dev = plane->dev;
179*4882a593Smuzhiyun struct virtio_gpu_device *vgdev = dev->dev_private;
180*4882a593Smuzhiyun struct virtio_gpu_output *output = NULL;
181*4882a593Smuzhiyun struct virtio_gpu_object *bo;
182*4882a593Smuzhiyun struct drm_rect rect;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun if (plane->state->crtc)
185*4882a593Smuzhiyun output = drm_crtc_to_virtio_gpu_output(plane->state->crtc);
186*4882a593Smuzhiyun if (old_state->crtc)
187*4882a593Smuzhiyun output = drm_crtc_to_virtio_gpu_output(old_state->crtc);
188*4882a593Smuzhiyun if (WARN_ON(!output))
189*4882a593Smuzhiyun return;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun if (!plane->state->fb || !output->crtc.state->active) {
192*4882a593Smuzhiyun DRM_DEBUG("nofb\n");
193*4882a593Smuzhiyun virtio_gpu_cmd_set_scanout(vgdev, output->index, 0,
194*4882a593Smuzhiyun plane->state->src_w >> 16,
195*4882a593Smuzhiyun plane->state->src_h >> 16,
196*4882a593Smuzhiyun 0, 0);
197*4882a593Smuzhiyun virtio_gpu_notify(vgdev);
198*4882a593Smuzhiyun return;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun if (!drm_atomic_helper_damage_merged(old_state, plane->state, &rect))
202*4882a593Smuzhiyun return;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun bo = gem_to_virtio_gpu_obj(plane->state->fb->obj[0]);
205*4882a593Smuzhiyun if (bo->dumb)
206*4882a593Smuzhiyun virtio_gpu_update_dumb_bo(vgdev, plane->state, &rect);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun if (plane->state->fb != old_state->fb ||
209*4882a593Smuzhiyun plane->state->src_w != old_state->src_w ||
210*4882a593Smuzhiyun plane->state->src_h != old_state->src_h ||
211*4882a593Smuzhiyun plane->state->src_x != old_state->src_x ||
212*4882a593Smuzhiyun plane->state->src_y != old_state->src_y ||
213*4882a593Smuzhiyun output->needs_modeset) {
214*4882a593Smuzhiyun output->needs_modeset = false;
215*4882a593Smuzhiyun DRM_DEBUG("handle 0x%x, crtc %dx%d+%d+%d, src %dx%d+%d+%d\n",
216*4882a593Smuzhiyun bo->hw_res_handle,
217*4882a593Smuzhiyun plane->state->crtc_w, plane->state->crtc_h,
218*4882a593Smuzhiyun plane->state->crtc_x, plane->state->crtc_y,
219*4882a593Smuzhiyun plane->state->src_w >> 16,
220*4882a593Smuzhiyun plane->state->src_h >> 16,
221*4882a593Smuzhiyun plane->state->src_x >> 16,
222*4882a593Smuzhiyun plane->state->src_y >> 16);
223*4882a593Smuzhiyun virtio_gpu_cmd_set_scanout(vgdev, output->index,
224*4882a593Smuzhiyun bo->hw_res_handle,
225*4882a593Smuzhiyun plane->state->src_w >> 16,
226*4882a593Smuzhiyun plane->state->src_h >> 16,
227*4882a593Smuzhiyun plane->state->src_x >> 16,
228*4882a593Smuzhiyun plane->state->src_y >> 16);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun virtio_gpu_cmd_resource_flush(vgdev, bo->hw_res_handle,
232*4882a593Smuzhiyun rect.x1,
233*4882a593Smuzhiyun rect.y1,
234*4882a593Smuzhiyun rect.x2 - rect.x1,
235*4882a593Smuzhiyun rect.y2 - rect.y1);
236*4882a593Smuzhiyun virtio_gpu_notify(vgdev);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
virtio_gpu_cursor_prepare_fb(struct drm_plane * plane,struct drm_plane_state * new_state)239*4882a593Smuzhiyun static int virtio_gpu_cursor_prepare_fb(struct drm_plane *plane,
240*4882a593Smuzhiyun struct drm_plane_state *new_state)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun struct drm_device *dev = plane->dev;
243*4882a593Smuzhiyun struct virtio_gpu_device *vgdev = dev->dev_private;
244*4882a593Smuzhiyun struct virtio_gpu_framebuffer *vgfb;
245*4882a593Smuzhiyun struct virtio_gpu_object *bo;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun if (!new_state->fb)
248*4882a593Smuzhiyun return 0;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun vgfb = to_virtio_gpu_framebuffer(new_state->fb);
251*4882a593Smuzhiyun bo = gem_to_virtio_gpu_obj(vgfb->base.obj[0]);
252*4882a593Smuzhiyun if (bo && bo->dumb && (plane->state->fb != new_state->fb)) {
253*4882a593Smuzhiyun vgfb->fence = virtio_gpu_fence_alloc(vgdev);
254*4882a593Smuzhiyun if (!vgfb->fence)
255*4882a593Smuzhiyun return -ENOMEM;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun return 0;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
virtio_gpu_cursor_cleanup_fb(struct drm_plane * plane,struct drm_plane_state * state)261*4882a593Smuzhiyun static void virtio_gpu_cursor_cleanup_fb(struct drm_plane *plane,
262*4882a593Smuzhiyun struct drm_plane_state *state)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun struct virtio_gpu_framebuffer *vgfb;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun if (!state->fb)
267*4882a593Smuzhiyun return;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun vgfb = to_virtio_gpu_framebuffer(state->fb);
270*4882a593Smuzhiyun if (vgfb->fence) {
271*4882a593Smuzhiyun dma_fence_put(&vgfb->fence->f);
272*4882a593Smuzhiyun vgfb->fence = NULL;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
virtio_gpu_cursor_plane_update(struct drm_plane * plane,struct drm_plane_state * old_state)276*4882a593Smuzhiyun static void virtio_gpu_cursor_plane_update(struct drm_plane *plane,
277*4882a593Smuzhiyun struct drm_plane_state *old_state)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun struct drm_device *dev = plane->dev;
280*4882a593Smuzhiyun struct virtio_gpu_device *vgdev = dev->dev_private;
281*4882a593Smuzhiyun struct virtio_gpu_output *output = NULL;
282*4882a593Smuzhiyun struct virtio_gpu_framebuffer *vgfb;
283*4882a593Smuzhiyun struct virtio_gpu_object *bo = NULL;
284*4882a593Smuzhiyun uint32_t handle;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun if (plane->state->crtc)
287*4882a593Smuzhiyun output = drm_crtc_to_virtio_gpu_output(plane->state->crtc);
288*4882a593Smuzhiyun if (old_state->crtc)
289*4882a593Smuzhiyun output = drm_crtc_to_virtio_gpu_output(old_state->crtc);
290*4882a593Smuzhiyun if (WARN_ON(!output))
291*4882a593Smuzhiyun return;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun if (plane->state->fb) {
294*4882a593Smuzhiyun vgfb = to_virtio_gpu_framebuffer(plane->state->fb);
295*4882a593Smuzhiyun bo = gem_to_virtio_gpu_obj(vgfb->base.obj[0]);
296*4882a593Smuzhiyun handle = bo->hw_res_handle;
297*4882a593Smuzhiyun } else {
298*4882a593Smuzhiyun handle = 0;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun if (bo && bo->dumb && (plane->state->fb != old_state->fb)) {
302*4882a593Smuzhiyun /* new cursor -- update & wait */
303*4882a593Smuzhiyun struct virtio_gpu_object_array *objs;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun objs = virtio_gpu_array_alloc(1);
306*4882a593Smuzhiyun if (!objs)
307*4882a593Smuzhiyun return;
308*4882a593Smuzhiyun virtio_gpu_array_add_obj(objs, vgfb->base.obj[0]);
309*4882a593Smuzhiyun virtio_gpu_array_lock_resv(objs);
310*4882a593Smuzhiyun virtio_gpu_cmd_transfer_to_host_2d
311*4882a593Smuzhiyun (vgdev, 0,
312*4882a593Smuzhiyun plane->state->crtc_w,
313*4882a593Smuzhiyun plane->state->crtc_h,
314*4882a593Smuzhiyun 0, 0, objs, vgfb->fence);
315*4882a593Smuzhiyun virtio_gpu_notify(vgdev);
316*4882a593Smuzhiyun dma_fence_wait(&vgfb->fence->f, true);
317*4882a593Smuzhiyun dma_fence_put(&vgfb->fence->f);
318*4882a593Smuzhiyun vgfb->fence = NULL;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun if (plane->state->fb != old_state->fb) {
322*4882a593Smuzhiyun DRM_DEBUG("update, handle %d, pos +%d+%d, hot %d,%d\n", handle,
323*4882a593Smuzhiyun plane->state->crtc_x,
324*4882a593Smuzhiyun plane->state->crtc_y,
325*4882a593Smuzhiyun plane->state->fb ? plane->state->fb->hot_x : 0,
326*4882a593Smuzhiyun plane->state->fb ? plane->state->fb->hot_y : 0);
327*4882a593Smuzhiyun output->cursor.hdr.type =
328*4882a593Smuzhiyun cpu_to_le32(VIRTIO_GPU_CMD_UPDATE_CURSOR);
329*4882a593Smuzhiyun output->cursor.resource_id = cpu_to_le32(handle);
330*4882a593Smuzhiyun if (plane->state->fb) {
331*4882a593Smuzhiyun output->cursor.hot_x =
332*4882a593Smuzhiyun cpu_to_le32(plane->state->fb->hot_x);
333*4882a593Smuzhiyun output->cursor.hot_y =
334*4882a593Smuzhiyun cpu_to_le32(plane->state->fb->hot_y);
335*4882a593Smuzhiyun } else {
336*4882a593Smuzhiyun output->cursor.hot_x = cpu_to_le32(0);
337*4882a593Smuzhiyun output->cursor.hot_y = cpu_to_le32(0);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun } else {
340*4882a593Smuzhiyun DRM_DEBUG("move +%d+%d\n",
341*4882a593Smuzhiyun plane->state->crtc_x,
342*4882a593Smuzhiyun plane->state->crtc_y);
343*4882a593Smuzhiyun output->cursor.hdr.type =
344*4882a593Smuzhiyun cpu_to_le32(VIRTIO_GPU_CMD_MOVE_CURSOR);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun output->cursor.pos.x = cpu_to_le32(plane->state->crtc_x);
347*4882a593Smuzhiyun output->cursor.pos.y = cpu_to_le32(plane->state->crtc_y);
348*4882a593Smuzhiyun virtio_gpu_cursor_ping(vgdev, output);
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun static const struct drm_plane_helper_funcs virtio_gpu_primary_helper_funcs = {
352*4882a593Smuzhiyun .atomic_check = virtio_gpu_plane_atomic_check,
353*4882a593Smuzhiyun .atomic_update = virtio_gpu_primary_plane_update,
354*4882a593Smuzhiyun };
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun static const struct drm_plane_helper_funcs virtio_gpu_cursor_helper_funcs = {
357*4882a593Smuzhiyun .prepare_fb = virtio_gpu_cursor_prepare_fb,
358*4882a593Smuzhiyun .cleanup_fb = virtio_gpu_cursor_cleanup_fb,
359*4882a593Smuzhiyun .atomic_check = virtio_gpu_plane_atomic_check,
360*4882a593Smuzhiyun .atomic_update = virtio_gpu_cursor_plane_update,
361*4882a593Smuzhiyun };
362*4882a593Smuzhiyun
virtio_gpu_plane_init(struct virtio_gpu_device * vgdev,enum drm_plane_type type,int index)363*4882a593Smuzhiyun struct drm_plane *virtio_gpu_plane_init(struct virtio_gpu_device *vgdev,
364*4882a593Smuzhiyun enum drm_plane_type type,
365*4882a593Smuzhiyun int index)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun struct drm_device *dev = vgdev->ddev;
368*4882a593Smuzhiyun const struct drm_plane_helper_funcs *funcs;
369*4882a593Smuzhiyun struct drm_plane *plane;
370*4882a593Smuzhiyun const uint32_t *formats;
371*4882a593Smuzhiyun int ret, nformats;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun plane = kzalloc(sizeof(*plane), GFP_KERNEL);
374*4882a593Smuzhiyun if (!plane)
375*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun if (type == DRM_PLANE_TYPE_CURSOR) {
378*4882a593Smuzhiyun formats = virtio_gpu_cursor_formats;
379*4882a593Smuzhiyun nformats = ARRAY_SIZE(virtio_gpu_cursor_formats);
380*4882a593Smuzhiyun funcs = &virtio_gpu_cursor_helper_funcs;
381*4882a593Smuzhiyun } else {
382*4882a593Smuzhiyun formats = virtio_gpu_formats;
383*4882a593Smuzhiyun nformats = ARRAY_SIZE(virtio_gpu_formats);
384*4882a593Smuzhiyun funcs = &virtio_gpu_primary_helper_funcs;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun ret = drm_universal_plane_init(dev, plane, 1 << index,
387*4882a593Smuzhiyun &virtio_gpu_plane_funcs,
388*4882a593Smuzhiyun formats, nformats,
389*4882a593Smuzhiyun NULL, type, NULL);
390*4882a593Smuzhiyun if (ret)
391*4882a593Smuzhiyun goto err_plane_init;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun drm_plane_helper_add(plane, funcs);
394*4882a593Smuzhiyun return plane;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun err_plane_init:
397*4882a593Smuzhiyun kfree(plane);
398*4882a593Smuzhiyun return ERR_PTR(ret);
399*4882a593Smuzhiyun }
400