xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/via/via_verifier.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2004 The Unichrome Project. All Rights Reserved.
3*4882a593Smuzhiyun  * Copyright 2005 Thomas Hellstrom. All Rights Reserved.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
6*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
7*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
8*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sub license,
9*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
10*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * The above copyright notice and this permission notice (including the
13*4882a593Smuzhiyun  * next paragraph) shall be included in all copies or substantial portions
14*4882a593Smuzhiyun  * of the Software.
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
19*4882a593Smuzhiyun  * THE AUTHOR(S), AND/OR THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20*4882a593Smuzhiyun  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21*4882a593Smuzhiyun  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22*4882a593Smuzhiyun  * DEALINGS IN THE SOFTWARE.
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * Author: Thomas Hellstrom 2004, 2005.
25*4882a593Smuzhiyun  * This code was written using docs obtained under NDA from VIA Inc.
26*4882a593Smuzhiyun  *
27*4882a593Smuzhiyun  * Don't run this code directly on an AGP buffer. Due to cache problems it will
28*4882a593Smuzhiyun  * be very slow.
29*4882a593Smuzhiyun  */
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include <drm/drm_device.h>
32*4882a593Smuzhiyun #include <drm/drm_legacy.h>
33*4882a593Smuzhiyun #include <drm/via_drm.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #include "via_3d_reg.h"
36*4882a593Smuzhiyun #include "via_drv.h"
37*4882a593Smuzhiyun #include "via_verifier.h"
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun typedef enum {
40*4882a593Smuzhiyun 	state_command,
41*4882a593Smuzhiyun 	state_header2,
42*4882a593Smuzhiyun 	state_header1,
43*4882a593Smuzhiyun 	state_vheader5,
44*4882a593Smuzhiyun 	state_vheader6,
45*4882a593Smuzhiyun 	state_error
46*4882a593Smuzhiyun } verifier_state_t;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun typedef enum {
49*4882a593Smuzhiyun 	no_check = 0,
50*4882a593Smuzhiyun 	check_for_header2,
51*4882a593Smuzhiyun 	check_for_header1,
52*4882a593Smuzhiyun 	check_for_header2_err,
53*4882a593Smuzhiyun 	check_for_header1_err,
54*4882a593Smuzhiyun 	check_for_fire,
55*4882a593Smuzhiyun 	check_z_buffer_addr0,
56*4882a593Smuzhiyun 	check_z_buffer_addr1,
57*4882a593Smuzhiyun 	check_z_buffer_addr_mode,
58*4882a593Smuzhiyun 	check_destination_addr0,
59*4882a593Smuzhiyun 	check_destination_addr1,
60*4882a593Smuzhiyun 	check_destination_addr_mode,
61*4882a593Smuzhiyun 	check_for_dummy,
62*4882a593Smuzhiyun 	check_for_dd,
63*4882a593Smuzhiyun 	check_texture_addr0,
64*4882a593Smuzhiyun 	check_texture_addr1,
65*4882a593Smuzhiyun 	check_texture_addr2,
66*4882a593Smuzhiyun 	check_texture_addr3,
67*4882a593Smuzhiyun 	check_texture_addr4,
68*4882a593Smuzhiyun 	check_texture_addr5,
69*4882a593Smuzhiyun 	check_texture_addr6,
70*4882a593Smuzhiyun 	check_texture_addr7,
71*4882a593Smuzhiyun 	check_texture_addr8,
72*4882a593Smuzhiyun 	check_texture_addr_mode,
73*4882a593Smuzhiyun 	check_for_vertex_count,
74*4882a593Smuzhiyun 	check_number_texunits,
75*4882a593Smuzhiyun 	forbidden_command
76*4882a593Smuzhiyun } hazard_t;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /*
79*4882a593Smuzhiyun  * Associates each hazard above with a possible multi-command
80*4882a593Smuzhiyun  * sequence. For example an address that is split over multiple
81*4882a593Smuzhiyun  * commands and that needs to be checked at the first command
82*4882a593Smuzhiyun  * that does not include any part of the address.
83*4882a593Smuzhiyun  */
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun static drm_via_sequence_t seqs[] = {
86*4882a593Smuzhiyun 	no_sequence,
87*4882a593Smuzhiyun 	no_sequence,
88*4882a593Smuzhiyun 	no_sequence,
89*4882a593Smuzhiyun 	no_sequence,
90*4882a593Smuzhiyun 	no_sequence,
91*4882a593Smuzhiyun 	no_sequence,
92*4882a593Smuzhiyun 	z_address,
93*4882a593Smuzhiyun 	z_address,
94*4882a593Smuzhiyun 	z_address,
95*4882a593Smuzhiyun 	dest_address,
96*4882a593Smuzhiyun 	dest_address,
97*4882a593Smuzhiyun 	dest_address,
98*4882a593Smuzhiyun 	no_sequence,
99*4882a593Smuzhiyun 	no_sequence,
100*4882a593Smuzhiyun 	tex_address,
101*4882a593Smuzhiyun 	tex_address,
102*4882a593Smuzhiyun 	tex_address,
103*4882a593Smuzhiyun 	tex_address,
104*4882a593Smuzhiyun 	tex_address,
105*4882a593Smuzhiyun 	tex_address,
106*4882a593Smuzhiyun 	tex_address,
107*4882a593Smuzhiyun 	tex_address,
108*4882a593Smuzhiyun 	tex_address,
109*4882a593Smuzhiyun 	tex_address,
110*4882a593Smuzhiyun 	no_sequence
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun typedef struct {
114*4882a593Smuzhiyun 	unsigned int code;
115*4882a593Smuzhiyun 	hazard_t hz;
116*4882a593Smuzhiyun } hz_init_t;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun static hz_init_t init_table1[] = {
119*4882a593Smuzhiyun 	{0xf2, check_for_header2_err},
120*4882a593Smuzhiyun 	{0xf0, check_for_header1_err},
121*4882a593Smuzhiyun 	{0xee, check_for_fire},
122*4882a593Smuzhiyun 	{0xcc, check_for_dummy},
123*4882a593Smuzhiyun 	{0xdd, check_for_dd},
124*4882a593Smuzhiyun 	{0x00, no_check},
125*4882a593Smuzhiyun 	{0x10, check_z_buffer_addr0},
126*4882a593Smuzhiyun 	{0x11, check_z_buffer_addr1},
127*4882a593Smuzhiyun 	{0x12, check_z_buffer_addr_mode},
128*4882a593Smuzhiyun 	{0x13, no_check},
129*4882a593Smuzhiyun 	{0x14, no_check},
130*4882a593Smuzhiyun 	{0x15, no_check},
131*4882a593Smuzhiyun 	{0x23, no_check},
132*4882a593Smuzhiyun 	{0x24, no_check},
133*4882a593Smuzhiyun 	{0x33, no_check},
134*4882a593Smuzhiyun 	{0x34, no_check},
135*4882a593Smuzhiyun 	{0x35, no_check},
136*4882a593Smuzhiyun 	{0x36, no_check},
137*4882a593Smuzhiyun 	{0x37, no_check},
138*4882a593Smuzhiyun 	{0x38, no_check},
139*4882a593Smuzhiyun 	{0x39, no_check},
140*4882a593Smuzhiyun 	{0x3A, no_check},
141*4882a593Smuzhiyun 	{0x3B, no_check},
142*4882a593Smuzhiyun 	{0x3C, no_check},
143*4882a593Smuzhiyun 	{0x3D, no_check},
144*4882a593Smuzhiyun 	{0x3E, no_check},
145*4882a593Smuzhiyun 	{0x40, check_destination_addr0},
146*4882a593Smuzhiyun 	{0x41, check_destination_addr1},
147*4882a593Smuzhiyun 	{0x42, check_destination_addr_mode},
148*4882a593Smuzhiyun 	{0x43, no_check},
149*4882a593Smuzhiyun 	{0x44, no_check},
150*4882a593Smuzhiyun 	{0x50, no_check},
151*4882a593Smuzhiyun 	{0x51, no_check},
152*4882a593Smuzhiyun 	{0x52, no_check},
153*4882a593Smuzhiyun 	{0x53, no_check},
154*4882a593Smuzhiyun 	{0x54, no_check},
155*4882a593Smuzhiyun 	{0x55, no_check},
156*4882a593Smuzhiyun 	{0x56, no_check},
157*4882a593Smuzhiyun 	{0x57, no_check},
158*4882a593Smuzhiyun 	{0x58, no_check},
159*4882a593Smuzhiyun 	{0x70, no_check},
160*4882a593Smuzhiyun 	{0x71, no_check},
161*4882a593Smuzhiyun 	{0x78, no_check},
162*4882a593Smuzhiyun 	{0x79, no_check},
163*4882a593Smuzhiyun 	{0x7A, no_check},
164*4882a593Smuzhiyun 	{0x7B, no_check},
165*4882a593Smuzhiyun 	{0x7C, no_check},
166*4882a593Smuzhiyun 	{0x7D, check_for_vertex_count}
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun static hz_init_t init_table2[] = {
170*4882a593Smuzhiyun 	{0xf2, check_for_header2_err},
171*4882a593Smuzhiyun 	{0xf0, check_for_header1_err},
172*4882a593Smuzhiyun 	{0xee, check_for_fire},
173*4882a593Smuzhiyun 	{0xcc, check_for_dummy},
174*4882a593Smuzhiyun 	{0x00, check_texture_addr0},
175*4882a593Smuzhiyun 	{0x01, check_texture_addr0},
176*4882a593Smuzhiyun 	{0x02, check_texture_addr0},
177*4882a593Smuzhiyun 	{0x03, check_texture_addr0},
178*4882a593Smuzhiyun 	{0x04, check_texture_addr0},
179*4882a593Smuzhiyun 	{0x05, check_texture_addr0},
180*4882a593Smuzhiyun 	{0x06, check_texture_addr0},
181*4882a593Smuzhiyun 	{0x07, check_texture_addr0},
182*4882a593Smuzhiyun 	{0x08, check_texture_addr0},
183*4882a593Smuzhiyun 	{0x09, check_texture_addr0},
184*4882a593Smuzhiyun 	{0x20, check_texture_addr1},
185*4882a593Smuzhiyun 	{0x21, check_texture_addr1},
186*4882a593Smuzhiyun 	{0x22, check_texture_addr1},
187*4882a593Smuzhiyun 	{0x23, check_texture_addr4},
188*4882a593Smuzhiyun 	{0x2B, check_texture_addr3},
189*4882a593Smuzhiyun 	{0x2C, check_texture_addr3},
190*4882a593Smuzhiyun 	{0x2D, check_texture_addr3},
191*4882a593Smuzhiyun 	{0x2E, check_texture_addr3},
192*4882a593Smuzhiyun 	{0x2F, check_texture_addr3},
193*4882a593Smuzhiyun 	{0x30, check_texture_addr3},
194*4882a593Smuzhiyun 	{0x31, check_texture_addr3},
195*4882a593Smuzhiyun 	{0x32, check_texture_addr3},
196*4882a593Smuzhiyun 	{0x33, check_texture_addr3},
197*4882a593Smuzhiyun 	{0x34, check_texture_addr3},
198*4882a593Smuzhiyun 	{0x4B, check_texture_addr5},
199*4882a593Smuzhiyun 	{0x4C, check_texture_addr6},
200*4882a593Smuzhiyun 	{0x51, check_texture_addr7},
201*4882a593Smuzhiyun 	{0x52, check_texture_addr8},
202*4882a593Smuzhiyun 	{0x77, check_texture_addr2},
203*4882a593Smuzhiyun 	{0x78, no_check},
204*4882a593Smuzhiyun 	{0x79, no_check},
205*4882a593Smuzhiyun 	{0x7A, no_check},
206*4882a593Smuzhiyun 	{0x7B, check_texture_addr_mode},
207*4882a593Smuzhiyun 	{0x7C, no_check},
208*4882a593Smuzhiyun 	{0x7D, no_check},
209*4882a593Smuzhiyun 	{0x7E, no_check},
210*4882a593Smuzhiyun 	{0x7F, no_check},
211*4882a593Smuzhiyun 	{0x80, no_check},
212*4882a593Smuzhiyun 	{0x81, no_check},
213*4882a593Smuzhiyun 	{0x82, no_check},
214*4882a593Smuzhiyun 	{0x83, no_check},
215*4882a593Smuzhiyun 	{0x85, no_check},
216*4882a593Smuzhiyun 	{0x86, no_check},
217*4882a593Smuzhiyun 	{0x87, no_check},
218*4882a593Smuzhiyun 	{0x88, no_check},
219*4882a593Smuzhiyun 	{0x89, no_check},
220*4882a593Smuzhiyun 	{0x8A, no_check},
221*4882a593Smuzhiyun 	{0x90, no_check},
222*4882a593Smuzhiyun 	{0x91, no_check},
223*4882a593Smuzhiyun 	{0x92, no_check},
224*4882a593Smuzhiyun 	{0x93, no_check}
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun static hz_init_t init_table3[] = {
228*4882a593Smuzhiyun 	{0xf2, check_for_header2_err},
229*4882a593Smuzhiyun 	{0xf0, check_for_header1_err},
230*4882a593Smuzhiyun 	{0xcc, check_for_dummy},
231*4882a593Smuzhiyun 	{0x00, check_number_texunits}
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun static hazard_t table1[256];
235*4882a593Smuzhiyun static hazard_t table2[256];
236*4882a593Smuzhiyun static hazard_t table3[256];
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun static __inline__ int
eat_words(const uint32_t ** buf,const uint32_t * buf_end,unsigned num_words)239*4882a593Smuzhiyun eat_words(const uint32_t **buf, const uint32_t *buf_end, unsigned num_words)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	if ((buf_end - *buf) >= num_words) {
242*4882a593Smuzhiyun 		*buf += num_words;
243*4882a593Smuzhiyun 		return 0;
244*4882a593Smuzhiyun 	}
245*4882a593Smuzhiyun 	DRM_ERROR("Illegal termination of DMA command buffer\n");
246*4882a593Smuzhiyun 	return 1;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun /*
250*4882a593Smuzhiyun  * Partially stolen from drm_memory.h
251*4882a593Smuzhiyun  */
252*4882a593Smuzhiyun 
via_drm_lookup_agp_map(drm_via_state_t * seq,unsigned long offset,unsigned long size,struct drm_device * dev)253*4882a593Smuzhiyun static __inline__ drm_local_map_t *via_drm_lookup_agp_map(drm_via_state_t *seq,
254*4882a593Smuzhiyun 						    unsigned long offset,
255*4882a593Smuzhiyun 						    unsigned long size,
256*4882a593Smuzhiyun 						    struct drm_device *dev)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	struct drm_map_list *r_list;
259*4882a593Smuzhiyun 	drm_local_map_t *map = seq->map_cache;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	if (map && map->offset <= offset
262*4882a593Smuzhiyun 	    && (offset + size) <= (map->offset + map->size)) {
263*4882a593Smuzhiyun 		return map;
264*4882a593Smuzhiyun 	}
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	list_for_each_entry(r_list, &dev->maplist, head) {
267*4882a593Smuzhiyun 		map = r_list->map;
268*4882a593Smuzhiyun 		if (!map)
269*4882a593Smuzhiyun 			continue;
270*4882a593Smuzhiyun 		if (map->offset <= offset
271*4882a593Smuzhiyun 		    && (offset + size) <= (map->offset + map->size)
272*4882a593Smuzhiyun 		    && !(map->flags & _DRM_RESTRICTED)
273*4882a593Smuzhiyun 		    && (map->type == _DRM_AGP)) {
274*4882a593Smuzhiyun 			seq->map_cache = map;
275*4882a593Smuzhiyun 			return map;
276*4882a593Smuzhiyun 		}
277*4882a593Smuzhiyun 	}
278*4882a593Smuzhiyun 	return NULL;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun /*
282*4882a593Smuzhiyun  * Require that all AGP texture levels reside in the same AGP map which should
283*4882a593Smuzhiyun  * be mappable by the client. This is not a big restriction.
284*4882a593Smuzhiyun  * FIXME: To actually enforce this security policy strictly, drm_rmmap
285*4882a593Smuzhiyun  * would have to wait for dma quiescent before removing an AGP map.
286*4882a593Smuzhiyun  * The via_drm_lookup_agp_map call in reality seems to take
287*4882a593Smuzhiyun  * very little CPU time.
288*4882a593Smuzhiyun  */
289*4882a593Smuzhiyun 
finish_current_sequence(drm_via_state_t * cur_seq)290*4882a593Smuzhiyun static __inline__ int finish_current_sequence(drm_via_state_t * cur_seq)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	switch (cur_seq->unfinished) {
293*4882a593Smuzhiyun 	case z_address:
294*4882a593Smuzhiyun 		DRM_DEBUG("Z Buffer start address is 0x%x\n", cur_seq->z_addr);
295*4882a593Smuzhiyun 		break;
296*4882a593Smuzhiyun 	case dest_address:
297*4882a593Smuzhiyun 		DRM_DEBUG("Destination start address is 0x%x\n",
298*4882a593Smuzhiyun 			  cur_seq->d_addr);
299*4882a593Smuzhiyun 		break;
300*4882a593Smuzhiyun 	case tex_address:
301*4882a593Smuzhiyun 		if (cur_seq->agp_texture) {
302*4882a593Smuzhiyun 			unsigned start =
303*4882a593Smuzhiyun 			    cur_seq->tex_level_lo[cur_seq->texture];
304*4882a593Smuzhiyun 			unsigned end = cur_seq->tex_level_hi[cur_seq->texture];
305*4882a593Smuzhiyun 			unsigned long lo = ~0, hi = 0, tmp;
306*4882a593Smuzhiyun 			uint32_t *addr, *pitch, *height, tex;
307*4882a593Smuzhiyun 			unsigned i;
308*4882a593Smuzhiyun 			int npot;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 			if (end > 9)
311*4882a593Smuzhiyun 				end = 9;
312*4882a593Smuzhiyun 			if (start > 9)
313*4882a593Smuzhiyun 				start = 9;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 			addr =
316*4882a593Smuzhiyun 			    &(cur_seq->t_addr[tex = cur_seq->texture][start]);
317*4882a593Smuzhiyun 			pitch = &(cur_seq->pitch[tex][start]);
318*4882a593Smuzhiyun 			height = &(cur_seq->height[tex][start]);
319*4882a593Smuzhiyun 			npot = cur_seq->tex_npot[tex];
320*4882a593Smuzhiyun 			for (i = start; i <= end; ++i) {
321*4882a593Smuzhiyun 				tmp = *addr++;
322*4882a593Smuzhiyun 				if (tmp < lo)
323*4882a593Smuzhiyun 					lo = tmp;
324*4882a593Smuzhiyun 				if (i == 0 && npot)
325*4882a593Smuzhiyun 					tmp += (*height++ * *pitch++);
326*4882a593Smuzhiyun 				else
327*4882a593Smuzhiyun 					tmp += (*height++ << *pitch++);
328*4882a593Smuzhiyun 				if (tmp > hi)
329*4882a593Smuzhiyun 					hi = tmp;
330*4882a593Smuzhiyun 			}
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 			if (!via_drm_lookup_agp_map
333*4882a593Smuzhiyun 			    (cur_seq, lo, hi - lo, cur_seq->dev)) {
334*4882a593Smuzhiyun 				DRM_ERROR
335*4882a593Smuzhiyun 				    ("AGP texture is not in allowed map\n");
336*4882a593Smuzhiyun 				return 2;
337*4882a593Smuzhiyun 			}
338*4882a593Smuzhiyun 		}
339*4882a593Smuzhiyun 		break;
340*4882a593Smuzhiyun 	default:
341*4882a593Smuzhiyun 		break;
342*4882a593Smuzhiyun 	}
343*4882a593Smuzhiyun 	cur_seq->unfinished = no_sequence;
344*4882a593Smuzhiyun 	return 0;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun static __inline__ int
investigate_hazard(uint32_t cmd,hazard_t hz,drm_via_state_t * cur_seq)348*4882a593Smuzhiyun investigate_hazard(uint32_t cmd, hazard_t hz, drm_via_state_t *cur_seq)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	register uint32_t tmp, *tmp_addr;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	if (cur_seq->unfinished && (cur_seq->unfinished != seqs[hz])) {
353*4882a593Smuzhiyun 		int ret;
354*4882a593Smuzhiyun 		if ((ret = finish_current_sequence(cur_seq)))
355*4882a593Smuzhiyun 			return ret;
356*4882a593Smuzhiyun 	}
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	switch (hz) {
359*4882a593Smuzhiyun 	case check_for_header2:
360*4882a593Smuzhiyun 		if (cmd == HALCYON_HEADER2)
361*4882a593Smuzhiyun 			return 1;
362*4882a593Smuzhiyun 		return 0;
363*4882a593Smuzhiyun 	case check_for_header1:
364*4882a593Smuzhiyun 		if ((cmd & HALCYON_HEADER1MASK) == HALCYON_HEADER1)
365*4882a593Smuzhiyun 			return 1;
366*4882a593Smuzhiyun 		return 0;
367*4882a593Smuzhiyun 	case check_for_header2_err:
368*4882a593Smuzhiyun 		if (cmd == HALCYON_HEADER2)
369*4882a593Smuzhiyun 			return 1;
370*4882a593Smuzhiyun 		DRM_ERROR("Illegal DMA HALCYON_HEADER2 command\n");
371*4882a593Smuzhiyun 		break;
372*4882a593Smuzhiyun 	case check_for_header1_err:
373*4882a593Smuzhiyun 		if ((cmd & HALCYON_HEADER1MASK) == HALCYON_HEADER1)
374*4882a593Smuzhiyun 			return 1;
375*4882a593Smuzhiyun 		DRM_ERROR("Illegal DMA HALCYON_HEADER1 command\n");
376*4882a593Smuzhiyun 		break;
377*4882a593Smuzhiyun 	case check_for_fire:
378*4882a593Smuzhiyun 		if ((cmd & HALCYON_FIREMASK) == HALCYON_FIRECMD)
379*4882a593Smuzhiyun 			return 1;
380*4882a593Smuzhiyun 		DRM_ERROR("Illegal DMA HALCYON_FIRECMD command\n");
381*4882a593Smuzhiyun 		break;
382*4882a593Smuzhiyun 	case check_for_dummy:
383*4882a593Smuzhiyun 		if (HC_DUMMY == cmd)
384*4882a593Smuzhiyun 			return 0;
385*4882a593Smuzhiyun 		DRM_ERROR("Illegal DMA HC_DUMMY command\n");
386*4882a593Smuzhiyun 		break;
387*4882a593Smuzhiyun 	case check_for_dd:
388*4882a593Smuzhiyun 		if (0xdddddddd == cmd)
389*4882a593Smuzhiyun 			return 0;
390*4882a593Smuzhiyun 		DRM_ERROR("Illegal DMA 0xdddddddd command\n");
391*4882a593Smuzhiyun 		break;
392*4882a593Smuzhiyun 	case check_z_buffer_addr0:
393*4882a593Smuzhiyun 		cur_seq->unfinished = z_address;
394*4882a593Smuzhiyun 		cur_seq->z_addr = (cur_seq->z_addr & 0xFF000000) |
395*4882a593Smuzhiyun 		    (cmd & 0x00FFFFFF);
396*4882a593Smuzhiyun 		return 0;
397*4882a593Smuzhiyun 	case check_z_buffer_addr1:
398*4882a593Smuzhiyun 		cur_seq->unfinished = z_address;
399*4882a593Smuzhiyun 		cur_seq->z_addr = (cur_seq->z_addr & 0x00FFFFFF) |
400*4882a593Smuzhiyun 		    ((cmd & 0xFF) << 24);
401*4882a593Smuzhiyun 		return 0;
402*4882a593Smuzhiyun 	case check_z_buffer_addr_mode:
403*4882a593Smuzhiyun 		cur_seq->unfinished = z_address;
404*4882a593Smuzhiyun 		if ((cmd & 0x0000C000) == 0)
405*4882a593Smuzhiyun 			return 0;
406*4882a593Smuzhiyun 		DRM_ERROR("Attempt to place Z buffer in system memory\n");
407*4882a593Smuzhiyun 		return 2;
408*4882a593Smuzhiyun 	case check_destination_addr0:
409*4882a593Smuzhiyun 		cur_seq->unfinished = dest_address;
410*4882a593Smuzhiyun 		cur_seq->d_addr = (cur_seq->d_addr & 0xFF000000) |
411*4882a593Smuzhiyun 		    (cmd & 0x00FFFFFF);
412*4882a593Smuzhiyun 		return 0;
413*4882a593Smuzhiyun 	case check_destination_addr1:
414*4882a593Smuzhiyun 		cur_seq->unfinished = dest_address;
415*4882a593Smuzhiyun 		cur_seq->d_addr = (cur_seq->d_addr & 0x00FFFFFF) |
416*4882a593Smuzhiyun 		    ((cmd & 0xFF) << 24);
417*4882a593Smuzhiyun 		return 0;
418*4882a593Smuzhiyun 	case check_destination_addr_mode:
419*4882a593Smuzhiyun 		cur_seq->unfinished = dest_address;
420*4882a593Smuzhiyun 		if ((cmd & 0x0000C000) == 0)
421*4882a593Smuzhiyun 			return 0;
422*4882a593Smuzhiyun 		DRM_ERROR
423*4882a593Smuzhiyun 		    ("Attempt to place 3D drawing buffer in system memory\n");
424*4882a593Smuzhiyun 		return 2;
425*4882a593Smuzhiyun 	case check_texture_addr0:
426*4882a593Smuzhiyun 		cur_seq->unfinished = tex_address;
427*4882a593Smuzhiyun 		tmp = (cmd >> 24);
428*4882a593Smuzhiyun 		tmp_addr = &cur_seq->t_addr[cur_seq->texture][tmp];
429*4882a593Smuzhiyun 		*tmp_addr = (*tmp_addr & 0xFF000000) | (cmd & 0x00FFFFFF);
430*4882a593Smuzhiyun 		return 0;
431*4882a593Smuzhiyun 	case check_texture_addr1:
432*4882a593Smuzhiyun 		cur_seq->unfinished = tex_address;
433*4882a593Smuzhiyun 		tmp = ((cmd >> 24) - 0x20);
434*4882a593Smuzhiyun 		tmp += tmp << 1;
435*4882a593Smuzhiyun 		tmp_addr = &cur_seq->t_addr[cur_seq->texture][tmp];
436*4882a593Smuzhiyun 		*tmp_addr = (*tmp_addr & 0x00FFFFFF) | ((cmd & 0xFF) << 24);
437*4882a593Smuzhiyun 		tmp_addr++;
438*4882a593Smuzhiyun 		*tmp_addr = (*tmp_addr & 0x00FFFFFF) | ((cmd & 0xFF00) << 16);
439*4882a593Smuzhiyun 		tmp_addr++;
440*4882a593Smuzhiyun 		*tmp_addr = (*tmp_addr & 0x00FFFFFF) | ((cmd & 0xFF0000) << 8);
441*4882a593Smuzhiyun 		return 0;
442*4882a593Smuzhiyun 	case check_texture_addr2:
443*4882a593Smuzhiyun 		cur_seq->unfinished = tex_address;
444*4882a593Smuzhiyun 		cur_seq->tex_level_lo[tmp = cur_seq->texture] = cmd & 0x3F;
445*4882a593Smuzhiyun 		cur_seq->tex_level_hi[tmp] = (cmd & 0xFC0) >> 6;
446*4882a593Smuzhiyun 		return 0;
447*4882a593Smuzhiyun 	case check_texture_addr3:
448*4882a593Smuzhiyun 		cur_seq->unfinished = tex_address;
449*4882a593Smuzhiyun 		tmp = ((cmd >> 24) - HC_SubA_HTXnL0Pit);
450*4882a593Smuzhiyun 		if (tmp == 0 &&
451*4882a593Smuzhiyun 		    (cmd & HC_HTXnEnPit_MASK)) {
452*4882a593Smuzhiyun 			cur_seq->pitch[cur_seq->texture][tmp] =
453*4882a593Smuzhiyun 				(cmd & HC_HTXnLnPit_MASK);
454*4882a593Smuzhiyun 			cur_seq->tex_npot[cur_seq->texture] = 1;
455*4882a593Smuzhiyun 		} else {
456*4882a593Smuzhiyun 			cur_seq->pitch[cur_seq->texture][tmp] =
457*4882a593Smuzhiyun 				(cmd & HC_HTXnLnPitE_MASK) >> HC_HTXnLnPitE_SHIFT;
458*4882a593Smuzhiyun 			cur_seq->tex_npot[cur_seq->texture] = 0;
459*4882a593Smuzhiyun 			if (cmd & 0x000FFFFF) {
460*4882a593Smuzhiyun 				DRM_ERROR
461*4882a593Smuzhiyun 					("Unimplemented texture level 0 pitch mode.\n");
462*4882a593Smuzhiyun 				return 2;
463*4882a593Smuzhiyun 			}
464*4882a593Smuzhiyun 		}
465*4882a593Smuzhiyun 		return 0;
466*4882a593Smuzhiyun 	case check_texture_addr4:
467*4882a593Smuzhiyun 		cur_seq->unfinished = tex_address;
468*4882a593Smuzhiyun 		tmp_addr = &cur_seq->t_addr[cur_seq->texture][9];
469*4882a593Smuzhiyun 		*tmp_addr = (*tmp_addr & 0x00FFFFFF) | ((cmd & 0xFF) << 24);
470*4882a593Smuzhiyun 		return 0;
471*4882a593Smuzhiyun 	case check_texture_addr5:
472*4882a593Smuzhiyun 	case check_texture_addr6:
473*4882a593Smuzhiyun 		cur_seq->unfinished = tex_address;
474*4882a593Smuzhiyun 		/*
475*4882a593Smuzhiyun 		 * Texture width. We don't care since we have the pitch.
476*4882a593Smuzhiyun 		 */
477*4882a593Smuzhiyun 		return 0;
478*4882a593Smuzhiyun 	case check_texture_addr7:
479*4882a593Smuzhiyun 		cur_seq->unfinished = tex_address;
480*4882a593Smuzhiyun 		tmp_addr = &(cur_seq->height[cur_seq->texture][0]);
481*4882a593Smuzhiyun 		tmp_addr[5] = 1 << ((cmd & 0x00F00000) >> 20);
482*4882a593Smuzhiyun 		tmp_addr[4] = 1 << ((cmd & 0x000F0000) >> 16);
483*4882a593Smuzhiyun 		tmp_addr[3] = 1 << ((cmd & 0x0000F000) >> 12);
484*4882a593Smuzhiyun 		tmp_addr[2] = 1 << ((cmd & 0x00000F00) >> 8);
485*4882a593Smuzhiyun 		tmp_addr[1] = 1 << ((cmd & 0x000000F0) >> 4);
486*4882a593Smuzhiyun 		tmp_addr[0] = 1 << (cmd & 0x0000000F);
487*4882a593Smuzhiyun 		return 0;
488*4882a593Smuzhiyun 	case check_texture_addr8:
489*4882a593Smuzhiyun 		cur_seq->unfinished = tex_address;
490*4882a593Smuzhiyun 		tmp_addr = &(cur_seq->height[cur_seq->texture][0]);
491*4882a593Smuzhiyun 		tmp_addr[9] = 1 << ((cmd & 0x0000F000) >> 12);
492*4882a593Smuzhiyun 		tmp_addr[8] = 1 << ((cmd & 0x00000F00) >> 8);
493*4882a593Smuzhiyun 		tmp_addr[7] = 1 << ((cmd & 0x000000F0) >> 4);
494*4882a593Smuzhiyun 		tmp_addr[6] = 1 << (cmd & 0x0000000F);
495*4882a593Smuzhiyun 		return 0;
496*4882a593Smuzhiyun 	case check_texture_addr_mode:
497*4882a593Smuzhiyun 		cur_seq->unfinished = tex_address;
498*4882a593Smuzhiyun 		if (2 == (tmp = cmd & 0x00000003)) {
499*4882a593Smuzhiyun 			DRM_ERROR
500*4882a593Smuzhiyun 			    ("Attempt to fetch texture from system memory.\n");
501*4882a593Smuzhiyun 			return 2;
502*4882a593Smuzhiyun 		}
503*4882a593Smuzhiyun 		cur_seq->agp_texture = (tmp == 3);
504*4882a593Smuzhiyun 		cur_seq->tex_palette_size[cur_seq->texture] =
505*4882a593Smuzhiyun 		    (cmd >> 16) & 0x000000007;
506*4882a593Smuzhiyun 		return 0;
507*4882a593Smuzhiyun 	case check_for_vertex_count:
508*4882a593Smuzhiyun 		cur_seq->vertex_count = cmd & 0x0000FFFF;
509*4882a593Smuzhiyun 		return 0;
510*4882a593Smuzhiyun 	case check_number_texunits:
511*4882a593Smuzhiyun 		cur_seq->multitex = (cmd >> 3) & 1;
512*4882a593Smuzhiyun 		return 0;
513*4882a593Smuzhiyun 	default:
514*4882a593Smuzhiyun 		DRM_ERROR("Illegal DMA data: 0x%x\n", cmd);
515*4882a593Smuzhiyun 		return 2;
516*4882a593Smuzhiyun 	}
517*4882a593Smuzhiyun 	return 2;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun static __inline__ int
via_check_prim_list(uint32_t const ** buffer,const uint32_t * buf_end,drm_via_state_t * cur_seq)521*4882a593Smuzhiyun via_check_prim_list(uint32_t const **buffer, const uint32_t * buf_end,
522*4882a593Smuzhiyun 		    drm_via_state_t *cur_seq)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun 	drm_via_private_t *dev_priv =
525*4882a593Smuzhiyun 	    (drm_via_private_t *) cur_seq->dev->dev_private;
526*4882a593Smuzhiyun 	uint32_t a_fire, bcmd, dw_count;
527*4882a593Smuzhiyun 	int ret = 0;
528*4882a593Smuzhiyun 	int have_fire;
529*4882a593Smuzhiyun 	const uint32_t *buf = *buffer;
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 	while (buf < buf_end) {
532*4882a593Smuzhiyun 		have_fire = 0;
533*4882a593Smuzhiyun 		if ((buf_end - buf) < 2) {
534*4882a593Smuzhiyun 			DRM_ERROR
535*4882a593Smuzhiyun 			    ("Unexpected termination of primitive list.\n");
536*4882a593Smuzhiyun 			ret = 1;
537*4882a593Smuzhiyun 			break;
538*4882a593Smuzhiyun 		}
539*4882a593Smuzhiyun 		if ((*buf & HC_ACMD_MASK) != HC_ACMD_HCmdB)
540*4882a593Smuzhiyun 			break;
541*4882a593Smuzhiyun 		bcmd = *buf++;
542*4882a593Smuzhiyun 		if ((*buf & HC_ACMD_MASK) != HC_ACMD_HCmdA) {
543*4882a593Smuzhiyun 			DRM_ERROR("Expected Vertex List A command, got 0x%x\n",
544*4882a593Smuzhiyun 				  *buf);
545*4882a593Smuzhiyun 			ret = 1;
546*4882a593Smuzhiyun 			break;
547*4882a593Smuzhiyun 		}
548*4882a593Smuzhiyun 		a_fire =
549*4882a593Smuzhiyun 		    *buf++ | HC_HPLEND_MASK | HC_HPMValidN_MASK |
550*4882a593Smuzhiyun 		    HC_HE3Fire_MASK;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 		/*
553*4882a593Smuzhiyun 		 * How many dwords per vertex ?
554*4882a593Smuzhiyun 		 */
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 		if (cur_seq->agp && ((bcmd & (0xF << 11)) == 0)) {
557*4882a593Smuzhiyun 			DRM_ERROR("Illegal B command vertex data for AGP.\n");
558*4882a593Smuzhiyun 			ret = 1;
559*4882a593Smuzhiyun 			break;
560*4882a593Smuzhiyun 		}
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 		dw_count = 0;
563*4882a593Smuzhiyun 		if (bcmd & (1 << 7))
564*4882a593Smuzhiyun 			dw_count += (cur_seq->multitex) ? 2 : 1;
565*4882a593Smuzhiyun 		if (bcmd & (1 << 8))
566*4882a593Smuzhiyun 			dw_count += (cur_seq->multitex) ? 2 : 1;
567*4882a593Smuzhiyun 		if (bcmd & (1 << 9))
568*4882a593Smuzhiyun 			dw_count++;
569*4882a593Smuzhiyun 		if (bcmd & (1 << 10))
570*4882a593Smuzhiyun 			dw_count++;
571*4882a593Smuzhiyun 		if (bcmd & (1 << 11))
572*4882a593Smuzhiyun 			dw_count++;
573*4882a593Smuzhiyun 		if (bcmd & (1 << 12))
574*4882a593Smuzhiyun 			dw_count++;
575*4882a593Smuzhiyun 		if (bcmd & (1 << 13))
576*4882a593Smuzhiyun 			dw_count++;
577*4882a593Smuzhiyun 		if (bcmd & (1 << 14))
578*4882a593Smuzhiyun 			dw_count++;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 		while (buf < buf_end) {
581*4882a593Smuzhiyun 			if (*buf == a_fire) {
582*4882a593Smuzhiyun 				if (dev_priv->num_fire_offsets >=
583*4882a593Smuzhiyun 				    VIA_FIRE_BUF_SIZE) {
584*4882a593Smuzhiyun 					DRM_ERROR("Fire offset buffer full.\n");
585*4882a593Smuzhiyun 					ret = 1;
586*4882a593Smuzhiyun 					break;
587*4882a593Smuzhiyun 				}
588*4882a593Smuzhiyun 				dev_priv->fire_offsets[dev_priv->
589*4882a593Smuzhiyun 						       num_fire_offsets++] =
590*4882a593Smuzhiyun 				    buf;
591*4882a593Smuzhiyun 				have_fire = 1;
592*4882a593Smuzhiyun 				buf++;
593*4882a593Smuzhiyun 				if (buf < buf_end && *buf == a_fire)
594*4882a593Smuzhiyun 					buf++;
595*4882a593Smuzhiyun 				break;
596*4882a593Smuzhiyun 			}
597*4882a593Smuzhiyun 			if ((*buf == HALCYON_HEADER2) ||
598*4882a593Smuzhiyun 			    ((*buf & HALCYON_FIREMASK) == HALCYON_FIRECMD)) {
599*4882a593Smuzhiyun 				DRM_ERROR("Missing Vertex Fire command, "
600*4882a593Smuzhiyun 					  "Stray Vertex Fire command  or verifier "
601*4882a593Smuzhiyun 					  "lost sync.\n");
602*4882a593Smuzhiyun 				ret = 1;
603*4882a593Smuzhiyun 				break;
604*4882a593Smuzhiyun 			}
605*4882a593Smuzhiyun 			if ((ret = eat_words(&buf, buf_end, dw_count)))
606*4882a593Smuzhiyun 				break;
607*4882a593Smuzhiyun 		}
608*4882a593Smuzhiyun 		if (buf >= buf_end && !have_fire) {
609*4882a593Smuzhiyun 			DRM_ERROR("Missing Vertex Fire command or verifier "
610*4882a593Smuzhiyun 				  "lost sync.\n");
611*4882a593Smuzhiyun 			ret = 1;
612*4882a593Smuzhiyun 			break;
613*4882a593Smuzhiyun 		}
614*4882a593Smuzhiyun 		if (cur_seq->agp && ((buf - cur_seq->buf_start) & 0x01)) {
615*4882a593Smuzhiyun 			DRM_ERROR("AGP Primitive list end misaligned.\n");
616*4882a593Smuzhiyun 			ret = 1;
617*4882a593Smuzhiyun 			break;
618*4882a593Smuzhiyun 		}
619*4882a593Smuzhiyun 	}
620*4882a593Smuzhiyun 	*buffer = buf;
621*4882a593Smuzhiyun 	return ret;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun static __inline__ verifier_state_t
via_check_header2(uint32_t const ** buffer,const uint32_t * buf_end,drm_via_state_t * hc_state)625*4882a593Smuzhiyun via_check_header2(uint32_t const **buffer, const uint32_t *buf_end,
626*4882a593Smuzhiyun 		  drm_via_state_t *hc_state)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun 	uint32_t cmd;
629*4882a593Smuzhiyun 	int hz_mode;
630*4882a593Smuzhiyun 	hazard_t hz;
631*4882a593Smuzhiyun 	const uint32_t *buf = *buffer;
632*4882a593Smuzhiyun 	const hazard_t *hz_table;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	if ((buf_end - buf) < 2) {
635*4882a593Smuzhiyun 		DRM_ERROR
636*4882a593Smuzhiyun 		    ("Illegal termination of DMA HALCYON_HEADER2 sequence.\n");
637*4882a593Smuzhiyun 		return state_error;
638*4882a593Smuzhiyun 	}
639*4882a593Smuzhiyun 	buf++;
640*4882a593Smuzhiyun 	cmd = (*buf++ & 0xFFFF0000) >> 16;
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	switch (cmd) {
643*4882a593Smuzhiyun 	case HC_ParaType_CmdVdata:
644*4882a593Smuzhiyun 		if (via_check_prim_list(&buf, buf_end, hc_state))
645*4882a593Smuzhiyun 			return state_error;
646*4882a593Smuzhiyun 		*buffer = buf;
647*4882a593Smuzhiyun 		return state_command;
648*4882a593Smuzhiyun 	case HC_ParaType_NotTex:
649*4882a593Smuzhiyun 		hz_table = table1;
650*4882a593Smuzhiyun 		break;
651*4882a593Smuzhiyun 	case HC_ParaType_Tex:
652*4882a593Smuzhiyun 		hc_state->texture = 0;
653*4882a593Smuzhiyun 		hz_table = table2;
654*4882a593Smuzhiyun 		break;
655*4882a593Smuzhiyun 	case (HC_ParaType_Tex | (HC_SubType_Tex1 << 8)):
656*4882a593Smuzhiyun 		hc_state->texture = 1;
657*4882a593Smuzhiyun 		hz_table = table2;
658*4882a593Smuzhiyun 		break;
659*4882a593Smuzhiyun 	case (HC_ParaType_Tex | (HC_SubType_TexGeneral << 8)):
660*4882a593Smuzhiyun 		hz_table = table3;
661*4882a593Smuzhiyun 		break;
662*4882a593Smuzhiyun 	case HC_ParaType_Auto:
663*4882a593Smuzhiyun 		if (eat_words(&buf, buf_end, 2))
664*4882a593Smuzhiyun 			return state_error;
665*4882a593Smuzhiyun 		*buffer = buf;
666*4882a593Smuzhiyun 		return state_command;
667*4882a593Smuzhiyun 	case (HC_ParaType_Palette | (HC_SubType_Stipple << 8)):
668*4882a593Smuzhiyun 		if (eat_words(&buf, buf_end, 32))
669*4882a593Smuzhiyun 			return state_error;
670*4882a593Smuzhiyun 		*buffer = buf;
671*4882a593Smuzhiyun 		return state_command;
672*4882a593Smuzhiyun 	case (HC_ParaType_Palette | (HC_SubType_TexPalette0 << 8)):
673*4882a593Smuzhiyun 	case (HC_ParaType_Palette | (HC_SubType_TexPalette1 << 8)):
674*4882a593Smuzhiyun 		DRM_ERROR("Texture palettes are rejected because of "
675*4882a593Smuzhiyun 			  "lack of info how to determine their size.\n");
676*4882a593Smuzhiyun 		return state_error;
677*4882a593Smuzhiyun 	case (HC_ParaType_Palette | (HC_SubType_FogTable << 8)):
678*4882a593Smuzhiyun 		DRM_ERROR("Fog factor palettes are rejected because of "
679*4882a593Smuzhiyun 			  "lack of info how to determine their size.\n");
680*4882a593Smuzhiyun 		return state_error;
681*4882a593Smuzhiyun 	default:
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 		/*
684*4882a593Smuzhiyun 		 * There are some unimplemented HC_ParaTypes here, that
685*4882a593Smuzhiyun 		 * need to be implemented if the Mesa driver is extended.
686*4882a593Smuzhiyun 		 */
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 		DRM_ERROR("Invalid or unimplemented HALCYON_HEADER2 "
689*4882a593Smuzhiyun 			  "DMA subcommand: 0x%x. Previous dword: 0x%x\n",
690*4882a593Smuzhiyun 			  cmd, *(buf - 2));
691*4882a593Smuzhiyun 		*buffer = buf;
692*4882a593Smuzhiyun 		return state_error;
693*4882a593Smuzhiyun 	}
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	while (buf < buf_end) {
696*4882a593Smuzhiyun 		cmd = *buf++;
697*4882a593Smuzhiyun 		if ((hz = hz_table[cmd >> 24])) {
698*4882a593Smuzhiyun 			if ((hz_mode = investigate_hazard(cmd, hz, hc_state))) {
699*4882a593Smuzhiyun 				if (hz_mode == 1) {
700*4882a593Smuzhiyun 					buf--;
701*4882a593Smuzhiyun 					break;
702*4882a593Smuzhiyun 				}
703*4882a593Smuzhiyun 				return state_error;
704*4882a593Smuzhiyun 			}
705*4882a593Smuzhiyun 		} else if (hc_state->unfinished &&
706*4882a593Smuzhiyun 			   finish_current_sequence(hc_state)) {
707*4882a593Smuzhiyun 			return state_error;
708*4882a593Smuzhiyun 		}
709*4882a593Smuzhiyun 	}
710*4882a593Smuzhiyun 	if (hc_state->unfinished && finish_current_sequence(hc_state))
711*4882a593Smuzhiyun 		return state_error;
712*4882a593Smuzhiyun 	*buffer = buf;
713*4882a593Smuzhiyun 	return state_command;
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun static __inline__ verifier_state_t
via_parse_header2(drm_via_private_t * dev_priv,uint32_t const ** buffer,const uint32_t * buf_end,int * fire_count)717*4882a593Smuzhiyun via_parse_header2(drm_via_private_t *dev_priv, uint32_t const **buffer,
718*4882a593Smuzhiyun 		  const uint32_t *buf_end, int *fire_count)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun 	uint32_t cmd;
721*4882a593Smuzhiyun 	const uint32_t *buf = *buffer;
722*4882a593Smuzhiyun 	const uint32_t *next_fire;
723*4882a593Smuzhiyun 	int burst = 0;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	next_fire = dev_priv->fire_offsets[*fire_count];
726*4882a593Smuzhiyun 	buf++;
727*4882a593Smuzhiyun 	cmd = (*buf & 0xFFFF0000) >> 16;
728*4882a593Smuzhiyun 	via_write(dev_priv, HC_REG_TRANS_SET + HC_REG_BASE, *buf++);
729*4882a593Smuzhiyun 	switch (cmd) {
730*4882a593Smuzhiyun 	case HC_ParaType_CmdVdata:
731*4882a593Smuzhiyun 		while ((buf < buf_end) &&
732*4882a593Smuzhiyun 		       (*fire_count < dev_priv->num_fire_offsets) &&
733*4882a593Smuzhiyun 		       (*buf & HC_ACMD_MASK) == HC_ACMD_HCmdB) {
734*4882a593Smuzhiyun 			while (buf <= next_fire) {
735*4882a593Smuzhiyun 				via_write(dev_priv, HC_REG_TRANS_SPACE + HC_REG_BASE +
736*4882a593Smuzhiyun 					  (burst & 63), *buf++);
737*4882a593Smuzhiyun 				burst += 4;
738*4882a593Smuzhiyun 			}
739*4882a593Smuzhiyun 			if ((buf < buf_end)
740*4882a593Smuzhiyun 			    && ((*buf & HALCYON_FIREMASK) == HALCYON_FIRECMD))
741*4882a593Smuzhiyun 				buf++;
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 			if (++(*fire_count) < dev_priv->num_fire_offsets)
744*4882a593Smuzhiyun 				next_fire = dev_priv->fire_offsets[*fire_count];
745*4882a593Smuzhiyun 		}
746*4882a593Smuzhiyun 		break;
747*4882a593Smuzhiyun 	default:
748*4882a593Smuzhiyun 		while (buf < buf_end) {
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 			if (*buf == HC_HEADER2 ||
751*4882a593Smuzhiyun 			    (*buf & HALCYON_HEADER1MASK) == HALCYON_HEADER1 ||
752*4882a593Smuzhiyun 			    (*buf & VIA_VIDEOMASK) == VIA_VIDEO_HEADER5 ||
753*4882a593Smuzhiyun 			    (*buf & VIA_VIDEOMASK) == VIA_VIDEO_HEADER6)
754*4882a593Smuzhiyun 				break;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 			via_write(dev_priv, HC_REG_TRANS_SPACE + HC_REG_BASE +
757*4882a593Smuzhiyun 				  (burst & 63), *buf++);
758*4882a593Smuzhiyun 			burst += 4;
759*4882a593Smuzhiyun 		}
760*4882a593Smuzhiyun 	}
761*4882a593Smuzhiyun 	*buffer = buf;
762*4882a593Smuzhiyun 	return state_command;
763*4882a593Smuzhiyun }
764*4882a593Smuzhiyun 
verify_mmio_address(uint32_t address)765*4882a593Smuzhiyun static __inline__ int verify_mmio_address(uint32_t address)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun 	if ((address > 0x3FF) && (address < 0xC00)) {
768*4882a593Smuzhiyun 		DRM_ERROR("Invalid VIDEO DMA command. "
769*4882a593Smuzhiyun 			  "Attempt to access 3D- or command burst area.\n");
770*4882a593Smuzhiyun 		return 1;
771*4882a593Smuzhiyun 	} else if ((address > 0xCFF) && (address < 0x1300)) {
772*4882a593Smuzhiyun 		DRM_ERROR("Invalid VIDEO DMA command. "
773*4882a593Smuzhiyun 			  "Attempt to access PCI DMA area.\n");
774*4882a593Smuzhiyun 		return 1;
775*4882a593Smuzhiyun 	} else if (address > 0x13FF) {
776*4882a593Smuzhiyun 		DRM_ERROR("Invalid VIDEO DMA command. "
777*4882a593Smuzhiyun 			  "Attempt to access VGA registers.\n");
778*4882a593Smuzhiyun 		return 1;
779*4882a593Smuzhiyun 	}
780*4882a593Smuzhiyun 	return 0;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun static __inline__ int
verify_video_tail(uint32_t const ** buffer,const uint32_t * buf_end,uint32_t dwords)784*4882a593Smuzhiyun verify_video_tail(uint32_t const **buffer, const uint32_t * buf_end,
785*4882a593Smuzhiyun 		  uint32_t dwords)
786*4882a593Smuzhiyun {
787*4882a593Smuzhiyun 	const uint32_t *buf = *buffer;
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	if (buf_end - buf < dwords) {
790*4882a593Smuzhiyun 		DRM_ERROR("Illegal termination of video command.\n");
791*4882a593Smuzhiyun 		return 1;
792*4882a593Smuzhiyun 	}
793*4882a593Smuzhiyun 	while (dwords--) {
794*4882a593Smuzhiyun 		if (*buf++) {
795*4882a593Smuzhiyun 			DRM_ERROR("Illegal video command tail.\n");
796*4882a593Smuzhiyun 			return 1;
797*4882a593Smuzhiyun 		}
798*4882a593Smuzhiyun 	}
799*4882a593Smuzhiyun 	*buffer = buf;
800*4882a593Smuzhiyun 	return 0;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun static __inline__ verifier_state_t
via_check_header1(uint32_t const ** buffer,const uint32_t * buf_end)804*4882a593Smuzhiyun via_check_header1(uint32_t const **buffer, const uint32_t * buf_end)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun 	uint32_t cmd;
807*4882a593Smuzhiyun 	const uint32_t *buf = *buffer;
808*4882a593Smuzhiyun 	verifier_state_t ret = state_command;
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	while (buf < buf_end) {
811*4882a593Smuzhiyun 		cmd = *buf;
812*4882a593Smuzhiyun 		if ((cmd > ((0x3FF >> 2) | HALCYON_HEADER1)) &&
813*4882a593Smuzhiyun 		    (cmd < ((0xC00 >> 2) | HALCYON_HEADER1))) {
814*4882a593Smuzhiyun 			if ((cmd & HALCYON_HEADER1MASK) != HALCYON_HEADER1)
815*4882a593Smuzhiyun 				break;
816*4882a593Smuzhiyun 			DRM_ERROR("Invalid HALCYON_HEADER1 command. "
817*4882a593Smuzhiyun 				  "Attempt to access 3D- or command burst area.\n");
818*4882a593Smuzhiyun 			ret = state_error;
819*4882a593Smuzhiyun 			break;
820*4882a593Smuzhiyun 		} else if (cmd > ((0xCFF >> 2) | HALCYON_HEADER1)) {
821*4882a593Smuzhiyun 			if ((cmd & HALCYON_HEADER1MASK) != HALCYON_HEADER1)
822*4882a593Smuzhiyun 				break;
823*4882a593Smuzhiyun 			DRM_ERROR("Invalid HALCYON_HEADER1 command. "
824*4882a593Smuzhiyun 				  "Attempt to access VGA registers.\n");
825*4882a593Smuzhiyun 			ret = state_error;
826*4882a593Smuzhiyun 			break;
827*4882a593Smuzhiyun 		} else {
828*4882a593Smuzhiyun 			buf += 2;
829*4882a593Smuzhiyun 		}
830*4882a593Smuzhiyun 	}
831*4882a593Smuzhiyun 	*buffer = buf;
832*4882a593Smuzhiyun 	return ret;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun static __inline__ verifier_state_t
via_parse_header1(drm_via_private_t * dev_priv,uint32_t const ** buffer,const uint32_t * buf_end)836*4882a593Smuzhiyun via_parse_header1(drm_via_private_t *dev_priv, uint32_t const **buffer,
837*4882a593Smuzhiyun 		  const uint32_t *buf_end)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun 	register uint32_t cmd;
840*4882a593Smuzhiyun 	const uint32_t *buf = *buffer;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	while (buf < buf_end) {
843*4882a593Smuzhiyun 		cmd = *buf;
844*4882a593Smuzhiyun 		if ((cmd & HALCYON_HEADER1MASK) != HALCYON_HEADER1)
845*4882a593Smuzhiyun 			break;
846*4882a593Smuzhiyun 		via_write(dev_priv, (cmd & ~HALCYON_HEADER1MASK) << 2, *++buf);
847*4882a593Smuzhiyun 		buf++;
848*4882a593Smuzhiyun 	}
849*4882a593Smuzhiyun 	*buffer = buf;
850*4882a593Smuzhiyun 	return state_command;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun static __inline__ verifier_state_t
via_check_vheader5(uint32_t const ** buffer,const uint32_t * buf_end)854*4882a593Smuzhiyun via_check_vheader5(uint32_t const **buffer, const uint32_t *buf_end)
855*4882a593Smuzhiyun {
856*4882a593Smuzhiyun 	uint32_t data;
857*4882a593Smuzhiyun 	const uint32_t *buf = *buffer;
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	if (buf_end - buf < 4) {
860*4882a593Smuzhiyun 		DRM_ERROR("Illegal termination of video header5 command\n");
861*4882a593Smuzhiyun 		return state_error;
862*4882a593Smuzhiyun 	}
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	data = *buf++ & ~VIA_VIDEOMASK;
865*4882a593Smuzhiyun 	if (verify_mmio_address(data))
866*4882a593Smuzhiyun 		return state_error;
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	data = *buf++;
869*4882a593Smuzhiyun 	if (*buf++ != 0x00F50000) {
870*4882a593Smuzhiyun 		DRM_ERROR("Illegal header5 header data\n");
871*4882a593Smuzhiyun 		return state_error;
872*4882a593Smuzhiyun 	}
873*4882a593Smuzhiyun 	if (*buf++ != 0x00000000) {
874*4882a593Smuzhiyun 		DRM_ERROR("Illegal header5 header data\n");
875*4882a593Smuzhiyun 		return state_error;
876*4882a593Smuzhiyun 	}
877*4882a593Smuzhiyun 	if (eat_words(&buf, buf_end, data))
878*4882a593Smuzhiyun 		return state_error;
879*4882a593Smuzhiyun 	if ((data & 3) && verify_video_tail(&buf, buf_end, 4 - (data & 3)))
880*4882a593Smuzhiyun 		return state_error;
881*4882a593Smuzhiyun 	*buffer = buf;
882*4882a593Smuzhiyun 	return state_command;
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun static __inline__ verifier_state_t
via_parse_vheader5(drm_via_private_t * dev_priv,uint32_t const ** buffer,const uint32_t * buf_end)887*4882a593Smuzhiyun via_parse_vheader5(drm_via_private_t *dev_priv, uint32_t const **buffer,
888*4882a593Smuzhiyun 		   const uint32_t *buf_end)
889*4882a593Smuzhiyun {
890*4882a593Smuzhiyun 	uint32_t addr, count, i;
891*4882a593Smuzhiyun 	const uint32_t *buf = *buffer;
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 	addr = *buf++ & ~VIA_VIDEOMASK;
894*4882a593Smuzhiyun 	i = count = *buf;
895*4882a593Smuzhiyun 	buf += 3;
896*4882a593Smuzhiyun 	while (i--)
897*4882a593Smuzhiyun 		via_write(dev_priv, addr, *buf++);
898*4882a593Smuzhiyun 	if (count & 3)
899*4882a593Smuzhiyun 		buf += 4 - (count & 3);
900*4882a593Smuzhiyun 	*buffer = buf;
901*4882a593Smuzhiyun 	return state_command;
902*4882a593Smuzhiyun }
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun static __inline__ verifier_state_t
via_check_vheader6(uint32_t const ** buffer,const uint32_t * buf_end)905*4882a593Smuzhiyun via_check_vheader6(uint32_t const **buffer, const uint32_t * buf_end)
906*4882a593Smuzhiyun {
907*4882a593Smuzhiyun 	uint32_t data;
908*4882a593Smuzhiyun 	const uint32_t *buf = *buffer;
909*4882a593Smuzhiyun 	uint32_t i;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	if (buf_end - buf < 4) {
912*4882a593Smuzhiyun 		DRM_ERROR("Illegal termination of video header6 command\n");
913*4882a593Smuzhiyun 		return state_error;
914*4882a593Smuzhiyun 	}
915*4882a593Smuzhiyun 	buf++;
916*4882a593Smuzhiyun 	data = *buf++;
917*4882a593Smuzhiyun 	if (*buf++ != 0x00F60000) {
918*4882a593Smuzhiyun 		DRM_ERROR("Illegal header6 header data\n");
919*4882a593Smuzhiyun 		return state_error;
920*4882a593Smuzhiyun 	}
921*4882a593Smuzhiyun 	if (*buf++ != 0x00000000) {
922*4882a593Smuzhiyun 		DRM_ERROR("Illegal header6 header data\n");
923*4882a593Smuzhiyun 		return state_error;
924*4882a593Smuzhiyun 	}
925*4882a593Smuzhiyun 	if ((buf_end - buf) < (data << 1)) {
926*4882a593Smuzhiyun 		DRM_ERROR("Illegal termination of video header6 command\n");
927*4882a593Smuzhiyun 		return state_error;
928*4882a593Smuzhiyun 	}
929*4882a593Smuzhiyun 	for (i = 0; i < data; ++i) {
930*4882a593Smuzhiyun 		if (verify_mmio_address(*buf++))
931*4882a593Smuzhiyun 			return state_error;
932*4882a593Smuzhiyun 		buf++;
933*4882a593Smuzhiyun 	}
934*4882a593Smuzhiyun 	data <<= 1;
935*4882a593Smuzhiyun 	if ((data & 3) && verify_video_tail(&buf, buf_end, 4 - (data & 3)))
936*4882a593Smuzhiyun 		return state_error;
937*4882a593Smuzhiyun 	*buffer = buf;
938*4882a593Smuzhiyun 	return state_command;
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun static __inline__ verifier_state_t
via_parse_vheader6(drm_via_private_t * dev_priv,uint32_t const ** buffer,const uint32_t * buf_end)942*4882a593Smuzhiyun via_parse_vheader6(drm_via_private_t *dev_priv, uint32_t const **buffer,
943*4882a593Smuzhiyun 		   const uint32_t *buf_end)
944*4882a593Smuzhiyun {
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	uint32_t addr, count, i;
947*4882a593Smuzhiyun 	const uint32_t *buf = *buffer;
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	i = count = *++buf;
950*4882a593Smuzhiyun 	buf += 3;
951*4882a593Smuzhiyun 	while (i--) {
952*4882a593Smuzhiyun 		addr = *buf++;
953*4882a593Smuzhiyun 		via_write(dev_priv, addr, *buf++);
954*4882a593Smuzhiyun 	}
955*4882a593Smuzhiyun 	count <<= 1;
956*4882a593Smuzhiyun 	if (count & 3)
957*4882a593Smuzhiyun 		buf += 4 - (count & 3);
958*4882a593Smuzhiyun 	*buffer = buf;
959*4882a593Smuzhiyun 	return state_command;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun int
via_verify_command_stream(const uint32_t * buf,unsigned int size,struct drm_device * dev,int agp)963*4882a593Smuzhiyun via_verify_command_stream(const uint32_t * buf, unsigned int size,
964*4882a593Smuzhiyun 			  struct drm_device * dev, int agp)
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	drm_via_private_t *dev_priv = (drm_via_private_t *) dev->dev_private;
968*4882a593Smuzhiyun 	drm_via_state_t *hc_state = &dev_priv->hc_state;
969*4882a593Smuzhiyun 	drm_via_state_t saved_state = *hc_state;
970*4882a593Smuzhiyun 	uint32_t cmd;
971*4882a593Smuzhiyun 	const uint32_t *buf_end = buf + (size >> 2);
972*4882a593Smuzhiyun 	verifier_state_t state = state_command;
973*4882a593Smuzhiyun 	int cme_video;
974*4882a593Smuzhiyun 	int supported_3d;
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	cme_video = (dev_priv->chipset == VIA_PRO_GROUP_A ||
977*4882a593Smuzhiyun 		     dev_priv->chipset == VIA_DX9_0);
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 	supported_3d = dev_priv->chipset != VIA_DX9_0;
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	hc_state->dev = dev;
982*4882a593Smuzhiyun 	hc_state->unfinished = no_sequence;
983*4882a593Smuzhiyun 	hc_state->map_cache = NULL;
984*4882a593Smuzhiyun 	hc_state->agp = agp;
985*4882a593Smuzhiyun 	hc_state->buf_start = buf;
986*4882a593Smuzhiyun 	dev_priv->num_fire_offsets = 0;
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	while (buf < buf_end) {
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 		switch (state) {
991*4882a593Smuzhiyun 		case state_header2:
992*4882a593Smuzhiyun 			state = via_check_header2(&buf, buf_end, hc_state);
993*4882a593Smuzhiyun 			break;
994*4882a593Smuzhiyun 		case state_header1:
995*4882a593Smuzhiyun 			state = via_check_header1(&buf, buf_end);
996*4882a593Smuzhiyun 			break;
997*4882a593Smuzhiyun 		case state_vheader5:
998*4882a593Smuzhiyun 			state = via_check_vheader5(&buf, buf_end);
999*4882a593Smuzhiyun 			break;
1000*4882a593Smuzhiyun 		case state_vheader6:
1001*4882a593Smuzhiyun 			state = via_check_vheader6(&buf, buf_end);
1002*4882a593Smuzhiyun 			break;
1003*4882a593Smuzhiyun 		case state_command:
1004*4882a593Smuzhiyun 			if ((HALCYON_HEADER2 == (cmd = *buf)) &&
1005*4882a593Smuzhiyun 			    supported_3d)
1006*4882a593Smuzhiyun 				state = state_header2;
1007*4882a593Smuzhiyun 			else if ((cmd & HALCYON_HEADER1MASK) == HALCYON_HEADER1)
1008*4882a593Smuzhiyun 				state = state_header1;
1009*4882a593Smuzhiyun 			else if (cme_video
1010*4882a593Smuzhiyun 				 && (cmd & VIA_VIDEOMASK) == VIA_VIDEO_HEADER5)
1011*4882a593Smuzhiyun 				state = state_vheader5;
1012*4882a593Smuzhiyun 			else if (cme_video
1013*4882a593Smuzhiyun 				 && (cmd & VIA_VIDEOMASK) == VIA_VIDEO_HEADER6)
1014*4882a593Smuzhiyun 				state = state_vheader6;
1015*4882a593Smuzhiyun 			else if ((cmd == HALCYON_HEADER2) && !supported_3d) {
1016*4882a593Smuzhiyun 				DRM_ERROR("Accelerated 3D is not supported on this chipset yet.\n");
1017*4882a593Smuzhiyun 				state = state_error;
1018*4882a593Smuzhiyun 			} else {
1019*4882a593Smuzhiyun 				DRM_ERROR
1020*4882a593Smuzhiyun 				    ("Invalid / Unimplemented DMA HEADER command. 0x%x\n",
1021*4882a593Smuzhiyun 				     cmd);
1022*4882a593Smuzhiyun 				state = state_error;
1023*4882a593Smuzhiyun 			}
1024*4882a593Smuzhiyun 			break;
1025*4882a593Smuzhiyun 		case state_error:
1026*4882a593Smuzhiyun 		default:
1027*4882a593Smuzhiyun 			*hc_state = saved_state;
1028*4882a593Smuzhiyun 			return -EINVAL;
1029*4882a593Smuzhiyun 		}
1030*4882a593Smuzhiyun 	}
1031*4882a593Smuzhiyun 	if (state == state_error) {
1032*4882a593Smuzhiyun 		*hc_state = saved_state;
1033*4882a593Smuzhiyun 		return -EINVAL;
1034*4882a593Smuzhiyun 	}
1035*4882a593Smuzhiyun 	return 0;
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun int
via_parse_command_stream(struct drm_device * dev,const uint32_t * buf,unsigned int size)1039*4882a593Smuzhiyun via_parse_command_stream(struct drm_device *dev, const uint32_t *buf,
1040*4882a593Smuzhiyun 			 unsigned int size)
1041*4882a593Smuzhiyun {
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	drm_via_private_t *dev_priv = (drm_via_private_t *) dev->dev_private;
1044*4882a593Smuzhiyun 	uint32_t cmd;
1045*4882a593Smuzhiyun 	const uint32_t *buf_end = buf + (size >> 2);
1046*4882a593Smuzhiyun 	verifier_state_t state = state_command;
1047*4882a593Smuzhiyun 	int fire_count = 0;
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	while (buf < buf_end) {
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 		switch (state) {
1052*4882a593Smuzhiyun 		case state_header2:
1053*4882a593Smuzhiyun 			state =
1054*4882a593Smuzhiyun 			    via_parse_header2(dev_priv, &buf, buf_end,
1055*4882a593Smuzhiyun 					      &fire_count);
1056*4882a593Smuzhiyun 			break;
1057*4882a593Smuzhiyun 		case state_header1:
1058*4882a593Smuzhiyun 			state = via_parse_header1(dev_priv, &buf, buf_end);
1059*4882a593Smuzhiyun 			break;
1060*4882a593Smuzhiyun 		case state_vheader5:
1061*4882a593Smuzhiyun 			state = via_parse_vheader5(dev_priv, &buf, buf_end);
1062*4882a593Smuzhiyun 			break;
1063*4882a593Smuzhiyun 		case state_vheader6:
1064*4882a593Smuzhiyun 			state = via_parse_vheader6(dev_priv, &buf, buf_end);
1065*4882a593Smuzhiyun 			break;
1066*4882a593Smuzhiyun 		case state_command:
1067*4882a593Smuzhiyun 			if (HALCYON_HEADER2 == (cmd = *buf))
1068*4882a593Smuzhiyun 				state = state_header2;
1069*4882a593Smuzhiyun 			else if ((cmd & HALCYON_HEADER1MASK) == HALCYON_HEADER1)
1070*4882a593Smuzhiyun 				state = state_header1;
1071*4882a593Smuzhiyun 			else if ((cmd & VIA_VIDEOMASK) == VIA_VIDEO_HEADER5)
1072*4882a593Smuzhiyun 				state = state_vheader5;
1073*4882a593Smuzhiyun 			else if ((cmd & VIA_VIDEOMASK) == VIA_VIDEO_HEADER6)
1074*4882a593Smuzhiyun 				state = state_vheader6;
1075*4882a593Smuzhiyun 			else {
1076*4882a593Smuzhiyun 				DRM_ERROR
1077*4882a593Smuzhiyun 				    ("Invalid / Unimplemented DMA HEADER command. 0x%x\n",
1078*4882a593Smuzhiyun 				     cmd);
1079*4882a593Smuzhiyun 				state = state_error;
1080*4882a593Smuzhiyun 			}
1081*4882a593Smuzhiyun 			break;
1082*4882a593Smuzhiyun 		case state_error:
1083*4882a593Smuzhiyun 		default:
1084*4882a593Smuzhiyun 			return -EINVAL;
1085*4882a593Smuzhiyun 		}
1086*4882a593Smuzhiyun 	}
1087*4882a593Smuzhiyun 	if (state == state_error)
1088*4882a593Smuzhiyun 		return -EINVAL;
1089*4882a593Smuzhiyun 	return 0;
1090*4882a593Smuzhiyun }
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun static void
setup_hazard_table(hz_init_t init_table[],hazard_t table[],int size)1093*4882a593Smuzhiyun setup_hazard_table(hz_init_t init_table[], hazard_t table[], int size)
1094*4882a593Smuzhiyun {
1095*4882a593Smuzhiyun 	int i;
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	for (i = 0; i < 256; ++i)
1098*4882a593Smuzhiyun 		table[i] = forbidden_command;
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	for (i = 0; i < size; ++i)
1101*4882a593Smuzhiyun 		table[init_table[i].code] = init_table[i].hz;
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun 
via_init_command_verifier(void)1104*4882a593Smuzhiyun void via_init_command_verifier(void)
1105*4882a593Smuzhiyun {
1106*4882a593Smuzhiyun 	setup_hazard_table(init_table1, table1, ARRAY_SIZE(init_table1));
1107*4882a593Smuzhiyun 	setup_hazard_table(init_table2, table2, ARRAY_SIZE(init_table2));
1108*4882a593Smuzhiyun 	setup_hazard_table(init_table3, table3, ARRAY_SIZE(init_table3));
1109*4882a593Smuzhiyun }
1110