1*4882a593Smuzhiyun /* via_dma.c -- DMA support for the VIA Unichrome/Pro
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
4*4882a593Smuzhiyun * All Rights Reserved.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright 2004 Digeo, Inc., Palo Alto, CA, U.S.A.
7*4882a593Smuzhiyun * All Rights Reserved.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Copyright 2004 The Unichrome project.
10*4882a593Smuzhiyun * All Rights Reserved.
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
13*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
14*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
15*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sub license,
16*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
17*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * The above copyright notice and this permission notice (including the
20*4882a593Smuzhiyun * next paragraph) shall be included in all copies or substantial portions
21*4882a593Smuzhiyun * of the Software.
22*4882a593Smuzhiyun *
23*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
24*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
25*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
26*4882a593Smuzhiyun * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
27*4882a593Smuzhiyun * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
28*4882a593Smuzhiyun * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
29*4882a593Smuzhiyun * USE OR OTHER DEALINGS IN THE SOFTWARE.
30*4882a593Smuzhiyun *
31*4882a593Smuzhiyun * Authors:
32*4882a593Smuzhiyun * Tungsten Graphics,
33*4882a593Smuzhiyun * Erdi Chen,
34*4882a593Smuzhiyun * Thomas Hellstrom.
35*4882a593Smuzhiyun */
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include <linux/delay.h>
38*4882a593Smuzhiyun #include <linux/uaccess.h>
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #include <drm/drm.h>
41*4882a593Smuzhiyun #include <drm/drm_agpsupport.h>
42*4882a593Smuzhiyun #include <drm/drm_device.h>
43*4882a593Smuzhiyun #include <drm/drm_file.h>
44*4882a593Smuzhiyun #include <drm/via_drm.h>
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #include "via_drv.h"
47*4882a593Smuzhiyun #include "via_3d_reg.h"
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define CMDBUF_ALIGNMENT_SIZE (0x100)
50*4882a593Smuzhiyun #define CMDBUF_ALIGNMENT_MASK (0x0ff)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* defines for VIA 3D registers */
53*4882a593Smuzhiyun #define VIA_REG_STATUS 0x400
54*4882a593Smuzhiyun #define VIA_REG_TRANSET 0x43C
55*4882a593Smuzhiyun #define VIA_REG_TRANSPACE 0x440
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* VIA_REG_STATUS(0x400): Engine Status */
58*4882a593Smuzhiyun #define VIA_CMD_RGTR_BUSY 0x00000080 /* Command Regulator is busy */
59*4882a593Smuzhiyun #define VIA_2D_ENG_BUSY 0x00000001 /* 2D Engine is busy */
60*4882a593Smuzhiyun #define VIA_3D_ENG_BUSY 0x00000002 /* 3D Engine is busy */
61*4882a593Smuzhiyun #define VIA_VR_QUEUE_BUSY 0x00020000 /* Virtual Queue is busy */
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define SetReg2DAGP(nReg, nData) { \
64*4882a593Smuzhiyun *((uint32_t *)(vb)) = ((nReg) >> 2) | HALCYON_HEADER1; \
65*4882a593Smuzhiyun *((uint32_t *)(vb) + 1) = (nData); \
66*4882a593Smuzhiyun vb = ((uint32_t *)vb) + 2; \
67*4882a593Smuzhiyun dev_priv->dma_low += 8; \
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define via_flush_write_combine() mb()
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define VIA_OUT_RING_QW(w1, w2) do { \
73*4882a593Smuzhiyun *vb++ = (w1); \
74*4882a593Smuzhiyun *vb++ = (w2); \
75*4882a593Smuzhiyun dev_priv->dma_low += 8; \
76*4882a593Smuzhiyun } while (0)
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun static void via_cmdbuf_start(drm_via_private_t *dev_priv);
79*4882a593Smuzhiyun static void via_cmdbuf_pause(drm_via_private_t *dev_priv);
80*4882a593Smuzhiyun static void via_cmdbuf_reset(drm_via_private_t *dev_priv);
81*4882a593Smuzhiyun static void via_cmdbuf_rewind(drm_via_private_t *dev_priv);
82*4882a593Smuzhiyun static int via_wait_idle(drm_via_private_t *dev_priv);
83*4882a593Smuzhiyun static void via_pad_cache(drm_via_private_t *dev_priv, int qwords);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /*
86*4882a593Smuzhiyun * Free space in command buffer.
87*4882a593Smuzhiyun */
88*4882a593Smuzhiyun
via_cmdbuf_space(drm_via_private_t * dev_priv)89*4882a593Smuzhiyun static uint32_t via_cmdbuf_space(drm_via_private_t *dev_priv)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun uint32_t agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
92*4882a593Smuzhiyun uint32_t hw_addr = *(dev_priv->hw_addr_ptr) - agp_base;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun return ((hw_addr <= dev_priv->dma_low) ?
95*4882a593Smuzhiyun (dev_priv->dma_high + hw_addr - dev_priv->dma_low) :
96*4882a593Smuzhiyun (hw_addr - dev_priv->dma_low));
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /*
100*4882a593Smuzhiyun * How much does the command regulator lag behind?
101*4882a593Smuzhiyun */
102*4882a593Smuzhiyun
via_cmdbuf_lag(drm_via_private_t * dev_priv)103*4882a593Smuzhiyun static uint32_t via_cmdbuf_lag(drm_via_private_t *dev_priv)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun uint32_t agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
106*4882a593Smuzhiyun uint32_t hw_addr = *(dev_priv->hw_addr_ptr) - agp_base;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun return ((hw_addr <= dev_priv->dma_low) ?
109*4882a593Smuzhiyun (dev_priv->dma_low - hw_addr) :
110*4882a593Smuzhiyun (dev_priv->dma_wrap + dev_priv->dma_low - hw_addr));
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /*
114*4882a593Smuzhiyun * Check that the given size fits in the buffer, otherwise wait.
115*4882a593Smuzhiyun */
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun static inline int
via_cmdbuf_wait(drm_via_private_t * dev_priv,unsigned int size)118*4882a593Smuzhiyun via_cmdbuf_wait(drm_via_private_t *dev_priv, unsigned int size)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun uint32_t agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
121*4882a593Smuzhiyun uint32_t cur_addr, hw_addr, next_addr;
122*4882a593Smuzhiyun volatile uint32_t *hw_addr_ptr;
123*4882a593Smuzhiyun uint32_t count;
124*4882a593Smuzhiyun hw_addr_ptr = dev_priv->hw_addr_ptr;
125*4882a593Smuzhiyun cur_addr = dev_priv->dma_low;
126*4882a593Smuzhiyun next_addr = cur_addr + size + 512 * 1024;
127*4882a593Smuzhiyun count = 1000000;
128*4882a593Smuzhiyun do {
129*4882a593Smuzhiyun hw_addr = *hw_addr_ptr - agp_base;
130*4882a593Smuzhiyun if (count-- == 0) {
131*4882a593Smuzhiyun DRM_ERROR
132*4882a593Smuzhiyun ("via_cmdbuf_wait timed out hw %x cur_addr %x next_addr %x\n",
133*4882a593Smuzhiyun hw_addr, cur_addr, next_addr);
134*4882a593Smuzhiyun return -1;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun if ((cur_addr < hw_addr) && (next_addr >= hw_addr))
137*4882a593Smuzhiyun msleep(1);
138*4882a593Smuzhiyun } while ((cur_addr < hw_addr) && (next_addr >= hw_addr));
139*4882a593Smuzhiyun return 0;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /*
143*4882a593Smuzhiyun * Checks whether buffer head has reach the end. Rewind the ring buffer
144*4882a593Smuzhiyun * when necessary.
145*4882a593Smuzhiyun *
146*4882a593Smuzhiyun * Returns virtual pointer to ring buffer.
147*4882a593Smuzhiyun */
148*4882a593Smuzhiyun
via_check_dma(drm_via_private_t * dev_priv,unsigned int size)149*4882a593Smuzhiyun static inline uint32_t *via_check_dma(drm_via_private_t * dev_priv,
150*4882a593Smuzhiyun unsigned int size)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun if ((dev_priv->dma_low + size + 4 * CMDBUF_ALIGNMENT_SIZE) >
153*4882a593Smuzhiyun dev_priv->dma_high) {
154*4882a593Smuzhiyun via_cmdbuf_rewind(dev_priv);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun if (via_cmdbuf_wait(dev_priv, size) != 0)
157*4882a593Smuzhiyun return NULL;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun return (uint32_t *) (dev_priv->dma_ptr + dev_priv->dma_low);
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
via_dma_cleanup(struct drm_device * dev)162*4882a593Smuzhiyun int via_dma_cleanup(struct drm_device *dev)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun if (dev->dev_private) {
165*4882a593Smuzhiyun drm_via_private_t *dev_priv =
166*4882a593Smuzhiyun (drm_via_private_t *) dev->dev_private;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun if (dev_priv->ring.virtual_start) {
169*4882a593Smuzhiyun via_cmdbuf_reset(dev_priv);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun drm_legacy_ioremapfree(&dev_priv->ring.map, dev);
172*4882a593Smuzhiyun dev_priv->ring.virtual_start = NULL;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun return 0;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
via_initialize(struct drm_device * dev,drm_via_private_t * dev_priv,drm_via_dma_init_t * init)180*4882a593Smuzhiyun static int via_initialize(struct drm_device *dev,
181*4882a593Smuzhiyun drm_via_private_t *dev_priv,
182*4882a593Smuzhiyun drm_via_dma_init_t *init)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun if (!dev_priv || !dev_priv->mmio) {
185*4882a593Smuzhiyun DRM_ERROR("via_dma_init called before via_map_init\n");
186*4882a593Smuzhiyun return -EFAULT;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun if (dev_priv->ring.virtual_start != NULL) {
190*4882a593Smuzhiyun DRM_ERROR("called again without calling cleanup\n");
191*4882a593Smuzhiyun return -EFAULT;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun if (!dev->agp || !dev->agp->base) {
195*4882a593Smuzhiyun DRM_ERROR("called with no agp memory available\n");
196*4882a593Smuzhiyun return -EFAULT;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun if (dev_priv->chipset == VIA_DX9_0) {
200*4882a593Smuzhiyun DRM_ERROR("AGP DMA is not supported on this chip\n");
201*4882a593Smuzhiyun return -EINVAL;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun dev_priv->ring.map.offset = dev->agp->base + init->offset;
205*4882a593Smuzhiyun dev_priv->ring.map.size = init->size;
206*4882a593Smuzhiyun dev_priv->ring.map.type = 0;
207*4882a593Smuzhiyun dev_priv->ring.map.flags = 0;
208*4882a593Smuzhiyun dev_priv->ring.map.mtrr = 0;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun drm_legacy_ioremap(&dev_priv->ring.map, dev);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun if (dev_priv->ring.map.handle == NULL) {
213*4882a593Smuzhiyun via_dma_cleanup(dev);
214*4882a593Smuzhiyun DRM_ERROR("can not ioremap virtual address for"
215*4882a593Smuzhiyun " ring buffer\n");
216*4882a593Smuzhiyun return -ENOMEM;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun dev_priv->dma_ptr = dev_priv->ring.virtual_start;
222*4882a593Smuzhiyun dev_priv->dma_low = 0;
223*4882a593Smuzhiyun dev_priv->dma_high = init->size;
224*4882a593Smuzhiyun dev_priv->dma_wrap = init->size;
225*4882a593Smuzhiyun dev_priv->dma_offset = init->offset;
226*4882a593Smuzhiyun dev_priv->last_pause_ptr = NULL;
227*4882a593Smuzhiyun dev_priv->hw_addr_ptr =
228*4882a593Smuzhiyun (volatile uint32_t *)((char *)dev_priv->mmio->handle +
229*4882a593Smuzhiyun init->reg_pause_addr);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun via_cmdbuf_start(dev_priv);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun return 0;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
via_dma_init(struct drm_device * dev,void * data,struct drm_file * file_priv)236*4882a593Smuzhiyun static int via_dma_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun drm_via_private_t *dev_priv = (drm_via_private_t *) dev->dev_private;
239*4882a593Smuzhiyun drm_via_dma_init_t *init = data;
240*4882a593Smuzhiyun int retcode = 0;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun switch (init->func) {
243*4882a593Smuzhiyun case VIA_INIT_DMA:
244*4882a593Smuzhiyun if (!capable(CAP_SYS_ADMIN))
245*4882a593Smuzhiyun retcode = -EPERM;
246*4882a593Smuzhiyun else
247*4882a593Smuzhiyun retcode = via_initialize(dev, dev_priv, init);
248*4882a593Smuzhiyun break;
249*4882a593Smuzhiyun case VIA_CLEANUP_DMA:
250*4882a593Smuzhiyun if (!capable(CAP_SYS_ADMIN))
251*4882a593Smuzhiyun retcode = -EPERM;
252*4882a593Smuzhiyun else
253*4882a593Smuzhiyun retcode = via_dma_cleanup(dev);
254*4882a593Smuzhiyun break;
255*4882a593Smuzhiyun case VIA_DMA_INITIALIZED:
256*4882a593Smuzhiyun retcode = (dev_priv->ring.virtual_start != NULL) ?
257*4882a593Smuzhiyun 0 : -EFAULT;
258*4882a593Smuzhiyun break;
259*4882a593Smuzhiyun default:
260*4882a593Smuzhiyun retcode = -EINVAL;
261*4882a593Smuzhiyun break;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun return retcode;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
via_dispatch_cmdbuffer(struct drm_device * dev,drm_via_cmdbuffer_t * cmd)267*4882a593Smuzhiyun static int via_dispatch_cmdbuffer(struct drm_device *dev, drm_via_cmdbuffer_t *cmd)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun drm_via_private_t *dev_priv;
270*4882a593Smuzhiyun uint32_t *vb;
271*4882a593Smuzhiyun int ret;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun dev_priv = (drm_via_private_t *) dev->dev_private;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun if (dev_priv->ring.virtual_start == NULL) {
276*4882a593Smuzhiyun DRM_ERROR("called without initializing AGP ring buffer.\n");
277*4882a593Smuzhiyun return -EFAULT;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun if (cmd->size > VIA_PCI_BUF_SIZE)
281*4882a593Smuzhiyun return -ENOMEM;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun if (copy_from_user(dev_priv->pci_buf, cmd->buf, cmd->size))
284*4882a593Smuzhiyun return -EFAULT;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /*
287*4882a593Smuzhiyun * Running this function on AGP memory is dead slow. Therefore
288*4882a593Smuzhiyun * we run it on a temporary cacheable system memory buffer and
289*4882a593Smuzhiyun * copy it to AGP memory when ready.
290*4882a593Smuzhiyun */
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun if ((ret =
293*4882a593Smuzhiyun via_verify_command_stream((uint32_t *) dev_priv->pci_buf,
294*4882a593Smuzhiyun cmd->size, dev, 1))) {
295*4882a593Smuzhiyun return ret;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun vb = via_check_dma(dev_priv, (cmd->size < 0x100) ? 0x102 : cmd->size);
299*4882a593Smuzhiyun if (vb == NULL)
300*4882a593Smuzhiyun return -EAGAIN;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun memcpy(vb, dev_priv->pci_buf, cmd->size);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun dev_priv->dma_low += cmd->size;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /*
307*4882a593Smuzhiyun * Small submissions somehow stalls the CPU. (AGP cache effects?)
308*4882a593Smuzhiyun * pad to greater size.
309*4882a593Smuzhiyun */
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun if (cmd->size < 0x100)
312*4882a593Smuzhiyun via_pad_cache(dev_priv, (0x100 - cmd->size) >> 3);
313*4882a593Smuzhiyun via_cmdbuf_pause(dev_priv);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun return 0;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun
via_driver_dma_quiescent(struct drm_device * dev)318*4882a593Smuzhiyun int via_driver_dma_quiescent(struct drm_device *dev)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun drm_via_private_t *dev_priv = dev->dev_private;
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun if (!via_wait_idle(dev_priv))
323*4882a593Smuzhiyun return -EBUSY;
324*4882a593Smuzhiyun return 0;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
via_flush_ioctl(struct drm_device * dev,void * data,struct drm_file * file_priv)327*4882a593Smuzhiyun static int via_flush_ioctl(struct drm_device *dev, void *data, struct drm_file *file_priv)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun LOCK_TEST_WITH_RETURN(dev, file_priv);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun return via_driver_dma_quiescent(dev);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
via_cmdbuffer(struct drm_device * dev,void * data,struct drm_file * file_priv)335*4882a593Smuzhiyun static int via_cmdbuffer(struct drm_device *dev, void *data, struct drm_file *file_priv)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun drm_via_cmdbuffer_t *cmdbuf = data;
338*4882a593Smuzhiyun int ret;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun LOCK_TEST_WITH_RETURN(dev, file_priv);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun DRM_DEBUG("buf %p size %lu\n", cmdbuf->buf, cmdbuf->size);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun ret = via_dispatch_cmdbuffer(dev, cmdbuf);
345*4882a593Smuzhiyun return ret;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
via_dispatch_pci_cmdbuffer(struct drm_device * dev,drm_via_cmdbuffer_t * cmd)348*4882a593Smuzhiyun static int via_dispatch_pci_cmdbuffer(struct drm_device *dev,
349*4882a593Smuzhiyun drm_via_cmdbuffer_t *cmd)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun drm_via_private_t *dev_priv = dev->dev_private;
352*4882a593Smuzhiyun int ret;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun if (cmd->size > VIA_PCI_BUF_SIZE)
355*4882a593Smuzhiyun return -ENOMEM;
356*4882a593Smuzhiyun if (copy_from_user(dev_priv->pci_buf, cmd->buf, cmd->size))
357*4882a593Smuzhiyun return -EFAULT;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun if ((ret =
360*4882a593Smuzhiyun via_verify_command_stream((uint32_t *) dev_priv->pci_buf,
361*4882a593Smuzhiyun cmd->size, dev, 0))) {
362*4882a593Smuzhiyun return ret;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun ret =
366*4882a593Smuzhiyun via_parse_command_stream(dev, (const uint32_t *)dev_priv->pci_buf,
367*4882a593Smuzhiyun cmd->size);
368*4882a593Smuzhiyun return ret;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
via_pci_cmdbuffer(struct drm_device * dev,void * data,struct drm_file * file_priv)371*4882a593Smuzhiyun static int via_pci_cmdbuffer(struct drm_device *dev, void *data, struct drm_file *file_priv)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun drm_via_cmdbuffer_t *cmdbuf = data;
374*4882a593Smuzhiyun int ret;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun LOCK_TEST_WITH_RETURN(dev, file_priv);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun DRM_DEBUG("buf %p size %lu\n", cmdbuf->buf, cmdbuf->size);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun ret = via_dispatch_pci_cmdbuffer(dev, cmdbuf);
381*4882a593Smuzhiyun return ret;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
via_align_buffer(drm_via_private_t * dev_priv,uint32_t * vb,int qw_count)384*4882a593Smuzhiyun static inline uint32_t *via_align_buffer(drm_via_private_t *dev_priv,
385*4882a593Smuzhiyun uint32_t * vb, int qw_count)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun for (; qw_count > 0; --qw_count)
388*4882a593Smuzhiyun VIA_OUT_RING_QW(HC_DUMMY, HC_DUMMY);
389*4882a593Smuzhiyun return vb;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun /*
393*4882a593Smuzhiyun * This function is used internally by ring buffer management code.
394*4882a593Smuzhiyun *
395*4882a593Smuzhiyun * Returns virtual pointer to ring buffer.
396*4882a593Smuzhiyun */
via_get_dma(drm_via_private_t * dev_priv)397*4882a593Smuzhiyun static inline uint32_t *via_get_dma(drm_via_private_t *dev_priv)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun return (uint32_t *) (dev_priv->dma_ptr + dev_priv->dma_low);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun /*
403*4882a593Smuzhiyun * Hooks a segment of data into the tail of the ring-buffer by
404*4882a593Smuzhiyun * modifying the pause address stored in the buffer itself. If
405*4882a593Smuzhiyun * the regulator has already paused, restart it.
406*4882a593Smuzhiyun */
via_hook_segment(drm_via_private_t * dev_priv,uint32_t pause_addr_hi,uint32_t pause_addr_lo,int no_pci_fire)407*4882a593Smuzhiyun static int via_hook_segment(drm_via_private_t *dev_priv,
408*4882a593Smuzhiyun uint32_t pause_addr_hi, uint32_t pause_addr_lo,
409*4882a593Smuzhiyun int no_pci_fire)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun int paused, count;
412*4882a593Smuzhiyun volatile uint32_t *paused_at = dev_priv->last_pause_ptr;
413*4882a593Smuzhiyun uint32_t reader, ptr;
414*4882a593Smuzhiyun uint32_t diff;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun paused = 0;
417*4882a593Smuzhiyun via_flush_write_combine();
418*4882a593Smuzhiyun (void) *(volatile uint32_t *)(via_get_dma(dev_priv) - 1);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun *paused_at = pause_addr_lo;
421*4882a593Smuzhiyun via_flush_write_combine();
422*4882a593Smuzhiyun (void) *paused_at;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun reader = *(dev_priv->hw_addr_ptr);
425*4882a593Smuzhiyun ptr = ((volatile char *)paused_at - dev_priv->dma_ptr) +
426*4882a593Smuzhiyun dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr + 4;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun dev_priv->last_pause_ptr = via_get_dma(dev_priv) - 1;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun /*
431*4882a593Smuzhiyun * If there is a possibility that the command reader will
432*4882a593Smuzhiyun * miss the new pause address and pause on the old one,
433*4882a593Smuzhiyun * In that case we need to program the new start address
434*4882a593Smuzhiyun * using PCI.
435*4882a593Smuzhiyun */
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun diff = (uint32_t) (ptr - reader) - dev_priv->dma_diff;
438*4882a593Smuzhiyun count = 10000000;
439*4882a593Smuzhiyun while (diff == 0 && count--) {
440*4882a593Smuzhiyun paused = (via_read(dev_priv, 0x41c) & 0x80000000);
441*4882a593Smuzhiyun if (paused)
442*4882a593Smuzhiyun break;
443*4882a593Smuzhiyun reader = *(dev_priv->hw_addr_ptr);
444*4882a593Smuzhiyun diff = (uint32_t) (ptr - reader) - dev_priv->dma_diff;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun paused = via_read(dev_priv, 0x41c) & 0x80000000;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun if (paused && !no_pci_fire) {
450*4882a593Smuzhiyun reader = *(dev_priv->hw_addr_ptr);
451*4882a593Smuzhiyun diff = (uint32_t) (ptr - reader) - dev_priv->dma_diff;
452*4882a593Smuzhiyun diff &= (dev_priv->dma_high - 1);
453*4882a593Smuzhiyun if (diff != 0 && diff < (dev_priv->dma_high >> 1)) {
454*4882a593Smuzhiyun DRM_ERROR("Paused at incorrect address. "
455*4882a593Smuzhiyun "0x%08x, 0x%08x 0x%08x\n",
456*4882a593Smuzhiyun ptr, reader, dev_priv->dma_diff);
457*4882a593Smuzhiyun } else if (diff == 0) {
458*4882a593Smuzhiyun /*
459*4882a593Smuzhiyun * There is a concern that these writes may stall the PCI bus
460*4882a593Smuzhiyun * if the GPU is not idle. However, idling the GPU first
461*4882a593Smuzhiyun * doesn't make a difference.
462*4882a593Smuzhiyun */
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun via_write(dev_priv, VIA_REG_TRANSET, (HC_ParaType_PreCR << 16));
465*4882a593Smuzhiyun via_write(dev_priv, VIA_REG_TRANSPACE, pause_addr_hi);
466*4882a593Smuzhiyun via_write(dev_priv, VIA_REG_TRANSPACE, pause_addr_lo);
467*4882a593Smuzhiyun via_read(dev_priv, VIA_REG_TRANSPACE);
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun return paused;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
via_wait_idle(drm_via_private_t * dev_priv)473*4882a593Smuzhiyun static int via_wait_idle(drm_via_private_t *dev_priv)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun int count = 10000000;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun while (!(via_read(dev_priv, VIA_REG_STATUS) & VIA_VR_QUEUE_BUSY) && --count)
478*4882a593Smuzhiyun ;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun while (count && (via_read(dev_priv, VIA_REG_STATUS) &
481*4882a593Smuzhiyun (VIA_CMD_RGTR_BUSY | VIA_2D_ENG_BUSY |
482*4882a593Smuzhiyun VIA_3D_ENG_BUSY)))
483*4882a593Smuzhiyun --count;
484*4882a593Smuzhiyun return count;
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
via_align_cmd(drm_via_private_t * dev_priv,uint32_t cmd_type,uint32_t addr,uint32_t * cmd_addr_hi,uint32_t * cmd_addr_lo,int skip_wait)487*4882a593Smuzhiyun static uint32_t *via_align_cmd(drm_via_private_t *dev_priv, uint32_t cmd_type,
488*4882a593Smuzhiyun uint32_t addr, uint32_t *cmd_addr_hi,
489*4882a593Smuzhiyun uint32_t *cmd_addr_lo, int skip_wait)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun uint32_t agp_base;
492*4882a593Smuzhiyun uint32_t cmd_addr, addr_lo, addr_hi;
493*4882a593Smuzhiyun uint32_t *vb;
494*4882a593Smuzhiyun uint32_t qw_pad_count;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun if (!skip_wait)
497*4882a593Smuzhiyun via_cmdbuf_wait(dev_priv, 2 * CMDBUF_ALIGNMENT_SIZE);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun vb = via_get_dma(dev_priv);
500*4882a593Smuzhiyun VIA_OUT_RING_QW(HC_HEADER2 | ((VIA_REG_TRANSET >> 2) << 12) |
501*4882a593Smuzhiyun (VIA_REG_TRANSPACE >> 2), HC_ParaType_PreCR << 16);
502*4882a593Smuzhiyun agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
503*4882a593Smuzhiyun qw_pad_count = (CMDBUF_ALIGNMENT_SIZE >> 3) -
504*4882a593Smuzhiyun ((dev_priv->dma_low & CMDBUF_ALIGNMENT_MASK) >> 3);
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun cmd_addr = (addr) ? addr :
507*4882a593Smuzhiyun agp_base + dev_priv->dma_low - 8 + (qw_pad_count << 3);
508*4882a593Smuzhiyun addr_lo = ((HC_SubA_HAGPBpL << 24) | (cmd_type & HC_HAGPBpID_MASK) |
509*4882a593Smuzhiyun (cmd_addr & HC_HAGPBpL_MASK));
510*4882a593Smuzhiyun addr_hi = ((HC_SubA_HAGPBpH << 24) | (cmd_addr >> 24));
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun vb = via_align_buffer(dev_priv, vb, qw_pad_count - 1);
513*4882a593Smuzhiyun VIA_OUT_RING_QW(*cmd_addr_hi = addr_hi, *cmd_addr_lo = addr_lo);
514*4882a593Smuzhiyun return vb;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
via_cmdbuf_start(drm_via_private_t * dev_priv)517*4882a593Smuzhiyun static void via_cmdbuf_start(drm_via_private_t *dev_priv)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun uint32_t pause_addr_lo, pause_addr_hi;
520*4882a593Smuzhiyun uint32_t start_addr, start_addr_lo;
521*4882a593Smuzhiyun uint32_t end_addr, end_addr_lo;
522*4882a593Smuzhiyun uint32_t command;
523*4882a593Smuzhiyun uint32_t agp_base;
524*4882a593Smuzhiyun uint32_t ptr;
525*4882a593Smuzhiyun uint32_t reader;
526*4882a593Smuzhiyun int count;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun dev_priv->dma_low = 0;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
531*4882a593Smuzhiyun start_addr = agp_base;
532*4882a593Smuzhiyun end_addr = agp_base + dev_priv->dma_high;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun start_addr_lo = ((HC_SubA_HAGPBstL << 24) | (start_addr & 0xFFFFFF));
535*4882a593Smuzhiyun end_addr_lo = ((HC_SubA_HAGPBendL << 24) | (end_addr & 0xFFFFFF));
536*4882a593Smuzhiyun command = ((HC_SubA_HAGPCMNT << 24) | (start_addr >> 24) |
537*4882a593Smuzhiyun ((end_addr & 0xff000000) >> 16));
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun dev_priv->last_pause_ptr =
540*4882a593Smuzhiyun via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0,
541*4882a593Smuzhiyun &pause_addr_hi, &pause_addr_lo, 1) - 1;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun via_flush_write_combine();
544*4882a593Smuzhiyun (void) *(volatile uint32_t *)dev_priv->last_pause_ptr;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun via_write(dev_priv, VIA_REG_TRANSET, (HC_ParaType_PreCR << 16));
547*4882a593Smuzhiyun via_write(dev_priv, VIA_REG_TRANSPACE, command);
548*4882a593Smuzhiyun via_write(dev_priv, VIA_REG_TRANSPACE, start_addr_lo);
549*4882a593Smuzhiyun via_write(dev_priv, VIA_REG_TRANSPACE, end_addr_lo);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun via_write(dev_priv, VIA_REG_TRANSPACE, pause_addr_hi);
552*4882a593Smuzhiyun via_write(dev_priv, VIA_REG_TRANSPACE, pause_addr_lo);
553*4882a593Smuzhiyun wmb();
554*4882a593Smuzhiyun via_write(dev_priv, VIA_REG_TRANSPACE, command | HC_HAGPCMNT_MASK);
555*4882a593Smuzhiyun via_read(dev_priv, VIA_REG_TRANSPACE);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun dev_priv->dma_diff = 0;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun count = 10000000;
560*4882a593Smuzhiyun while (!(via_read(dev_priv, 0x41c) & 0x80000000) && count--);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun reader = *(dev_priv->hw_addr_ptr);
563*4882a593Smuzhiyun ptr = ((volatile char *)dev_priv->last_pause_ptr - dev_priv->dma_ptr) +
564*4882a593Smuzhiyun dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr + 4;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun /*
567*4882a593Smuzhiyun * This is the difference between where we tell the
568*4882a593Smuzhiyun * command reader to pause and where it actually pauses.
569*4882a593Smuzhiyun * This differs between hw implementation so we need to
570*4882a593Smuzhiyun * detect it.
571*4882a593Smuzhiyun */
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun dev_priv->dma_diff = ptr - reader;
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
via_pad_cache(drm_via_private_t * dev_priv,int qwords)576*4882a593Smuzhiyun static void via_pad_cache(drm_via_private_t *dev_priv, int qwords)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun uint32_t *vb;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun via_cmdbuf_wait(dev_priv, qwords + 2);
581*4882a593Smuzhiyun vb = via_get_dma(dev_priv);
582*4882a593Smuzhiyun VIA_OUT_RING_QW(HC_HEADER2, HC_ParaType_NotTex << 16);
583*4882a593Smuzhiyun via_align_buffer(dev_priv, vb, qwords);
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
via_dummy_bitblt(drm_via_private_t * dev_priv)586*4882a593Smuzhiyun static inline void via_dummy_bitblt(drm_via_private_t *dev_priv)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun uint32_t *vb = via_get_dma(dev_priv);
589*4882a593Smuzhiyun SetReg2DAGP(0x0C, (0 | (0 << 16)));
590*4882a593Smuzhiyun SetReg2DAGP(0x10, 0 | (0 << 16));
591*4882a593Smuzhiyun SetReg2DAGP(0x0, 0x1 | 0x2000 | 0xAA000000);
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
via_cmdbuf_jump(drm_via_private_t * dev_priv)594*4882a593Smuzhiyun static void via_cmdbuf_jump(drm_via_private_t *dev_priv)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun uint32_t agp_base;
597*4882a593Smuzhiyun uint32_t pause_addr_lo, pause_addr_hi;
598*4882a593Smuzhiyun uint32_t jump_addr_lo, jump_addr_hi;
599*4882a593Smuzhiyun volatile uint32_t *last_pause_ptr;
600*4882a593Smuzhiyun uint32_t dma_low_save1, dma_low_save2;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
603*4882a593Smuzhiyun via_align_cmd(dev_priv, HC_HAGPBpID_JUMP, 0, &jump_addr_hi,
604*4882a593Smuzhiyun &jump_addr_lo, 0);
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun dev_priv->dma_wrap = dev_priv->dma_low;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun /*
609*4882a593Smuzhiyun * Wrap command buffer to the beginning.
610*4882a593Smuzhiyun */
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun dev_priv->dma_low = 0;
613*4882a593Smuzhiyun if (via_cmdbuf_wait(dev_priv, CMDBUF_ALIGNMENT_SIZE) != 0)
614*4882a593Smuzhiyun DRM_ERROR("via_cmdbuf_jump failed\n");
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun via_dummy_bitblt(dev_priv);
617*4882a593Smuzhiyun via_dummy_bitblt(dev_priv);
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun last_pause_ptr =
620*4882a593Smuzhiyun via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
621*4882a593Smuzhiyun &pause_addr_lo, 0) - 1;
622*4882a593Smuzhiyun via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
623*4882a593Smuzhiyun &pause_addr_lo, 0);
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun *last_pause_ptr = pause_addr_lo;
626*4882a593Smuzhiyun dma_low_save1 = dev_priv->dma_low;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun /*
629*4882a593Smuzhiyun * Now, set a trap that will pause the regulator if it tries to rerun the old
630*4882a593Smuzhiyun * command buffer. (Which may happen if via_hook_segment detecs a command regulator pause
631*4882a593Smuzhiyun * and reissues the jump command over PCI, while the regulator has already taken the jump
632*4882a593Smuzhiyun * and actually paused at the current buffer end).
633*4882a593Smuzhiyun * There appears to be no other way to detect this condition, since the hw_addr_pointer
634*4882a593Smuzhiyun * does not seem to get updated immediately when a jump occurs.
635*4882a593Smuzhiyun */
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun last_pause_ptr =
638*4882a593Smuzhiyun via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
639*4882a593Smuzhiyun &pause_addr_lo, 0) - 1;
640*4882a593Smuzhiyun via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
641*4882a593Smuzhiyun &pause_addr_lo, 0);
642*4882a593Smuzhiyun *last_pause_ptr = pause_addr_lo;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun dma_low_save2 = dev_priv->dma_low;
645*4882a593Smuzhiyun dev_priv->dma_low = dma_low_save1;
646*4882a593Smuzhiyun via_hook_segment(dev_priv, jump_addr_hi, jump_addr_lo, 0);
647*4882a593Smuzhiyun dev_priv->dma_low = dma_low_save2;
648*4882a593Smuzhiyun via_hook_segment(dev_priv, pause_addr_hi, pause_addr_lo, 0);
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun
via_cmdbuf_rewind(drm_via_private_t * dev_priv)652*4882a593Smuzhiyun static void via_cmdbuf_rewind(drm_via_private_t *dev_priv)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun via_cmdbuf_jump(dev_priv);
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
via_cmdbuf_flush(drm_via_private_t * dev_priv,uint32_t cmd_type)657*4882a593Smuzhiyun static void via_cmdbuf_flush(drm_via_private_t *dev_priv, uint32_t cmd_type)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun uint32_t pause_addr_lo, pause_addr_hi;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun via_align_cmd(dev_priv, cmd_type, 0, &pause_addr_hi, &pause_addr_lo, 0);
662*4882a593Smuzhiyun via_hook_segment(dev_priv, pause_addr_hi, pause_addr_lo, 0);
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
via_cmdbuf_pause(drm_via_private_t * dev_priv)665*4882a593Smuzhiyun static void via_cmdbuf_pause(drm_via_private_t *dev_priv)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun via_cmdbuf_flush(dev_priv, HC_HAGPBpID_PAUSE);
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun
via_cmdbuf_reset(drm_via_private_t * dev_priv)670*4882a593Smuzhiyun static void via_cmdbuf_reset(drm_via_private_t *dev_priv)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun via_cmdbuf_flush(dev_priv, HC_HAGPBpID_STOP);
673*4882a593Smuzhiyun via_wait_idle(dev_priv);
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun /*
677*4882a593Smuzhiyun * User interface to the space and lag functions.
678*4882a593Smuzhiyun */
679*4882a593Smuzhiyun
via_cmdbuf_size(struct drm_device * dev,void * data,struct drm_file * file_priv)680*4882a593Smuzhiyun static int via_cmdbuf_size(struct drm_device *dev, void *data, struct drm_file *file_priv)
681*4882a593Smuzhiyun {
682*4882a593Smuzhiyun drm_via_cmdbuf_size_t *d_siz = data;
683*4882a593Smuzhiyun int ret = 0;
684*4882a593Smuzhiyun uint32_t tmp_size, count;
685*4882a593Smuzhiyun drm_via_private_t *dev_priv;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun DRM_DEBUG("\n");
688*4882a593Smuzhiyun LOCK_TEST_WITH_RETURN(dev, file_priv);
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun dev_priv = (drm_via_private_t *) dev->dev_private;
691*4882a593Smuzhiyun
692*4882a593Smuzhiyun if (dev_priv->ring.virtual_start == NULL) {
693*4882a593Smuzhiyun DRM_ERROR("called without initializing AGP ring buffer.\n");
694*4882a593Smuzhiyun return -EFAULT;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun count = 1000000;
698*4882a593Smuzhiyun tmp_size = d_siz->size;
699*4882a593Smuzhiyun switch (d_siz->func) {
700*4882a593Smuzhiyun case VIA_CMDBUF_SPACE:
701*4882a593Smuzhiyun while (((tmp_size = via_cmdbuf_space(dev_priv)) < d_siz->size)
702*4882a593Smuzhiyun && --count) {
703*4882a593Smuzhiyun if (!d_siz->wait)
704*4882a593Smuzhiyun break;
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun if (!count) {
707*4882a593Smuzhiyun DRM_ERROR("VIA_CMDBUF_SPACE timed out.\n");
708*4882a593Smuzhiyun ret = -EAGAIN;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun break;
711*4882a593Smuzhiyun case VIA_CMDBUF_LAG:
712*4882a593Smuzhiyun while (((tmp_size = via_cmdbuf_lag(dev_priv)) > d_siz->size)
713*4882a593Smuzhiyun && --count) {
714*4882a593Smuzhiyun if (!d_siz->wait)
715*4882a593Smuzhiyun break;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun if (!count) {
718*4882a593Smuzhiyun DRM_ERROR("VIA_CMDBUF_LAG timed out.\n");
719*4882a593Smuzhiyun ret = -EAGAIN;
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun break;
722*4882a593Smuzhiyun default:
723*4882a593Smuzhiyun ret = -EFAULT;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun d_siz->size = tmp_size;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun return ret;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun const struct drm_ioctl_desc via_ioctls[] = {
731*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(VIA_ALLOCMEM, via_mem_alloc, DRM_AUTH),
732*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(VIA_FREEMEM, via_mem_free, DRM_AUTH),
733*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(VIA_AGP_INIT, via_agp_init, DRM_AUTH|DRM_MASTER),
734*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(VIA_FB_INIT, via_fb_init, DRM_AUTH|DRM_MASTER),
735*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(VIA_MAP_INIT, via_map_init, DRM_AUTH|DRM_MASTER),
736*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(VIA_DEC_FUTEX, via_decoder_futex, DRM_AUTH),
737*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(VIA_DMA_INIT, via_dma_init, DRM_AUTH),
738*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(VIA_CMDBUFFER, via_cmdbuffer, DRM_AUTH),
739*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(VIA_FLUSH, via_flush_ioctl, DRM_AUTH),
740*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(VIA_PCICMD, via_pci_cmdbuffer, DRM_AUTH),
741*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(VIA_CMDBUF_SIZE, via_cmdbuf_size, DRM_AUTH),
742*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(VIA_WAIT_IRQ, via_wait_irq, DRM_AUTH),
743*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(VIA_DMA_BLIT, via_dma_blit, DRM_AUTH),
744*4882a593Smuzhiyun DRM_IOCTL_DEF_DRV(VIA_BLIT_SYNC, via_dma_blit_sync, DRM_AUTH)
745*4882a593Smuzhiyun };
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun int via_max_ioctl = ARRAY_SIZE(via_ioctls);
748