xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/vc4/vc4_txp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright © 2018 Broadcom
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Authors:
6*4882a593Smuzhiyun  *	Eric Anholt <eric@anholt.net>
7*4882a593Smuzhiyun  *	Boris Brezillon <boris.brezillon@bootlin.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/clk.h>
11*4882a593Smuzhiyun #include <linux/component.h>
12*4882a593Smuzhiyun #include <linux/of_graph.h>
13*4882a593Smuzhiyun #include <linux/of_platform.h>
14*4882a593Smuzhiyun #include <linux/pm_runtime.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
17*4882a593Smuzhiyun #include <drm/drm_edid.h>
18*4882a593Smuzhiyun #include <drm/drm_fb_cma_helper.h>
19*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
20*4882a593Smuzhiyun #include <drm/drm_panel.h>
21*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
22*4882a593Smuzhiyun #include <drm/drm_vblank.h>
23*4882a593Smuzhiyun #include <drm/drm_writeback.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include "vc4_drv.h"
26*4882a593Smuzhiyun #include "vc4_regs.h"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* Base address of the output.  Raster formats must be 4-byte aligned,
29*4882a593Smuzhiyun  * T and LT must be 16-byte aligned or maybe utile-aligned (docs are
30*4882a593Smuzhiyun  * inconsistent, but probably utile).
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun #define TXP_DST_PTR		0x00
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* Pitch in bytes for raster images, 16-byte aligned.  For tiled, it's
35*4882a593Smuzhiyun  * the width in tiles.
36*4882a593Smuzhiyun  */
37*4882a593Smuzhiyun #define TXP_DST_PITCH		0x04
38*4882a593Smuzhiyun /* For T-tiled imgaes, DST_PITCH should be the number of tiles wide,
39*4882a593Smuzhiyun  * shifted up.
40*4882a593Smuzhiyun  */
41*4882a593Smuzhiyun # define TXP_T_TILE_WIDTH_SHIFT		7
42*4882a593Smuzhiyun /* For LT-tiled images, DST_PITCH should be the number of utiles wide,
43*4882a593Smuzhiyun  * shifted up.
44*4882a593Smuzhiyun  */
45*4882a593Smuzhiyun # define TXP_LT_TILE_WIDTH_SHIFT	4
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /* Pre-rotation width/height of the image.  Must match HVS config.
48*4882a593Smuzhiyun  *
49*4882a593Smuzhiyun  * If TFORMAT and 32-bit, limit is 1920 for 32-bit and 3840 to 16-bit
50*4882a593Smuzhiyun  * and width/height must be tile or utile-aligned as appropriate.  If
51*4882a593Smuzhiyun  * transposing (rotating), width is limited to 1920.
52*4882a593Smuzhiyun  *
53*4882a593Smuzhiyun  * Height is limited to various numbers between 4088 and 4095.  I'd
54*4882a593Smuzhiyun  * just use 4088 to be safe.
55*4882a593Smuzhiyun  */
56*4882a593Smuzhiyun #define TXP_DIM			0x08
57*4882a593Smuzhiyun # define TXP_HEIGHT_SHIFT		16
58*4882a593Smuzhiyun # define TXP_HEIGHT_MASK		GENMASK(31, 16)
59*4882a593Smuzhiyun # define TXP_WIDTH_SHIFT		0
60*4882a593Smuzhiyun # define TXP_WIDTH_MASK			GENMASK(15, 0)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define TXP_DST_CTRL		0x0c
63*4882a593Smuzhiyun /* These bits are set to 0x54 */
64*4882a593Smuzhiyun #define TXP_PILOT_SHIFT			24
65*4882a593Smuzhiyun #define TXP_PILOT_MASK			GENMASK(31, 24)
66*4882a593Smuzhiyun /* Bits 22-23 are set to 0x01 */
67*4882a593Smuzhiyun #define TXP_VERSION_SHIFT		22
68*4882a593Smuzhiyun #define TXP_VERSION_MASK		GENMASK(23, 22)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun /* Powers down the internal memory. */
71*4882a593Smuzhiyun # define TXP_POWERDOWN			BIT(21)
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /* Enables storing the alpha component in 8888/4444, instead of
74*4882a593Smuzhiyun  * filling with ~ALPHA_INVERT.
75*4882a593Smuzhiyun  */
76*4882a593Smuzhiyun # define TXP_ALPHA_ENABLE		BIT(20)
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /* 4 bits, each enables stores for a channel in each set of 4 bytes.
79*4882a593Smuzhiyun  * Set to 0xf for normal operation.
80*4882a593Smuzhiyun  */
81*4882a593Smuzhiyun # define TXP_BYTE_ENABLE_SHIFT		16
82*4882a593Smuzhiyun # define TXP_BYTE_ENABLE_MASK		GENMASK(19, 16)
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /* Debug: Generate VSTART again at EOF. */
85*4882a593Smuzhiyun # define TXP_VSTART_AT_EOF		BIT(15)
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* Debug: Terminate the current frame immediately.  Stops AXI
88*4882a593Smuzhiyun  * writes.
89*4882a593Smuzhiyun  */
90*4882a593Smuzhiyun # define TXP_ABORT			BIT(14)
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun # define TXP_DITHER			BIT(13)
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /* Inverts alpha if TXP_ALPHA_ENABLE, chooses fill value for
95*4882a593Smuzhiyun  * !TXP_ALPHA_ENABLE.
96*4882a593Smuzhiyun  */
97*4882a593Smuzhiyun # define TXP_ALPHA_INVERT		BIT(12)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /* Note: I've listed the channels here in high bit (in byte 3/2/1) to
100*4882a593Smuzhiyun  * low bit (in byte 0) order.
101*4882a593Smuzhiyun  */
102*4882a593Smuzhiyun # define TXP_FORMAT_SHIFT		8
103*4882a593Smuzhiyun # define TXP_FORMAT_MASK		GENMASK(11, 8)
104*4882a593Smuzhiyun # define TXP_FORMAT_ABGR4444		0
105*4882a593Smuzhiyun # define TXP_FORMAT_ARGB4444		1
106*4882a593Smuzhiyun # define TXP_FORMAT_BGRA4444		2
107*4882a593Smuzhiyun # define TXP_FORMAT_RGBA4444		3
108*4882a593Smuzhiyun # define TXP_FORMAT_BGR565		6
109*4882a593Smuzhiyun # define TXP_FORMAT_RGB565		7
110*4882a593Smuzhiyun /* 888s are non-rotated, raster-only */
111*4882a593Smuzhiyun # define TXP_FORMAT_BGR888		8
112*4882a593Smuzhiyun # define TXP_FORMAT_RGB888		9
113*4882a593Smuzhiyun # define TXP_FORMAT_ABGR8888		12
114*4882a593Smuzhiyun # define TXP_FORMAT_ARGB8888		13
115*4882a593Smuzhiyun # define TXP_FORMAT_BGRA8888		14
116*4882a593Smuzhiyun # define TXP_FORMAT_RGBA8888		15
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /* If TFORMAT is set, generates LT instead of T format. */
119*4882a593Smuzhiyun # define TXP_LINEAR_UTILE		BIT(7)
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /* Rotate output by 90 degrees. */
122*4882a593Smuzhiyun # define TXP_TRANSPOSE			BIT(6)
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /* Generate a tiled format for V3D. */
125*4882a593Smuzhiyun # define TXP_TFORMAT			BIT(5)
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /* Generates some undefined test mode output. */
128*4882a593Smuzhiyun # define TXP_TEST_MODE			BIT(4)
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /* Request odd field from HVS. */
131*4882a593Smuzhiyun # define TXP_FIELD			BIT(3)
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun /* Raise interrupt when idle. */
134*4882a593Smuzhiyun # define TXP_EI				BIT(2)
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /* Set when generating a frame, clears when idle. */
137*4882a593Smuzhiyun # define TXP_BUSY			BIT(1)
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun /* Starts a frame.  Self-clearing. */
140*4882a593Smuzhiyun # define TXP_GO				BIT(0)
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /* Number of lines received and committed to memory. */
143*4882a593Smuzhiyun #define TXP_PROGRESS		0x10
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun #define TXP_READ(offset) readl(txp->regs + (offset))
146*4882a593Smuzhiyun #define TXP_WRITE(offset, val) writel(val, txp->regs + (offset))
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun struct vc4_txp {
149*4882a593Smuzhiyun 	struct vc4_crtc	base;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	struct platform_device *pdev;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	struct drm_writeback_connector connector;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	void __iomem *regs;
156*4882a593Smuzhiyun 	struct debugfs_regset32 regset;
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
encoder_to_vc4_txp(struct drm_encoder * encoder)159*4882a593Smuzhiyun static inline struct vc4_txp *encoder_to_vc4_txp(struct drm_encoder *encoder)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	return container_of(encoder, struct vc4_txp, connector.encoder);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
connector_to_vc4_txp(struct drm_connector * conn)164*4882a593Smuzhiyun static inline struct vc4_txp *connector_to_vc4_txp(struct drm_connector *conn)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	return container_of(conn, struct vc4_txp, connector.base);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun static const struct debugfs_reg32 txp_regs[] = {
170*4882a593Smuzhiyun 	VC4_REG32(TXP_DST_PTR),
171*4882a593Smuzhiyun 	VC4_REG32(TXP_DST_PITCH),
172*4882a593Smuzhiyun 	VC4_REG32(TXP_DIM),
173*4882a593Smuzhiyun 	VC4_REG32(TXP_DST_CTRL),
174*4882a593Smuzhiyun 	VC4_REG32(TXP_PROGRESS),
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun 
vc4_txp_connector_get_modes(struct drm_connector * connector)177*4882a593Smuzhiyun static int vc4_txp_connector_get_modes(struct drm_connector *connector)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	struct drm_device *dev = connector->dev;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	return drm_add_modes_noedid(connector, dev->mode_config.max_width,
182*4882a593Smuzhiyun 				    dev->mode_config.max_height);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun static enum drm_mode_status
vc4_txp_connector_mode_valid(struct drm_connector * connector,struct drm_display_mode * mode)186*4882a593Smuzhiyun vc4_txp_connector_mode_valid(struct drm_connector *connector,
187*4882a593Smuzhiyun 			     struct drm_display_mode *mode)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	struct drm_device *dev = connector->dev;
190*4882a593Smuzhiyun 	struct drm_mode_config *mode_config = &dev->mode_config;
191*4882a593Smuzhiyun 	int w = mode->hdisplay, h = mode->vdisplay;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	if (w < mode_config->min_width || w > mode_config->max_width)
194*4882a593Smuzhiyun 		return MODE_BAD_HVALUE;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	if (h < mode_config->min_height || h > mode_config->max_height)
197*4882a593Smuzhiyun 		return MODE_BAD_VVALUE;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	return MODE_OK;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun static const u32 drm_fmts[] = {
203*4882a593Smuzhiyun 	DRM_FORMAT_RGB888,
204*4882a593Smuzhiyun 	DRM_FORMAT_BGR888,
205*4882a593Smuzhiyun 	DRM_FORMAT_XRGB8888,
206*4882a593Smuzhiyun 	DRM_FORMAT_XBGR8888,
207*4882a593Smuzhiyun 	DRM_FORMAT_ARGB8888,
208*4882a593Smuzhiyun 	DRM_FORMAT_ABGR8888,
209*4882a593Smuzhiyun 	DRM_FORMAT_RGBX8888,
210*4882a593Smuzhiyun 	DRM_FORMAT_BGRX8888,
211*4882a593Smuzhiyun 	DRM_FORMAT_RGBA8888,
212*4882a593Smuzhiyun 	DRM_FORMAT_BGRA8888,
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun static const u32 txp_fmts[] = {
216*4882a593Smuzhiyun 	TXP_FORMAT_RGB888,
217*4882a593Smuzhiyun 	TXP_FORMAT_BGR888,
218*4882a593Smuzhiyun 	TXP_FORMAT_ARGB8888,
219*4882a593Smuzhiyun 	TXP_FORMAT_ABGR8888,
220*4882a593Smuzhiyun 	TXP_FORMAT_ARGB8888,
221*4882a593Smuzhiyun 	TXP_FORMAT_ABGR8888,
222*4882a593Smuzhiyun 	TXP_FORMAT_RGBA8888,
223*4882a593Smuzhiyun 	TXP_FORMAT_BGRA8888,
224*4882a593Smuzhiyun 	TXP_FORMAT_RGBA8888,
225*4882a593Smuzhiyun 	TXP_FORMAT_BGRA8888,
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun 
vc4_txp_armed(struct drm_crtc_state * state)228*4882a593Smuzhiyun static void vc4_txp_armed(struct drm_crtc_state *state)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun 	struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(state);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	vc4_state->txp_armed = true;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
vc4_txp_connector_atomic_check(struct drm_connector * conn,struct drm_atomic_state * state)235*4882a593Smuzhiyun static int vc4_txp_connector_atomic_check(struct drm_connector *conn,
236*4882a593Smuzhiyun 					  struct drm_atomic_state *state)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	struct drm_connector_state *conn_state;
239*4882a593Smuzhiyun 	struct drm_crtc_state *crtc_state;
240*4882a593Smuzhiyun 	struct drm_framebuffer *fb;
241*4882a593Smuzhiyun 	int i;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	conn_state = drm_atomic_get_new_connector_state(state, conn);
244*4882a593Smuzhiyun 	if (!conn_state->writeback_job)
245*4882a593Smuzhiyun 		return 0;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	crtc_state = drm_atomic_get_new_crtc_state(state, conn_state->crtc);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	fb = conn_state->writeback_job->fb;
250*4882a593Smuzhiyun 	if (fb->width != crtc_state->mode.hdisplay ||
251*4882a593Smuzhiyun 	    fb->height != crtc_state->mode.vdisplay) {
252*4882a593Smuzhiyun 		DRM_DEBUG_KMS("Invalid framebuffer size %ux%u\n",
253*4882a593Smuzhiyun 			      fb->width, fb->height);
254*4882a593Smuzhiyun 		return -EINVAL;
255*4882a593Smuzhiyun 	}
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(drm_fmts); i++) {
258*4882a593Smuzhiyun 		if (fb->format->format == drm_fmts[i])
259*4882a593Smuzhiyun 			break;
260*4882a593Smuzhiyun 	}
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	if (i == ARRAY_SIZE(drm_fmts))
263*4882a593Smuzhiyun 		return -EINVAL;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	/* Pitch must be aligned on 16 bytes. */
266*4882a593Smuzhiyun 	if (fb->pitches[0] & GENMASK(3, 0))
267*4882a593Smuzhiyun 		return -EINVAL;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	vc4_txp_armed(crtc_state);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	return 0;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
vc4_txp_connector_atomic_commit(struct drm_connector * conn,struct drm_connector_state * conn_state)274*4882a593Smuzhiyun static void vc4_txp_connector_atomic_commit(struct drm_connector *conn,
275*4882a593Smuzhiyun 					struct drm_connector_state *conn_state)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun 	struct vc4_txp *txp = connector_to_vc4_txp(conn);
278*4882a593Smuzhiyun 	struct drm_gem_cma_object *gem;
279*4882a593Smuzhiyun 	struct drm_display_mode *mode;
280*4882a593Smuzhiyun 	struct drm_framebuffer *fb;
281*4882a593Smuzhiyun 	u32 ctrl;
282*4882a593Smuzhiyun 	int i;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	if (WARN_ON(!conn_state->writeback_job))
285*4882a593Smuzhiyun 		return;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	mode = &conn_state->crtc->state->adjusted_mode;
288*4882a593Smuzhiyun 	fb = conn_state->writeback_job->fb;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(drm_fmts); i++) {
291*4882a593Smuzhiyun 		if (fb->format->format == drm_fmts[i])
292*4882a593Smuzhiyun 			break;
293*4882a593Smuzhiyun 	}
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	if (WARN_ON(i == ARRAY_SIZE(drm_fmts)))
296*4882a593Smuzhiyun 		return;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	ctrl = TXP_GO | TXP_EI |
299*4882a593Smuzhiyun 	       VC4_SET_FIELD(0xf, TXP_BYTE_ENABLE) |
300*4882a593Smuzhiyun 	       VC4_SET_FIELD(txp_fmts[i], TXP_FORMAT);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	if (fb->format->has_alpha)
303*4882a593Smuzhiyun 		ctrl |= TXP_ALPHA_ENABLE;
304*4882a593Smuzhiyun 	else
305*4882a593Smuzhiyun 		/*
306*4882a593Smuzhiyun 		 * If TXP_ALPHA_ENABLE isn't set and TXP_ALPHA_INVERT is, the
307*4882a593Smuzhiyun 		 * hardware will force the output padding to be 0xff.
308*4882a593Smuzhiyun 		 */
309*4882a593Smuzhiyun 		ctrl |= TXP_ALPHA_INVERT;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	gem = drm_fb_cma_get_gem_obj(fb, 0);
312*4882a593Smuzhiyun 	TXP_WRITE(TXP_DST_PTR, gem->paddr + fb->offsets[0]);
313*4882a593Smuzhiyun 	TXP_WRITE(TXP_DST_PITCH, fb->pitches[0]);
314*4882a593Smuzhiyun 	TXP_WRITE(TXP_DIM,
315*4882a593Smuzhiyun 		  VC4_SET_FIELD(mode->hdisplay, TXP_WIDTH) |
316*4882a593Smuzhiyun 		  VC4_SET_FIELD(mode->vdisplay, TXP_HEIGHT));
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	TXP_WRITE(TXP_DST_CTRL, ctrl);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	drm_writeback_queue_job(&txp->connector, conn_state);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun static const struct drm_connector_helper_funcs vc4_txp_connector_helper_funcs = {
324*4882a593Smuzhiyun 	.get_modes = vc4_txp_connector_get_modes,
325*4882a593Smuzhiyun 	.mode_valid = vc4_txp_connector_mode_valid,
326*4882a593Smuzhiyun 	.atomic_check = vc4_txp_connector_atomic_check,
327*4882a593Smuzhiyun 	.atomic_commit = vc4_txp_connector_atomic_commit,
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun static enum drm_connector_status
vc4_txp_connector_detect(struct drm_connector * connector,bool force)331*4882a593Smuzhiyun vc4_txp_connector_detect(struct drm_connector *connector, bool force)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	return connector_status_connected;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
vc4_txp_connector_destroy(struct drm_connector * connector)336*4882a593Smuzhiyun static void vc4_txp_connector_destroy(struct drm_connector *connector)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	drm_connector_unregister(connector);
339*4882a593Smuzhiyun 	drm_connector_cleanup(connector);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun static const struct drm_connector_funcs vc4_txp_connector_funcs = {
343*4882a593Smuzhiyun 	.detect = vc4_txp_connector_detect,
344*4882a593Smuzhiyun 	.fill_modes = drm_helper_probe_single_connector_modes,
345*4882a593Smuzhiyun 	.destroy = vc4_txp_connector_destroy,
346*4882a593Smuzhiyun 	.reset = drm_atomic_helper_connector_reset,
347*4882a593Smuzhiyun 	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
348*4882a593Smuzhiyun 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
349*4882a593Smuzhiyun };
350*4882a593Smuzhiyun 
vc4_txp_encoder_disable(struct drm_encoder * encoder)351*4882a593Smuzhiyun static void vc4_txp_encoder_disable(struct drm_encoder *encoder)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun 	struct vc4_txp *txp = encoder_to_vc4_txp(encoder);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	if (TXP_READ(TXP_DST_CTRL) & TXP_BUSY) {
356*4882a593Smuzhiyun 		unsigned long timeout = jiffies + msecs_to_jiffies(1000);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 		TXP_WRITE(TXP_DST_CTRL, TXP_ABORT);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 		while (TXP_READ(TXP_DST_CTRL) & TXP_BUSY &&
361*4882a593Smuzhiyun 		       time_before(jiffies, timeout))
362*4882a593Smuzhiyun 			;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 		WARN_ON(TXP_READ(TXP_DST_CTRL) & TXP_BUSY);
365*4882a593Smuzhiyun 	}
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	TXP_WRITE(TXP_DST_CTRL, TXP_POWERDOWN);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs vc4_txp_encoder_helper_funcs = {
371*4882a593Smuzhiyun 	.disable = vc4_txp_encoder_disable,
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun 
vc4_txp_enable_vblank(struct drm_crtc * crtc)374*4882a593Smuzhiyun static int vc4_txp_enable_vblank(struct drm_crtc *crtc)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun 	return 0;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun 
vc4_txp_disable_vblank(struct drm_crtc * crtc)379*4882a593Smuzhiyun static void vc4_txp_disable_vblank(struct drm_crtc *crtc) {}
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun static const struct drm_crtc_funcs vc4_txp_crtc_funcs = {
382*4882a593Smuzhiyun 	.set_config		= drm_atomic_helper_set_config,
383*4882a593Smuzhiyun 	.destroy		= vc4_crtc_destroy,
384*4882a593Smuzhiyun 	.page_flip		= vc4_page_flip,
385*4882a593Smuzhiyun 	.reset			= vc4_crtc_reset,
386*4882a593Smuzhiyun 	.atomic_duplicate_state	= vc4_crtc_duplicate_state,
387*4882a593Smuzhiyun 	.atomic_destroy_state	= vc4_crtc_destroy_state,
388*4882a593Smuzhiyun 	.gamma_set		= drm_atomic_helper_legacy_gamma_set,
389*4882a593Smuzhiyun 	.enable_vblank		= vc4_txp_enable_vblank,
390*4882a593Smuzhiyun 	.disable_vblank		= vc4_txp_disable_vblank,
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun 
vc4_txp_atomic_check(struct drm_crtc * crtc,struct drm_crtc_state * state)393*4882a593Smuzhiyun static int vc4_txp_atomic_check(struct drm_crtc *crtc,
394*4882a593Smuzhiyun 				struct drm_crtc_state *state)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(state);
397*4882a593Smuzhiyun 	int ret;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	ret = vc4_hvs_atomic_check(crtc, state);
400*4882a593Smuzhiyun 	if (ret)
401*4882a593Smuzhiyun 		return ret;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	state->no_vblank = true;
404*4882a593Smuzhiyun 	vc4_state->feed_txp = true;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	return 0;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
vc4_txp_atomic_enable(struct drm_crtc * crtc,struct drm_crtc_state * old_state)409*4882a593Smuzhiyun static void vc4_txp_atomic_enable(struct drm_crtc *crtc,
410*4882a593Smuzhiyun 				  struct drm_crtc_state *old_state)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun 	drm_crtc_vblank_on(crtc);
413*4882a593Smuzhiyun 	vc4_hvs_atomic_enable(crtc, old_state);
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
vc4_txp_atomic_disable(struct drm_crtc * crtc,struct drm_crtc_state * old_state)416*4882a593Smuzhiyun static void vc4_txp_atomic_disable(struct drm_crtc *crtc,
417*4882a593Smuzhiyun 				   struct drm_crtc_state *old_state)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun 	struct drm_device *dev = crtc->dev;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	/* Disable vblank irq handling before crtc is disabled. */
422*4882a593Smuzhiyun 	drm_crtc_vblank_off(crtc);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	vc4_hvs_atomic_disable(crtc, old_state);
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	/*
427*4882a593Smuzhiyun 	 * Make sure we issue a vblank event after disabling the CRTC if
428*4882a593Smuzhiyun 	 * someone was waiting it.
429*4882a593Smuzhiyun 	 */
430*4882a593Smuzhiyun 	if (crtc->state->event) {
431*4882a593Smuzhiyun 		unsigned long flags;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 		spin_lock_irqsave(&dev->event_lock, flags);
434*4882a593Smuzhiyun 		drm_crtc_send_vblank_event(crtc, crtc->state->event);
435*4882a593Smuzhiyun 		crtc->state->event = NULL;
436*4882a593Smuzhiyun 		spin_unlock_irqrestore(&dev->event_lock, flags);
437*4882a593Smuzhiyun 	}
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun static const struct drm_crtc_helper_funcs vc4_txp_crtc_helper_funcs = {
441*4882a593Smuzhiyun 	.atomic_check	= vc4_txp_atomic_check,
442*4882a593Smuzhiyun 	.atomic_flush	= vc4_hvs_atomic_flush,
443*4882a593Smuzhiyun 	.atomic_enable	= vc4_txp_atomic_enable,
444*4882a593Smuzhiyun 	.atomic_disable	= vc4_txp_atomic_disable,
445*4882a593Smuzhiyun };
446*4882a593Smuzhiyun 
vc4_txp_interrupt(int irq,void * data)447*4882a593Smuzhiyun static irqreturn_t vc4_txp_interrupt(int irq, void *data)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun 	struct vc4_txp *txp = data;
450*4882a593Smuzhiyun 	struct vc4_crtc *vc4_crtc = &txp->base;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	TXP_WRITE(TXP_DST_CTRL, TXP_READ(TXP_DST_CTRL) & ~TXP_EI);
453*4882a593Smuzhiyun 	vc4_crtc_handle_vblank(vc4_crtc);
454*4882a593Smuzhiyun 	drm_writeback_signal_completion(&txp->connector, 0);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	return IRQ_HANDLED;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun static const struct vc4_crtc_data vc4_txp_crtc_data = {
460*4882a593Smuzhiyun 	.hvs_available_channels = BIT(2),
461*4882a593Smuzhiyun 	.hvs_output = 2,
462*4882a593Smuzhiyun };
463*4882a593Smuzhiyun 
vc4_txp_bind(struct device * dev,struct device * master,void * data)464*4882a593Smuzhiyun static int vc4_txp_bind(struct device *dev, struct device *master, void *data)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev);
467*4882a593Smuzhiyun 	struct drm_device *drm = dev_get_drvdata(master);
468*4882a593Smuzhiyun 	struct vc4_dev *vc4 = to_vc4_dev(drm);
469*4882a593Smuzhiyun 	struct vc4_crtc *vc4_crtc;
470*4882a593Smuzhiyun 	struct vc4_txp *txp;
471*4882a593Smuzhiyun 	struct drm_crtc *crtc;
472*4882a593Smuzhiyun 	struct drm_encoder *encoder;
473*4882a593Smuzhiyun 	int ret, irq;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
476*4882a593Smuzhiyun 	if (irq < 0)
477*4882a593Smuzhiyun 		return irq;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	txp = devm_kzalloc(dev, sizeof(*txp), GFP_KERNEL);
480*4882a593Smuzhiyun 	if (!txp)
481*4882a593Smuzhiyun 		return -ENOMEM;
482*4882a593Smuzhiyun 	vc4_crtc = &txp->base;
483*4882a593Smuzhiyun 	crtc = &vc4_crtc->base;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	vc4_crtc->pdev = pdev;
486*4882a593Smuzhiyun 	vc4_crtc->data = &vc4_txp_crtc_data;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	txp->pdev = pdev;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	txp->regs = vc4_ioremap_regs(pdev, 0);
491*4882a593Smuzhiyun 	if (IS_ERR(txp->regs))
492*4882a593Smuzhiyun 		return PTR_ERR(txp->regs);
493*4882a593Smuzhiyun 	txp->regset.base = txp->regs;
494*4882a593Smuzhiyun 	txp->regset.regs = txp_regs;
495*4882a593Smuzhiyun 	txp->regset.nregs = ARRAY_SIZE(txp_regs);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	drm_connector_helper_add(&txp->connector.base,
498*4882a593Smuzhiyun 				 &vc4_txp_connector_helper_funcs);
499*4882a593Smuzhiyun 	ret = drm_writeback_connector_init(drm, &txp->connector,
500*4882a593Smuzhiyun 					   &vc4_txp_connector_funcs,
501*4882a593Smuzhiyun 					   &vc4_txp_encoder_helper_funcs,
502*4882a593Smuzhiyun 					   drm_fmts, ARRAY_SIZE(drm_fmts));
503*4882a593Smuzhiyun 	if (ret)
504*4882a593Smuzhiyun 		return ret;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	ret = vc4_crtc_init(drm, vc4_crtc,
507*4882a593Smuzhiyun 			    &vc4_txp_crtc_funcs, &vc4_txp_crtc_helper_funcs);
508*4882a593Smuzhiyun 	if (ret)
509*4882a593Smuzhiyun 		return ret;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	encoder = &txp->connector.encoder;
512*4882a593Smuzhiyun 	encoder->possible_crtcs = drm_crtc_mask(crtc);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	ret = devm_request_irq(dev, irq, vc4_txp_interrupt, 0,
515*4882a593Smuzhiyun 			       dev_name(dev), txp);
516*4882a593Smuzhiyun 	if (ret)
517*4882a593Smuzhiyun 		return ret;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	dev_set_drvdata(dev, txp);
520*4882a593Smuzhiyun 	vc4->txp = txp;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	vc4_debugfs_add_regset32(drm, "txp_regs", &txp->regset);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	return 0;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun 
vc4_txp_unbind(struct device * dev,struct device * master,void * data)527*4882a593Smuzhiyun static void vc4_txp_unbind(struct device *dev, struct device *master,
528*4882a593Smuzhiyun 			   void *data)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun 	struct drm_device *drm = dev_get_drvdata(master);
531*4882a593Smuzhiyun 	struct vc4_dev *vc4 = to_vc4_dev(drm);
532*4882a593Smuzhiyun 	struct vc4_txp *txp = dev_get_drvdata(dev);
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	vc4_txp_connector_destroy(&txp->connector.base);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	vc4->txp = NULL;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun static const struct component_ops vc4_txp_ops = {
540*4882a593Smuzhiyun 	.bind   = vc4_txp_bind,
541*4882a593Smuzhiyun 	.unbind = vc4_txp_unbind,
542*4882a593Smuzhiyun };
543*4882a593Smuzhiyun 
vc4_txp_probe(struct platform_device * pdev)544*4882a593Smuzhiyun static int vc4_txp_probe(struct platform_device *pdev)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun 	return component_add(&pdev->dev, &vc4_txp_ops);
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun 
vc4_txp_remove(struct platform_device * pdev)549*4882a593Smuzhiyun static int vc4_txp_remove(struct platform_device *pdev)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun 	component_del(&pdev->dev, &vc4_txp_ops);
552*4882a593Smuzhiyun 	return 0;
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun static const struct of_device_id vc4_txp_dt_match[] = {
556*4882a593Smuzhiyun 	{ .compatible = "brcm,bcm2835-txp" },
557*4882a593Smuzhiyun 	{ /* sentinel */ },
558*4882a593Smuzhiyun };
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun struct platform_driver vc4_txp_driver = {
561*4882a593Smuzhiyun 	.probe = vc4_txp_probe,
562*4882a593Smuzhiyun 	.remove = vc4_txp_remove,
563*4882a593Smuzhiyun 	.driver = {
564*4882a593Smuzhiyun 		.name = "vc4_txp",
565*4882a593Smuzhiyun 		.of_match_table = vc4_txp_dt_match,
566*4882a593Smuzhiyun 	},
567*4882a593Smuzhiyun };
568