xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/vc4/vc4_render_cl.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright © 2014-2015 Broadcom
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * The above copyright notice and this permission notice (including the next
12*4882a593Smuzhiyun  * paragraph) shall be included in all copies or substantial portions of the
13*4882a593Smuzhiyun  * Software.
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18*4882a593Smuzhiyun  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19*4882a593Smuzhiyun  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20*4882a593Smuzhiyun  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21*4882a593Smuzhiyun  * IN THE SOFTWARE.
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /**
25*4882a593Smuzhiyun  * DOC: Render command list generation
26*4882a593Smuzhiyun  *
27*4882a593Smuzhiyun  * In the V3D hardware, render command lists are what load and store
28*4882a593Smuzhiyun  * tiles of a framebuffer and optionally call out to binner-generated
29*4882a593Smuzhiyun  * command lists to do the 3D drawing for that tile.
30*4882a593Smuzhiyun  *
31*4882a593Smuzhiyun  * In the VC4 driver, render command list generation is performed by the
32*4882a593Smuzhiyun  * kernel instead of userspace.  We do this because validating a
33*4882a593Smuzhiyun  * user-submitted command list is hard to get right and has high CPU overhead,
34*4882a593Smuzhiyun  * while the number of valid configurations for render command lists is
35*4882a593Smuzhiyun  * actually fairly low.
36*4882a593Smuzhiyun  */
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #include "uapi/drm/vc4_drm.h"
39*4882a593Smuzhiyun #include "vc4_drv.h"
40*4882a593Smuzhiyun #include "vc4_packet.h"
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun struct vc4_rcl_setup {
43*4882a593Smuzhiyun 	struct drm_gem_cma_object *color_read;
44*4882a593Smuzhiyun 	struct drm_gem_cma_object *color_write;
45*4882a593Smuzhiyun 	struct drm_gem_cma_object *zs_read;
46*4882a593Smuzhiyun 	struct drm_gem_cma_object *zs_write;
47*4882a593Smuzhiyun 	struct drm_gem_cma_object *msaa_color_write;
48*4882a593Smuzhiyun 	struct drm_gem_cma_object *msaa_zs_write;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	struct drm_gem_cma_object *rcl;
51*4882a593Smuzhiyun 	u32 next_offset;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	u32 next_write_bo_index;
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
rcl_u8(struct vc4_rcl_setup * setup,u8 val)56*4882a593Smuzhiyun static inline void rcl_u8(struct vc4_rcl_setup *setup, u8 val)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	*(u8 *)(setup->rcl->vaddr + setup->next_offset) = val;
59*4882a593Smuzhiyun 	setup->next_offset += 1;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
rcl_u16(struct vc4_rcl_setup * setup,u16 val)62*4882a593Smuzhiyun static inline void rcl_u16(struct vc4_rcl_setup *setup, u16 val)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	*(u16 *)(setup->rcl->vaddr + setup->next_offset) = val;
65*4882a593Smuzhiyun 	setup->next_offset += 2;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
rcl_u32(struct vc4_rcl_setup * setup,u32 val)68*4882a593Smuzhiyun static inline void rcl_u32(struct vc4_rcl_setup *setup, u32 val)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	*(u32 *)(setup->rcl->vaddr + setup->next_offset) = val;
71*4882a593Smuzhiyun 	setup->next_offset += 4;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun /*
75*4882a593Smuzhiyun  * Emits a no-op STORE_TILE_BUFFER_GENERAL.
76*4882a593Smuzhiyun  *
77*4882a593Smuzhiyun  * If we emit a PACKET_TILE_COORDINATES, it must be followed by a store of
78*4882a593Smuzhiyun  * some sort before another load is triggered.
79*4882a593Smuzhiyun  */
vc4_store_before_load(struct vc4_rcl_setup * setup)80*4882a593Smuzhiyun static void vc4_store_before_load(struct vc4_rcl_setup *setup)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	rcl_u8(setup, VC4_PACKET_STORE_TILE_BUFFER_GENERAL);
83*4882a593Smuzhiyun 	rcl_u16(setup,
84*4882a593Smuzhiyun 		VC4_SET_FIELD(VC4_LOADSTORE_TILE_BUFFER_NONE,
85*4882a593Smuzhiyun 			      VC4_LOADSTORE_TILE_BUFFER_BUFFER) |
86*4882a593Smuzhiyun 		VC4_STORE_TILE_BUFFER_DISABLE_COLOR_CLEAR |
87*4882a593Smuzhiyun 		VC4_STORE_TILE_BUFFER_DISABLE_ZS_CLEAR |
88*4882a593Smuzhiyun 		VC4_STORE_TILE_BUFFER_DISABLE_VG_MASK_CLEAR);
89*4882a593Smuzhiyun 	rcl_u32(setup, 0); /* no address, since we're in None mode */
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /*
93*4882a593Smuzhiyun  * Calculates the physical address of the start of a tile in a RCL surface.
94*4882a593Smuzhiyun  *
95*4882a593Smuzhiyun  * Unlike the other load/store packets,
96*4882a593Smuzhiyun  * VC4_PACKET_LOAD/STORE_FULL_RES_TILE_BUFFER don't look at the tile
97*4882a593Smuzhiyun  * coordinates packet, and instead just store to the address given.
98*4882a593Smuzhiyun  */
vc4_full_res_offset(struct vc4_exec_info * exec,struct drm_gem_cma_object * bo,struct drm_vc4_submit_rcl_surface * surf,uint8_t x,uint8_t y)99*4882a593Smuzhiyun static uint32_t vc4_full_res_offset(struct vc4_exec_info *exec,
100*4882a593Smuzhiyun 				    struct drm_gem_cma_object *bo,
101*4882a593Smuzhiyun 				    struct drm_vc4_submit_rcl_surface *surf,
102*4882a593Smuzhiyun 				    uint8_t x, uint8_t y)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	return bo->paddr + surf->offset + VC4_TILE_BUFFER_SIZE *
105*4882a593Smuzhiyun 		(DIV_ROUND_UP(exec->args->width, 32) * y + x);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /*
109*4882a593Smuzhiyun  * Emits a PACKET_TILE_COORDINATES if one isn't already pending.
110*4882a593Smuzhiyun  *
111*4882a593Smuzhiyun  * The tile coordinates packet triggers a pending load if there is one, are
112*4882a593Smuzhiyun  * used for clipping during rendering, and determine where loads/stores happen
113*4882a593Smuzhiyun  * relative to their base address.
114*4882a593Smuzhiyun  */
vc4_tile_coordinates(struct vc4_rcl_setup * setup,uint32_t x,uint32_t y)115*4882a593Smuzhiyun static void vc4_tile_coordinates(struct vc4_rcl_setup *setup,
116*4882a593Smuzhiyun 				 uint32_t x, uint32_t y)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	rcl_u8(setup, VC4_PACKET_TILE_COORDINATES);
119*4882a593Smuzhiyun 	rcl_u8(setup, x);
120*4882a593Smuzhiyun 	rcl_u8(setup, y);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
emit_tile(struct vc4_exec_info * exec,struct vc4_rcl_setup * setup,uint8_t x,uint8_t y,bool first,bool last)123*4882a593Smuzhiyun static void emit_tile(struct vc4_exec_info *exec,
124*4882a593Smuzhiyun 		      struct vc4_rcl_setup *setup,
125*4882a593Smuzhiyun 		      uint8_t x, uint8_t y, bool first, bool last)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	struct drm_vc4_submit_cl *args = exec->args;
128*4882a593Smuzhiyun 	bool has_bin = args->bin_cl_size != 0;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	/* Note that the load doesn't actually occur until the
131*4882a593Smuzhiyun 	 * tile coords packet is processed, and only one load
132*4882a593Smuzhiyun 	 * may be outstanding at a time.
133*4882a593Smuzhiyun 	 */
134*4882a593Smuzhiyun 	if (setup->color_read) {
135*4882a593Smuzhiyun 		if (args->color_read.flags &
136*4882a593Smuzhiyun 		    VC4_SUBMIT_RCL_SURFACE_READ_IS_FULL_RES) {
137*4882a593Smuzhiyun 			rcl_u8(setup, VC4_PACKET_LOAD_FULL_RES_TILE_BUFFER);
138*4882a593Smuzhiyun 			rcl_u32(setup,
139*4882a593Smuzhiyun 				vc4_full_res_offset(exec, setup->color_read,
140*4882a593Smuzhiyun 						    &args->color_read, x, y) |
141*4882a593Smuzhiyun 				VC4_LOADSTORE_FULL_RES_DISABLE_ZS);
142*4882a593Smuzhiyun 		} else {
143*4882a593Smuzhiyun 			rcl_u8(setup, VC4_PACKET_LOAD_TILE_BUFFER_GENERAL);
144*4882a593Smuzhiyun 			rcl_u16(setup, args->color_read.bits);
145*4882a593Smuzhiyun 			rcl_u32(setup, setup->color_read->paddr +
146*4882a593Smuzhiyun 				args->color_read.offset);
147*4882a593Smuzhiyun 		}
148*4882a593Smuzhiyun 	}
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	if (setup->zs_read) {
151*4882a593Smuzhiyun 		if (setup->color_read) {
152*4882a593Smuzhiyun 			/* Exec previous load. */
153*4882a593Smuzhiyun 			vc4_tile_coordinates(setup, x, y);
154*4882a593Smuzhiyun 			vc4_store_before_load(setup);
155*4882a593Smuzhiyun 		}
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 		if (args->zs_read.flags &
158*4882a593Smuzhiyun 		    VC4_SUBMIT_RCL_SURFACE_READ_IS_FULL_RES) {
159*4882a593Smuzhiyun 			rcl_u8(setup, VC4_PACKET_LOAD_FULL_RES_TILE_BUFFER);
160*4882a593Smuzhiyun 			rcl_u32(setup,
161*4882a593Smuzhiyun 				vc4_full_res_offset(exec, setup->zs_read,
162*4882a593Smuzhiyun 						    &args->zs_read, x, y) |
163*4882a593Smuzhiyun 				VC4_LOADSTORE_FULL_RES_DISABLE_COLOR);
164*4882a593Smuzhiyun 		} else {
165*4882a593Smuzhiyun 			rcl_u8(setup, VC4_PACKET_LOAD_TILE_BUFFER_GENERAL);
166*4882a593Smuzhiyun 			rcl_u16(setup, args->zs_read.bits);
167*4882a593Smuzhiyun 			rcl_u32(setup, setup->zs_read->paddr +
168*4882a593Smuzhiyun 				args->zs_read.offset);
169*4882a593Smuzhiyun 		}
170*4882a593Smuzhiyun 	}
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	/* Clipping depends on tile coordinates having been
173*4882a593Smuzhiyun 	 * emitted, so we always need one here.
174*4882a593Smuzhiyun 	 */
175*4882a593Smuzhiyun 	vc4_tile_coordinates(setup, x, y);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	/* Wait for the binner before jumping to the first
178*4882a593Smuzhiyun 	 * tile's lists.
179*4882a593Smuzhiyun 	 */
180*4882a593Smuzhiyun 	if (first && has_bin)
181*4882a593Smuzhiyun 		rcl_u8(setup, VC4_PACKET_WAIT_ON_SEMAPHORE);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	if (has_bin) {
184*4882a593Smuzhiyun 		rcl_u8(setup, VC4_PACKET_BRANCH_TO_SUB_LIST);
185*4882a593Smuzhiyun 		rcl_u32(setup, (exec->tile_alloc_offset +
186*4882a593Smuzhiyun 				(y * exec->bin_tiles_x + x) * 32));
187*4882a593Smuzhiyun 	}
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	if (setup->msaa_color_write) {
190*4882a593Smuzhiyun 		bool last_tile_write = (!setup->msaa_zs_write &&
191*4882a593Smuzhiyun 					!setup->zs_write &&
192*4882a593Smuzhiyun 					!setup->color_write);
193*4882a593Smuzhiyun 		uint32_t bits = VC4_LOADSTORE_FULL_RES_DISABLE_ZS;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 		if (!last_tile_write)
196*4882a593Smuzhiyun 			bits |= VC4_LOADSTORE_FULL_RES_DISABLE_CLEAR_ALL;
197*4882a593Smuzhiyun 		else if (last)
198*4882a593Smuzhiyun 			bits |= VC4_LOADSTORE_FULL_RES_EOF;
199*4882a593Smuzhiyun 		rcl_u8(setup, VC4_PACKET_STORE_FULL_RES_TILE_BUFFER);
200*4882a593Smuzhiyun 		rcl_u32(setup,
201*4882a593Smuzhiyun 			vc4_full_res_offset(exec, setup->msaa_color_write,
202*4882a593Smuzhiyun 					    &args->msaa_color_write, x, y) |
203*4882a593Smuzhiyun 			bits);
204*4882a593Smuzhiyun 	}
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	if (setup->msaa_zs_write) {
207*4882a593Smuzhiyun 		bool last_tile_write = (!setup->zs_write &&
208*4882a593Smuzhiyun 					!setup->color_write);
209*4882a593Smuzhiyun 		uint32_t bits = VC4_LOADSTORE_FULL_RES_DISABLE_COLOR;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 		if (setup->msaa_color_write)
212*4882a593Smuzhiyun 			vc4_tile_coordinates(setup, x, y);
213*4882a593Smuzhiyun 		if (!last_tile_write)
214*4882a593Smuzhiyun 			bits |= VC4_LOADSTORE_FULL_RES_DISABLE_CLEAR_ALL;
215*4882a593Smuzhiyun 		else if (last)
216*4882a593Smuzhiyun 			bits |= VC4_LOADSTORE_FULL_RES_EOF;
217*4882a593Smuzhiyun 		rcl_u8(setup, VC4_PACKET_STORE_FULL_RES_TILE_BUFFER);
218*4882a593Smuzhiyun 		rcl_u32(setup,
219*4882a593Smuzhiyun 			vc4_full_res_offset(exec, setup->msaa_zs_write,
220*4882a593Smuzhiyun 					    &args->msaa_zs_write, x, y) |
221*4882a593Smuzhiyun 			bits);
222*4882a593Smuzhiyun 	}
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	if (setup->zs_write) {
225*4882a593Smuzhiyun 		bool last_tile_write = !setup->color_write;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 		if (setup->msaa_color_write || setup->msaa_zs_write)
228*4882a593Smuzhiyun 			vc4_tile_coordinates(setup, x, y);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 		rcl_u8(setup, VC4_PACKET_STORE_TILE_BUFFER_GENERAL);
231*4882a593Smuzhiyun 		rcl_u16(setup, args->zs_write.bits |
232*4882a593Smuzhiyun 			(last_tile_write ?
233*4882a593Smuzhiyun 			 0 : VC4_STORE_TILE_BUFFER_DISABLE_COLOR_CLEAR));
234*4882a593Smuzhiyun 		rcl_u32(setup,
235*4882a593Smuzhiyun 			(setup->zs_write->paddr + args->zs_write.offset) |
236*4882a593Smuzhiyun 			((last && last_tile_write) ?
237*4882a593Smuzhiyun 			 VC4_LOADSTORE_TILE_BUFFER_EOF : 0));
238*4882a593Smuzhiyun 	}
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	if (setup->color_write) {
241*4882a593Smuzhiyun 		if (setup->msaa_color_write || setup->msaa_zs_write ||
242*4882a593Smuzhiyun 		    setup->zs_write) {
243*4882a593Smuzhiyun 			vc4_tile_coordinates(setup, x, y);
244*4882a593Smuzhiyun 		}
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 		if (last)
247*4882a593Smuzhiyun 			rcl_u8(setup, VC4_PACKET_STORE_MS_TILE_BUFFER_AND_EOF);
248*4882a593Smuzhiyun 		else
249*4882a593Smuzhiyun 			rcl_u8(setup, VC4_PACKET_STORE_MS_TILE_BUFFER);
250*4882a593Smuzhiyun 	}
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
vc4_create_rcl_bo(struct drm_device * dev,struct vc4_exec_info * exec,struct vc4_rcl_setup * setup)253*4882a593Smuzhiyun static int vc4_create_rcl_bo(struct drm_device *dev, struct vc4_exec_info *exec,
254*4882a593Smuzhiyun 			     struct vc4_rcl_setup *setup)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	struct drm_vc4_submit_cl *args = exec->args;
257*4882a593Smuzhiyun 	bool has_bin = args->bin_cl_size != 0;
258*4882a593Smuzhiyun 	uint8_t min_x_tile = args->min_x_tile;
259*4882a593Smuzhiyun 	uint8_t min_y_tile = args->min_y_tile;
260*4882a593Smuzhiyun 	uint8_t max_x_tile = args->max_x_tile;
261*4882a593Smuzhiyun 	uint8_t max_y_tile = args->max_y_tile;
262*4882a593Smuzhiyun 	uint8_t xtiles = max_x_tile - min_x_tile + 1;
263*4882a593Smuzhiyun 	uint8_t ytiles = max_y_tile - min_y_tile + 1;
264*4882a593Smuzhiyun 	uint8_t xi, yi;
265*4882a593Smuzhiyun 	uint32_t size, loop_body_size;
266*4882a593Smuzhiyun 	bool positive_x = true;
267*4882a593Smuzhiyun 	bool positive_y = true;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	if (args->flags & VC4_SUBMIT_CL_FIXED_RCL_ORDER) {
270*4882a593Smuzhiyun 		if (!(args->flags & VC4_SUBMIT_CL_RCL_ORDER_INCREASING_X))
271*4882a593Smuzhiyun 			positive_x = false;
272*4882a593Smuzhiyun 		if (!(args->flags & VC4_SUBMIT_CL_RCL_ORDER_INCREASING_Y))
273*4882a593Smuzhiyun 			positive_y = false;
274*4882a593Smuzhiyun 	}
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	size = VC4_PACKET_TILE_RENDERING_MODE_CONFIG_SIZE;
277*4882a593Smuzhiyun 	loop_body_size = VC4_PACKET_TILE_COORDINATES_SIZE;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	if (args->flags & VC4_SUBMIT_CL_USE_CLEAR_COLOR) {
280*4882a593Smuzhiyun 		size += VC4_PACKET_CLEAR_COLORS_SIZE +
281*4882a593Smuzhiyun 			VC4_PACKET_TILE_COORDINATES_SIZE +
282*4882a593Smuzhiyun 			VC4_PACKET_STORE_TILE_BUFFER_GENERAL_SIZE;
283*4882a593Smuzhiyun 	}
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	if (setup->color_read) {
286*4882a593Smuzhiyun 		if (args->color_read.flags &
287*4882a593Smuzhiyun 		    VC4_SUBMIT_RCL_SURFACE_READ_IS_FULL_RES) {
288*4882a593Smuzhiyun 			loop_body_size += VC4_PACKET_LOAD_FULL_RES_TILE_BUFFER_SIZE;
289*4882a593Smuzhiyun 		} else {
290*4882a593Smuzhiyun 			loop_body_size += VC4_PACKET_LOAD_TILE_BUFFER_GENERAL_SIZE;
291*4882a593Smuzhiyun 		}
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun 	if (setup->zs_read) {
294*4882a593Smuzhiyun 		if (setup->color_read) {
295*4882a593Smuzhiyun 			loop_body_size += VC4_PACKET_TILE_COORDINATES_SIZE;
296*4882a593Smuzhiyun 			loop_body_size += VC4_PACKET_STORE_TILE_BUFFER_GENERAL_SIZE;
297*4882a593Smuzhiyun 		}
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 		if (args->zs_read.flags &
300*4882a593Smuzhiyun 		    VC4_SUBMIT_RCL_SURFACE_READ_IS_FULL_RES) {
301*4882a593Smuzhiyun 			loop_body_size += VC4_PACKET_LOAD_FULL_RES_TILE_BUFFER_SIZE;
302*4882a593Smuzhiyun 		} else {
303*4882a593Smuzhiyun 			loop_body_size += VC4_PACKET_LOAD_TILE_BUFFER_GENERAL_SIZE;
304*4882a593Smuzhiyun 		}
305*4882a593Smuzhiyun 	}
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	if (has_bin) {
308*4882a593Smuzhiyun 		size += VC4_PACKET_WAIT_ON_SEMAPHORE_SIZE;
309*4882a593Smuzhiyun 		loop_body_size += VC4_PACKET_BRANCH_TO_SUB_LIST_SIZE;
310*4882a593Smuzhiyun 	}
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	if (setup->msaa_color_write)
313*4882a593Smuzhiyun 		loop_body_size += VC4_PACKET_STORE_FULL_RES_TILE_BUFFER_SIZE;
314*4882a593Smuzhiyun 	if (setup->msaa_zs_write)
315*4882a593Smuzhiyun 		loop_body_size += VC4_PACKET_STORE_FULL_RES_TILE_BUFFER_SIZE;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	if (setup->zs_write)
318*4882a593Smuzhiyun 		loop_body_size += VC4_PACKET_STORE_TILE_BUFFER_GENERAL_SIZE;
319*4882a593Smuzhiyun 	if (setup->color_write)
320*4882a593Smuzhiyun 		loop_body_size += VC4_PACKET_STORE_MS_TILE_BUFFER_SIZE;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	/* We need a VC4_PACKET_TILE_COORDINATES in between each store. */
323*4882a593Smuzhiyun 	loop_body_size += VC4_PACKET_TILE_COORDINATES_SIZE *
324*4882a593Smuzhiyun 		((setup->msaa_color_write != NULL) +
325*4882a593Smuzhiyun 		 (setup->msaa_zs_write != NULL) +
326*4882a593Smuzhiyun 		 (setup->color_write != NULL) +
327*4882a593Smuzhiyun 		 (setup->zs_write != NULL) - 1);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	size += xtiles * ytiles * loop_body_size;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	setup->rcl = &vc4_bo_create(dev, size, true, VC4_BO_TYPE_RCL)->base;
332*4882a593Smuzhiyun 	if (IS_ERR(setup->rcl))
333*4882a593Smuzhiyun 		return PTR_ERR(setup->rcl);
334*4882a593Smuzhiyun 	list_add_tail(&to_vc4_bo(&setup->rcl->base)->unref_head,
335*4882a593Smuzhiyun 		      &exec->unref_list);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	/* The tile buffer gets cleared when the previous tile is stored.  If
338*4882a593Smuzhiyun 	 * the clear values changed between frames, then the tile buffer has
339*4882a593Smuzhiyun 	 * stale clear values in it, so we have to do a store in None mode (no
340*4882a593Smuzhiyun 	 * writes) so that we trigger the tile buffer clear.
341*4882a593Smuzhiyun 	 */
342*4882a593Smuzhiyun 	if (args->flags & VC4_SUBMIT_CL_USE_CLEAR_COLOR) {
343*4882a593Smuzhiyun 		rcl_u8(setup, VC4_PACKET_CLEAR_COLORS);
344*4882a593Smuzhiyun 		rcl_u32(setup, args->clear_color[0]);
345*4882a593Smuzhiyun 		rcl_u32(setup, args->clear_color[1]);
346*4882a593Smuzhiyun 		rcl_u32(setup, args->clear_z);
347*4882a593Smuzhiyun 		rcl_u8(setup, args->clear_s);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 		vc4_tile_coordinates(setup, 0, 0);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 		rcl_u8(setup, VC4_PACKET_STORE_TILE_BUFFER_GENERAL);
352*4882a593Smuzhiyun 		rcl_u16(setup, VC4_LOADSTORE_TILE_BUFFER_NONE);
353*4882a593Smuzhiyun 		rcl_u32(setup, 0); /* no address, since we're in None mode */
354*4882a593Smuzhiyun 	}
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	rcl_u8(setup, VC4_PACKET_TILE_RENDERING_MODE_CONFIG);
357*4882a593Smuzhiyun 	rcl_u32(setup,
358*4882a593Smuzhiyun 		(setup->color_write ? (setup->color_write->paddr +
359*4882a593Smuzhiyun 				       args->color_write.offset) :
360*4882a593Smuzhiyun 		 0));
361*4882a593Smuzhiyun 	rcl_u16(setup, args->width);
362*4882a593Smuzhiyun 	rcl_u16(setup, args->height);
363*4882a593Smuzhiyun 	rcl_u16(setup, args->color_write.bits);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	for (yi = 0; yi < ytiles; yi++) {
366*4882a593Smuzhiyun 		int y = positive_y ? min_y_tile + yi : max_y_tile - yi;
367*4882a593Smuzhiyun 		for (xi = 0; xi < xtiles; xi++) {
368*4882a593Smuzhiyun 			int x = positive_x ? min_x_tile + xi : max_x_tile - xi;
369*4882a593Smuzhiyun 			bool first = (xi == 0 && yi == 0);
370*4882a593Smuzhiyun 			bool last = (xi == xtiles - 1 && yi == ytiles - 1);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 			emit_tile(exec, setup, x, y, first, last);
373*4882a593Smuzhiyun 		}
374*4882a593Smuzhiyun 	}
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	BUG_ON(setup->next_offset != size);
377*4882a593Smuzhiyun 	exec->ct1ca = setup->rcl->paddr;
378*4882a593Smuzhiyun 	exec->ct1ea = setup->rcl->paddr + setup->next_offset;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	return 0;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun 
vc4_full_res_bounds_check(struct vc4_exec_info * exec,struct drm_gem_cma_object * obj,struct drm_vc4_submit_rcl_surface * surf)383*4882a593Smuzhiyun static int vc4_full_res_bounds_check(struct vc4_exec_info *exec,
384*4882a593Smuzhiyun 				     struct drm_gem_cma_object *obj,
385*4882a593Smuzhiyun 				     struct drm_vc4_submit_rcl_surface *surf)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	struct drm_vc4_submit_cl *args = exec->args;
388*4882a593Smuzhiyun 	u32 render_tiles_stride = DIV_ROUND_UP(exec->args->width, 32);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	if (surf->offset > obj->base.size) {
391*4882a593Smuzhiyun 		DRM_DEBUG("surface offset %d > BO size %zd\n",
392*4882a593Smuzhiyun 			  surf->offset, obj->base.size);
393*4882a593Smuzhiyun 		return -EINVAL;
394*4882a593Smuzhiyun 	}
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	if ((obj->base.size - surf->offset) / VC4_TILE_BUFFER_SIZE <
397*4882a593Smuzhiyun 	    render_tiles_stride * args->max_y_tile + args->max_x_tile) {
398*4882a593Smuzhiyun 		DRM_DEBUG("MSAA tile %d, %d out of bounds "
399*4882a593Smuzhiyun 			  "(bo size %zd, offset %d).\n",
400*4882a593Smuzhiyun 			  args->max_x_tile, args->max_y_tile,
401*4882a593Smuzhiyun 			  obj->base.size,
402*4882a593Smuzhiyun 			  surf->offset);
403*4882a593Smuzhiyun 		return -EINVAL;
404*4882a593Smuzhiyun 	}
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	return 0;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
vc4_rcl_msaa_surface_setup(struct vc4_exec_info * exec,struct drm_gem_cma_object ** obj,struct drm_vc4_submit_rcl_surface * surf)409*4882a593Smuzhiyun static int vc4_rcl_msaa_surface_setup(struct vc4_exec_info *exec,
410*4882a593Smuzhiyun 				      struct drm_gem_cma_object **obj,
411*4882a593Smuzhiyun 				      struct drm_vc4_submit_rcl_surface *surf)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun 	if (surf->flags != 0 || surf->bits != 0) {
414*4882a593Smuzhiyun 		DRM_DEBUG("MSAA surface had nonzero flags/bits\n");
415*4882a593Smuzhiyun 		return -EINVAL;
416*4882a593Smuzhiyun 	}
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	if (surf->hindex == ~0)
419*4882a593Smuzhiyun 		return 0;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	*obj = vc4_use_bo(exec, surf->hindex);
422*4882a593Smuzhiyun 	if (!*obj)
423*4882a593Smuzhiyun 		return -EINVAL;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	exec->rcl_write_bo[exec->rcl_write_bo_count++] = *obj;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	if (surf->offset & 0xf) {
428*4882a593Smuzhiyun 		DRM_DEBUG("MSAA write must be 16b aligned.\n");
429*4882a593Smuzhiyun 		return -EINVAL;
430*4882a593Smuzhiyun 	}
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	return vc4_full_res_bounds_check(exec, *obj, surf);
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
vc4_rcl_surface_setup(struct vc4_exec_info * exec,struct drm_gem_cma_object ** obj,struct drm_vc4_submit_rcl_surface * surf,bool is_write)435*4882a593Smuzhiyun static int vc4_rcl_surface_setup(struct vc4_exec_info *exec,
436*4882a593Smuzhiyun 				 struct drm_gem_cma_object **obj,
437*4882a593Smuzhiyun 				 struct drm_vc4_submit_rcl_surface *surf,
438*4882a593Smuzhiyun 				 bool is_write)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	uint8_t tiling = VC4_GET_FIELD(surf->bits,
441*4882a593Smuzhiyun 				       VC4_LOADSTORE_TILE_BUFFER_TILING);
442*4882a593Smuzhiyun 	uint8_t buffer = VC4_GET_FIELD(surf->bits,
443*4882a593Smuzhiyun 				       VC4_LOADSTORE_TILE_BUFFER_BUFFER);
444*4882a593Smuzhiyun 	uint8_t format = VC4_GET_FIELD(surf->bits,
445*4882a593Smuzhiyun 				       VC4_LOADSTORE_TILE_BUFFER_FORMAT);
446*4882a593Smuzhiyun 	int cpp;
447*4882a593Smuzhiyun 	int ret;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	if (surf->flags & ~VC4_SUBMIT_RCL_SURFACE_READ_IS_FULL_RES) {
450*4882a593Smuzhiyun 		DRM_DEBUG("Extra flags set\n");
451*4882a593Smuzhiyun 		return -EINVAL;
452*4882a593Smuzhiyun 	}
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	if (surf->hindex == ~0)
455*4882a593Smuzhiyun 		return 0;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	*obj = vc4_use_bo(exec, surf->hindex);
458*4882a593Smuzhiyun 	if (!*obj)
459*4882a593Smuzhiyun 		return -EINVAL;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	if (is_write)
462*4882a593Smuzhiyun 		exec->rcl_write_bo[exec->rcl_write_bo_count++] = *obj;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	if (surf->flags & VC4_SUBMIT_RCL_SURFACE_READ_IS_FULL_RES) {
465*4882a593Smuzhiyun 		if (surf == &exec->args->zs_write) {
466*4882a593Smuzhiyun 			DRM_DEBUG("general zs write may not be a full-res.\n");
467*4882a593Smuzhiyun 			return -EINVAL;
468*4882a593Smuzhiyun 		}
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 		if (surf->bits != 0) {
471*4882a593Smuzhiyun 			DRM_DEBUG("load/store general bits set with "
472*4882a593Smuzhiyun 				  "full res load/store.\n");
473*4882a593Smuzhiyun 			return -EINVAL;
474*4882a593Smuzhiyun 		}
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 		ret = vc4_full_res_bounds_check(exec, *obj, surf);
477*4882a593Smuzhiyun 		if (ret)
478*4882a593Smuzhiyun 			return ret;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 		return 0;
481*4882a593Smuzhiyun 	}
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	if (surf->bits & ~(VC4_LOADSTORE_TILE_BUFFER_TILING_MASK |
484*4882a593Smuzhiyun 			   VC4_LOADSTORE_TILE_BUFFER_BUFFER_MASK |
485*4882a593Smuzhiyun 			   VC4_LOADSTORE_TILE_BUFFER_FORMAT_MASK)) {
486*4882a593Smuzhiyun 		DRM_DEBUG("Unknown bits in load/store: 0x%04x\n",
487*4882a593Smuzhiyun 			  surf->bits);
488*4882a593Smuzhiyun 		return -EINVAL;
489*4882a593Smuzhiyun 	}
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	if (tiling > VC4_TILING_FORMAT_LT) {
492*4882a593Smuzhiyun 		DRM_DEBUG("Bad tiling format\n");
493*4882a593Smuzhiyun 		return -EINVAL;
494*4882a593Smuzhiyun 	}
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	if (buffer == VC4_LOADSTORE_TILE_BUFFER_ZS) {
497*4882a593Smuzhiyun 		if (format != 0) {
498*4882a593Smuzhiyun 			DRM_DEBUG("No color format should be set for ZS\n");
499*4882a593Smuzhiyun 			return -EINVAL;
500*4882a593Smuzhiyun 		}
501*4882a593Smuzhiyun 		cpp = 4;
502*4882a593Smuzhiyun 	} else if (buffer == VC4_LOADSTORE_TILE_BUFFER_COLOR) {
503*4882a593Smuzhiyun 		switch (format) {
504*4882a593Smuzhiyun 		case VC4_LOADSTORE_TILE_BUFFER_BGR565:
505*4882a593Smuzhiyun 		case VC4_LOADSTORE_TILE_BUFFER_BGR565_DITHER:
506*4882a593Smuzhiyun 			cpp = 2;
507*4882a593Smuzhiyun 			break;
508*4882a593Smuzhiyun 		case VC4_LOADSTORE_TILE_BUFFER_RGBA8888:
509*4882a593Smuzhiyun 			cpp = 4;
510*4882a593Smuzhiyun 			break;
511*4882a593Smuzhiyun 		default:
512*4882a593Smuzhiyun 			DRM_DEBUG("Bad tile buffer format\n");
513*4882a593Smuzhiyun 			return -EINVAL;
514*4882a593Smuzhiyun 		}
515*4882a593Smuzhiyun 	} else {
516*4882a593Smuzhiyun 		DRM_DEBUG("Bad load/store buffer %d.\n", buffer);
517*4882a593Smuzhiyun 		return -EINVAL;
518*4882a593Smuzhiyun 	}
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	if (surf->offset & 0xf) {
521*4882a593Smuzhiyun 		DRM_DEBUG("load/store buffer must be 16b aligned.\n");
522*4882a593Smuzhiyun 		return -EINVAL;
523*4882a593Smuzhiyun 	}
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	if (!vc4_check_tex_size(exec, *obj, surf->offset, tiling,
526*4882a593Smuzhiyun 				exec->args->width, exec->args->height, cpp)) {
527*4882a593Smuzhiyun 		return -EINVAL;
528*4882a593Smuzhiyun 	}
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	return 0;
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun static int
vc4_rcl_render_config_surface_setup(struct vc4_exec_info * exec,struct vc4_rcl_setup * setup,struct drm_gem_cma_object ** obj,struct drm_vc4_submit_rcl_surface * surf)534*4882a593Smuzhiyun vc4_rcl_render_config_surface_setup(struct vc4_exec_info *exec,
535*4882a593Smuzhiyun 				    struct vc4_rcl_setup *setup,
536*4882a593Smuzhiyun 				    struct drm_gem_cma_object **obj,
537*4882a593Smuzhiyun 				    struct drm_vc4_submit_rcl_surface *surf)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun 	uint8_t tiling = VC4_GET_FIELD(surf->bits,
540*4882a593Smuzhiyun 				       VC4_RENDER_CONFIG_MEMORY_FORMAT);
541*4882a593Smuzhiyun 	uint8_t format = VC4_GET_FIELD(surf->bits,
542*4882a593Smuzhiyun 				       VC4_RENDER_CONFIG_FORMAT);
543*4882a593Smuzhiyun 	int cpp;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	if (surf->flags != 0) {
546*4882a593Smuzhiyun 		DRM_DEBUG("No flags supported on render config.\n");
547*4882a593Smuzhiyun 		return -EINVAL;
548*4882a593Smuzhiyun 	}
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	if (surf->bits & ~(VC4_RENDER_CONFIG_MEMORY_FORMAT_MASK |
551*4882a593Smuzhiyun 			   VC4_RENDER_CONFIG_FORMAT_MASK |
552*4882a593Smuzhiyun 			   VC4_RENDER_CONFIG_MS_MODE_4X |
553*4882a593Smuzhiyun 			   VC4_RENDER_CONFIG_DECIMATE_MODE_4X)) {
554*4882a593Smuzhiyun 		DRM_DEBUG("Unknown bits in render config: 0x%04x\n",
555*4882a593Smuzhiyun 			  surf->bits);
556*4882a593Smuzhiyun 		return -EINVAL;
557*4882a593Smuzhiyun 	}
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	if (surf->hindex == ~0)
560*4882a593Smuzhiyun 		return 0;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	*obj = vc4_use_bo(exec, surf->hindex);
563*4882a593Smuzhiyun 	if (!*obj)
564*4882a593Smuzhiyun 		return -EINVAL;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	exec->rcl_write_bo[exec->rcl_write_bo_count++] = *obj;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	if (tiling > VC4_TILING_FORMAT_LT) {
569*4882a593Smuzhiyun 		DRM_DEBUG("Bad tiling format\n");
570*4882a593Smuzhiyun 		return -EINVAL;
571*4882a593Smuzhiyun 	}
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	switch (format) {
574*4882a593Smuzhiyun 	case VC4_RENDER_CONFIG_FORMAT_BGR565_DITHERED:
575*4882a593Smuzhiyun 	case VC4_RENDER_CONFIG_FORMAT_BGR565:
576*4882a593Smuzhiyun 		cpp = 2;
577*4882a593Smuzhiyun 		break;
578*4882a593Smuzhiyun 	case VC4_RENDER_CONFIG_FORMAT_RGBA8888:
579*4882a593Smuzhiyun 		cpp = 4;
580*4882a593Smuzhiyun 		break;
581*4882a593Smuzhiyun 	default:
582*4882a593Smuzhiyun 		DRM_DEBUG("Bad tile buffer format\n");
583*4882a593Smuzhiyun 		return -EINVAL;
584*4882a593Smuzhiyun 	}
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	if (!vc4_check_tex_size(exec, *obj, surf->offset, tiling,
587*4882a593Smuzhiyun 				exec->args->width, exec->args->height, cpp)) {
588*4882a593Smuzhiyun 		return -EINVAL;
589*4882a593Smuzhiyun 	}
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	return 0;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun 
vc4_get_rcl(struct drm_device * dev,struct vc4_exec_info * exec)594*4882a593Smuzhiyun int vc4_get_rcl(struct drm_device *dev, struct vc4_exec_info *exec)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun 	struct vc4_rcl_setup setup = {0};
597*4882a593Smuzhiyun 	struct drm_vc4_submit_cl *args = exec->args;
598*4882a593Smuzhiyun 	bool has_bin = args->bin_cl_size != 0;
599*4882a593Smuzhiyun 	int ret;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	if (args->min_x_tile > args->max_x_tile ||
602*4882a593Smuzhiyun 	    args->min_y_tile > args->max_y_tile) {
603*4882a593Smuzhiyun 		DRM_DEBUG("Bad render tile set (%d,%d)-(%d,%d)\n",
604*4882a593Smuzhiyun 			  args->min_x_tile, args->min_y_tile,
605*4882a593Smuzhiyun 			  args->max_x_tile, args->max_y_tile);
606*4882a593Smuzhiyun 		return -EINVAL;
607*4882a593Smuzhiyun 	}
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	if (has_bin &&
610*4882a593Smuzhiyun 	    (args->max_x_tile > exec->bin_tiles_x ||
611*4882a593Smuzhiyun 	     args->max_y_tile > exec->bin_tiles_y)) {
612*4882a593Smuzhiyun 		DRM_DEBUG("Render tiles (%d,%d) outside of bin config "
613*4882a593Smuzhiyun 			  "(%d,%d)\n",
614*4882a593Smuzhiyun 			  args->max_x_tile, args->max_y_tile,
615*4882a593Smuzhiyun 			  exec->bin_tiles_x, exec->bin_tiles_y);
616*4882a593Smuzhiyun 		return -EINVAL;
617*4882a593Smuzhiyun 	}
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	ret = vc4_rcl_render_config_surface_setup(exec, &setup,
620*4882a593Smuzhiyun 						  &setup.color_write,
621*4882a593Smuzhiyun 						  &args->color_write);
622*4882a593Smuzhiyun 	if (ret)
623*4882a593Smuzhiyun 		return ret;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	ret = vc4_rcl_surface_setup(exec, &setup.color_read, &args->color_read,
626*4882a593Smuzhiyun 				    false);
627*4882a593Smuzhiyun 	if (ret)
628*4882a593Smuzhiyun 		return ret;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	ret = vc4_rcl_surface_setup(exec, &setup.zs_read, &args->zs_read,
631*4882a593Smuzhiyun 				    false);
632*4882a593Smuzhiyun 	if (ret)
633*4882a593Smuzhiyun 		return ret;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	ret = vc4_rcl_surface_setup(exec, &setup.zs_write, &args->zs_write,
636*4882a593Smuzhiyun 				    true);
637*4882a593Smuzhiyun 	if (ret)
638*4882a593Smuzhiyun 		return ret;
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	ret = vc4_rcl_msaa_surface_setup(exec, &setup.msaa_color_write,
641*4882a593Smuzhiyun 					 &args->msaa_color_write);
642*4882a593Smuzhiyun 	if (ret)
643*4882a593Smuzhiyun 		return ret;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	ret = vc4_rcl_msaa_surface_setup(exec, &setup.msaa_zs_write,
646*4882a593Smuzhiyun 					 &args->msaa_zs_write);
647*4882a593Smuzhiyun 	if (ret)
648*4882a593Smuzhiyun 		return ret;
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	/* We shouldn't even have the job submitted to us if there's no
651*4882a593Smuzhiyun 	 * surface to write out.
652*4882a593Smuzhiyun 	 */
653*4882a593Smuzhiyun 	if (!setup.color_write && !setup.zs_write &&
654*4882a593Smuzhiyun 	    !setup.msaa_color_write && !setup.msaa_zs_write) {
655*4882a593Smuzhiyun 		DRM_DEBUG("RCL requires color or Z/S write\n");
656*4882a593Smuzhiyun 		return -EINVAL;
657*4882a593Smuzhiyun 	}
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	return vc4_create_rcl_bo(dev, exec, &setup);
660*4882a593Smuzhiyun }
661