1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright © 2014-2015 Broadcom 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun #ifndef VC4_REGS_H 7*4882a593Smuzhiyun #define VC4_REGS_H 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun #include <linux/bitfield.h> 10*4882a593Smuzhiyun #include <linux/bitops.h> 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #define VC4_MASK(high, low) ((u32)GENMASK(high, low)) 13*4882a593Smuzhiyun /* Using the GNU statement expression extension */ 14*4882a593Smuzhiyun #define VC4_SET_FIELD(value, field) \ 15*4882a593Smuzhiyun ({ \ 16*4882a593Smuzhiyun WARN_ON(!FIELD_FIT(field##_MASK, value)); \ 17*4882a593Smuzhiyun FIELD_PREP(field##_MASK, value); \ 18*4882a593Smuzhiyun }) 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #define VC4_GET_FIELD(word, field) FIELD_GET(field##_MASK, word) 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun #define V3D_IDENT0 0x00000 23*4882a593Smuzhiyun # define V3D_EXPECTED_IDENT0 \ 24*4882a593Smuzhiyun ((2 << 24) | \ 25*4882a593Smuzhiyun ('V' << 0) | \ 26*4882a593Smuzhiyun ('3' << 8) | \ 27*4882a593Smuzhiyun ('D' << 16)) 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun #define V3D_IDENT1 0x00004 30*4882a593Smuzhiyun /* Multiples of 1kb */ 31*4882a593Smuzhiyun # define V3D_IDENT1_VPM_SIZE_MASK VC4_MASK(31, 28) 32*4882a593Smuzhiyun # define V3D_IDENT1_VPM_SIZE_SHIFT 28 33*4882a593Smuzhiyun # define V3D_IDENT1_NSEM_MASK VC4_MASK(23, 16) 34*4882a593Smuzhiyun # define V3D_IDENT1_NSEM_SHIFT 16 35*4882a593Smuzhiyun # define V3D_IDENT1_TUPS_MASK VC4_MASK(15, 12) 36*4882a593Smuzhiyun # define V3D_IDENT1_TUPS_SHIFT 12 37*4882a593Smuzhiyun # define V3D_IDENT1_QUPS_MASK VC4_MASK(11, 8) 38*4882a593Smuzhiyun # define V3D_IDENT1_QUPS_SHIFT 8 39*4882a593Smuzhiyun # define V3D_IDENT1_NSLC_MASK VC4_MASK(7, 4) 40*4882a593Smuzhiyun # define V3D_IDENT1_NSLC_SHIFT 4 41*4882a593Smuzhiyun # define V3D_IDENT1_REV_MASK VC4_MASK(3, 0) 42*4882a593Smuzhiyun # define V3D_IDENT1_REV_SHIFT 0 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun #define V3D_IDENT2 0x00008 45*4882a593Smuzhiyun #define V3D_SCRATCH 0x00010 46*4882a593Smuzhiyun #define V3D_L2CACTL 0x00020 47*4882a593Smuzhiyun # define V3D_L2CACTL_L2CCLR BIT(2) 48*4882a593Smuzhiyun # define V3D_L2CACTL_L2CDIS BIT(1) 49*4882a593Smuzhiyun # define V3D_L2CACTL_L2CENA BIT(0) 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun #define V3D_SLCACTL 0x00024 52*4882a593Smuzhiyun # define V3D_SLCACTL_T1CC_MASK VC4_MASK(27, 24) 53*4882a593Smuzhiyun # define V3D_SLCACTL_T1CC_SHIFT 24 54*4882a593Smuzhiyun # define V3D_SLCACTL_T0CC_MASK VC4_MASK(19, 16) 55*4882a593Smuzhiyun # define V3D_SLCACTL_T0CC_SHIFT 16 56*4882a593Smuzhiyun # define V3D_SLCACTL_UCC_MASK VC4_MASK(11, 8) 57*4882a593Smuzhiyun # define V3D_SLCACTL_UCC_SHIFT 8 58*4882a593Smuzhiyun # define V3D_SLCACTL_ICC_MASK VC4_MASK(3, 0) 59*4882a593Smuzhiyun # define V3D_SLCACTL_ICC_SHIFT 0 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun #define V3D_INTCTL 0x00030 62*4882a593Smuzhiyun #define V3D_INTENA 0x00034 63*4882a593Smuzhiyun #define V3D_INTDIS 0x00038 64*4882a593Smuzhiyun # define V3D_INT_SPILLUSE BIT(3) 65*4882a593Smuzhiyun # define V3D_INT_OUTOMEM BIT(2) 66*4882a593Smuzhiyun # define V3D_INT_FLDONE BIT(1) 67*4882a593Smuzhiyun # define V3D_INT_FRDONE BIT(0) 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun #define V3D_CT0CS 0x00100 70*4882a593Smuzhiyun #define V3D_CT1CS 0x00104 71*4882a593Smuzhiyun #define V3D_CTNCS(n) (V3D_CT0CS + 4 * n) 72*4882a593Smuzhiyun # define V3D_CTRSTA BIT(15) 73*4882a593Smuzhiyun # define V3D_CTSEMA BIT(12) 74*4882a593Smuzhiyun # define V3D_CTRTSD BIT(8) 75*4882a593Smuzhiyun # define V3D_CTRUN BIT(5) 76*4882a593Smuzhiyun # define V3D_CTSUBS BIT(4) 77*4882a593Smuzhiyun # define V3D_CTERR BIT(3) 78*4882a593Smuzhiyun # define V3D_CTMODE BIT(0) 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun #define V3D_CT0EA 0x00108 81*4882a593Smuzhiyun #define V3D_CT1EA 0x0010c 82*4882a593Smuzhiyun #define V3D_CTNEA(n) (V3D_CT0EA + 4 * (n)) 83*4882a593Smuzhiyun #define V3D_CT0CA 0x00110 84*4882a593Smuzhiyun #define V3D_CT1CA 0x00114 85*4882a593Smuzhiyun #define V3D_CTNCA(n) (V3D_CT0CA + 4 * (n)) 86*4882a593Smuzhiyun #define V3D_CT00RA0 0x00118 87*4882a593Smuzhiyun #define V3D_CT01RA0 0x0011c 88*4882a593Smuzhiyun #define V3D_CTNRA0(n) (V3D_CT00RA0 + 4 * (n)) 89*4882a593Smuzhiyun #define V3D_CT0LC 0x00120 90*4882a593Smuzhiyun #define V3D_CT1LC 0x00124 91*4882a593Smuzhiyun #define V3D_CTNLC(n) (V3D_CT0LC + 4 * (n)) 92*4882a593Smuzhiyun #define V3D_CT0PC 0x00128 93*4882a593Smuzhiyun #define V3D_CT1PC 0x0012c 94*4882a593Smuzhiyun #define V3D_CTNPC(n) (V3D_CT0PC + 4 * (n)) 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun #define V3D_PCS 0x00130 97*4882a593Smuzhiyun # define V3D_BMOOM BIT(8) 98*4882a593Smuzhiyun # define V3D_RMBUSY BIT(3) 99*4882a593Smuzhiyun # define V3D_RMACTIVE BIT(2) 100*4882a593Smuzhiyun # define V3D_BMBUSY BIT(1) 101*4882a593Smuzhiyun # define V3D_BMACTIVE BIT(0) 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun #define V3D_BFC 0x00134 104*4882a593Smuzhiyun #define V3D_RFC 0x00138 105*4882a593Smuzhiyun #define V3D_BPCA 0x00300 106*4882a593Smuzhiyun #define V3D_BPCS 0x00304 107*4882a593Smuzhiyun #define V3D_BPOA 0x00308 108*4882a593Smuzhiyun #define V3D_BPOS 0x0030c 109*4882a593Smuzhiyun #define V3D_BXCF 0x00310 110*4882a593Smuzhiyun #define V3D_SQRSV0 0x00410 111*4882a593Smuzhiyun #define V3D_SQRSV1 0x00414 112*4882a593Smuzhiyun #define V3D_SQCNTL 0x00418 113*4882a593Smuzhiyun #define V3D_SRQPC 0x00430 114*4882a593Smuzhiyun #define V3D_SRQUA 0x00434 115*4882a593Smuzhiyun #define V3D_SRQUL 0x00438 116*4882a593Smuzhiyun #define V3D_SRQCS 0x0043c 117*4882a593Smuzhiyun #define V3D_VPACNTL 0x00500 118*4882a593Smuzhiyun #define V3D_VPMBASE 0x00504 119*4882a593Smuzhiyun #define V3D_PCTRC 0x00670 120*4882a593Smuzhiyun #define V3D_PCTRE 0x00674 121*4882a593Smuzhiyun # define V3D_PCTRE_EN BIT(31) 122*4882a593Smuzhiyun #define V3D_PCTR(x) (0x00680 + ((x) * 8)) 123*4882a593Smuzhiyun #define V3D_PCTRS(x) (0x00684 + ((x) * 8)) 124*4882a593Smuzhiyun #define V3D_DBGE 0x00f00 125*4882a593Smuzhiyun #define V3D_FDBGO 0x00f04 126*4882a593Smuzhiyun #define V3D_FDBGB 0x00f08 127*4882a593Smuzhiyun #define V3D_FDBGR 0x00f0c 128*4882a593Smuzhiyun #define V3D_FDBGS 0x00f10 129*4882a593Smuzhiyun #define V3D_ERRSTAT 0x00f20 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun #define PV_CONTROL 0x00 132*4882a593Smuzhiyun # define PV5_CONTROL_FIFO_LEVEL_HIGH_MASK VC4_MASK(26, 25) 133*4882a593Smuzhiyun # define PV5_CONTROL_FIFO_LEVEL_HIGH_SHIFT 25 134*4882a593Smuzhiyun # define PV_CONTROL_FORMAT_MASK VC4_MASK(23, 21) 135*4882a593Smuzhiyun # define PV_CONTROL_FORMAT_SHIFT 21 136*4882a593Smuzhiyun # define PV_CONTROL_FORMAT_24 0 137*4882a593Smuzhiyun # define PV_CONTROL_FORMAT_DSIV_16 1 138*4882a593Smuzhiyun # define PV_CONTROL_FORMAT_DSIC_16 2 139*4882a593Smuzhiyun # define PV_CONTROL_FORMAT_DSIV_18 3 140*4882a593Smuzhiyun # define PV_CONTROL_FORMAT_DSIV_24 4 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun # define PV_CONTROL_FIFO_LEVEL_MASK VC4_MASK(20, 15) 143*4882a593Smuzhiyun # define PV_CONTROL_FIFO_LEVEL_SHIFT 15 144*4882a593Smuzhiyun # define PV_CONTROL_CLR_AT_START BIT(14) 145*4882a593Smuzhiyun # define PV_CONTROL_TRIGGER_UNDERFLOW BIT(13) 146*4882a593Smuzhiyun # define PV_CONTROL_WAIT_HSTART BIT(12) 147*4882a593Smuzhiyun # define PV_CONTROL_PIXEL_REP_MASK VC4_MASK(5, 4) 148*4882a593Smuzhiyun # define PV_CONTROL_PIXEL_REP_SHIFT 4 149*4882a593Smuzhiyun # define PV_CONTROL_CLK_SELECT_DSI 0 150*4882a593Smuzhiyun # define PV_CONTROL_CLK_SELECT_DPI_SMI_HDMI 1 151*4882a593Smuzhiyun # define PV_CONTROL_CLK_SELECT_VEC 2 152*4882a593Smuzhiyun # define PV_CONTROL_CLK_SELECT_MASK VC4_MASK(3, 2) 153*4882a593Smuzhiyun # define PV_CONTROL_CLK_SELECT_SHIFT 2 154*4882a593Smuzhiyun # define PV_CONTROL_FIFO_CLR BIT(1) 155*4882a593Smuzhiyun # define PV_CONTROL_EN BIT(0) 156*4882a593Smuzhiyun 157*4882a593Smuzhiyun #define PV_V_CONTROL 0x04 158*4882a593Smuzhiyun # define PV_VCONTROL_ODD_DELAY_MASK VC4_MASK(22, 6) 159*4882a593Smuzhiyun # define PV_VCONTROL_ODD_DELAY_SHIFT 6 160*4882a593Smuzhiyun # define PV_VCONTROL_ODD_FIRST BIT(5) 161*4882a593Smuzhiyun # define PV_VCONTROL_INTERLACE BIT(4) 162*4882a593Smuzhiyun # define PV_VCONTROL_DSI BIT(3) 163*4882a593Smuzhiyun # define PV_VCONTROL_COMMAND BIT(2) 164*4882a593Smuzhiyun # define PV_VCONTROL_CONTINUOUS BIT(1) 165*4882a593Smuzhiyun # define PV_VCONTROL_VIDEN BIT(0) 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun #define PV_VSYNCD_EVEN 0x08 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun #define PV_HORZA 0x0c 170*4882a593Smuzhiyun # define PV_HORZA_HBP_MASK VC4_MASK(31, 16) 171*4882a593Smuzhiyun # define PV_HORZA_HBP_SHIFT 16 172*4882a593Smuzhiyun # define PV_HORZA_HSYNC_MASK VC4_MASK(15, 0) 173*4882a593Smuzhiyun # define PV_HORZA_HSYNC_SHIFT 0 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun #define PV_HORZB 0x10 176*4882a593Smuzhiyun # define PV_HORZB_HFP_MASK VC4_MASK(31, 16) 177*4882a593Smuzhiyun # define PV_HORZB_HFP_SHIFT 16 178*4882a593Smuzhiyun # define PV_HORZB_HACTIVE_MASK VC4_MASK(15, 0) 179*4882a593Smuzhiyun # define PV_HORZB_HACTIVE_SHIFT 0 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun #define PV_VERTA 0x14 182*4882a593Smuzhiyun # define PV_VERTA_VBP_MASK VC4_MASK(31, 16) 183*4882a593Smuzhiyun # define PV_VERTA_VBP_SHIFT 16 184*4882a593Smuzhiyun # define PV_VERTA_VSYNC_MASK VC4_MASK(15, 0) 185*4882a593Smuzhiyun # define PV_VERTA_VSYNC_SHIFT 0 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun #define PV_VERTB 0x18 188*4882a593Smuzhiyun # define PV_VERTB_VFP_MASK VC4_MASK(31, 16) 189*4882a593Smuzhiyun # define PV_VERTB_VFP_SHIFT 16 190*4882a593Smuzhiyun # define PV_VERTB_VACTIVE_MASK VC4_MASK(15, 0) 191*4882a593Smuzhiyun # define PV_VERTB_VACTIVE_SHIFT 0 192*4882a593Smuzhiyun 193*4882a593Smuzhiyun #define PV_VERTA_EVEN 0x1c 194*4882a593Smuzhiyun #define PV_VERTB_EVEN 0x20 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun #define PV_INTEN 0x24 197*4882a593Smuzhiyun #define PV_INTSTAT 0x28 198*4882a593Smuzhiyun # define PV_INT_VID_IDLE BIT(9) 199*4882a593Smuzhiyun # define PV_INT_VFP_END BIT(8) 200*4882a593Smuzhiyun # define PV_INT_VFP_START BIT(7) 201*4882a593Smuzhiyun # define PV_INT_VACT_START BIT(6) 202*4882a593Smuzhiyun # define PV_INT_VBP_START BIT(5) 203*4882a593Smuzhiyun # define PV_INT_VSYNC_START BIT(4) 204*4882a593Smuzhiyun # define PV_INT_HFP_START BIT(3) 205*4882a593Smuzhiyun # define PV_INT_HACT_START BIT(2) 206*4882a593Smuzhiyun # define PV_INT_HBP_START BIT(1) 207*4882a593Smuzhiyun # define PV_INT_HSYNC_START BIT(0) 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun #define PV_STAT 0x2c 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun #define PV_HACT_ACT 0x30 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun #define PV_MUX_CFG 0x34 214*4882a593Smuzhiyun # define PV_MUX_CFG_RGB_PIXEL_MUX_MODE_MASK VC4_MASK(5, 2) 215*4882a593Smuzhiyun # define PV_MUX_CFG_RGB_PIXEL_MUX_MODE_SHIFT 2 216*4882a593Smuzhiyun # define PV_MUX_CFG_RGB_PIXEL_MUX_MODE_NO_SWAP 8 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun #define SCALER_CHANNELS_COUNT 3 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun #define SCALER_DISPCTRL 0x00000000 221*4882a593Smuzhiyun /* Global register for clock gating the HVS */ 222*4882a593Smuzhiyun # define SCALER_DISPCTRL_ENABLE BIT(31) 223*4882a593Smuzhiyun # define SCALER_DISPCTRL_DSP3_MUX_MASK VC4_MASK(19, 18) 224*4882a593Smuzhiyun # define SCALER_DISPCTRL_DSP3_MUX_SHIFT 18 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun /* Enables Display 0 short line and underrun contribution to 227*4882a593Smuzhiyun * SCALER_DISPSTAT_IRQDISP0. Note that short frame contributions are 228*4882a593Smuzhiyun * always enabled. 229*4882a593Smuzhiyun */ 230*4882a593Smuzhiyun # define SCALER_DISPCTRL_DSPEISLUR(x) BIT(13 + (x)) 231*4882a593Smuzhiyun /* Enables Display 0 end-of-line-N contribution to 232*4882a593Smuzhiyun * SCALER_DISPSTAT_IRQDISP0 233*4882a593Smuzhiyun */ 234*4882a593Smuzhiyun # define SCALER_DISPCTRL_DSPEIEOLN(x) BIT(8 + ((x) * 2)) 235*4882a593Smuzhiyun /* Enables Display 0 EOF contribution to SCALER_DISPSTAT_IRQDISP0 */ 236*4882a593Smuzhiyun # define SCALER_DISPCTRL_DSPEIEOF(x) BIT(7 + ((x) * 2)) 237*4882a593Smuzhiyun 238*4882a593Smuzhiyun # define SCALER_DISPCTRL_SLVRDEIRQ BIT(6) 239*4882a593Smuzhiyun # define SCALER_DISPCTRL_SLVWREIRQ BIT(5) 240*4882a593Smuzhiyun # define SCALER_DISPCTRL_DMAEIRQ BIT(4) 241*4882a593Smuzhiyun /* Enables interrupt generation on the enabled EOF/EOLN/EISLUR 242*4882a593Smuzhiyun * bits and short frames.. 243*4882a593Smuzhiyun */ 244*4882a593Smuzhiyun # define SCALER_DISPCTRL_DISPEIRQ(x) BIT(1 + (x)) 245*4882a593Smuzhiyun /* Enables interrupt generation on scaler profiler interrupt. */ 246*4882a593Smuzhiyun # define SCALER_DISPCTRL_SCLEIRQ BIT(0) 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun #define SCALER_DISPSTAT 0x00000004 249*4882a593Smuzhiyun # define SCALER_DISPSTAT_RESP_MASK VC4_MASK(15, 14) 250*4882a593Smuzhiyun # define SCALER_DISPSTAT_RESP_SHIFT 14 251*4882a593Smuzhiyun # define SCALER_DISPSTAT_RESP_OKAY 0 252*4882a593Smuzhiyun # define SCALER_DISPSTAT_RESP_EXOKAY 1 253*4882a593Smuzhiyun # define SCALER_DISPSTAT_RESP_SLVERR 2 254*4882a593Smuzhiyun # define SCALER_DISPSTAT_RESP_DECERR 3 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun # define SCALER_DISPSTAT_COBLOW(x) BIT(13 + ((x) * 8)) 257*4882a593Smuzhiyun /* Set when the DISPEOLN line is done compositing. */ 258*4882a593Smuzhiyun # define SCALER_DISPSTAT_EOLN(x) BIT(12 + ((x) * 8)) 259*4882a593Smuzhiyun /* Set when VSTART is seen but there are still pixels in the current 260*4882a593Smuzhiyun * output line. 261*4882a593Smuzhiyun */ 262*4882a593Smuzhiyun # define SCALER_DISPSTAT_ESFRAME(x) BIT(11 + ((x) * 8)) 263*4882a593Smuzhiyun /* Set when HSTART is seen but there are still pixels in the current 264*4882a593Smuzhiyun * output line. 265*4882a593Smuzhiyun */ 266*4882a593Smuzhiyun # define SCALER_DISPSTAT_ESLINE(x) BIT(10 + ((x) * 8)) 267*4882a593Smuzhiyun /* Set when the the downstream tries to read from the display FIFO 268*4882a593Smuzhiyun * while it's empty. 269*4882a593Smuzhiyun */ 270*4882a593Smuzhiyun # define SCALER_DISPSTAT_EUFLOW(x) BIT(9 + ((x) * 8)) 271*4882a593Smuzhiyun /* Set when the display mode changes from RUN to EOF */ 272*4882a593Smuzhiyun # define SCALER_DISPSTAT_EOF(x) BIT(8 + ((x) * 8)) 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun # define SCALER_DISPSTAT_IRQMASK(x) VC4_MASK(13 + ((x) * 8), \ 275*4882a593Smuzhiyun 8 + ((x) * 8)) 276*4882a593Smuzhiyun 277*4882a593Smuzhiyun /* Set on AXI invalid DMA ID error. */ 278*4882a593Smuzhiyun # define SCALER_DISPSTAT_DMA_ERROR BIT(7) 279*4882a593Smuzhiyun /* Set on AXI slave read decode error */ 280*4882a593Smuzhiyun # define SCALER_DISPSTAT_IRQSLVRD BIT(6) 281*4882a593Smuzhiyun /* Set on AXI slave write decode error */ 282*4882a593Smuzhiyun # define SCALER_DISPSTAT_IRQSLVWR BIT(5) 283*4882a593Smuzhiyun /* Set when SCALER_DISPSTAT_DMA_ERROR is set, or 284*4882a593Smuzhiyun * SCALER_DISPSTAT_RESP_ERROR is not SCALER_DISPSTAT_RESP_OKAY. 285*4882a593Smuzhiyun */ 286*4882a593Smuzhiyun # define SCALER_DISPSTAT_IRQDMA BIT(4) 287*4882a593Smuzhiyun /* Set when any of the EOF/EOLN/ESFRAME/ESLINE bits are set and their 288*4882a593Smuzhiyun * corresponding interrupt bit is enabled in DISPCTRL. 289*4882a593Smuzhiyun */ 290*4882a593Smuzhiyun # define SCALER_DISPSTAT_IRQDISP(x) BIT(1 + (x)) 291*4882a593Smuzhiyun /* On read, the profiler interrupt. On write, clear *all* interrupt bits. */ 292*4882a593Smuzhiyun # define SCALER_DISPSTAT_IRQSCL BIT(0) 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun #define SCALER_DISPID 0x00000008 295*4882a593Smuzhiyun #define SCALER_DISPECTRL 0x0000000c 296*4882a593Smuzhiyun # define SCALER_DISPECTRL_DSP2_MUX_SHIFT 31 297*4882a593Smuzhiyun # define SCALER_DISPECTRL_DSP2_MUX_MASK VC4_MASK(31, 31) 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun #define SCALER_DISPPROF 0x00000010 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun #define SCALER_DISPDITHER 0x00000014 302*4882a593Smuzhiyun # define SCALER_DISPDITHER_DSP5_MUX_SHIFT 30 303*4882a593Smuzhiyun # define SCALER_DISPDITHER_DSP5_MUX_MASK VC4_MASK(31, 30) 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun #define SCALER_DISPEOLN 0x00000018 306*4882a593Smuzhiyun # define SCALER_DISPEOLN_DSP4_MUX_SHIFT 30 307*4882a593Smuzhiyun # define SCALER_DISPEOLN_DSP4_MUX_MASK VC4_MASK(31, 30) 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun #define SCALER_DISPLIST0 0x00000020 310*4882a593Smuzhiyun #define SCALER_DISPLIST1 0x00000024 311*4882a593Smuzhiyun #define SCALER_DISPLIST2 0x00000028 312*4882a593Smuzhiyun #define SCALER_DISPLSTAT 0x0000002c 313*4882a593Smuzhiyun #define SCALER_DISPLISTX(x) (SCALER_DISPLIST0 + \ 314*4882a593Smuzhiyun (x) * (SCALER_DISPLIST1 - \ 315*4882a593Smuzhiyun SCALER_DISPLIST0)) 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun #define SCALER_DISPLACT0 0x00000030 318*4882a593Smuzhiyun #define SCALER_DISPLACT1 0x00000034 319*4882a593Smuzhiyun #define SCALER_DISPLACT2 0x00000038 320*4882a593Smuzhiyun #define SCALER_DISPLACTX(x) (SCALER_DISPLACT0 + \ 321*4882a593Smuzhiyun (x) * (SCALER_DISPLACT1 - \ 322*4882a593Smuzhiyun SCALER_DISPLACT0)) 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun #define SCALER_DISPCTRL0 0x00000040 325*4882a593Smuzhiyun # define SCALER_DISPCTRLX_ENABLE BIT(31) 326*4882a593Smuzhiyun # define SCALER_DISPCTRLX_RESET BIT(30) 327*4882a593Smuzhiyun /* Generates a single frame when VSTART is seen and stops at the last 328*4882a593Smuzhiyun * pixel read from the FIFO. 329*4882a593Smuzhiyun */ 330*4882a593Smuzhiyun # define SCALER_DISPCTRLX_ONESHOT BIT(29) 331*4882a593Smuzhiyun /* Processes a single context in the dlist and then task switch, 332*4882a593Smuzhiyun * instead of an entire line. 333*4882a593Smuzhiyun */ 334*4882a593Smuzhiyun # define SCALER_DISPCTRLX_ONECTX BIT(28) 335*4882a593Smuzhiyun /* Set to have DISPSLAVE return 2 16bpp pixels and no status data. */ 336*4882a593Smuzhiyun # define SCALER_DISPCTRLX_FIFO32 BIT(27) 337*4882a593Smuzhiyun /* Turns on output to the DISPSLAVE register instead of the normal 338*4882a593Smuzhiyun * FIFO. 339*4882a593Smuzhiyun */ 340*4882a593Smuzhiyun # define SCALER_DISPCTRLX_FIFOREG BIT(26) 341*4882a593Smuzhiyun 342*4882a593Smuzhiyun # define SCALER_DISPCTRLX_WIDTH_MASK VC4_MASK(23, 12) 343*4882a593Smuzhiyun # define SCALER_DISPCTRLX_WIDTH_SHIFT 12 344*4882a593Smuzhiyun # define SCALER_DISPCTRLX_HEIGHT_MASK VC4_MASK(11, 0) 345*4882a593Smuzhiyun # define SCALER_DISPCTRLX_HEIGHT_SHIFT 0 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun # define SCALER5_DISPCTRLX_WIDTH_MASK VC4_MASK(28, 16) 348*4882a593Smuzhiyun # define SCALER5_DISPCTRLX_WIDTH_SHIFT 16 349*4882a593Smuzhiyun /* Generates a single frame when VSTART is seen and stops at the last 350*4882a593Smuzhiyun * pixel read from the FIFO. 351*4882a593Smuzhiyun */ 352*4882a593Smuzhiyun # define SCALER5_DISPCTRLX_ONESHOT BIT(15) 353*4882a593Smuzhiyun /* Processes a single context in the dlist and then task switch, 354*4882a593Smuzhiyun * instead of an entire line. 355*4882a593Smuzhiyun */ 356*4882a593Smuzhiyun # define SCALER5_DISPCTRLX_ONECTX_MASK VC4_MASK(14, 13) 357*4882a593Smuzhiyun # define SCALER5_DISPCTRLX_ONECTX_SHIFT 13 358*4882a593Smuzhiyun # define SCALER5_DISPCTRLX_HEIGHT_MASK VC4_MASK(12, 0) 359*4882a593Smuzhiyun # define SCALER5_DISPCTRLX_HEIGHT_SHIFT 0 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun #define SCALER_DISPBKGND0 0x00000044 362*4882a593Smuzhiyun # define SCALER_DISPBKGND_AUTOHS BIT(31) 363*4882a593Smuzhiyun # define SCALER_DISPBKGND_INTERLACE BIT(30) 364*4882a593Smuzhiyun # define SCALER_DISPBKGND_GAMMA BIT(29) 365*4882a593Smuzhiyun # define SCALER_DISPBKGND_TESTMODE_MASK VC4_MASK(28, 25) 366*4882a593Smuzhiyun # define SCALER_DISPBKGND_TESTMODE_SHIFT 25 367*4882a593Smuzhiyun /* Enables filling the scaler line with the RGB value in the low 24 368*4882a593Smuzhiyun * bits before compositing. Costs cycles, so should be skipped if 369*4882a593Smuzhiyun * opaque display planes will cover everything. 370*4882a593Smuzhiyun */ 371*4882a593Smuzhiyun # define SCALER_DISPBKGND_FILL BIT(24) 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun #define SCALER_DISPSTAT0 0x00000048 374*4882a593Smuzhiyun # define SCALER_DISPSTATX_MODE_MASK VC4_MASK(31, 30) 375*4882a593Smuzhiyun # define SCALER_DISPSTATX_MODE_SHIFT 30 376*4882a593Smuzhiyun # define SCALER_DISPSTATX_MODE_DISABLED 0 377*4882a593Smuzhiyun # define SCALER_DISPSTATX_MODE_INIT 1 378*4882a593Smuzhiyun # define SCALER_DISPSTATX_MODE_RUN 2 379*4882a593Smuzhiyun # define SCALER_DISPSTATX_MODE_EOF 3 380*4882a593Smuzhiyun # define SCALER_DISPSTATX_FULL BIT(29) 381*4882a593Smuzhiyun # define SCALER_DISPSTATX_EMPTY BIT(28) 382*4882a593Smuzhiyun # define SCALER_DISPSTATX_FRAME_COUNT_MASK VC4_MASK(17, 12) 383*4882a593Smuzhiyun # define SCALER_DISPSTATX_FRAME_COUNT_SHIFT 12 384*4882a593Smuzhiyun # define SCALER_DISPSTATX_LINE_MASK VC4_MASK(11, 0) 385*4882a593Smuzhiyun # define SCALER_DISPSTATX_LINE_SHIFT 0 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun #define SCALER_DISPBASE0 0x0000004c 388*4882a593Smuzhiyun /* Last pixel in the COB (display FIFO memory) allocated to this HVS 389*4882a593Smuzhiyun * channel. Must be 4-pixel aligned (and thus 4 pixels less than the 390*4882a593Smuzhiyun * next COB base). 391*4882a593Smuzhiyun */ 392*4882a593Smuzhiyun # define SCALER_DISPBASEX_TOP_MASK VC4_MASK(31, 16) 393*4882a593Smuzhiyun # define SCALER_DISPBASEX_TOP_SHIFT 16 394*4882a593Smuzhiyun /* First pixel in the COB (display FIFO memory) allocated to this HVS 395*4882a593Smuzhiyun * channel. Must be 4-pixel aligned. 396*4882a593Smuzhiyun */ 397*4882a593Smuzhiyun # define SCALER_DISPBASEX_BASE_MASK VC4_MASK(15, 0) 398*4882a593Smuzhiyun # define SCALER_DISPBASEX_BASE_SHIFT 0 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun #define SCALER_DISPCTRL1 0x00000050 401*4882a593Smuzhiyun #define SCALER_DISPBKGND1 0x00000054 402*4882a593Smuzhiyun #define SCALER_DISPBKGNDX(x) (SCALER_DISPBKGND0 + \ 403*4882a593Smuzhiyun (x) * (SCALER_DISPBKGND1 - \ 404*4882a593Smuzhiyun SCALER_DISPBKGND0)) 405*4882a593Smuzhiyun #define SCALER_DISPSTAT1 0x00000058 406*4882a593Smuzhiyun #define SCALER_DISPSTATX(x) (SCALER_DISPSTAT0 + \ 407*4882a593Smuzhiyun (x) * (SCALER_DISPSTAT1 - \ 408*4882a593Smuzhiyun SCALER_DISPSTAT0)) 409*4882a593Smuzhiyun #define SCALER_DISPBASE1 0x0000005c 410*4882a593Smuzhiyun #define SCALER_DISPBASEX(x) (SCALER_DISPBASE0 + \ 411*4882a593Smuzhiyun (x) * (SCALER_DISPBASE1 - \ 412*4882a593Smuzhiyun SCALER_DISPBASE0)) 413*4882a593Smuzhiyun #define SCALER_DISPCTRL2 0x00000060 414*4882a593Smuzhiyun #define SCALER_DISPCTRLX(x) (SCALER_DISPCTRL0 + \ 415*4882a593Smuzhiyun (x) * (SCALER_DISPCTRL1 - \ 416*4882a593Smuzhiyun SCALER_DISPCTRL0)) 417*4882a593Smuzhiyun #define SCALER_DISPBKGND2 0x00000064 418*4882a593Smuzhiyun #define SCALER_DISPSTAT2 0x00000068 419*4882a593Smuzhiyun #define SCALER_DISPBASE2 0x0000006c 420*4882a593Smuzhiyun #define SCALER_DISPALPHA2 0x00000070 421*4882a593Smuzhiyun #define SCALER_GAMADDR 0x00000078 422*4882a593Smuzhiyun # define SCALER_GAMADDR_AUTOINC BIT(31) 423*4882a593Smuzhiyun /* Enables all gamma ramp SRAMs, not just those of CRTCs with gamma 424*4882a593Smuzhiyun * enabled. 425*4882a593Smuzhiyun */ 426*4882a593Smuzhiyun # define SCALER_GAMADDR_SRAMENB BIT(30) 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun #define SCALER_OLEDOFFS 0x00000080 429*4882a593Smuzhiyun /* Clamps R to [16,235] and G/B to [16,240]. */ 430*4882a593Smuzhiyun # define SCALER_OLEDOFFS_YUVCLAMP BIT(31) 431*4882a593Smuzhiyun 432*4882a593Smuzhiyun /* Chooses which display FIFO the matrix applies to. */ 433*4882a593Smuzhiyun # define SCALER_OLEDOFFS_DISPFIFO_MASK VC4_MASK(25, 24) 434*4882a593Smuzhiyun # define SCALER_OLEDOFFS_DISPFIFO_SHIFT 24 435*4882a593Smuzhiyun # define SCALER_OLEDOFFS_DISPFIFO_DISABLED 0 436*4882a593Smuzhiyun # define SCALER_OLEDOFFS_DISPFIFO_0 1 437*4882a593Smuzhiyun # define SCALER_OLEDOFFS_DISPFIFO_1 2 438*4882a593Smuzhiyun # define SCALER_OLEDOFFS_DISPFIFO_2 3 439*4882a593Smuzhiyun 440*4882a593Smuzhiyun /* Offsets are 8-bit 2s-complement. */ 441*4882a593Smuzhiyun # define SCALER_OLEDOFFS_RED_MASK VC4_MASK(23, 16) 442*4882a593Smuzhiyun # define SCALER_OLEDOFFS_RED_SHIFT 16 443*4882a593Smuzhiyun # define SCALER_OLEDOFFS_GREEN_MASK VC4_MASK(15, 8) 444*4882a593Smuzhiyun # define SCALER_OLEDOFFS_GREEN_SHIFT 8 445*4882a593Smuzhiyun # define SCALER_OLEDOFFS_BLUE_MASK VC4_MASK(7, 0) 446*4882a593Smuzhiyun # define SCALER_OLEDOFFS_BLUE_SHIFT 0 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun /* The coefficients are S0.9 fractions. */ 449*4882a593Smuzhiyun #define SCALER_OLEDCOEF0 0x00000084 450*4882a593Smuzhiyun # define SCALER_OLEDCOEF0_B_TO_R_MASK VC4_MASK(29, 20) 451*4882a593Smuzhiyun # define SCALER_OLEDCOEF0_B_TO_R_SHIFT 20 452*4882a593Smuzhiyun # define SCALER_OLEDCOEF0_B_TO_G_MASK VC4_MASK(19, 10) 453*4882a593Smuzhiyun # define SCALER_OLEDCOEF0_B_TO_G_SHIFT 10 454*4882a593Smuzhiyun # define SCALER_OLEDCOEF0_B_TO_B_MASK VC4_MASK(9, 0) 455*4882a593Smuzhiyun # define SCALER_OLEDCOEF0_B_TO_B_SHIFT 0 456*4882a593Smuzhiyun 457*4882a593Smuzhiyun #define SCALER_OLEDCOEF1 0x00000088 458*4882a593Smuzhiyun # define SCALER_OLEDCOEF1_G_TO_R_MASK VC4_MASK(29, 20) 459*4882a593Smuzhiyun # define SCALER_OLEDCOEF1_G_TO_R_SHIFT 20 460*4882a593Smuzhiyun # define SCALER_OLEDCOEF1_G_TO_G_MASK VC4_MASK(19, 10) 461*4882a593Smuzhiyun # define SCALER_OLEDCOEF1_G_TO_G_SHIFT 10 462*4882a593Smuzhiyun # define SCALER_OLEDCOEF1_G_TO_B_MASK VC4_MASK(9, 0) 463*4882a593Smuzhiyun # define SCALER_OLEDCOEF1_G_TO_B_SHIFT 0 464*4882a593Smuzhiyun 465*4882a593Smuzhiyun #define SCALER_OLEDCOEF2 0x0000008c 466*4882a593Smuzhiyun # define SCALER_OLEDCOEF2_R_TO_R_MASK VC4_MASK(29, 20) 467*4882a593Smuzhiyun # define SCALER_OLEDCOEF2_R_TO_R_SHIFT 20 468*4882a593Smuzhiyun # define SCALER_OLEDCOEF2_R_TO_G_MASK VC4_MASK(19, 10) 469*4882a593Smuzhiyun # define SCALER_OLEDCOEF2_R_TO_G_SHIFT 10 470*4882a593Smuzhiyun # define SCALER_OLEDCOEF2_R_TO_B_MASK VC4_MASK(9, 0) 471*4882a593Smuzhiyun # define SCALER_OLEDCOEF2_R_TO_B_SHIFT 0 472*4882a593Smuzhiyun 473*4882a593Smuzhiyun /* Slave addresses for DMAing from HVS composition output to other 474*4882a593Smuzhiyun * devices. The top bits are valid only in !FIFO32 mode. 475*4882a593Smuzhiyun */ 476*4882a593Smuzhiyun #define SCALER_DISPSLAVE0 0x000000c0 477*4882a593Smuzhiyun #define SCALER_DISPSLAVE1 0x000000c9 478*4882a593Smuzhiyun #define SCALER_DISPSLAVE2 0x000000d0 479*4882a593Smuzhiyun # define SCALER_DISPSLAVE_ISSUE_VSTART BIT(31) 480*4882a593Smuzhiyun # define SCALER_DISPSLAVE_ISSUE_HSTART BIT(30) 481*4882a593Smuzhiyun /* Set when the current line has been read and an HSTART is required. */ 482*4882a593Smuzhiyun # define SCALER_DISPSLAVE_EOL BIT(26) 483*4882a593Smuzhiyun /* Set when the display FIFO is empty. */ 484*4882a593Smuzhiyun # define SCALER_DISPSLAVE_EMPTY BIT(25) 485*4882a593Smuzhiyun /* Set when there is RGB data ready to read. */ 486*4882a593Smuzhiyun # define SCALER_DISPSLAVE_VALID BIT(24) 487*4882a593Smuzhiyun # define SCALER_DISPSLAVE_RGB_MASK VC4_MASK(23, 0) 488*4882a593Smuzhiyun # define SCALER_DISPSLAVE_RGB_SHIFT 0 489*4882a593Smuzhiyun 490*4882a593Smuzhiyun #define SCALER_GAMDATA 0x000000e0 491*4882a593Smuzhiyun #define SCALER_DLIST_START 0x00002000 492*4882a593Smuzhiyun #define SCALER_DLIST_SIZE 0x00004000 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun #define SCALER5_DLIST_START 0x00004000 495*4882a593Smuzhiyun 496*4882a593Smuzhiyun # define VC4_HDMI_SW_RESET_FORMAT_DETECT BIT(1) 497*4882a593Smuzhiyun # define VC4_HDMI_SW_RESET_HDMI BIT(0) 498*4882a593Smuzhiyun 499*4882a593Smuzhiyun # define VC4_HDMI_HOTPLUG_CONNECTED BIT(0) 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun # define VC4_HDMI_MAI_CONFIG_FORMAT_REVERSE BIT(27) 502*4882a593Smuzhiyun # define VC4_HDMI_MAI_CONFIG_BIT_REVERSE BIT(26) 503*4882a593Smuzhiyun # define VC4_HDMI_MAI_CHANNEL_MASK_MASK VC4_MASK(15, 0) 504*4882a593Smuzhiyun # define VC4_HDMI_MAI_CHANNEL_MASK_SHIFT 0 505*4882a593Smuzhiyun 506*4882a593Smuzhiyun # define VC4_HDMI_AUDIO_PACKET_ZERO_DATA_ON_SAMPLE_FLAT BIT(29) 507*4882a593Smuzhiyun # define VC4_HDMI_AUDIO_PACKET_ZERO_DATA_ON_INACTIVE_CHANNELS BIT(24) 508*4882a593Smuzhiyun # define VC4_HDMI_AUDIO_PACKET_FORCE_SAMPLE_PRESENT BIT(19) 509*4882a593Smuzhiyun # define VC4_HDMI_AUDIO_PACKET_FORCE_B_FRAME BIT(18) 510*4882a593Smuzhiyun # define VC4_HDMI_AUDIO_PACKET_B_FRAME_IDENTIFIER_MASK VC4_MASK(13, 10) 511*4882a593Smuzhiyun # define VC4_HDMI_AUDIO_PACKET_B_FRAME_IDENTIFIER_SHIFT 10 512*4882a593Smuzhiyun /* If set, then multichannel, otherwise 2 channel. */ 513*4882a593Smuzhiyun # define VC4_HDMI_AUDIO_PACKET_AUDIO_LAYOUT BIT(9) 514*4882a593Smuzhiyun /* If set, then AUDIO_LAYOUT overrides audio_cea_mask */ 515*4882a593Smuzhiyun # define VC4_HDMI_AUDIO_PACKET_FORCE_AUDIO_LAYOUT BIT(8) 516*4882a593Smuzhiyun # define VC4_HDMI_AUDIO_PACKET_CEA_MASK_MASK VC4_MASK(7, 0) 517*4882a593Smuzhiyun # define VC4_HDMI_AUDIO_PACKET_CEA_MASK_SHIFT 0 518*4882a593Smuzhiyun 519*4882a593Smuzhiyun # define VC4_HDMI_RAM_PACKET_ENABLE BIT(16) 520*4882a593Smuzhiyun 521*4882a593Smuzhiyun /* When set, the CTS_PERIOD counts based on MAI bus sync pulse instead 522*4882a593Smuzhiyun * of pixel clock. 523*4882a593Smuzhiyun */ 524*4882a593Smuzhiyun # define VC4_HDMI_CRP_USE_MAI_BUS_SYNC_FOR_CTS BIT(26) 525*4882a593Smuzhiyun /* When set, no CRP packets will be sent. */ 526*4882a593Smuzhiyun # define VC4_HDMI_CRP_CFG_DISABLE BIT(25) 527*4882a593Smuzhiyun /* If set, generates CTS values based on N, audio clock, and video 528*4882a593Smuzhiyun * clock. N must be divisible by 128. 529*4882a593Smuzhiyun */ 530*4882a593Smuzhiyun # define VC4_HDMI_CRP_CFG_EXTERNAL_CTS_EN BIT(24) 531*4882a593Smuzhiyun # define VC4_HDMI_CRP_CFG_N_MASK VC4_MASK(19, 0) 532*4882a593Smuzhiyun # define VC4_HDMI_CRP_CFG_N_SHIFT 0 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun # define VC4_HDMI_HORZA_VPOS BIT(14) 535*4882a593Smuzhiyun # define VC4_HDMI_HORZA_HPOS BIT(13) 536*4882a593Smuzhiyun /* Horizontal active pixels (hdisplay). */ 537*4882a593Smuzhiyun # define VC4_HDMI_HORZA_HAP_MASK VC4_MASK(12, 0) 538*4882a593Smuzhiyun # define VC4_HDMI_HORZA_HAP_SHIFT 0 539*4882a593Smuzhiyun 540*4882a593Smuzhiyun /* Horizontal pack porch (htotal - hsync_end). */ 541*4882a593Smuzhiyun # define VC4_HDMI_HORZB_HBP_MASK VC4_MASK(29, 20) 542*4882a593Smuzhiyun # define VC4_HDMI_HORZB_HBP_SHIFT 20 543*4882a593Smuzhiyun /* Horizontal sync pulse (hsync_end - hsync_start). */ 544*4882a593Smuzhiyun # define VC4_HDMI_HORZB_HSP_MASK VC4_MASK(19, 10) 545*4882a593Smuzhiyun # define VC4_HDMI_HORZB_HSP_SHIFT 10 546*4882a593Smuzhiyun /* Horizontal front porch (hsync_start - hdisplay). */ 547*4882a593Smuzhiyun # define VC4_HDMI_HORZB_HFP_MASK VC4_MASK(9, 0) 548*4882a593Smuzhiyun # define VC4_HDMI_HORZB_HFP_SHIFT 0 549*4882a593Smuzhiyun 550*4882a593Smuzhiyun # define VC4_HDMI_FIFO_CTL_RECENTER_DONE BIT(14) 551*4882a593Smuzhiyun # define VC4_HDMI_FIFO_CTL_USE_EMPTY BIT(13) 552*4882a593Smuzhiyun # define VC4_HDMI_FIFO_CTL_ON_VB BIT(7) 553*4882a593Smuzhiyun # define VC4_HDMI_FIFO_CTL_RECENTER BIT(6) 554*4882a593Smuzhiyun # define VC4_HDMI_FIFO_CTL_FIFO_RESET BIT(5) 555*4882a593Smuzhiyun # define VC4_HDMI_FIFO_CTL_USE_PLL_LOCK BIT(4) 556*4882a593Smuzhiyun # define VC4_HDMI_FIFO_CTL_INV_CLK_XFR BIT(3) 557*4882a593Smuzhiyun # define VC4_HDMI_FIFO_CTL_CAPTURE_PTR BIT(2) 558*4882a593Smuzhiyun # define VC4_HDMI_FIFO_CTL_USE_FULL BIT(1) 559*4882a593Smuzhiyun # define VC4_HDMI_FIFO_CTL_MASTER_SLAVE_N BIT(0) 560*4882a593Smuzhiyun # define VC4_HDMI_FIFO_VALID_WRITE_MASK 0xefff 561*4882a593Smuzhiyun 562*4882a593Smuzhiyun # define VC4_HDMI_SCHEDULER_CONTROL_MANUAL_FORMAT BIT(15) 563*4882a593Smuzhiyun # define VC4_HDMI_SCHEDULER_CONTROL_IGNORE_VSYNC_PREDICTS BIT(5) 564*4882a593Smuzhiyun # define VC4_HDMI_SCHEDULER_CONTROL_VERT_ALWAYS_KEEPOUT BIT(3) 565*4882a593Smuzhiyun # define VC4_HDMI_SCHEDULER_CONTROL_HDMI_ACTIVE BIT(1) 566*4882a593Smuzhiyun # define VC4_HDMI_SCHEDULER_CONTROL_MODE_HDMI BIT(0) 567*4882a593Smuzhiyun 568*4882a593Smuzhiyun /* Vertical sync pulse (vsync_end - vsync_start). */ 569*4882a593Smuzhiyun # define VC4_HDMI_VERTA_VSP_MASK VC4_MASK(24, 20) 570*4882a593Smuzhiyun # define VC4_HDMI_VERTA_VSP_SHIFT 20 571*4882a593Smuzhiyun /* Vertical front porch (vsync_start - vdisplay). */ 572*4882a593Smuzhiyun # define VC4_HDMI_VERTA_VFP_MASK VC4_MASK(19, 13) 573*4882a593Smuzhiyun # define VC4_HDMI_VERTA_VFP_SHIFT 13 574*4882a593Smuzhiyun /* Vertical active lines (vdisplay). */ 575*4882a593Smuzhiyun # define VC4_HDMI_VERTA_VAL_MASK VC4_MASK(12, 0) 576*4882a593Smuzhiyun # define VC4_HDMI_VERTA_VAL_SHIFT 0 577*4882a593Smuzhiyun 578*4882a593Smuzhiyun /* Vertical sync pulse offset (for interlaced) */ 579*4882a593Smuzhiyun # define VC4_HDMI_VERTB_VSPO_MASK VC4_MASK(21, 9) 580*4882a593Smuzhiyun # define VC4_HDMI_VERTB_VSPO_SHIFT 9 581*4882a593Smuzhiyun /* Vertical pack porch (vtotal - vsync_end). */ 582*4882a593Smuzhiyun # define VC4_HDMI_VERTB_VBP_MASK VC4_MASK(8, 0) 583*4882a593Smuzhiyun # define VC4_HDMI_VERTB_VBP_SHIFT 0 584*4882a593Smuzhiyun 585*4882a593Smuzhiyun /* Set when the transmission has ended. */ 586*4882a593Smuzhiyun # define VC4_HDMI_CEC_TX_EOM BIT(31) 587*4882a593Smuzhiyun /* If set, transmission was acked on the 1st or 2nd attempt (only one 588*4882a593Smuzhiyun * retry is attempted). If in continuous mode, this means TX needs to 589*4882a593Smuzhiyun * be filled if !TX_EOM. 590*4882a593Smuzhiyun */ 591*4882a593Smuzhiyun # define VC4_HDMI_CEC_TX_STATUS_GOOD BIT(30) 592*4882a593Smuzhiyun # define VC4_HDMI_CEC_RX_EOM BIT(29) 593*4882a593Smuzhiyun # define VC4_HDMI_CEC_RX_STATUS_GOOD BIT(28) 594*4882a593Smuzhiyun /* Number of bytes received for the message. */ 595*4882a593Smuzhiyun # define VC4_HDMI_CEC_REC_WRD_CNT_MASK VC4_MASK(27, 24) 596*4882a593Smuzhiyun # define VC4_HDMI_CEC_REC_WRD_CNT_SHIFT 24 597*4882a593Smuzhiyun /* Sets continuous receive mode. Generates interrupt after each 8 598*4882a593Smuzhiyun * bytes to signal that RX_DATA should be consumed, and at RX_EOM. 599*4882a593Smuzhiyun * 600*4882a593Smuzhiyun * If disabled, maximum 16 bytes will be received (including header), 601*4882a593Smuzhiyun * and interrupt at RX_EOM. Later bytes will be acked but not put 602*4882a593Smuzhiyun * into the RX_DATA. 603*4882a593Smuzhiyun */ 604*4882a593Smuzhiyun # define VC4_HDMI_CEC_RX_CONTINUE BIT(23) 605*4882a593Smuzhiyun # define VC4_HDMI_CEC_TX_CONTINUE BIT(22) 606*4882a593Smuzhiyun /* Set this after a CEC interrupt. */ 607*4882a593Smuzhiyun # define VC4_HDMI_CEC_CLEAR_RECEIVE_OFF BIT(21) 608*4882a593Smuzhiyun /* Starts a TX. Will wait for appropriate idel time before CEC 609*4882a593Smuzhiyun * activity. Must be cleared in between transmits. 610*4882a593Smuzhiyun */ 611*4882a593Smuzhiyun # define VC4_HDMI_CEC_START_XMIT_BEGIN BIT(20) 612*4882a593Smuzhiyun # define VC4_HDMI_CEC_MESSAGE_LENGTH_MASK VC4_MASK(19, 16) 613*4882a593Smuzhiyun # define VC4_HDMI_CEC_MESSAGE_LENGTH_SHIFT 16 614*4882a593Smuzhiyun /* Device's CEC address */ 615*4882a593Smuzhiyun # define VC4_HDMI_CEC_ADDR_MASK VC4_MASK(15, 12) 616*4882a593Smuzhiyun # define VC4_HDMI_CEC_ADDR_SHIFT 12 617*4882a593Smuzhiyun /* Divides off of HSM clock to generate CEC bit clock. */ 618*4882a593Smuzhiyun /* With the current defaults the CEC bit clock is 40 kHz = 25 usec */ 619*4882a593Smuzhiyun # define VC4_HDMI_CEC_DIV_CLK_CNT_MASK VC4_MASK(11, 0) 620*4882a593Smuzhiyun # define VC4_HDMI_CEC_DIV_CLK_CNT_SHIFT 0 621*4882a593Smuzhiyun 622*4882a593Smuzhiyun /* Set these fields to how many bit clock cycles get to that many 623*4882a593Smuzhiyun * microseconds. 624*4882a593Smuzhiyun */ 625*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_1500_US_MASK VC4_MASK(30, 24) 626*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_1500_US_SHIFT 24 627*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_1300_US_MASK VC4_MASK(23, 17) 628*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_1300_US_SHIFT 17 629*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_800_US_MASK VC4_MASK(16, 11) 630*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_800_US_SHIFT 11 631*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_600_US_MASK VC4_MASK(10, 5) 632*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_600_US_SHIFT 5 633*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_400_US_MASK VC4_MASK(4, 0) 634*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_400_US_SHIFT 0 635*4882a593Smuzhiyun 636*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_2750_US_MASK VC4_MASK(31, 24) 637*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_2750_US_SHIFT 24 638*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_2400_US_MASK VC4_MASK(23, 16) 639*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_2400_US_SHIFT 16 640*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_2050_US_MASK VC4_MASK(15, 8) 641*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_2050_US_SHIFT 8 642*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_1700_US_MASK VC4_MASK(7, 0) 643*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_1700_US_SHIFT 0 644*4882a593Smuzhiyun 645*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_4300_US_MASK VC4_MASK(31, 24) 646*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_4300_US_SHIFT 24 647*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_3900_US_MASK VC4_MASK(23, 16) 648*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_3900_US_SHIFT 16 649*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_3600_US_MASK VC4_MASK(15, 8) 650*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_3600_US_SHIFT 8 651*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_3500_US_MASK VC4_MASK(7, 0) 652*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_3500_US_SHIFT 0 653*4882a593Smuzhiyun 654*4882a593Smuzhiyun # define VC4_HDMI_CEC_TX_SW_RESET BIT(27) 655*4882a593Smuzhiyun # define VC4_HDMI_CEC_RX_SW_RESET BIT(26) 656*4882a593Smuzhiyun # define VC4_HDMI_CEC_PAD_SW_RESET BIT(25) 657*4882a593Smuzhiyun # define VC4_HDMI_CEC_MUX_TP_OUT_CEC BIT(24) 658*4882a593Smuzhiyun # define VC4_HDMI_CEC_RX_CEC_INT BIT(23) 659*4882a593Smuzhiyun # define VC4_HDMI_CEC_CLK_PRELOAD_MASK VC4_MASK(22, 16) 660*4882a593Smuzhiyun # define VC4_HDMI_CEC_CLK_PRELOAD_SHIFT 16 661*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_4700_US_MASK VC4_MASK(15, 8) 662*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_4700_US_SHIFT 8 663*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_4500_US_MASK VC4_MASK(7, 0) 664*4882a593Smuzhiyun # define VC4_HDMI_CEC_CNT_TO_4500_US_SHIFT 0 665*4882a593Smuzhiyun 666*4882a593Smuzhiyun # define VC4_HDMI_TX_PHY_RNG_PWRDN BIT(25) 667*4882a593Smuzhiyun 668*4882a593Smuzhiyun # define VC4_HDMI_CPU_CEC BIT(6) 669*4882a593Smuzhiyun # define VC4_HDMI_CPU_HOTPLUG BIT(0) 670*4882a593Smuzhiyun 671*4882a593Smuzhiyun /* Debug: Current receive value on the CEC pad. */ 672*4882a593Smuzhiyun # define VC4_HD_CECRXD BIT(9) 673*4882a593Smuzhiyun /* Debug: Override CEC output to 0. */ 674*4882a593Smuzhiyun # define VC4_HD_CECOVR BIT(8) 675*4882a593Smuzhiyun # define VC4_HD_M_REGISTER_FILE_STANDBY (3 << 6) 676*4882a593Smuzhiyun # define VC4_HD_M_RAM_STANDBY (3 << 4) 677*4882a593Smuzhiyun # define VC4_HD_M_SW_RST BIT(2) 678*4882a593Smuzhiyun # define VC4_HD_M_ENABLE BIT(0) 679*4882a593Smuzhiyun 680*4882a593Smuzhiyun /* Set when audio stream is received at a slower rate than the 681*4882a593Smuzhiyun * sampling period, so MAI fifo goes empty. Write 1 to clear. 682*4882a593Smuzhiyun */ 683*4882a593Smuzhiyun # define VC4_HD_MAI_CTL_DLATE BIT(15) 684*4882a593Smuzhiyun # define VC4_HD_MAI_CTL_BUSY BIT(14) 685*4882a593Smuzhiyun # define VC4_HD_MAI_CTL_CHALIGN BIT(13) 686*4882a593Smuzhiyun # define VC4_HD_MAI_CTL_WHOLSMP BIT(12) 687*4882a593Smuzhiyun # define VC4_HD_MAI_CTL_FULL BIT(11) 688*4882a593Smuzhiyun # define VC4_HD_MAI_CTL_EMPTY BIT(10) 689*4882a593Smuzhiyun # define VC4_HD_MAI_CTL_FLUSH BIT(9) 690*4882a593Smuzhiyun /* If set, MAI bus generates SPDIF (bit 31) parity instead of passing 691*4882a593Smuzhiyun * through. 692*4882a593Smuzhiyun */ 693*4882a593Smuzhiyun # define VC4_HD_MAI_CTL_PAREN BIT(8) 694*4882a593Smuzhiyun # define VC4_HD_MAI_CTL_CHNUM_MASK VC4_MASK(7, 4) 695*4882a593Smuzhiyun # define VC4_HD_MAI_CTL_CHNUM_SHIFT 4 696*4882a593Smuzhiyun # define VC4_HD_MAI_CTL_ENABLE BIT(3) 697*4882a593Smuzhiyun /* Underflow error status bit, write 1 to clear. */ 698*4882a593Smuzhiyun # define VC4_HD_MAI_CTL_ERRORE BIT(2) 699*4882a593Smuzhiyun /* Overflow error status bit, write 1 to clear. */ 700*4882a593Smuzhiyun # define VC4_HD_MAI_CTL_ERRORF BIT(1) 701*4882a593Smuzhiyun /* Single-shot reset bit. Read value is undefined. */ 702*4882a593Smuzhiyun # define VC4_HD_MAI_CTL_RESET BIT(0) 703*4882a593Smuzhiyun 704*4882a593Smuzhiyun # define VC4_HD_MAI_THR_PANICHIGH_MASK VC4_MASK(29, 24) 705*4882a593Smuzhiyun # define VC4_HD_MAI_THR_PANICHIGH_SHIFT 24 706*4882a593Smuzhiyun # define VC4_HD_MAI_THR_PANICLOW_MASK VC4_MASK(21, 16) 707*4882a593Smuzhiyun # define VC4_HD_MAI_THR_PANICLOW_SHIFT 16 708*4882a593Smuzhiyun # define VC4_HD_MAI_THR_DREQHIGH_MASK VC4_MASK(13, 8) 709*4882a593Smuzhiyun # define VC4_HD_MAI_THR_DREQHIGH_SHIFT 8 710*4882a593Smuzhiyun # define VC4_HD_MAI_THR_DREQLOW_MASK VC4_MASK(5, 0) 711*4882a593Smuzhiyun # define VC4_HD_MAI_THR_DREQLOW_SHIFT 0 712*4882a593Smuzhiyun 713*4882a593Smuzhiyun /* Divider from HDMI HSM clock to MAI serial clock. Sampling period 714*4882a593Smuzhiyun * converges to N / (M + 1) cycles. 715*4882a593Smuzhiyun */ 716*4882a593Smuzhiyun # define VC4_HD_MAI_SMP_N_MASK VC4_MASK(31, 8) 717*4882a593Smuzhiyun # define VC4_HD_MAI_SMP_N_SHIFT 8 718*4882a593Smuzhiyun # define VC4_HD_MAI_SMP_M_MASK VC4_MASK(7, 0) 719*4882a593Smuzhiyun # define VC4_HD_MAI_SMP_M_SHIFT 0 720*4882a593Smuzhiyun 721*4882a593Smuzhiyun # define VC4_HD_VID_CTL_ENABLE BIT(31) 722*4882a593Smuzhiyun # define VC4_HD_VID_CTL_UNDERFLOW_ENABLE BIT(30) 723*4882a593Smuzhiyun # define VC4_HD_VID_CTL_FRAME_COUNTER_RESET BIT(29) 724*4882a593Smuzhiyun # define VC4_HD_VID_CTL_VSYNC_LOW BIT(28) 725*4882a593Smuzhiyun # define VC4_HD_VID_CTL_HSYNC_LOW BIT(27) 726*4882a593Smuzhiyun # define VC4_HD_VID_CTL_CLRSYNC BIT(24) 727*4882a593Smuzhiyun # define VC4_HD_VID_CTL_CLRRGB BIT(23) 728*4882a593Smuzhiyun # define VC4_HD_VID_CTL_BLANKPIX BIT(18) 729*4882a593Smuzhiyun 730*4882a593Smuzhiyun # define VC4_HD_CSC_CTL_ORDER_MASK VC4_MASK(7, 5) 731*4882a593Smuzhiyun # define VC4_HD_CSC_CTL_ORDER_SHIFT 5 732*4882a593Smuzhiyun # define VC4_HD_CSC_CTL_ORDER_RGB 0 733*4882a593Smuzhiyun # define VC4_HD_CSC_CTL_ORDER_BGR 1 734*4882a593Smuzhiyun # define VC4_HD_CSC_CTL_ORDER_BRG 2 735*4882a593Smuzhiyun # define VC4_HD_CSC_CTL_ORDER_GRB 3 736*4882a593Smuzhiyun # define VC4_HD_CSC_CTL_ORDER_GBR 4 737*4882a593Smuzhiyun # define VC4_HD_CSC_CTL_ORDER_RBG 5 738*4882a593Smuzhiyun # define VC4_HD_CSC_CTL_PADMSB BIT(4) 739*4882a593Smuzhiyun # define VC4_HD_CSC_CTL_MODE_MASK VC4_MASK(3, 2) 740*4882a593Smuzhiyun # define VC4_HD_CSC_CTL_MODE_SHIFT 2 741*4882a593Smuzhiyun # define VC4_HD_CSC_CTL_MODE_RGB_TO_SD_YPRPB 0 742*4882a593Smuzhiyun # define VC4_HD_CSC_CTL_MODE_RGB_TO_HD_YPRPB 1 743*4882a593Smuzhiyun # define VC4_HD_CSC_CTL_MODE_CUSTOM 3 744*4882a593Smuzhiyun # define VC4_HD_CSC_CTL_RGB2YCC BIT(1) 745*4882a593Smuzhiyun # define VC4_HD_CSC_CTL_ENABLE BIT(0) 746*4882a593Smuzhiyun 747*4882a593Smuzhiyun # define VC4_DVP_HT_CLOCK_STOP_PIXEL BIT(1) 748*4882a593Smuzhiyun 749*4882a593Smuzhiyun /* HVS display list information. */ 750*4882a593Smuzhiyun #define HVS_BOOTLOADER_DLIST_END 32 751*4882a593Smuzhiyun 752*4882a593Smuzhiyun enum hvs_pixel_format { 753*4882a593Smuzhiyun /* 8bpp */ 754*4882a593Smuzhiyun HVS_PIXEL_FORMAT_RGB332 = 0, 755*4882a593Smuzhiyun /* 16bpp */ 756*4882a593Smuzhiyun HVS_PIXEL_FORMAT_RGBA4444 = 1, 757*4882a593Smuzhiyun HVS_PIXEL_FORMAT_RGB555 = 2, 758*4882a593Smuzhiyun HVS_PIXEL_FORMAT_RGBA5551 = 3, 759*4882a593Smuzhiyun HVS_PIXEL_FORMAT_RGB565 = 4, 760*4882a593Smuzhiyun /* 24bpp */ 761*4882a593Smuzhiyun HVS_PIXEL_FORMAT_RGB888 = 5, 762*4882a593Smuzhiyun HVS_PIXEL_FORMAT_RGBA6666 = 6, 763*4882a593Smuzhiyun /* 32bpp */ 764*4882a593Smuzhiyun HVS_PIXEL_FORMAT_RGBA8888 = 7, 765*4882a593Smuzhiyun 766*4882a593Smuzhiyun HVS_PIXEL_FORMAT_YCBCR_YUV420_3PLANE = 8, 767*4882a593Smuzhiyun HVS_PIXEL_FORMAT_YCBCR_YUV420_2PLANE = 9, 768*4882a593Smuzhiyun HVS_PIXEL_FORMAT_YCBCR_YUV422_3PLANE = 10, 769*4882a593Smuzhiyun HVS_PIXEL_FORMAT_YCBCR_YUV422_2PLANE = 11, 770*4882a593Smuzhiyun HVS_PIXEL_FORMAT_H264 = 12, 771*4882a593Smuzhiyun HVS_PIXEL_FORMAT_PALETTE = 13, 772*4882a593Smuzhiyun HVS_PIXEL_FORMAT_YUV444_RGB = 14, 773*4882a593Smuzhiyun HVS_PIXEL_FORMAT_AYUV444_RGB = 15, 774*4882a593Smuzhiyun HVS_PIXEL_FORMAT_RGBA1010102 = 16, 775*4882a593Smuzhiyun HVS_PIXEL_FORMAT_YCBCR_10BIT = 17, 776*4882a593Smuzhiyun }; 777*4882a593Smuzhiyun 778*4882a593Smuzhiyun /* Note: the LSB is the rightmost character shown. Only valid for 779*4882a593Smuzhiyun * HVS_PIXEL_FORMAT_RGB8888, not RGB888. 780*4882a593Smuzhiyun */ 781*4882a593Smuzhiyun #define HVS_PIXEL_ORDER_RGBA 0 782*4882a593Smuzhiyun #define HVS_PIXEL_ORDER_BGRA 1 783*4882a593Smuzhiyun #define HVS_PIXEL_ORDER_ARGB 2 784*4882a593Smuzhiyun #define HVS_PIXEL_ORDER_ABGR 3 785*4882a593Smuzhiyun 786*4882a593Smuzhiyun #define HVS_PIXEL_ORDER_XBRG 0 787*4882a593Smuzhiyun #define HVS_PIXEL_ORDER_XRBG 1 788*4882a593Smuzhiyun #define HVS_PIXEL_ORDER_XRGB 2 789*4882a593Smuzhiyun #define HVS_PIXEL_ORDER_XBGR 3 790*4882a593Smuzhiyun 791*4882a593Smuzhiyun #define HVS_PIXEL_ORDER_XYCBCR 0 792*4882a593Smuzhiyun #define HVS_PIXEL_ORDER_XYCRCB 1 793*4882a593Smuzhiyun #define HVS_PIXEL_ORDER_YXCBCR 2 794*4882a593Smuzhiyun #define HVS_PIXEL_ORDER_YXCRCB 3 795*4882a593Smuzhiyun 796*4882a593Smuzhiyun #define SCALER_CTL0_END BIT(31) 797*4882a593Smuzhiyun #define SCALER_CTL0_VALID BIT(30) 798*4882a593Smuzhiyun 799*4882a593Smuzhiyun #define SCALER_CTL0_SIZE_MASK VC4_MASK(29, 24) 800*4882a593Smuzhiyun #define SCALER_CTL0_SIZE_SHIFT 24 801*4882a593Smuzhiyun 802*4882a593Smuzhiyun #define SCALER_CTL0_TILING_MASK VC4_MASK(21, 20) 803*4882a593Smuzhiyun #define SCALER_CTL0_TILING_SHIFT 20 804*4882a593Smuzhiyun #define SCALER_CTL0_TILING_LINEAR 0 805*4882a593Smuzhiyun #define SCALER_CTL0_TILING_64B 1 806*4882a593Smuzhiyun #define SCALER_CTL0_TILING_128B 2 807*4882a593Smuzhiyun #define SCALER_CTL0_TILING_256B_OR_T 3 808*4882a593Smuzhiyun 809*4882a593Smuzhiyun #define SCALER_CTL0_ALPHA_MASK BIT(19) 810*4882a593Smuzhiyun #define SCALER_CTL0_HFLIP BIT(16) 811*4882a593Smuzhiyun #define SCALER_CTL0_VFLIP BIT(15) 812*4882a593Smuzhiyun 813*4882a593Smuzhiyun #define SCALER_CTL0_KEY_MODE_MASK VC4_MASK(18, 17) 814*4882a593Smuzhiyun #define SCALER_CTL0_KEY_MODE_SHIFT 17 815*4882a593Smuzhiyun #define SCALER_CTL0_KEY_DISABLED 0 816*4882a593Smuzhiyun #define SCALER_CTL0_KEY_LUMA_OR_COMMON_RGB 1 817*4882a593Smuzhiyun #define SCALER_CTL0_KEY_MATCH 2 /* turn transparent */ 818*4882a593Smuzhiyun #define SCALER_CTL0_KEY_REPLACE 3 /* replace with value from key mask word 2 */ 819*4882a593Smuzhiyun 820*4882a593Smuzhiyun #define SCALER_CTL0_ORDER_MASK VC4_MASK(14, 13) 821*4882a593Smuzhiyun #define SCALER_CTL0_ORDER_SHIFT 13 822*4882a593Smuzhiyun 823*4882a593Smuzhiyun #define SCALER_CTL0_RGBA_EXPAND_MASK VC4_MASK(12, 11) 824*4882a593Smuzhiyun #define SCALER_CTL0_RGBA_EXPAND_SHIFT 11 825*4882a593Smuzhiyun #define SCALER_CTL0_RGBA_EXPAND_ZERO 0 826*4882a593Smuzhiyun #define SCALER_CTL0_RGBA_EXPAND_LSB 1 827*4882a593Smuzhiyun #define SCALER_CTL0_RGBA_EXPAND_MSB 2 828*4882a593Smuzhiyun #define SCALER_CTL0_RGBA_EXPAND_ROUND 3 829*4882a593Smuzhiyun 830*4882a593Smuzhiyun #define SCALER5_CTL0_ALPHA_EXPAND BIT(12) 831*4882a593Smuzhiyun 832*4882a593Smuzhiyun #define SCALER5_CTL0_RGB_EXPAND BIT(11) 833*4882a593Smuzhiyun 834*4882a593Smuzhiyun #define SCALER_CTL0_SCL1_MASK VC4_MASK(10, 8) 835*4882a593Smuzhiyun #define SCALER_CTL0_SCL1_SHIFT 8 836*4882a593Smuzhiyun 837*4882a593Smuzhiyun #define SCALER_CTL0_SCL0_MASK VC4_MASK(7, 5) 838*4882a593Smuzhiyun #define SCALER_CTL0_SCL0_SHIFT 5 839*4882a593Smuzhiyun 840*4882a593Smuzhiyun #define SCALER_CTL0_SCL_H_PPF_V_PPF 0 841*4882a593Smuzhiyun #define SCALER_CTL0_SCL_H_TPZ_V_PPF 1 842*4882a593Smuzhiyun #define SCALER_CTL0_SCL_H_PPF_V_TPZ 2 843*4882a593Smuzhiyun #define SCALER_CTL0_SCL_H_TPZ_V_TPZ 3 844*4882a593Smuzhiyun #define SCALER_CTL0_SCL_H_PPF_V_NONE 4 845*4882a593Smuzhiyun #define SCALER_CTL0_SCL_H_NONE_V_PPF 5 846*4882a593Smuzhiyun #define SCALER_CTL0_SCL_H_NONE_V_TPZ 6 847*4882a593Smuzhiyun #define SCALER_CTL0_SCL_H_TPZ_V_NONE 7 848*4882a593Smuzhiyun 849*4882a593Smuzhiyun /* Set to indicate no scaling. */ 850*4882a593Smuzhiyun #define SCALER_CTL0_UNITY BIT(4) 851*4882a593Smuzhiyun #define SCALER5_CTL0_UNITY BIT(15) 852*4882a593Smuzhiyun 853*4882a593Smuzhiyun #define SCALER_CTL0_PIXEL_FORMAT_MASK VC4_MASK(3, 0) 854*4882a593Smuzhiyun #define SCALER_CTL0_PIXEL_FORMAT_SHIFT 0 855*4882a593Smuzhiyun 856*4882a593Smuzhiyun #define SCALER5_CTL0_PIXEL_FORMAT_MASK VC4_MASK(4, 0) 857*4882a593Smuzhiyun 858*4882a593Smuzhiyun #define SCALER_POS0_FIXED_ALPHA_MASK VC4_MASK(31, 24) 859*4882a593Smuzhiyun #define SCALER_POS0_FIXED_ALPHA_SHIFT 24 860*4882a593Smuzhiyun 861*4882a593Smuzhiyun #define SCALER_POS0_START_Y_MASK VC4_MASK(23, 12) 862*4882a593Smuzhiyun #define SCALER_POS0_START_Y_SHIFT 12 863*4882a593Smuzhiyun 864*4882a593Smuzhiyun #define SCALER_POS0_START_X_MASK VC4_MASK(11, 0) 865*4882a593Smuzhiyun #define SCALER_POS0_START_X_SHIFT 0 866*4882a593Smuzhiyun 867*4882a593Smuzhiyun #define SCALER5_POS0_START_Y_MASK VC4_MASK(27, 16) 868*4882a593Smuzhiyun #define SCALER5_POS0_START_Y_SHIFT 16 869*4882a593Smuzhiyun 870*4882a593Smuzhiyun #define SCALER5_POS0_START_X_MASK VC4_MASK(13, 0) 871*4882a593Smuzhiyun #define SCALER5_POS0_START_X_SHIFT 0 872*4882a593Smuzhiyun 873*4882a593Smuzhiyun #define SCALER5_POS0_VFLIP BIT(31) 874*4882a593Smuzhiyun #define SCALER5_POS0_HFLIP BIT(15) 875*4882a593Smuzhiyun 876*4882a593Smuzhiyun #define SCALER5_CTL2_ALPHA_MODE_MASK VC4_MASK(31, 30) 877*4882a593Smuzhiyun #define SCALER5_CTL2_ALPHA_MODE_SHIFT 30 878*4882a593Smuzhiyun #define SCALER5_CTL2_ALPHA_MODE_PIPELINE 0 879*4882a593Smuzhiyun #define SCALER5_CTL2_ALPHA_MODE_FIXED 1 880*4882a593Smuzhiyun #define SCALER5_CTL2_ALPHA_MODE_FIXED_NONZERO 2 881*4882a593Smuzhiyun #define SCALER5_CTL2_ALPHA_MODE_FIXED_OVER_0x07 3 882*4882a593Smuzhiyun 883*4882a593Smuzhiyun #define SCALER5_CTL2_ALPHA_PREMULT BIT(29) 884*4882a593Smuzhiyun 885*4882a593Smuzhiyun #define SCALER5_CTL2_ALPHA_MIX BIT(28) 886*4882a593Smuzhiyun 887*4882a593Smuzhiyun #define SCALER5_CTL2_ALPHA_LOC BIT(25) 888*4882a593Smuzhiyun 889*4882a593Smuzhiyun #define SCALER5_CTL2_MAP_SEL_MASK VC4_MASK(18, 17) 890*4882a593Smuzhiyun #define SCALER5_CTL2_MAP_SEL_SHIFT 17 891*4882a593Smuzhiyun 892*4882a593Smuzhiyun #define SCALER5_CTL2_GAMMA BIT(16) 893*4882a593Smuzhiyun 894*4882a593Smuzhiyun #define SCALER5_CTL2_ALPHA_MASK VC4_MASK(15, 4) 895*4882a593Smuzhiyun #define SCALER5_CTL2_ALPHA_SHIFT 4 896*4882a593Smuzhiyun 897*4882a593Smuzhiyun #define SCALER_POS1_SCL_HEIGHT_MASK VC4_MASK(27, 16) 898*4882a593Smuzhiyun #define SCALER_POS1_SCL_HEIGHT_SHIFT 16 899*4882a593Smuzhiyun 900*4882a593Smuzhiyun #define SCALER_POS1_SCL_WIDTH_MASK VC4_MASK(11, 0) 901*4882a593Smuzhiyun #define SCALER_POS1_SCL_WIDTH_SHIFT 0 902*4882a593Smuzhiyun 903*4882a593Smuzhiyun #define SCALER5_POS1_SCL_HEIGHT_MASK VC4_MASK(28, 16) 904*4882a593Smuzhiyun #define SCALER5_POS1_SCL_HEIGHT_SHIFT 16 905*4882a593Smuzhiyun 906*4882a593Smuzhiyun #define SCALER5_POS1_SCL_WIDTH_MASK VC4_MASK(12, 0) 907*4882a593Smuzhiyun #define SCALER5_POS1_SCL_WIDTH_SHIFT 0 908*4882a593Smuzhiyun 909*4882a593Smuzhiyun #define SCALER_POS2_ALPHA_MODE_MASK VC4_MASK(31, 30) 910*4882a593Smuzhiyun #define SCALER_POS2_ALPHA_MODE_SHIFT 30 911*4882a593Smuzhiyun #define SCALER_POS2_ALPHA_MODE_PIPELINE 0 912*4882a593Smuzhiyun #define SCALER_POS2_ALPHA_MODE_FIXED 1 913*4882a593Smuzhiyun #define SCALER_POS2_ALPHA_MODE_FIXED_NONZERO 2 914*4882a593Smuzhiyun #define SCALER_POS2_ALPHA_MODE_FIXED_OVER_0x07 3 915*4882a593Smuzhiyun #define SCALER_POS2_ALPHA_PREMULT BIT(29) 916*4882a593Smuzhiyun #define SCALER_POS2_ALPHA_MIX BIT(28) 917*4882a593Smuzhiyun 918*4882a593Smuzhiyun #define SCALER_POS2_HEIGHT_MASK VC4_MASK(27, 16) 919*4882a593Smuzhiyun #define SCALER_POS2_HEIGHT_SHIFT 16 920*4882a593Smuzhiyun 921*4882a593Smuzhiyun #define SCALER_POS2_WIDTH_MASK VC4_MASK(11, 0) 922*4882a593Smuzhiyun #define SCALER_POS2_WIDTH_SHIFT 0 923*4882a593Smuzhiyun 924*4882a593Smuzhiyun #define SCALER5_POS2_HEIGHT_MASK VC4_MASK(28, 16) 925*4882a593Smuzhiyun #define SCALER5_POS2_HEIGHT_SHIFT 16 926*4882a593Smuzhiyun 927*4882a593Smuzhiyun #define SCALER5_POS2_WIDTH_MASK VC4_MASK(12, 0) 928*4882a593Smuzhiyun #define SCALER5_POS2_WIDTH_SHIFT 0 929*4882a593Smuzhiyun 930*4882a593Smuzhiyun /* Color Space Conversion words. Some values are S2.8 signed 931*4882a593Smuzhiyun * integers, except that the 2 integer bits map as {0x0: 0, 0x1: 1, 932*4882a593Smuzhiyun * 0x2: 2, 0x3: -1} 933*4882a593Smuzhiyun */ 934*4882a593Smuzhiyun /* bottom 8 bits of S2.8 contribution of Cr to Blue */ 935*4882a593Smuzhiyun #define SCALER_CSC0_COEF_CR_BLU_MASK VC4_MASK(31, 24) 936*4882a593Smuzhiyun #define SCALER_CSC0_COEF_CR_BLU_SHIFT 24 937*4882a593Smuzhiyun /* Signed offset to apply to Y before CSC. (Y' = Y + YY_OFS) */ 938*4882a593Smuzhiyun #define SCALER_CSC0_COEF_YY_OFS_MASK VC4_MASK(23, 16) 939*4882a593Smuzhiyun #define SCALER_CSC0_COEF_YY_OFS_SHIFT 16 940*4882a593Smuzhiyun /* Signed offset to apply to CB before CSC (Cb' = Cb - 128 + CB_OFS). */ 941*4882a593Smuzhiyun #define SCALER_CSC0_COEF_CB_OFS_MASK VC4_MASK(15, 8) 942*4882a593Smuzhiyun #define SCALER_CSC0_COEF_CB_OFS_SHIFT 8 943*4882a593Smuzhiyun /* Signed offset to apply to CB before CSC (Cr' = Cr - 128 + CR_OFS). */ 944*4882a593Smuzhiyun #define SCALER_CSC0_COEF_CR_OFS_MASK VC4_MASK(7, 0) 945*4882a593Smuzhiyun #define SCALER_CSC0_COEF_CR_OFS_SHIFT 0 946*4882a593Smuzhiyun #define SCALER_CSC0_ITR_R_601_5 0x00f00000 947*4882a593Smuzhiyun #define SCALER_CSC0_ITR_R_709_3 0x00f00000 948*4882a593Smuzhiyun #define SCALER_CSC0_JPEG_JFIF 0x00000000 949*4882a593Smuzhiyun 950*4882a593Smuzhiyun /* S2.8 contribution of Cb to Green */ 951*4882a593Smuzhiyun #define SCALER_CSC1_COEF_CB_GRN_MASK VC4_MASK(31, 22) 952*4882a593Smuzhiyun #define SCALER_CSC1_COEF_CB_GRN_SHIFT 22 953*4882a593Smuzhiyun /* S2.8 contribution of Cr to Green */ 954*4882a593Smuzhiyun #define SCALER_CSC1_COEF_CR_GRN_MASK VC4_MASK(21, 12) 955*4882a593Smuzhiyun #define SCALER_CSC1_COEF_CR_GRN_SHIFT 12 956*4882a593Smuzhiyun /* S2.8 contribution of Y to all of RGB */ 957*4882a593Smuzhiyun #define SCALER_CSC1_COEF_YY_ALL_MASK VC4_MASK(11, 2) 958*4882a593Smuzhiyun #define SCALER_CSC1_COEF_YY_ALL_SHIFT 2 959*4882a593Smuzhiyun /* top 2 bits of S2.8 contribution of Cr to Blue */ 960*4882a593Smuzhiyun #define SCALER_CSC1_COEF_CR_BLU_MASK VC4_MASK(1, 0) 961*4882a593Smuzhiyun #define SCALER_CSC1_COEF_CR_BLU_SHIFT 0 962*4882a593Smuzhiyun #define SCALER_CSC1_ITR_R_601_5 0xe73304a8 963*4882a593Smuzhiyun #define SCALER_CSC1_ITR_R_709_3 0xf2b784a8 964*4882a593Smuzhiyun #define SCALER_CSC1_JPEG_JFIF 0xea34a400 965*4882a593Smuzhiyun 966*4882a593Smuzhiyun /* S2.8 contribution of Cb to Red */ 967*4882a593Smuzhiyun #define SCALER_CSC2_COEF_CB_RED_MASK VC4_MASK(29, 20) 968*4882a593Smuzhiyun #define SCALER_CSC2_COEF_CB_RED_SHIFT 20 969*4882a593Smuzhiyun /* S2.8 contribution of Cr to Red */ 970*4882a593Smuzhiyun #define SCALER_CSC2_COEF_CR_RED_MASK VC4_MASK(19, 10) 971*4882a593Smuzhiyun #define SCALER_CSC2_COEF_CR_RED_SHIFT 10 972*4882a593Smuzhiyun /* S2.8 contribution of Cb to Blue */ 973*4882a593Smuzhiyun #define SCALER_CSC2_COEF_CB_BLU_MASK VC4_MASK(19, 10) 974*4882a593Smuzhiyun #define SCALER_CSC2_COEF_CB_BLU_SHIFT 10 975*4882a593Smuzhiyun #define SCALER_CSC2_ITR_R_601_5 0x00066204 976*4882a593Smuzhiyun #define SCALER_CSC2_ITR_R_709_3 0x00072a1c 977*4882a593Smuzhiyun #define SCALER_CSC2_JPEG_JFIF 0x000599c5 978*4882a593Smuzhiyun 979*4882a593Smuzhiyun #define SCALER_TPZ0_VERT_RECALC BIT(31) 980*4882a593Smuzhiyun #define SCALER_TPZ0_SCALE_MASK VC4_MASK(28, 8) 981*4882a593Smuzhiyun #define SCALER_TPZ0_SCALE_SHIFT 8 982*4882a593Smuzhiyun #define SCALER_TPZ0_IPHASE_MASK VC4_MASK(7, 0) 983*4882a593Smuzhiyun #define SCALER_TPZ0_IPHASE_SHIFT 0 984*4882a593Smuzhiyun #define SCALER_TPZ1_RECIP_MASK VC4_MASK(15, 0) 985*4882a593Smuzhiyun #define SCALER_TPZ1_RECIP_SHIFT 0 986*4882a593Smuzhiyun 987*4882a593Smuzhiyun /* Skips interpolating coefficients to 64 phases, so just 8 are used. 988*4882a593Smuzhiyun * Required for nearest neighbor. 989*4882a593Smuzhiyun */ 990*4882a593Smuzhiyun #define SCALER_PPF_NOINTERP BIT(31) 991*4882a593Smuzhiyun /* Replaes the highest valued coefficient with one that makes all 4 992*4882a593Smuzhiyun * sum to unity. 993*4882a593Smuzhiyun */ 994*4882a593Smuzhiyun #define SCALER_PPF_AGC BIT(30) 995*4882a593Smuzhiyun #define SCALER_PPF_SCALE_MASK VC4_MASK(24, 8) 996*4882a593Smuzhiyun #define SCALER_PPF_SCALE_SHIFT 8 997*4882a593Smuzhiyun #define SCALER_PPF_IPHASE_MASK VC4_MASK(6, 0) 998*4882a593Smuzhiyun #define SCALER_PPF_IPHASE_SHIFT 0 999*4882a593Smuzhiyun 1000*4882a593Smuzhiyun #define SCALER_PPF_KERNEL_OFFSET_MASK VC4_MASK(13, 0) 1001*4882a593Smuzhiyun #define SCALER_PPF_KERNEL_OFFSET_SHIFT 0 1002*4882a593Smuzhiyun #define SCALER_PPF_KERNEL_UNCACHED BIT(31) 1003*4882a593Smuzhiyun 1004*4882a593Smuzhiyun /* PITCH0/1/2 fields for raster. */ 1005*4882a593Smuzhiyun #define SCALER_SRC_PITCH_MASK VC4_MASK(15, 0) 1006*4882a593Smuzhiyun #define SCALER_SRC_PITCH_SHIFT 0 1007*4882a593Smuzhiyun 1008*4882a593Smuzhiyun /* PITCH0/1/2 fields for tiled (SAND). */ 1009*4882a593Smuzhiyun #define SCALER_TILE_SKIP_0_MASK VC4_MASK(18, 16) 1010*4882a593Smuzhiyun #define SCALER_TILE_SKIP_0_SHIFT 16 1011*4882a593Smuzhiyun #define SCALER_TILE_HEIGHT_MASK VC4_MASK(15, 0) 1012*4882a593Smuzhiyun #define SCALER_TILE_HEIGHT_SHIFT 0 1013*4882a593Smuzhiyun 1014*4882a593Smuzhiyun /* Common PITCH0 fields */ 1015*4882a593Smuzhiyun #define SCALER_PITCH0_SINK_PIX_MASK VC4_MASK(31, 26) 1016*4882a593Smuzhiyun #define SCALER_PITCH0_SINK_PIX_SHIFT 26 1017*4882a593Smuzhiyun 1018*4882a593Smuzhiyun /* PITCH0 fields for T-tiled. */ 1019*4882a593Smuzhiyun #define SCALER_PITCH0_TILE_WIDTH_L_MASK VC4_MASK(22, 16) 1020*4882a593Smuzhiyun #define SCALER_PITCH0_TILE_WIDTH_L_SHIFT 16 1021*4882a593Smuzhiyun #define SCALER_PITCH0_TILE_LINE_DIR BIT(15) 1022*4882a593Smuzhiyun #define SCALER_PITCH0_TILE_INITIAL_LINE_DIR BIT(14) 1023*4882a593Smuzhiyun /* Y offset within a tile. */ 1024*4882a593Smuzhiyun #define SCALER_PITCH0_TILE_Y_OFFSET_MASK VC4_MASK(13, 8) 1025*4882a593Smuzhiyun #define SCALER_PITCH0_TILE_Y_OFFSET_SHIFT 8 1026*4882a593Smuzhiyun #define SCALER_PITCH0_TILE_WIDTH_R_MASK VC4_MASK(6, 0) 1027*4882a593Smuzhiyun #define SCALER_PITCH0_TILE_WIDTH_R_SHIFT 0 1028*4882a593Smuzhiyun 1029*4882a593Smuzhiyun #endif /* VC4_REGS_H */ 1030