xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/vc4/vc4_plane.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2015 Broadcom
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun /**
7*4882a593Smuzhiyun  * DOC: VC4 plane module
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Each DRM plane is a layer of pixels being scanned out by the HVS.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * At atomic modeset check time, we compute the HVS display element
12*4882a593Smuzhiyun  * state that would be necessary for displaying the plane (giving us a
13*4882a593Smuzhiyun  * chance to figure out if a plane configuration is invalid), then at
14*4882a593Smuzhiyun  * atomic flush time the CRTC will ask us to write our element state
15*4882a593Smuzhiyun  * into the region of the HVS that it has allocated for us.
16*4882a593Smuzhiyun  */
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <drm/drm_atomic.h>
19*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
20*4882a593Smuzhiyun #include <drm/drm_atomic_uapi.h>
21*4882a593Smuzhiyun #include <drm/drm_fb_cma_helper.h>
22*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
23*4882a593Smuzhiyun #include <drm/drm_gem_framebuffer_helper.h>
24*4882a593Smuzhiyun #include <drm/drm_plane_helper.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include "uapi/drm/vc4_drm.h"
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include "vc4_drv.h"
29*4882a593Smuzhiyun #include "vc4_regs.h"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun static const struct hvs_format {
32*4882a593Smuzhiyun 	u32 drm; /* DRM_FORMAT_* */
33*4882a593Smuzhiyun 	u32 hvs; /* HVS_FORMAT_* */
34*4882a593Smuzhiyun 	u32 pixel_order;
35*4882a593Smuzhiyun 	u32 pixel_order_hvs5;
36*4882a593Smuzhiyun } hvs_formats[] = {
37*4882a593Smuzhiyun 	{
38*4882a593Smuzhiyun 		.drm = DRM_FORMAT_XRGB8888,
39*4882a593Smuzhiyun 		.hvs = HVS_PIXEL_FORMAT_RGBA8888,
40*4882a593Smuzhiyun 		.pixel_order = HVS_PIXEL_ORDER_ABGR,
41*4882a593Smuzhiyun 		.pixel_order_hvs5 = HVS_PIXEL_ORDER_ARGB,
42*4882a593Smuzhiyun 	},
43*4882a593Smuzhiyun 	{
44*4882a593Smuzhiyun 		.drm = DRM_FORMAT_ARGB8888,
45*4882a593Smuzhiyun 		.hvs = HVS_PIXEL_FORMAT_RGBA8888,
46*4882a593Smuzhiyun 		.pixel_order = HVS_PIXEL_ORDER_ABGR,
47*4882a593Smuzhiyun 		.pixel_order_hvs5 = HVS_PIXEL_ORDER_ARGB,
48*4882a593Smuzhiyun 	},
49*4882a593Smuzhiyun 	{
50*4882a593Smuzhiyun 		.drm = DRM_FORMAT_ABGR8888,
51*4882a593Smuzhiyun 		.hvs = HVS_PIXEL_FORMAT_RGBA8888,
52*4882a593Smuzhiyun 		.pixel_order = HVS_PIXEL_ORDER_ARGB,
53*4882a593Smuzhiyun 		.pixel_order_hvs5 = HVS_PIXEL_ORDER_ABGR,
54*4882a593Smuzhiyun 	},
55*4882a593Smuzhiyun 	{
56*4882a593Smuzhiyun 		.drm = DRM_FORMAT_XBGR8888,
57*4882a593Smuzhiyun 		.hvs = HVS_PIXEL_FORMAT_RGBA8888,
58*4882a593Smuzhiyun 		.pixel_order = HVS_PIXEL_ORDER_ARGB,
59*4882a593Smuzhiyun 		.pixel_order_hvs5 = HVS_PIXEL_ORDER_ABGR,
60*4882a593Smuzhiyun 	},
61*4882a593Smuzhiyun 	{
62*4882a593Smuzhiyun 		.drm = DRM_FORMAT_RGB565,
63*4882a593Smuzhiyun 		.hvs = HVS_PIXEL_FORMAT_RGB565,
64*4882a593Smuzhiyun 		.pixel_order = HVS_PIXEL_ORDER_XRGB,
65*4882a593Smuzhiyun 	},
66*4882a593Smuzhiyun 	{
67*4882a593Smuzhiyun 		.drm = DRM_FORMAT_BGR565,
68*4882a593Smuzhiyun 		.hvs = HVS_PIXEL_FORMAT_RGB565,
69*4882a593Smuzhiyun 		.pixel_order = HVS_PIXEL_ORDER_XBGR,
70*4882a593Smuzhiyun 	},
71*4882a593Smuzhiyun 	{
72*4882a593Smuzhiyun 		.drm = DRM_FORMAT_ARGB1555,
73*4882a593Smuzhiyun 		.hvs = HVS_PIXEL_FORMAT_RGBA5551,
74*4882a593Smuzhiyun 		.pixel_order = HVS_PIXEL_ORDER_ABGR,
75*4882a593Smuzhiyun 	},
76*4882a593Smuzhiyun 	{
77*4882a593Smuzhiyun 		.drm = DRM_FORMAT_XRGB1555,
78*4882a593Smuzhiyun 		.hvs = HVS_PIXEL_FORMAT_RGBA5551,
79*4882a593Smuzhiyun 		.pixel_order = HVS_PIXEL_ORDER_ABGR,
80*4882a593Smuzhiyun 	},
81*4882a593Smuzhiyun 	{
82*4882a593Smuzhiyun 		.drm = DRM_FORMAT_RGB888,
83*4882a593Smuzhiyun 		.hvs = HVS_PIXEL_FORMAT_RGB888,
84*4882a593Smuzhiyun 		.pixel_order = HVS_PIXEL_ORDER_XRGB,
85*4882a593Smuzhiyun 	},
86*4882a593Smuzhiyun 	{
87*4882a593Smuzhiyun 		.drm = DRM_FORMAT_BGR888,
88*4882a593Smuzhiyun 		.hvs = HVS_PIXEL_FORMAT_RGB888,
89*4882a593Smuzhiyun 		.pixel_order = HVS_PIXEL_ORDER_XBGR,
90*4882a593Smuzhiyun 	},
91*4882a593Smuzhiyun 	{
92*4882a593Smuzhiyun 		.drm = DRM_FORMAT_YUV422,
93*4882a593Smuzhiyun 		.hvs = HVS_PIXEL_FORMAT_YCBCR_YUV422_3PLANE,
94*4882a593Smuzhiyun 		.pixel_order = HVS_PIXEL_ORDER_XYCBCR,
95*4882a593Smuzhiyun 	},
96*4882a593Smuzhiyun 	{
97*4882a593Smuzhiyun 		.drm = DRM_FORMAT_YVU422,
98*4882a593Smuzhiyun 		.hvs = HVS_PIXEL_FORMAT_YCBCR_YUV422_3PLANE,
99*4882a593Smuzhiyun 		.pixel_order = HVS_PIXEL_ORDER_XYCRCB,
100*4882a593Smuzhiyun 	},
101*4882a593Smuzhiyun 	{
102*4882a593Smuzhiyun 		.drm = DRM_FORMAT_YUV420,
103*4882a593Smuzhiyun 		.hvs = HVS_PIXEL_FORMAT_YCBCR_YUV420_3PLANE,
104*4882a593Smuzhiyun 		.pixel_order = HVS_PIXEL_ORDER_XYCBCR,
105*4882a593Smuzhiyun 	},
106*4882a593Smuzhiyun 	{
107*4882a593Smuzhiyun 		.drm = DRM_FORMAT_YVU420,
108*4882a593Smuzhiyun 		.hvs = HVS_PIXEL_FORMAT_YCBCR_YUV420_3PLANE,
109*4882a593Smuzhiyun 		.pixel_order = HVS_PIXEL_ORDER_XYCRCB,
110*4882a593Smuzhiyun 	},
111*4882a593Smuzhiyun 	{
112*4882a593Smuzhiyun 		.drm = DRM_FORMAT_NV12,
113*4882a593Smuzhiyun 		.hvs = HVS_PIXEL_FORMAT_YCBCR_YUV420_2PLANE,
114*4882a593Smuzhiyun 		.pixel_order = HVS_PIXEL_ORDER_XYCBCR,
115*4882a593Smuzhiyun 	},
116*4882a593Smuzhiyun 	{
117*4882a593Smuzhiyun 		.drm = DRM_FORMAT_NV21,
118*4882a593Smuzhiyun 		.hvs = HVS_PIXEL_FORMAT_YCBCR_YUV420_2PLANE,
119*4882a593Smuzhiyun 		.pixel_order = HVS_PIXEL_ORDER_XYCRCB,
120*4882a593Smuzhiyun 	},
121*4882a593Smuzhiyun 	{
122*4882a593Smuzhiyun 		.drm = DRM_FORMAT_NV16,
123*4882a593Smuzhiyun 		.hvs = HVS_PIXEL_FORMAT_YCBCR_YUV422_2PLANE,
124*4882a593Smuzhiyun 		.pixel_order = HVS_PIXEL_ORDER_XYCBCR,
125*4882a593Smuzhiyun 	},
126*4882a593Smuzhiyun 	{
127*4882a593Smuzhiyun 		.drm = DRM_FORMAT_NV61,
128*4882a593Smuzhiyun 		.hvs = HVS_PIXEL_FORMAT_YCBCR_YUV422_2PLANE,
129*4882a593Smuzhiyun 		.pixel_order = HVS_PIXEL_ORDER_XYCRCB,
130*4882a593Smuzhiyun 	},
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun 
vc4_get_hvs_format(u32 drm_format)133*4882a593Smuzhiyun static const struct hvs_format *vc4_get_hvs_format(u32 drm_format)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	unsigned i;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(hvs_formats); i++) {
138*4882a593Smuzhiyun 		if (hvs_formats[i].drm == drm_format)
139*4882a593Smuzhiyun 			return &hvs_formats[i];
140*4882a593Smuzhiyun 	}
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	return NULL;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
vc4_get_scaling_mode(u32 src,u32 dst)145*4882a593Smuzhiyun static enum vc4_scaling_mode vc4_get_scaling_mode(u32 src, u32 dst)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	if (dst == src)
148*4882a593Smuzhiyun 		return VC4_SCALING_NONE;
149*4882a593Smuzhiyun 	if (3 * dst >= 2 * src)
150*4882a593Smuzhiyun 		return VC4_SCALING_PPF;
151*4882a593Smuzhiyun 	else
152*4882a593Smuzhiyun 		return VC4_SCALING_TPZ;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
plane_enabled(struct drm_plane_state * state)155*4882a593Smuzhiyun static bool plane_enabled(struct drm_plane_state *state)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	return state->fb && !WARN_ON(!state->crtc);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
vc4_plane_duplicate_state(struct drm_plane * plane)160*4882a593Smuzhiyun static struct drm_plane_state *vc4_plane_duplicate_state(struct drm_plane *plane)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	struct vc4_plane_state *vc4_state;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	if (WARN_ON(!plane->state))
165*4882a593Smuzhiyun 		return NULL;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	vc4_state = kmemdup(plane->state, sizeof(*vc4_state), GFP_KERNEL);
168*4882a593Smuzhiyun 	if (!vc4_state)
169*4882a593Smuzhiyun 		return NULL;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	memset(&vc4_state->lbm, 0, sizeof(vc4_state->lbm));
172*4882a593Smuzhiyun 	vc4_state->dlist_initialized = 0;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	__drm_atomic_helper_plane_duplicate_state(plane, &vc4_state->base);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	if (vc4_state->dlist) {
177*4882a593Smuzhiyun 		vc4_state->dlist = kmemdup(vc4_state->dlist,
178*4882a593Smuzhiyun 					   vc4_state->dlist_count * 4,
179*4882a593Smuzhiyun 					   GFP_KERNEL);
180*4882a593Smuzhiyun 		if (!vc4_state->dlist) {
181*4882a593Smuzhiyun 			kfree(vc4_state);
182*4882a593Smuzhiyun 			return NULL;
183*4882a593Smuzhiyun 		}
184*4882a593Smuzhiyun 		vc4_state->dlist_size = vc4_state->dlist_count;
185*4882a593Smuzhiyun 	}
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	return &vc4_state->base;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
vc4_plane_destroy_state(struct drm_plane * plane,struct drm_plane_state * state)190*4882a593Smuzhiyun static void vc4_plane_destroy_state(struct drm_plane *plane,
191*4882a593Smuzhiyun 				    struct drm_plane_state *state)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	struct vc4_dev *vc4 = to_vc4_dev(plane->dev);
194*4882a593Smuzhiyun 	struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	if (drm_mm_node_allocated(&vc4_state->lbm)) {
197*4882a593Smuzhiyun 		unsigned long irqflags;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 		spin_lock_irqsave(&vc4->hvs->mm_lock, irqflags);
200*4882a593Smuzhiyun 		drm_mm_remove_node(&vc4_state->lbm);
201*4882a593Smuzhiyun 		spin_unlock_irqrestore(&vc4->hvs->mm_lock, irqflags);
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	kfree(vc4_state->dlist);
205*4882a593Smuzhiyun 	__drm_atomic_helper_plane_destroy_state(&vc4_state->base);
206*4882a593Smuzhiyun 	kfree(state);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun /* Called during init to allocate the plane's atomic state. */
vc4_plane_reset(struct drm_plane * plane)210*4882a593Smuzhiyun static void vc4_plane_reset(struct drm_plane *plane)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	struct vc4_plane_state *vc4_state;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	WARN_ON(plane->state);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	vc4_state = kzalloc(sizeof(*vc4_state), GFP_KERNEL);
217*4882a593Smuzhiyun 	if (!vc4_state)
218*4882a593Smuzhiyun 		return;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	__drm_atomic_helper_plane_reset(plane, &vc4_state->base);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
vc4_dlist_counter_increment(struct vc4_plane_state * vc4_state)223*4882a593Smuzhiyun static void vc4_dlist_counter_increment(struct vc4_plane_state *vc4_state)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	if (vc4_state->dlist_count == vc4_state->dlist_size) {
226*4882a593Smuzhiyun 		u32 new_size = max(4u, vc4_state->dlist_count * 2);
227*4882a593Smuzhiyun 		u32 *new_dlist = kmalloc_array(new_size, 4, GFP_KERNEL);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 		if (!new_dlist)
230*4882a593Smuzhiyun 			return;
231*4882a593Smuzhiyun 		memcpy(new_dlist, vc4_state->dlist, vc4_state->dlist_count * 4);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 		kfree(vc4_state->dlist);
234*4882a593Smuzhiyun 		vc4_state->dlist = new_dlist;
235*4882a593Smuzhiyun 		vc4_state->dlist_size = new_size;
236*4882a593Smuzhiyun 	}
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	vc4_state->dlist_count++;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
vc4_dlist_write(struct vc4_plane_state * vc4_state,u32 val)241*4882a593Smuzhiyun static void vc4_dlist_write(struct vc4_plane_state *vc4_state, u32 val)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	unsigned int idx = vc4_state->dlist_count;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	vc4_dlist_counter_increment(vc4_state);
246*4882a593Smuzhiyun 	vc4_state->dlist[idx] = val;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun /* Returns the scl0/scl1 field based on whether the dimensions need to
250*4882a593Smuzhiyun  * be up/down/non-scaled.
251*4882a593Smuzhiyun  *
252*4882a593Smuzhiyun  * This is a replication of a table from the spec.
253*4882a593Smuzhiyun  */
vc4_get_scl_field(struct drm_plane_state * state,int plane)254*4882a593Smuzhiyun static u32 vc4_get_scl_field(struct drm_plane_state *state, int plane)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	switch (vc4_state->x_scaling[plane] << 2 | vc4_state->y_scaling[plane]) {
259*4882a593Smuzhiyun 	case VC4_SCALING_PPF << 2 | VC4_SCALING_PPF:
260*4882a593Smuzhiyun 		return SCALER_CTL0_SCL_H_PPF_V_PPF;
261*4882a593Smuzhiyun 	case VC4_SCALING_TPZ << 2 | VC4_SCALING_PPF:
262*4882a593Smuzhiyun 		return SCALER_CTL0_SCL_H_TPZ_V_PPF;
263*4882a593Smuzhiyun 	case VC4_SCALING_PPF << 2 | VC4_SCALING_TPZ:
264*4882a593Smuzhiyun 		return SCALER_CTL0_SCL_H_PPF_V_TPZ;
265*4882a593Smuzhiyun 	case VC4_SCALING_TPZ << 2 | VC4_SCALING_TPZ:
266*4882a593Smuzhiyun 		return SCALER_CTL0_SCL_H_TPZ_V_TPZ;
267*4882a593Smuzhiyun 	case VC4_SCALING_PPF << 2 | VC4_SCALING_NONE:
268*4882a593Smuzhiyun 		return SCALER_CTL0_SCL_H_PPF_V_NONE;
269*4882a593Smuzhiyun 	case VC4_SCALING_NONE << 2 | VC4_SCALING_PPF:
270*4882a593Smuzhiyun 		return SCALER_CTL0_SCL_H_NONE_V_PPF;
271*4882a593Smuzhiyun 	case VC4_SCALING_NONE << 2 | VC4_SCALING_TPZ:
272*4882a593Smuzhiyun 		return SCALER_CTL0_SCL_H_NONE_V_TPZ;
273*4882a593Smuzhiyun 	case VC4_SCALING_TPZ << 2 | VC4_SCALING_NONE:
274*4882a593Smuzhiyun 		return SCALER_CTL0_SCL_H_TPZ_V_NONE;
275*4882a593Smuzhiyun 	default:
276*4882a593Smuzhiyun 	case VC4_SCALING_NONE << 2 | VC4_SCALING_NONE:
277*4882a593Smuzhiyun 		/* The unity case is independently handled by
278*4882a593Smuzhiyun 		 * SCALER_CTL0_UNITY.
279*4882a593Smuzhiyun 		 */
280*4882a593Smuzhiyun 		return 0;
281*4882a593Smuzhiyun 	}
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
vc4_plane_margins_adj(struct drm_plane_state * pstate)284*4882a593Smuzhiyun static int vc4_plane_margins_adj(struct drm_plane_state *pstate)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	struct vc4_plane_state *vc4_pstate = to_vc4_plane_state(pstate);
287*4882a593Smuzhiyun 	unsigned int left, right, top, bottom, adjhdisplay, adjvdisplay;
288*4882a593Smuzhiyun 	struct drm_crtc_state *crtc_state;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	crtc_state = drm_atomic_get_new_crtc_state(pstate->state,
291*4882a593Smuzhiyun 						   pstate->crtc);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	vc4_crtc_get_margins(crtc_state, &left, &right, &top, &bottom);
294*4882a593Smuzhiyun 	if (!left && !right && !top && !bottom)
295*4882a593Smuzhiyun 		return 0;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	if (left + right >= crtc_state->mode.hdisplay ||
298*4882a593Smuzhiyun 	    top + bottom >= crtc_state->mode.vdisplay)
299*4882a593Smuzhiyun 		return -EINVAL;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	adjhdisplay = crtc_state->mode.hdisplay - (left + right);
302*4882a593Smuzhiyun 	vc4_pstate->crtc_x = DIV_ROUND_CLOSEST(vc4_pstate->crtc_x *
303*4882a593Smuzhiyun 					       adjhdisplay,
304*4882a593Smuzhiyun 					       crtc_state->mode.hdisplay);
305*4882a593Smuzhiyun 	vc4_pstate->crtc_x += left;
306*4882a593Smuzhiyun 	if (vc4_pstate->crtc_x > crtc_state->mode.hdisplay - right)
307*4882a593Smuzhiyun 		vc4_pstate->crtc_x = crtc_state->mode.hdisplay - right;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	adjvdisplay = crtc_state->mode.vdisplay - (top + bottom);
310*4882a593Smuzhiyun 	vc4_pstate->crtc_y = DIV_ROUND_CLOSEST(vc4_pstate->crtc_y *
311*4882a593Smuzhiyun 					       adjvdisplay,
312*4882a593Smuzhiyun 					       crtc_state->mode.vdisplay);
313*4882a593Smuzhiyun 	vc4_pstate->crtc_y += top;
314*4882a593Smuzhiyun 	if (vc4_pstate->crtc_y > crtc_state->mode.vdisplay - bottom)
315*4882a593Smuzhiyun 		vc4_pstate->crtc_y = crtc_state->mode.vdisplay - bottom;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	vc4_pstate->crtc_w = DIV_ROUND_CLOSEST(vc4_pstate->crtc_w *
318*4882a593Smuzhiyun 					       adjhdisplay,
319*4882a593Smuzhiyun 					       crtc_state->mode.hdisplay);
320*4882a593Smuzhiyun 	vc4_pstate->crtc_h = DIV_ROUND_CLOSEST(vc4_pstate->crtc_h *
321*4882a593Smuzhiyun 					       adjvdisplay,
322*4882a593Smuzhiyun 					       crtc_state->mode.vdisplay);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	if (!vc4_pstate->crtc_w || !vc4_pstate->crtc_h)
325*4882a593Smuzhiyun 		return -EINVAL;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	return 0;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
vc4_plane_setup_clipping_and_scaling(struct drm_plane_state * state)330*4882a593Smuzhiyun static int vc4_plane_setup_clipping_and_scaling(struct drm_plane_state *state)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
333*4882a593Smuzhiyun 	struct drm_framebuffer *fb = state->fb;
334*4882a593Smuzhiyun 	struct drm_gem_cma_object *bo = drm_fb_cma_get_gem_obj(fb, 0);
335*4882a593Smuzhiyun 	int num_planes = fb->format->num_planes;
336*4882a593Smuzhiyun 	struct drm_crtc_state *crtc_state;
337*4882a593Smuzhiyun 	u32 h_subsample = fb->format->hsub;
338*4882a593Smuzhiyun 	u32 v_subsample = fb->format->vsub;
339*4882a593Smuzhiyun 	int i, ret;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	crtc_state = drm_atomic_get_existing_crtc_state(state->state,
342*4882a593Smuzhiyun 							state->crtc);
343*4882a593Smuzhiyun 	if (!crtc_state) {
344*4882a593Smuzhiyun 		DRM_DEBUG_KMS("Invalid crtc state\n");
345*4882a593Smuzhiyun 		return -EINVAL;
346*4882a593Smuzhiyun 	}
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	ret = drm_atomic_helper_check_plane_state(state, crtc_state, 1,
349*4882a593Smuzhiyun 						  INT_MAX, true, true);
350*4882a593Smuzhiyun 	if (ret)
351*4882a593Smuzhiyun 		return ret;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	for (i = 0; i < num_planes; i++)
354*4882a593Smuzhiyun 		vc4_state->offsets[i] = bo->paddr + fb->offsets[i];
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	/*
357*4882a593Smuzhiyun 	 * We don't support subpixel source positioning for scaling,
358*4882a593Smuzhiyun 	 * but fractional coordinates can be generated by clipping
359*4882a593Smuzhiyun 	 * so just round for now
360*4882a593Smuzhiyun 	 */
361*4882a593Smuzhiyun 	vc4_state->src_x = DIV_ROUND_CLOSEST(state->src.x1, 1 << 16);
362*4882a593Smuzhiyun 	vc4_state->src_y = DIV_ROUND_CLOSEST(state->src.y1, 1 << 16);
363*4882a593Smuzhiyun 	vc4_state->src_w[0] = DIV_ROUND_CLOSEST(state->src.x2, 1 << 16) - vc4_state->src_x;
364*4882a593Smuzhiyun 	vc4_state->src_h[0] = DIV_ROUND_CLOSEST(state->src.y2, 1 << 16) - vc4_state->src_y;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	vc4_state->crtc_x = state->dst.x1;
367*4882a593Smuzhiyun 	vc4_state->crtc_y = state->dst.y1;
368*4882a593Smuzhiyun 	vc4_state->crtc_w = state->dst.x2 - state->dst.x1;
369*4882a593Smuzhiyun 	vc4_state->crtc_h = state->dst.y2 - state->dst.y1;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	ret = vc4_plane_margins_adj(state);
372*4882a593Smuzhiyun 	if (ret)
373*4882a593Smuzhiyun 		return ret;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	vc4_state->x_scaling[0] = vc4_get_scaling_mode(vc4_state->src_w[0],
376*4882a593Smuzhiyun 						       vc4_state->crtc_w);
377*4882a593Smuzhiyun 	vc4_state->y_scaling[0] = vc4_get_scaling_mode(vc4_state->src_h[0],
378*4882a593Smuzhiyun 						       vc4_state->crtc_h);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	vc4_state->is_unity = (vc4_state->x_scaling[0] == VC4_SCALING_NONE &&
381*4882a593Smuzhiyun 			       vc4_state->y_scaling[0] == VC4_SCALING_NONE);
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	if (num_planes > 1) {
384*4882a593Smuzhiyun 		vc4_state->is_yuv = true;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 		vc4_state->src_w[1] = vc4_state->src_w[0] / h_subsample;
387*4882a593Smuzhiyun 		vc4_state->src_h[1] = vc4_state->src_h[0] / v_subsample;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 		vc4_state->x_scaling[1] =
390*4882a593Smuzhiyun 			vc4_get_scaling_mode(vc4_state->src_w[1],
391*4882a593Smuzhiyun 					     vc4_state->crtc_w);
392*4882a593Smuzhiyun 		vc4_state->y_scaling[1] =
393*4882a593Smuzhiyun 			vc4_get_scaling_mode(vc4_state->src_h[1],
394*4882a593Smuzhiyun 					     vc4_state->crtc_h);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 		/* YUV conversion requires that horizontal scaling be enabled
397*4882a593Smuzhiyun 		 * on the UV plane even if vc4_get_scaling_mode() returned
398*4882a593Smuzhiyun 		 * VC4_SCALING_NONE (which can happen when the down-scaling
399*4882a593Smuzhiyun 		 * ratio is 0.5). Let's force it to VC4_SCALING_PPF in this
400*4882a593Smuzhiyun 		 * case.
401*4882a593Smuzhiyun 		 */
402*4882a593Smuzhiyun 		if (vc4_state->x_scaling[1] == VC4_SCALING_NONE)
403*4882a593Smuzhiyun 			vc4_state->x_scaling[1] = VC4_SCALING_PPF;
404*4882a593Smuzhiyun 	} else {
405*4882a593Smuzhiyun 		vc4_state->is_yuv = false;
406*4882a593Smuzhiyun 		vc4_state->x_scaling[1] = VC4_SCALING_NONE;
407*4882a593Smuzhiyun 		vc4_state->y_scaling[1] = VC4_SCALING_NONE;
408*4882a593Smuzhiyun 	}
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	return 0;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun 
vc4_write_tpz(struct vc4_plane_state * vc4_state,u32 src,u32 dst)413*4882a593Smuzhiyun static void vc4_write_tpz(struct vc4_plane_state *vc4_state, u32 src, u32 dst)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun 	u32 scale, recip;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	scale = (1 << 16) * src / dst;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	/* The specs note that while the reciprocal would be defined
420*4882a593Smuzhiyun 	 * as (1<<32)/scale, ~0 is close enough.
421*4882a593Smuzhiyun 	 */
422*4882a593Smuzhiyun 	recip = ~0 / scale;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	vc4_dlist_write(vc4_state,
425*4882a593Smuzhiyun 			VC4_SET_FIELD(scale, SCALER_TPZ0_SCALE) |
426*4882a593Smuzhiyun 			VC4_SET_FIELD(0, SCALER_TPZ0_IPHASE));
427*4882a593Smuzhiyun 	vc4_dlist_write(vc4_state,
428*4882a593Smuzhiyun 			VC4_SET_FIELD(recip, SCALER_TPZ1_RECIP));
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun 
vc4_write_ppf(struct vc4_plane_state * vc4_state,u32 src,u32 dst)431*4882a593Smuzhiyun static void vc4_write_ppf(struct vc4_plane_state *vc4_state, u32 src, u32 dst)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun 	u32 scale = (1 << 16) * src / dst;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	vc4_dlist_write(vc4_state,
436*4882a593Smuzhiyun 			SCALER_PPF_AGC |
437*4882a593Smuzhiyun 			VC4_SET_FIELD(scale, SCALER_PPF_SCALE) |
438*4882a593Smuzhiyun 			VC4_SET_FIELD(0, SCALER_PPF_IPHASE));
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun 
vc4_lbm_size(struct drm_plane_state * state)441*4882a593Smuzhiyun static u32 vc4_lbm_size(struct drm_plane_state *state)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun 	struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
444*4882a593Smuzhiyun 	struct vc4_dev *vc4 = to_vc4_dev(state->plane->dev);
445*4882a593Smuzhiyun 	u32 pix_per_line;
446*4882a593Smuzhiyun 	u32 lbm;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	/* LBM is not needed when there's no vertical scaling. */
449*4882a593Smuzhiyun 	if (vc4_state->y_scaling[0] == VC4_SCALING_NONE &&
450*4882a593Smuzhiyun 	    vc4_state->y_scaling[1] == VC4_SCALING_NONE)
451*4882a593Smuzhiyun 		return 0;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	/*
454*4882a593Smuzhiyun 	 * This can be further optimized in the RGB/YUV444 case if the PPF
455*4882a593Smuzhiyun 	 * decimation factor is between 0.5 and 1.0 by using crtc_w.
456*4882a593Smuzhiyun 	 *
457*4882a593Smuzhiyun 	 * It's not an issue though, since in that case since src_w[0] is going
458*4882a593Smuzhiyun 	 * to be greater than or equal to crtc_w.
459*4882a593Smuzhiyun 	 */
460*4882a593Smuzhiyun 	if (vc4_state->x_scaling[0] == VC4_SCALING_TPZ)
461*4882a593Smuzhiyun 		pix_per_line = vc4_state->crtc_w;
462*4882a593Smuzhiyun 	else
463*4882a593Smuzhiyun 		pix_per_line = vc4_state->src_w[0];
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	if (!vc4_state->is_yuv) {
466*4882a593Smuzhiyun 		if (vc4_state->y_scaling[0] == VC4_SCALING_TPZ)
467*4882a593Smuzhiyun 			lbm = pix_per_line * 8;
468*4882a593Smuzhiyun 		else {
469*4882a593Smuzhiyun 			/* In special cases, this multiplier might be 12. */
470*4882a593Smuzhiyun 			lbm = pix_per_line * 16;
471*4882a593Smuzhiyun 		}
472*4882a593Smuzhiyun 	} else {
473*4882a593Smuzhiyun 		/* There are cases for this going down to a multiplier
474*4882a593Smuzhiyun 		 * of 2, but according to the firmware source, the
475*4882a593Smuzhiyun 		 * table in the docs is somewhat wrong.
476*4882a593Smuzhiyun 		 */
477*4882a593Smuzhiyun 		lbm = pix_per_line * 16;
478*4882a593Smuzhiyun 	}
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	/* Align it to 64 or 128 (hvs5) bytes */
481*4882a593Smuzhiyun 	lbm = roundup(lbm, vc4->hvs->hvs5 ? 128 : 64);
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	/* Each "word" of the LBM memory contains 2 or 4 (hvs5) pixels */
484*4882a593Smuzhiyun 	lbm /= vc4->hvs->hvs5 ? 4 : 2;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	return lbm;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
vc4_write_scaling_parameters(struct drm_plane_state * state,int channel)489*4882a593Smuzhiyun static void vc4_write_scaling_parameters(struct drm_plane_state *state,
490*4882a593Smuzhiyun 					 int channel)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun 	struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	/* Ch0 H-PPF Word 0: Scaling Parameters */
495*4882a593Smuzhiyun 	if (vc4_state->x_scaling[channel] == VC4_SCALING_PPF) {
496*4882a593Smuzhiyun 		vc4_write_ppf(vc4_state,
497*4882a593Smuzhiyun 			      vc4_state->src_w[channel], vc4_state->crtc_w);
498*4882a593Smuzhiyun 	}
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	/* Ch0 V-PPF Words 0-1: Scaling Parameters, Context */
501*4882a593Smuzhiyun 	if (vc4_state->y_scaling[channel] == VC4_SCALING_PPF) {
502*4882a593Smuzhiyun 		vc4_write_ppf(vc4_state,
503*4882a593Smuzhiyun 			      vc4_state->src_h[channel], vc4_state->crtc_h);
504*4882a593Smuzhiyun 		vc4_dlist_write(vc4_state, 0xc0c0c0c0);
505*4882a593Smuzhiyun 	}
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	/* Ch0 H-TPZ Words 0-1: Scaling Parameters, Recip */
508*4882a593Smuzhiyun 	if (vc4_state->x_scaling[channel] == VC4_SCALING_TPZ) {
509*4882a593Smuzhiyun 		vc4_write_tpz(vc4_state,
510*4882a593Smuzhiyun 			      vc4_state->src_w[channel], vc4_state->crtc_w);
511*4882a593Smuzhiyun 	}
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	/* Ch0 V-TPZ Words 0-2: Scaling Parameters, Recip, Context */
514*4882a593Smuzhiyun 	if (vc4_state->y_scaling[channel] == VC4_SCALING_TPZ) {
515*4882a593Smuzhiyun 		vc4_write_tpz(vc4_state,
516*4882a593Smuzhiyun 			      vc4_state->src_h[channel], vc4_state->crtc_h);
517*4882a593Smuzhiyun 		vc4_dlist_write(vc4_state, 0xc0c0c0c0);
518*4882a593Smuzhiyun 	}
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
vc4_plane_calc_load(struct drm_plane_state * state)521*4882a593Smuzhiyun static void vc4_plane_calc_load(struct drm_plane_state *state)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun 	unsigned int hvs_load_shift, vrefresh, i;
524*4882a593Smuzhiyun 	struct drm_framebuffer *fb = state->fb;
525*4882a593Smuzhiyun 	struct vc4_plane_state *vc4_state;
526*4882a593Smuzhiyun 	struct drm_crtc_state *crtc_state;
527*4882a593Smuzhiyun 	unsigned int vscale_factor;
528*4882a593Smuzhiyun 	struct vc4_dev *vc4;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	vc4 = to_vc4_dev(state->plane->dev);
531*4882a593Smuzhiyun 	if (!vc4->load_tracker_available)
532*4882a593Smuzhiyun 		return;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	vc4_state = to_vc4_plane_state(state);
535*4882a593Smuzhiyun 	crtc_state = drm_atomic_get_existing_crtc_state(state->state,
536*4882a593Smuzhiyun 							state->crtc);
537*4882a593Smuzhiyun 	vrefresh = drm_mode_vrefresh(&crtc_state->adjusted_mode);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	/* The HVS is able to process 2 pixels/cycle when scaling the source,
540*4882a593Smuzhiyun 	 * 4 pixels/cycle otherwise.
541*4882a593Smuzhiyun 	 * Alpha blending step seems to be pipelined and it's always operating
542*4882a593Smuzhiyun 	 * at 4 pixels/cycle, so the limiting aspect here seems to be the
543*4882a593Smuzhiyun 	 * scaler block.
544*4882a593Smuzhiyun 	 * HVS load is expressed in clk-cycles/sec (AKA Hz).
545*4882a593Smuzhiyun 	 */
546*4882a593Smuzhiyun 	if (vc4_state->x_scaling[0] != VC4_SCALING_NONE ||
547*4882a593Smuzhiyun 	    vc4_state->x_scaling[1] != VC4_SCALING_NONE ||
548*4882a593Smuzhiyun 	    vc4_state->y_scaling[0] != VC4_SCALING_NONE ||
549*4882a593Smuzhiyun 	    vc4_state->y_scaling[1] != VC4_SCALING_NONE)
550*4882a593Smuzhiyun 		hvs_load_shift = 1;
551*4882a593Smuzhiyun 	else
552*4882a593Smuzhiyun 		hvs_load_shift = 2;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	vc4_state->membus_load = 0;
555*4882a593Smuzhiyun 	vc4_state->hvs_load = 0;
556*4882a593Smuzhiyun 	for (i = 0; i < fb->format->num_planes; i++) {
557*4882a593Smuzhiyun 		/* Even if the bandwidth/plane required for a single frame is
558*4882a593Smuzhiyun 		 *
559*4882a593Smuzhiyun 		 * vc4_state->src_w[i] * vc4_state->src_h[i] * cpp * vrefresh
560*4882a593Smuzhiyun 		 *
561*4882a593Smuzhiyun 		 * when downscaling, we have to read more pixels per line in
562*4882a593Smuzhiyun 		 * the time frame reserved for a single line, so the bandwidth
563*4882a593Smuzhiyun 		 * demand can be punctually higher. To account for that, we
564*4882a593Smuzhiyun 		 * calculate the down-scaling factor and multiply the plane
565*4882a593Smuzhiyun 		 * load by this number. We're likely over-estimating the read
566*4882a593Smuzhiyun 		 * demand, but that's better than under-estimating it.
567*4882a593Smuzhiyun 		 */
568*4882a593Smuzhiyun 		vscale_factor = DIV_ROUND_UP(vc4_state->src_h[i],
569*4882a593Smuzhiyun 					     vc4_state->crtc_h);
570*4882a593Smuzhiyun 		vc4_state->membus_load += vc4_state->src_w[i] *
571*4882a593Smuzhiyun 					  vc4_state->src_h[i] * vscale_factor *
572*4882a593Smuzhiyun 					  fb->format->cpp[i];
573*4882a593Smuzhiyun 		vc4_state->hvs_load += vc4_state->crtc_h * vc4_state->crtc_w;
574*4882a593Smuzhiyun 	}
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	vc4_state->hvs_load *= vrefresh;
577*4882a593Smuzhiyun 	vc4_state->hvs_load >>= hvs_load_shift;
578*4882a593Smuzhiyun 	vc4_state->membus_load *= vrefresh;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun 
vc4_plane_allocate_lbm(struct drm_plane_state * state)581*4882a593Smuzhiyun static int vc4_plane_allocate_lbm(struct drm_plane_state *state)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun 	struct vc4_dev *vc4 = to_vc4_dev(state->plane->dev);
584*4882a593Smuzhiyun 	struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
585*4882a593Smuzhiyun 	unsigned long irqflags;
586*4882a593Smuzhiyun 	u32 lbm_size;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	lbm_size = vc4_lbm_size(state);
589*4882a593Smuzhiyun 	if (!lbm_size)
590*4882a593Smuzhiyun 		return 0;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	if (WARN_ON(!vc4_state->lbm_offset))
593*4882a593Smuzhiyun 		return -EINVAL;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	/* Allocate the LBM memory that the HVS will use for temporary
596*4882a593Smuzhiyun 	 * storage due to our scaling/format conversion.
597*4882a593Smuzhiyun 	 */
598*4882a593Smuzhiyun 	if (!drm_mm_node_allocated(&vc4_state->lbm)) {
599*4882a593Smuzhiyun 		int ret;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 		spin_lock_irqsave(&vc4->hvs->mm_lock, irqflags);
602*4882a593Smuzhiyun 		ret = drm_mm_insert_node_generic(&vc4->hvs->lbm_mm,
603*4882a593Smuzhiyun 						 &vc4_state->lbm,
604*4882a593Smuzhiyun 						 lbm_size,
605*4882a593Smuzhiyun 						 vc4->hvs->hvs5 ? 64 : 32,
606*4882a593Smuzhiyun 						 0, 0);
607*4882a593Smuzhiyun 		spin_unlock_irqrestore(&vc4->hvs->mm_lock, irqflags);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 		if (ret)
610*4882a593Smuzhiyun 			return ret;
611*4882a593Smuzhiyun 	} else {
612*4882a593Smuzhiyun 		WARN_ON_ONCE(lbm_size != vc4_state->lbm.size);
613*4882a593Smuzhiyun 	}
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	vc4_state->dlist[vc4_state->lbm_offset] = vc4_state->lbm.start;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	return 0;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun /* Writes out a full display list for an active plane to the plane's
621*4882a593Smuzhiyun  * private dlist state.
622*4882a593Smuzhiyun  */
vc4_plane_mode_set(struct drm_plane * plane,struct drm_plane_state * state)623*4882a593Smuzhiyun static int vc4_plane_mode_set(struct drm_plane *plane,
624*4882a593Smuzhiyun 			      struct drm_plane_state *state)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun 	struct vc4_dev *vc4 = to_vc4_dev(plane->dev);
627*4882a593Smuzhiyun 	struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
628*4882a593Smuzhiyun 	struct drm_framebuffer *fb = state->fb;
629*4882a593Smuzhiyun 	u32 ctl0_offset = vc4_state->dlist_count;
630*4882a593Smuzhiyun 	const struct hvs_format *format = vc4_get_hvs_format(fb->format->format);
631*4882a593Smuzhiyun 	u64 base_format_mod = fourcc_mod_broadcom_mod(fb->modifier);
632*4882a593Smuzhiyun 	int num_planes = fb->format->num_planes;
633*4882a593Smuzhiyun 	u32 h_subsample = fb->format->hsub;
634*4882a593Smuzhiyun 	u32 v_subsample = fb->format->vsub;
635*4882a593Smuzhiyun 	bool mix_plane_alpha;
636*4882a593Smuzhiyun 	bool covers_screen;
637*4882a593Smuzhiyun 	u32 scl0, scl1, pitch0;
638*4882a593Smuzhiyun 	u32 tiling, src_y;
639*4882a593Smuzhiyun 	u32 hvs_format = format->hvs;
640*4882a593Smuzhiyun 	unsigned int rotation;
641*4882a593Smuzhiyun 	int ret, i;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	if (vc4_state->dlist_initialized)
644*4882a593Smuzhiyun 		return 0;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	ret = vc4_plane_setup_clipping_and_scaling(state);
647*4882a593Smuzhiyun 	if (ret)
648*4882a593Smuzhiyun 		return ret;
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	/* SCL1 is used for Cb/Cr scaling of planar formats.  For RGB
651*4882a593Smuzhiyun 	 * and 4:4:4, scl1 should be set to scl0 so both channels of
652*4882a593Smuzhiyun 	 * the scaler do the same thing.  For YUV, the Y plane needs
653*4882a593Smuzhiyun 	 * to be put in channel 1 and Cb/Cr in channel 0, so we swap
654*4882a593Smuzhiyun 	 * the scl fields here.
655*4882a593Smuzhiyun 	 */
656*4882a593Smuzhiyun 	if (num_planes == 1) {
657*4882a593Smuzhiyun 		scl0 = vc4_get_scl_field(state, 0);
658*4882a593Smuzhiyun 		scl1 = scl0;
659*4882a593Smuzhiyun 	} else {
660*4882a593Smuzhiyun 		scl0 = vc4_get_scl_field(state, 1);
661*4882a593Smuzhiyun 		scl1 = vc4_get_scl_field(state, 0);
662*4882a593Smuzhiyun 	}
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	rotation = drm_rotation_simplify(state->rotation,
665*4882a593Smuzhiyun 					 DRM_MODE_ROTATE_0 |
666*4882a593Smuzhiyun 					 DRM_MODE_REFLECT_X |
667*4882a593Smuzhiyun 					 DRM_MODE_REFLECT_Y);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	/* We must point to the last line when Y reflection is enabled. */
670*4882a593Smuzhiyun 	src_y = vc4_state->src_y;
671*4882a593Smuzhiyun 	if (rotation & DRM_MODE_REFLECT_Y)
672*4882a593Smuzhiyun 		src_y += vc4_state->src_h[0] - 1;
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	switch (base_format_mod) {
675*4882a593Smuzhiyun 	case DRM_FORMAT_MOD_LINEAR:
676*4882a593Smuzhiyun 		tiling = SCALER_CTL0_TILING_LINEAR;
677*4882a593Smuzhiyun 		pitch0 = VC4_SET_FIELD(fb->pitches[0], SCALER_SRC_PITCH);
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 		/* Adjust the base pointer to the first pixel to be scanned
680*4882a593Smuzhiyun 		 * out.
681*4882a593Smuzhiyun 		 */
682*4882a593Smuzhiyun 		for (i = 0; i < num_planes; i++) {
683*4882a593Smuzhiyun 			vc4_state->offsets[i] += src_y /
684*4882a593Smuzhiyun 						 (i ? v_subsample : 1) *
685*4882a593Smuzhiyun 						 fb->pitches[i];
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 			vc4_state->offsets[i] += vc4_state->src_x /
688*4882a593Smuzhiyun 						 (i ? h_subsample : 1) *
689*4882a593Smuzhiyun 						 fb->format->cpp[i];
690*4882a593Smuzhiyun 		}
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 		break;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	case DRM_FORMAT_MOD_BROADCOM_VC4_T_TILED: {
695*4882a593Smuzhiyun 		u32 tile_size_shift = 12; /* T tiles are 4kb */
696*4882a593Smuzhiyun 		/* Whole-tile offsets, mostly for setting the pitch. */
697*4882a593Smuzhiyun 		u32 tile_w_shift = fb->format->cpp[0] == 2 ? 6 : 5;
698*4882a593Smuzhiyun 		u32 tile_h_shift = 5; /* 16 and 32bpp are 32 pixels high */
699*4882a593Smuzhiyun 		u32 tile_w_mask = (1 << tile_w_shift) - 1;
700*4882a593Smuzhiyun 		/* The height mask on 32-bit-per-pixel tiles is 63, i.e. twice
701*4882a593Smuzhiyun 		 * the height (in pixels) of a 4k tile.
702*4882a593Smuzhiyun 		 */
703*4882a593Smuzhiyun 		u32 tile_h_mask = (2 << tile_h_shift) - 1;
704*4882a593Smuzhiyun 		/* For T-tiled, the FB pitch is "how many bytes from one row to
705*4882a593Smuzhiyun 		 * the next, such that
706*4882a593Smuzhiyun 		 *
707*4882a593Smuzhiyun 		 *	pitch * tile_h == tile_size * tiles_per_row
708*4882a593Smuzhiyun 		 */
709*4882a593Smuzhiyun 		u32 tiles_w = fb->pitches[0] >> (tile_size_shift - tile_h_shift);
710*4882a593Smuzhiyun 		u32 tiles_l = vc4_state->src_x >> tile_w_shift;
711*4882a593Smuzhiyun 		u32 tiles_r = tiles_w - tiles_l;
712*4882a593Smuzhiyun 		u32 tiles_t = src_y >> tile_h_shift;
713*4882a593Smuzhiyun 		/* Intra-tile offsets, which modify the base address (the
714*4882a593Smuzhiyun 		 * SCALER_PITCH0_TILE_Y_OFFSET tells HVS how to walk from that
715*4882a593Smuzhiyun 		 * base address).
716*4882a593Smuzhiyun 		 */
717*4882a593Smuzhiyun 		u32 tile_y = (src_y >> 4) & 1;
718*4882a593Smuzhiyun 		u32 subtile_y = (src_y >> 2) & 3;
719*4882a593Smuzhiyun 		u32 utile_y = src_y & 3;
720*4882a593Smuzhiyun 		u32 x_off = vc4_state->src_x & tile_w_mask;
721*4882a593Smuzhiyun 		u32 y_off = src_y & tile_h_mask;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 		/* When Y reflection is requested we must set the
724*4882a593Smuzhiyun 		 * SCALER_PITCH0_TILE_LINE_DIR flag to tell HVS that all lines
725*4882a593Smuzhiyun 		 * after the initial one should be fetched in descending order,
726*4882a593Smuzhiyun 		 * which makes sense since we start from the last line and go
727*4882a593Smuzhiyun 		 * backward.
728*4882a593Smuzhiyun 		 * Don't know why we need y_off = max_y_off - y_off, but it's
729*4882a593Smuzhiyun 		 * definitely required (I guess it's also related to the "going
730*4882a593Smuzhiyun 		 * backward" situation).
731*4882a593Smuzhiyun 		 */
732*4882a593Smuzhiyun 		if (rotation & DRM_MODE_REFLECT_Y) {
733*4882a593Smuzhiyun 			y_off = tile_h_mask - y_off;
734*4882a593Smuzhiyun 			pitch0 = SCALER_PITCH0_TILE_LINE_DIR;
735*4882a593Smuzhiyun 		} else {
736*4882a593Smuzhiyun 			pitch0 = 0;
737*4882a593Smuzhiyun 		}
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 		tiling = SCALER_CTL0_TILING_256B_OR_T;
740*4882a593Smuzhiyun 		pitch0 |= (VC4_SET_FIELD(x_off, SCALER_PITCH0_SINK_PIX) |
741*4882a593Smuzhiyun 			   VC4_SET_FIELD(y_off, SCALER_PITCH0_TILE_Y_OFFSET) |
742*4882a593Smuzhiyun 			   VC4_SET_FIELD(tiles_l, SCALER_PITCH0_TILE_WIDTH_L) |
743*4882a593Smuzhiyun 			   VC4_SET_FIELD(tiles_r, SCALER_PITCH0_TILE_WIDTH_R));
744*4882a593Smuzhiyun 		vc4_state->offsets[0] += tiles_t * (tiles_w << tile_size_shift);
745*4882a593Smuzhiyun 		vc4_state->offsets[0] += subtile_y << 8;
746*4882a593Smuzhiyun 		vc4_state->offsets[0] += utile_y << 4;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 		/* Rows of tiles alternate left-to-right and right-to-left. */
749*4882a593Smuzhiyun 		if (tiles_t & 1) {
750*4882a593Smuzhiyun 			pitch0 |= SCALER_PITCH0_TILE_INITIAL_LINE_DIR;
751*4882a593Smuzhiyun 			vc4_state->offsets[0] += (tiles_w - tiles_l) <<
752*4882a593Smuzhiyun 						 tile_size_shift;
753*4882a593Smuzhiyun 			vc4_state->offsets[0] -= (1 + !tile_y) << 10;
754*4882a593Smuzhiyun 		} else {
755*4882a593Smuzhiyun 			vc4_state->offsets[0] += tiles_l << tile_size_shift;
756*4882a593Smuzhiyun 			vc4_state->offsets[0] += tile_y << 10;
757*4882a593Smuzhiyun 		}
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 		break;
760*4882a593Smuzhiyun 	}
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	case DRM_FORMAT_MOD_BROADCOM_SAND64:
763*4882a593Smuzhiyun 	case DRM_FORMAT_MOD_BROADCOM_SAND128:
764*4882a593Smuzhiyun 	case DRM_FORMAT_MOD_BROADCOM_SAND256: {
765*4882a593Smuzhiyun 		uint32_t param = fourcc_mod_broadcom_param(fb->modifier);
766*4882a593Smuzhiyun 		u32 tile_w, tile, x_off, pix_per_tile;
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 		hvs_format = HVS_PIXEL_FORMAT_H264;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 		switch (base_format_mod) {
771*4882a593Smuzhiyun 		case DRM_FORMAT_MOD_BROADCOM_SAND64:
772*4882a593Smuzhiyun 			tiling = SCALER_CTL0_TILING_64B;
773*4882a593Smuzhiyun 			tile_w = 64;
774*4882a593Smuzhiyun 			break;
775*4882a593Smuzhiyun 		case DRM_FORMAT_MOD_BROADCOM_SAND128:
776*4882a593Smuzhiyun 			tiling = SCALER_CTL0_TILING_128B;
777*4882a593Smuzhiyun 			tile_w = 128;
778*4882a593Smuzhiyun 			break;
779*4882a593Smuzhiyun 		case DRM_FORMAT_MOD_BROADCOM_SAND256:
780*4882a593Smuzhiyun 			tiling = SCALER_CTL0_TILING_256B_OR_T;
781*4882a593Smuzhiyun 			tile_w = 256;
782*4882a593Smuzhiyun 			break;
783*4882a593Smuzhiyun 		default:
784*4882a593Smuzhiyun 			break;
785*4882a593Smuzhiyun 		}
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 		if (param > SCALER_TILE_HEIGHT_MASK) {
788*4882a593Smuzhiyun 			DRM_DEBUG_KMS("SAND height too large (%d)\n", param);
789*4882a593Smuzhiyun 			return -EINVAL;
790*4882a593Smuzhiyun 		}
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 		pix_per_tile = tile_w / fb->format->cpp[0];
793*4882a593Smuzhiyun 		tile = vc4_state->src_x / pix_per_tile;
794*4882a593Smuzhiyun 		x_off = vc4_state->src_x % pix_per_tile;
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 		/* Adjust the base pointer to the first pixel to be scanned
797*4882a593Smuzhiyun 		 * out.
798*4882a593Smuzhiyun 		 */
799*4882a593Smuzhiyun 		for (i = 0; i < num_planes; i++) {
800*4882a593Smuzhiyun 			vc4_state->offsets[i] += param * tile_w * tile;
801*4882a593Smuzhiyun 			vc4_state->offsets[i] += src_y /
802*4882a593Smuzhiyun 						 (i ? v_subsample : 1) *
803*4882a593Smuzhiyun 						 tile_w;
804*4882a593Smuzhiyun 			vc4_state->offsets[i] += x_off /
805*4882a593Smuzhiyun 						 (i ? h_subsample : 1) *
806*4882a593Smuzhiyun 						 fb->format->cpp[i];
807*4882a593Smuzhiyun 		}
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 		pitch0 = VC4_SET_FIELD(param, SCALER_TILE_HEIGHT);
810*4882a593Smuzhiyun 		break;
811*4882a593Smuzhiyun 	}
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	default:
814*4882a593Smuzhiyun 		DRM_DEBUG_KMS("Unsupported FB tiling flag 0x%16llx",
815*4882a593Smuzhiyun 			      (long long)fb->modifier);
816*4882a593Smuzhiyun 		return -EINVAL;
817*4882a593Smuzhiyun 	}
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	/* Don't waste cycles mixing with plane alpha if the set alpha
820*4882a593Smuzhiyun 	 * is opaque or there is no per-pixel alpha information.
821*4882a593Smuzhiyun 	 * In any case we use the alpha property value as the fixed alpha.
822*4882a593Smuzhiyun 	 */
823*4882a593Smuzhiyun 	mix_plane_alpha = state->alpha != DRM_BLEND_ALPHA_OPAQUE &&
824*4882a593Smuzhiyun 			  fb->format->has_alpha;
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	if (!vc4->hvs->hvs5) {
827*4882a593Smuzhiyun 	/* Control word */
828*4882a593Smuzhiyun 		vc4_dlist_write(vc4_state,
829*4882a593Smuzhiyun 				SCALER_CTL0_VALID |
830*4882a593Smuzhiyun 				(rotation & DRM_MODE_REFLECT_X ? SCALER_CTL0_HFLIP : 0) |
831*4882a593Smuzhiyun 				(rotation & DRM_MODE_REFLECT_Y ? SCALER_CTL0_VFLIP : 0) |
832*4882a593Smuzhiyun 				VC4_SET_FIELD(SCALER_CTL0_RGBA_EXPAND_ROUND, SCALER_CTL0_RGBA_EXPAND) |
833*4882a593Smuzhiyun 				(format->pixel_order << SCALER_CTL0_ORDER_SHIFT) |
834*4882a593Smuzhiyun 				(hvs_format << SCALER_CTL0_PIXEL_FORMAT_SHIFT) |
835*4882a593Smuzhiyun 				VC4_SET_FIELD(tiling, SCALER_CTL0_TILING) |
836*4882a593Smuzhiyun 				(vc4_state->is_unity ? SCALER_CTL0_UNITY : 0) |
837*4882a593Smuzhiyun 				VC4_SET_FIELD(scl0, SCALER_CTL0_SCL0) |
838*4882a593Smuzhiyun 				VC4_SET_FIELD(scl1, SCALER_CTL0_SCL1));
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 		/* Position Word 0: Image Positions and Alpha Value */
841*4882a593Smuzhiyun 		vc4_state->pos0_offset = vc4_state->dlist_count;
842*4882a593Smuzhiyun 		vc4_dlist_write(vc4_state,
843*4882a593Smuzhiyun 				VC4_SET_FIELD(state->alpha >> 8, SCALER_POS0_FIXED_ALPHA) |
844*4882a593Smuzhiyun 				VC4_SET_FIELD(vc4_state->crtc_x, SCALER_POS0_START_X) |
845*4882a593Smuzhiyun 				VC4_SET_FIELD(vc4_state->crtc_y, SCALER_POS0_START_Y));
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 		/* Position Word 1: Scaled Image Dimensions. */
848*4882a593Smuzhiyun 		if (!vc4_state->is_unity) {
849*4882a593Smuzhiyun 			vc4_dlist_write(vc4_state,
850*4882a593Smuzhiyun 					VC4_SET_FIELD(vc4_state->crtc_w,
851*4882a593Smuzhiyun 						      SCALER_POS1_SCL_WIDTH) |
852*4882a593Smuzhiyun 					VC4_SET_FIELD(vc4_state->crtc_h,
853*4882a593Smuzhiyun 						      SCALER_POS1_SCL_HEIGHT));
854*4882a593Smuzhiyun 		}
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 		/* Position Word 2: Source Image Size, Alpha */
857*4882a593Smuzhiyun 		vc4_state->pos2_offset = vc4_state->dlist_count;
858*4882a593Smuzhiyun 		vc4_dlist_write(vc4_state,
859*4882a593Smuzhiyun 				VC4_SET_FIELD(fb->format->has_alpha ?
860*4882a593Smuzhiyun 					      SCALER_POS2_ALPHA_MODE_PIPELINE :
861*4882a593Smuzhiyun 					      SCALER_POS2_ALPHA_MODE_FIXED,
862*4882a593Smuzhiyun 					      SCALER_POS2_ALPHA_MODE) |
863*4882a593Smuzhiyun 				(mix_plane_alpha ? SCALER_POS2_ALPHA_MIX : 0) |
864*4882a593Smuzhiyun 				(fb->format->has_alpha ?
865*4882a593Smuzhiyun 						SCALER_POS2_ALPHA_PREMULT : 0) |
866*4882a593Smuzhiyun 				VC4_SET_FIELD(vc4_state->src_w[0],
867*4882a593Smuzhiyun 					      SCALER_POS2_WIDTH) |
868*4882a593Smuzhiyun 				VC4_SET_FIELD(vc4_state->src_h[0],
869*4882a593Smuzhiyun 					      SCALER_POS2_HEIGHT));
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 		/* Position Word 3: Context.  Written by the HVS. */
872*4882a593Smuzhiyun 		vc4_dlist_write(vc4_state, 0xc0c0c0c0);
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	} else {
875*4882a593Smuzhiyun 		u32 hvs_pixel_order = format->pixel_order;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 		if (format->pixel_order_hvs5)
878*4882a593Smuzhiyun 			hvs_pixel_order = format->pixel_order_hvs5;
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 		/* Control word */
881*4882a593Smuzhiyun 		vc4_dlist_write(vc4_state,
882*4882a593Smuzhiyun 				SCALER_CTL0_VALID |
883*4882a593Smuzhiyun 				(hvs_pixel_order << SCALER_CTL0_ORDER_SHIFT) |
884*4882a593Smuzhiyun 				(hvs_format << SCALER_CTL0_PIXEL_FORMAT_SHIFT) |
885*4882a593Smuzhiyun 				VC4_SET_FIELD(tiling, SCALER_CTL0_TILING) |
886*4882a593Smuzhiyun 				(vc4_state->is_unity ?
887*4882a593Smuzhiyun 						SCALER5_CTL0_UNITY : 0) |
888*4882a593Smuzhiyun 				VC4_SET_FIELD(scl0, SCALER_CTL0_SCL0) |
889*4882a593Smuzhiyun 				VC4_SET_FIELD(scl1, SCALER_CTL0_SCL1) |
890*4882a593Smuzhiyun 				SCALER5_CTL0_ALPHA_EXPAND |
891*4882a593Smuzhiyun 				SCALER5_CTL0_RGB_EXPAND);
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun 		/* Position Word 0: Image Positions and Alpha Value */
894*4882a593Smuzhiyun 		vc4_state->pos0_offset = vc4_state->dlist_count;
895*4882a593Smuzhiyun 		vc4_dlist_write(vc4_state,
896*4882a593Smuzhiyun 				(rotation & DRM_MODE_REFLECT_Y ?
897*4882a593Smuzhiyun 						SCALER5_POS0_VFLIP : 0) |
898*4882a593Smuzhiyun 				VC4_SET_FIELD(vc4_state->crtc_x,
899*4882a593Smuzhiyun 					      SCALER_POS0_START_X) |
900*4882a593Smuzhiyun 				(rotation & DRM_MODE_REFLECT_X ?
901*4882a593Smuzhiyun 					      SCALER5_POS0_HFLIP : 0) |
902*4882a593Smuzhiyun 				VC4_SET_FIELD(vc4_state->crtc_y,
903*4882a593Smuzhiyun 					      SCALER5_POS0_START_Y)
904*4882a593Smuzhiyun 			       );
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 		/* Control Word 2 */
907*4882a593Smuzhiyun 		vc4_dlist_write(vc4_state,
908*4882a593Smuzhiyun 				VC4_SET_FIELD(state->alpha >> 4,
909*4882a593Smuzhiyun 					      SCALER5_CTL2_ALPHA) |
910*4882a593Smuzhiyun 				(fb->format->has_alpha ?
911*4882a593Smuzhiyun 					SCALER5_CTL2_ALPHA_PREMULT : 0) |
912*4882a593Smuzhiyun 				(mix_plane_alpha ?
913*4882a593Smuzhiyun 					SCALER5_CTL2_ALPHA_MIX : 0) |
914*4882a593Smuzhiyun 				VC4_SET_FIELD(fb->format->has_alpha ?
915*4882a593Smuzhiyun 				      SCALER5_CTL2_ALPHA_MODE_PIPELINE :
916*4882a593Smuzhiyun 				      SCALER5_CTL2_ALPHA_MODE_FIXED,
917*4882a593Smuzhiyun 				      SCALER5_CTL2_ALPHA_MODE)
918*4882a593Smuzhiyun 			       );
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 		/* Position Word 1: Scaled Image Dimensions. */
921*4882a593Smuzhiyun 		if (!vc4_state->is_unity) {
922*4882a593Smuzhiyun 			vc4_dlist_write(vc4_state,
923*4882a593Smuzhiyun 					VC4_SET_FIELD(vc4_state->crtc_w,
924*4882a593Smuzhiyun 						      SCALER5_POS1_SCL_WIDTH) |
925*4882a593Smuzhiyun 					VC4_SET_FIELD(vc4_state->crtc_h,
926*4882a593Smuzhiyun 						      SCALER5_POS1_SCL_HEIGHT));
927*4882a593Smuzhiyun 		}
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 		/* Position Word 2: Source Image Size */
930*4882a593Smuzhiyun 		vc4_state->pos2_offset = vc4_state->dlist_count;
931*4882a593Smuzhiyun 		vc4_dlist_write(vc4_state,
932*4882a593Smuzhiyun 				VC4_SET_FIELD(vc4_state->src_w[0],
933*4882a593Smuzhiyun 					      SCALER5_POS2_WIDTH) |
934*4882a593Smuzhiyun 				VC4_SET_FIELD(vc4_state->src_h[0],
935*4882a593Smuzhiyun 					      SCALER5_POS2_HEIGHT));
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 		/* Position Word 3: Context.  Written by the HVS. */
938*4882a593Smuzhiyun 		vc4_dlist_write(vc4_state, 0xc0c0c0c0);
939*4882a593Smuzhiyun 	}
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	/* Pointer Word 0/1/2: RGB / Y / Cb / Cr Pointers
943*4882a593Smuzhiyun 	 *
944*4882a593Smuzhiyun 	 * The pointers may be any byte address.
945*4882a593Smuzhiyun 	 */
946*4882a593Smuzhiyun 	vc4_state->ptr0_offset = vc4_state->dlist_count;
947*4882a593Smuzhiyun 	for (i = 0; i < num_planes; i++)
948*4882a593Smuzhiyun 		vc4_dlist_write(vc4_state, vc4_state->offsets[i]);
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	/* Pointer Context Word 0/1/2: Written by the HVS */
951*4882a593Smuzhiyun 	for (i = 0; i < num_planes; i++)
952*4882a593Smuzhiyun 		vc4_dlist_write(vc4_state, 0xc0c0c0c0);
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	/* Pitch word 0 */
955*4882a593Smuzhiyun 	vc4_dlist_write(vc4_state, pitch0);
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	/* Pitch word 1/2 */
958*4882a593Smuzhiyun 	for (i = 1; i < num_planes; i++) {
959*4882a593Smuzhiyun 		if (hvs_format != HVS_PIXEL_FORMAT_H264) {
960*4882a593Smuzhiyun 			vc4_dlist_write(vc4_state,
961*4882a593Smuzhiyun 					VC4_SET_FIELD(fb->pitches[i],
962*4882a593Smuzhiyun 						      SCALER_SRC_PITCH));
963*4882a593Smuzhiyun 		} else {
964*4882a593Smuzhiyun 			vc4_dlist_write(vc4_state, pitch0);
965*4882a593Smuzhiyun 		}
966*4882a593Smuzhiyun 	}
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	/* Colorspace conversion words */
969*4882a593Smuzhiyun 	if (vc4_state->is_yuv) {
970*4882a593Smuzhiyun 		vc4_dlist_write(vc4_state, SCALER_CSC0_ITR_R_601_5);
971*4882a593Smuzhiyun 		vc4_dlist_write(vc4_state, SCALER_CSC1_ITR_R_601_5);
972*4882a593Smuzhiyun 		vc4_dlist_write(vc4_state, SCALER_CSC2_ITR_R_601_5);
973*4882a593Smuzhiyun 	}
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	vc4_state->lbm_offset = 0;
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	if (vc4_state->x_scaling[0] != VC4_SCALING_NONE ||
978*4882a593Smuzhiyun 	    vc4_state->x_scaling[1] != VC4_SCALING_NONE ||
979*4882a593Smuzhiyun 	    vc4_state->y_scaling[0] != VC4_SCALING_NONE ||
980*4882a593Smuzhiyun 	    vc4_state->y_scaling[1] != VC4_SCALING_NONE) {
981*4882a593Smuzhiyun 		/* Reserve a slot for the LBM Base Address. The real value will
982*4882a593Smuzhiyun 		 * be set when calling vc4_plane_allocate_lbm().
983*4882a593Smuzhiyun 		 */
984*4882a593Smuzhiyun 		if (vc4_state->y_scaling[0] != VC4_SCALING_NONE ||
985*4882a593Smuzhiyun 		    vc4_state->y_scaling[1] != VC4_SCALING_NONE) {
986*4882a593Smuzhiyun 			vc4_state->lbm_offset = vc4_state->dlist_count;
987*4882a593Smuzhiyun 			vc4_dlist_counter_increment(vc4_state);
988*4882a593Smuzhiyun 		}
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 		if (num_planes > 1) {
991*4882a593Smuzhiyun 			/* Emit Cb/Cr as channel 0 and Y as channel
992*4882a593Smuzhiyun 			 * 1. This matches how we set up scl0/scl1
993*4882a593Smuzhiyun 			 * above.
994*4882a593Smuzhiyun 			 */
995*4882a593Smuzhiyun 			vc4_write_scaling_parameters(state, 1);
996*4882a593Smuzhiyun 		}
997*4882a593Smuzhiyun 		vc4_write_scaling_parameters(state, 0);
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 		/* If any PPF setup was done, then all the kernel
1000*4882a593Smuzhiyun 		 * pointers get uploaded.
1001*4882a593Smuzhiyun 		 */
1002*4882a593Smuzhiyun 		if (vc4_state->x_scaling[0] == VC4_SCALING_PPF ||
1003*4882a593Smuzhiyun 		    vc4_state->y_scaling[0] == VC4_SCALING_PPF ||
1004*4882a593Smuzhiyun 		    vc4_state->x_scaling[1] == VC4_SCALING_PPF ||
1005*4882a593Smuzhiyun 		    vc4_state->y_scaling[1] == VC4_SCALING_PPF) {
1006*4882a593Smuzhiyun 			u32 kernel = VC4_SET_FIELD(vc4->hvs->mitchell_netravali_filter.start,
1007*4882a593Smuzhiyun 						   SCALER_PPF_KERNEL_OFFSET);
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun 			/* HPPF plane 0 */
1010*4882a593Smuzhiyun 			vc4_dlist_write(vc4_state, kernel);
1011*4882a593Smuzhiyun 			/* VPPF plane 0 */
1012*4882a593Smuzhiyun 			vc4_dlist_write(vc4_state, kernel);
1013*4882a593Smuzhiyun 			/* HPPF plane 1 */
1014*4882a593Smuzhiyun 			vc4_dlist_write(vc4_state, kernel);
1015*4882a593Smuzhiyun 			/* VPPF plane 1 */
1016*4882a593Smuzhiyun 			vc4_dlist_write(vc4_state, kernel);
1017*4882a593Smuzhiyun 		}
1018*4882a593Smuzhiyun 	}
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	vc4_state->dlist[ctl0_offset] |=
1021*4882a593Smuzhiyun 		VC4_SET_FIELD(vc4_state->dlist_count, SCALER_CTL0_SIZE);
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	/* crtc_* are already clipped coordinates. */
1024*4882a593Smuzhiyun 	covers_screen = vc4_state->crtc_x == 0 && vc4_state->crtc_y == 0 &&
1025*4882a593Smuzhiyun 			vc4_state->crtc_w == state->crtc->mode.hdisplay &&
1026*4882a593Smuzhiyun 			vc4_state->crtc_h == state->crtc->mode.vdisplay;
1027*4882a593Smuzhiyun 	/* Background fill might be necessary when the plane has per-pixel
1028*4882a593Smuzhiyun 	 * alpha content or a non-opaque plane alpha and could blend from the
1029*4882a593Smuzhiyun 	 * background or does not cover the entire screen.
1030*4882a593Smuzhiyun 	 */
1031*4882a593Smuzhiyun 	vc4_state->needs_bg_fill = fb->format->has_alpha || !covers_screen ||
1032*4882a593Smuzhiyun 				   state->alpha != DRM_BLEND_ALPHA_OPAQUE;
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	/* Flag the dlist as initialized to avoid checking it twice in case
1035*4882a593Smuzhiyun 	 * the async update check already called vc4_plane_mode_set() and
1036*4882a593Smuzhiyun 	 * decided to fallback to sync update because async update was not
1037*4882a593Smuzhiyun 	 * possible.
1038*4882a593Smuzhiyun 	 */
1039*4882a593Smuzhiyun 	vc4_state->dlist_initialized = 1;
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 	vc4_plane_calc_load(state);
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	return 0;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun /* If a modeset involves changing the setup of a plane, the atomic
1047*4882a593Smuzhiyun  * infrastructure will call this to validate a proposed plane setup.
1048*4882a593Smuzhiyun  * However, if a plane isn't getting updated, this (and the
1049*4882a593Smuzhiyun  * corresponding vc4_plane_atomic_update) won't get called.  Thus, we
1050*4882a593Smuzhiyun  * compute the dlist here and have all active plane dlists get updated
1051*4882a593Smuzhiyun  * in the CRTC's flush.
1052*4882a593Smuzhiyun  */
vc4_plane_atomic_check(struct drm_plane * plane,struct drm_plane_state * state)1053*4882a593Smuzhiyun static int vc4_plane_atomic_check(struct drm_plane *plane,
1054*4882a593Smuzhiyun 				  struct drm_plane_state *state)
1055*4882a593Smuzhiyun {
1056*4882a593Smuzhiyun 	struct vc4_plane_state *vc4_state = to_vc4_plane_state(state);
1057*4882a593Smuzhiyun 	int ret;
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 	vc4_state->dlist_count = 0;
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	if (!plane_enabled(state))
1062*4882a593Smuzhiyun 		return 0;
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	ret = vc4_plane_mode_set(plane, state);
1065*4882a593Smuzhiyun 	if (ret)
1066*4882a593Smuzhiyun 		return ret;
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	return vc4_plane_allocate_lbm(state);
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun 
vc4_plane_atomic_update(struct drm_plane * plane,struct drm_plane_state * old_state)1071*4882a593Smuzhiyun static void vc4_plane_atomic_update(struct drm_plane *plane,
1072*4882a593Smuzhiyun 				    struct drm_plane_state *old_state)
1073*4882a593Smuzhiyun {
1074*4882a593Smuzhiyun 	/* No contents here.  Since we don't know where in the CRTC's
1075*4882a593Smuzhiyun 	 * dlist we should be stored, our dlist is uploaded to the
1076*4882a593Smuzhiyun 	 * hardware with vc4_plane_write_dlist() at CRTC atomic_flush
1077*4882a593Smuzhiyun 	 * time.
1078*4882a593Smuzhiyun 	 */
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun 
vc4_plane_write_dlist(struct drm_plane * plane,u32 __iomem * dlist)1081*4882a593Smuzhiyun u32 vc4_plane_write_dlist(struct drm_plane *plane, u32 __iomem *dlist)
1082*4882a593Smuzhiyun {
1083*4882a593Smuzhiyun 	struct vc4_plane_state *vc4_state = to_vc4_plane_state(plane->state);
1084*4882a593Smuzhiyun 	int i;
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	vc4_state->hw_dlist = dlist;
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	/* Can't memcpy_toio() because it needs to be 32-bit writes. */
1089*4882a593Smuzhiyun 	for (i = 0; i < vc4_state->dlist_count; i++)
1090*4882a593Smuzhiyun 		writel(vc4_state->dlist[i], &dlist[i]);
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	return vc4_state->dlist_count;
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun 
vc4_plane_dlist_size(const struct drm_plane_state * state)1095*4882a593Smuzhiyun u32 vc4_plane_dlist_size(const struct drm_plane_state *state)
1096*4882a593Smuzhiyun {
1097*4882a593Smuzhiyun 	const struct vc4_plane_state *vc4_state =
1098*4882a593Smuzhiyun 		container_of(state, typeof(*vc4_state), base);
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	return vc4_state->dlist_count;
1101*4882a593Smuzhiyun }
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun /* Updates the plane to immediately (well, once the FIFO needs
1104*4882a593Smuzhiyun  * refilling) scan out from at a new framebuffer.
1105*4882a593Smuzhiyun  */
vc4_plane_async_set_fb(struct drm_plane * plane,struct drm_framebuffer * fb)1106*4882a593Smuzhiyun void vc4_plane_async_set_fb(struct drm_plane *plane, struct drm_framebuffer *fb)
1107*4882a593Smuzhiyun {
1108*4882a593Smuzhiyun 	struct vc4_plane_state *vc4_state = to_vc4_plane_state(plane->state);
1109*4882a593Smuzhiyun 	struct drm_gem_cma_object *bo = drm_fb_cma_get_gem_obj(fb, 0);
1110*4882a593Smuzhiyun 	uint32_t addr;
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	/* We're skipping the address adjustment for negative origin,
1113*4882a593Smuzhiyun 	 * because this is only called on the primary plane.
1114*4882a593Smuzhiyun 	 */
1115*4882a593Smuzhiyun 	WARN_ON_ONCE(plane->state->crtc_x < 0 || plane->state->crtc_y < 0);
1116*4882a593Smuzhiyun 	addr = bo->paddr + fb->offsets[0];
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	/* Write the new address into the hardware immediately.  The
1119*4882a593Smuzhiyun 	 * scanout will start from this address as soon as the FIFO
1120*4882a593Smuzhiyun 	 * needs to refill with pixels.
1121*4882a593Smuzhiyun 	 */
1122*4882a593Smuzhiyun 	writel(addr, &vc4_state->hw_dlist[vc4_state->ptr0_offset]);
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	/* Also update the CPU-side dlist copy, so that any later
1125*4882a593Smuzhiyun 	 * atomic updates that don't do a new modeset on our plane
1126*4882a593Smuzhiyun 	 * also use our updated address.
1127*4882a593Smuzhiyun 	 */
1128*4882a593Smuzhiyun 	vc4_state->dlist[vc4_state->ptr0_offset] = addr;
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun 
vc4_plane_atomic_async_update(struct drm_plane * plane,struct drm_plane_state * state)1131*4882a593Smuzhiyun static void vc4_plane_atomic_async_update(struct drm_plane *plane,
1132*4882a593Smuzhiyun 					  struct drm_plane_state *state)
1133*4882a593Smuzhiyun {
1134*4882a593Smuzhiyun 	struct vc4_plane_state *vc4_state, *new_vc4_state;
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	swap(plane->state->fb, state->fb);
1137*4882a593Smuzhiyun 	plane->state->crtc_x = state->crtc_x;
1138*4882a593Smuzhiyun 	plane->state->crtc_y = state->crtc_y;
1139*4882a593Smuzhiyun 	plane->state->crtc_w = state->crtc_w;
1140*4882a593Smuzhiyun 	plane->state->crtc_h = state->crtc_h;
1141*4882a593Smuzhiyun 	plane->state->src_x = state->src_x;
1142*4882a593Smuzhiyun 	plane->state->src_y = state->src_y;
1143*4882a593Smuzhiyun 	plane->state->src_w = state->src_w;
1144*4882a593Smuzhiyun 	plane->state->src_h = state->src_h;
1145*4882a593Smuzhiyun 	plane->state->src_h = state->src_h;
1146*4882a593Smuzhiyun 	plane->state->alpha = state->alpha;
1147*4882a593Smuzhiyun 	plane->state->pixel_blend_mode = state->pixel_blend_mode;
1148*4882a593Smuzhiyun 	plane->state->rotation = state->rotation;
1149*4882a593Smuzhiyun 	plane->state->zpos = state->zpos;
1150*4882a593Smuzhiyun 	plane->state->normalized_zpos = state->normalized_zpos;
1151*4882a593Smuzhiyun 	plane->state->color_encoding = state->color_encoding;
1152*4882a593Smuzhiyun 	plane->state->color_range = state->color_range;
1153*4882a593Smuzhiyun 	plane->state->src = state->src;
1154*4882a593Smuzhiyun 	plane->state->dst = state->dst;
1155*4882a593Smuzhiyun 	plane->state->visible = state->visible;
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 	new_vc4_state = to_vc4_plane_state(state);
1158*4882a593Smuzhiyun 	vc4_state = to_vc4_plane_state(plane->state);
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	vc4_state->crtc_x = new_vc4_state->crtc_x;
1161*4882a593Smuzhiyun 	vc4_state->crtc_y = new_vc4_state->crtc_y;
1162*4882a593Smuzhiyun 	vc4_state->crtc_h = new_vc4_state->crtc_h;
1163*4882a593Smuzhiyun 	vc4_state->crtc_w = new_vc4_state->crtc_w;
1164*4882a593Smuzhiyun 	vc4_state->src_x = new_vc4_state->src_x;
1165*4882a593Smuzhiyun 	vc4_state->src_y = new_vc4_state->src_y;
1166*4882a593Smuzhiyun 	memcpy(vc4_state->src_w, new_vc4_state->src_w,
1167*4882a593Smuzhiyun 	       sizeof(vc4_state->src_w));
1168*4882a593Smuzhiyun 	memcpy(vc4_state->src_h, new_vc4_state->src_h,
1169*4882a593Smuzhiyun 	       sizeof(vc4_state->src_h));
1170*4882a593Smuzhiyun 	memcpy(vc4_state->x_scaling, new_vc4_state->x_scaling,
1171*4882a593Smuzhiyun 	       sizeof(vc4_state->x_scaling));
1172*4882a593Smuzhiyun 	memcpy(vc4_state->y_scaling, new_vc4_state->y_scaling,
1173*4882a593Smuzhiyun 	       sizeof(vc4_state->y_scaling));
1174*4882a593Smuzhiyun 	vc4_state->is_unity = new_vc4_state->is_unity;
1175*4882a593Smuzhiyun 	vc4_state->is_yuv = new_vc4_state->is_yuv;
1176*4882a593Smuzhiyun 	memcpy(vc4_state->offsets, new_vc4_state->offsets,
1177*4882a593Smuzhiyun 	       sizeof(vc4_state->offsets));
1178*4882a593Smuzhiyun 	vc4_state->needs_bg_fill = new_vc4_state->needs_bg_fill;
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	/* Update the current vc4_state pos0, pos2 and ptr0 dlist entries. */
1181*4882a593Smuzhiyun 	vc4_state->dlist[vc4_state->pos0_offset] =
1182*4882a593Smuzhiyun 		new_vc4_state->dlist[vc4_state->pos0_offset];
1183*4882a593Smuzhiyun 	vc4_state->dlist[vc4_state->pos2_offset] =
1184*4882a593Smuzhiyun 		new_vc4_state->dlist[vc4_state->pos2_offset];
1185*4882a593Smuzhiyun 	vc4_state->dlist[vc4_state->ptr0_offset] =
1186*4882a593Smuzhiyun 		new_vc4_state->dlist[vc4_state->ptr0_offset];
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	/* Note that we can't just call vc4_plane_write_dlist()
1189*4882a593Smuzhiyun 	 * because that would smash the context data that the HVS is
1190*4882a593Smuzhiyun 	 * currently using.
1191*4882a593Smuzhiyun 	 */
1192*4882a593Smuzhiyun 	writel(vc4_state->dlist[vc4_state->pos0_offset],
1193*4882a593Smuzhiyun 	       &vc4_state->hw_dlist[vc4_state->pos0_offset]);
1194*4882a593Smuzhiyun 	writel(vc4_state->dlist[vc4_state->pos2_offset],
1195*4882a593Smuzhiyun 	       &vc4_state->hw_dlist[vc4_state->pos2_offset]);
1196*4882a593Smuzhiyun 	writel(vc4_state->dlist[vc4_state->ptr0_offset],
1197*4882a593Smuzhiyun 	       &vc4_state->hw_dlist[vc4_state->ptr0_offset]);
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun 
vc4_plane_atomic_async_check(struct drm_plane * plane,struct drm_plane_state * state)1200*4882a593Smuzhiyun static int vc4_plane_atomic_async_check(struct drm_plane *plane,
1201*4882a593Smuzhiyun 					struct drm_plane_state *state)
1202*4882a593Smuzhiyun {
1203*4882a593Smuzhiyun 	struct vc4_plane_state *old_vc4_state, *new_vc4_state;
1204*4882a593Smuzhiyun 	int ret;
1205*4882a593Smuzhiyun 	u32 i;
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	ret = vc4_plane_mode_set(plane, state);
1208*4882a593Smuzhiyun 	if (ret)
1209*4882a593Smuzhiyun 		return ret;
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	old_vc4_state = to_vc4_plane_state(plane->state);
1212*4882a593Smuzhiyun 	new_vc4_state = to_vc4_plane_state(state);
1213*4882a593Smuzhiyun 	if (old_vc4_state->dlist_count != new_vc4_state->dlist_count ||
1214*4882a593Smuzhiyun 	    old_vc4_state->pos0_offset != new_vc4_state->pos0_offset ||
1215*4882a593Smuzhiyun 	    old_vc4_state->pos2_offset != new_vc4_state->pos2_offset ||
1216*4882a593Smuzhiyun 	    old_vc4_state->ptr0_offset != new_vc4_state->ptr0_offset ||
1217*4882a593Smuzhiyun 	    vc4_lbm_size(plane->state) != vc4_lbm_size(state))
1218*4882a593Smuzhiyun 		return -EINVAL;
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	/* Only pos0, pos2 and ptr0 DWORDS can be updated in an async update
1221*4882a593Smuzhiyun 	 * if anything else has changed, fallback to a sync update.
1222*4882a593Smuzhiyun 	 */
1223*4882a593Smuzhiyun 	for (i = 0; i < new_vc4_state->dlist_count; i++) {
1224*4882a593Smuzhiyun 		if (i == new_vc4_state->pos0_offset ||
1225*4882a593Smuzhiyun 		    i == new_vc4_state->pos2_offset ||
1226*4882a593Smuzhiyun 		    i == new_vc4_state->ptr0_offset ||
1227*4882a593Smuzhiyun 		    (new_vc4_state->lbm_offset &&
1228*4882a593Smuzhiyun 		     i == new_vc4_state->lbm_offset))
1229*4882a593Smuzhiyun 			continue;
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 		if (new_vc4_state->dlist[i] != old_vc4_state->dlist[i])
1232*4882a593Smuzhiyun 			return -EINVAL;
1233*4882a593Smuzhiyun 	}
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	return 0;
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun 
vc4_prepare_fb(struct drm_plane * plane,struct drm_plane_state * state)1238*4882a593Smuzhiyun static int vc4_prepare_fb(struct drm_plane *plane,
1239*4882a593Smuzhiyun 			  struct drm_plane_state *state)
1240*4882a593Smuzhiyun {
1241*4882a593Smuzhiyun 	struct vc4_bo *bo;
1242*4882a593Smuzhiyun 	int ret;
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	if (!state->fb)
1245*4882a593Smuzhiyun 		return 0;
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	bo = to_vc4_bo(&drm_fb_cma_get_gem_obj(state->fb, 0)->base);
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	drm_gem_fb_prepare_fb(plane, state);
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	if (plane->state->fb == state->fb)
1252*4882a593Smuzhiyun 		return 0;
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun 	ret = vc4_bo_inc_usecnt(bo);
1255*4882a593Smuzhiyun 	if (ret)
1256*4882a593Smuzhiyun 		return ret;
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 	return 0;
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun 
vc4_cleanup_fb(struct drm_plane * plane,struct drm_plane_state * state)1261*4882a593Smuzhiyun static void vc4_cleanup_fb(struct drm_plane *plane,
1262*4882a593Smuzhiyun 			   struct drm_plane_state *state)
1263*4882a593Smuzhiyun {
1264*4882a593Smuzhiyun 	struct vc4_bo *bo;
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	if (plane->state->fb == state->fb || !state->fb)
1267*4882a593Smuzhiyun 		return;
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	bo = to_vc4_bo(&drm_fb_cma_get_gem_obj(state->fb, 0)->base);
1270*4882a593Smuzhiyun 	vc4_bo_dec_usecnt(bo);
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun static const struct drm_plane_helper_funcs vc4_plane_helper_funcs = {
1274*4882a593Smuzhiyun 	.atomic_check = vc4_plane_atomic_check,
1275*4882a593Smuzhiyun 	.atomic_update = vc4_plane_atomic_update,
1276*4882a593Smuzhiyun 	.prepare_fb = vc4_prepare_fb,
1277*4882a593Smuzhiyun 	.cleanup_fb = vc4_cleanup_fb,
1278*4882a593Smuzhiyun 	.atomic_async_check = vc4_plane_atomic_async_check,
1279*4882a593Smuzhiyun 	.atomic_async_update = vc4_plane_atomic_async_update,
1280*4882a593Smuzhiyun };
1281*4882a593Smuzhiyun 
vc4_plane_destroy(struct drm_plane * plane)1282*4882a593Smuzhiyun static void vc4_plane_destroy(struct drm_plane *plane)
1283*4882a593Smuzhiyun {
1284*4882a593Smuzhiyun 	drm_plane_cleanup(plane);
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun 
vc4_format_mod_supported(struct drm_plane * plane,uint32_t format,uint64_t modifier)1287*4882a593Smuzhiyun static bool vc4_format_mod_supported(struct drm_plane *plane,
1288*4882a593Smuzhiyun 				     uint32_t format,
1289*4882a593Smuzhiyun 				     uint64_t modifier)
1290*4882a593Smuzhiyun {
1291*4882a593Smuzhiyun 	/* Support T_TILING for RGB formats only. */
1292*4882a593Smuzhiyun 	switch (format) {
1293*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB8888:
1294*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB8888:
1295*4882a593Smuzhiyun 	case DRM_FORMAT_ABGR8888:
1296*4882a593Smuzhiyun 	case DRM_FORMAT_XBGR8888:
1297*4882a593Smuzhiyun 	case DRM_FORMAT_RGB565:
1298*4882a593Smuzhiyun 	case DRM_FORMAT_BGR565:
1299*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB1555:
1300*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB1555:
1301*4882a593Smuzhiyun 		switch (fourcc_mod_broadcom_mod(modifier)) {
1302*4882a593Smuzhiyun 		case DRM_FORMAT_MOD_LINEAR:
1303*4882a593Smuzhiyun 		case DRM_FORMAT_MOD_BROADCOM_VC4_T_TILED:
1304*4882a593Smuzhiyun 			return true;
1305*4882a593Smuzhiyun 		default:
1306*4882a593Smuzhiyun 			return false;
1307*4882a593Smuzhiyun 		}
1308*4882a593Smuzhiyun 	case DRM_FORMAT_NV12:
1309*4882a593Smuzhiyun 	case DRM_FORMAT_NV21:
1310*4882a593Smuzhiyun 		switch (fourcc_mod_broadcom_mod(modifier)) {
1311*4882a593Smuzhiyun 		case DRM_FORMAT_MOD_LINEAR:
1312*4882a593Smuzhiyun 		case DRM_FORMAT_MOD_BROADCOM_SAND64:
1313*4882a593Smuzhiyun 		case DRM_FORMAT_MOD_BROADCOM_SAND128:
1314*4882a593Smuzhiyun 		case DRM_FORMAT_MOD_BROADCOM_SAND256:
1315*4882a593Smuzhiyun 			return true;
1316*4882a593Smuzhiyun 		default:
1317*4882a593Smuzhiyun 			return false;
1318*4882a593Smuzhiyun 		}
1319*4882a593Smuzhiyun 	case DRM_FORMAT_RGBX1010102:
1320*4882a593Smuzhiyun 	case DRM_FORMAT_BGRX1010102:
1321*4882a593Smuzhiyun 	case DRM_FORMAT_RGBA1010102:
1322*4882a593Smuzhiyun 	case DRM_FORMAT_BGRA1010102:
1323*4882a593Smuzhiyun 	case DRM_FORMAT_YUV422:
1324*4882a593Smuzhiyun 	case DRM_FORMAT_YVU422:
1325*4882a593Smuzhiyun 	case DRM_FORMAT_YUV420:
1326*4882a593Smuzhiyun 	case DRM_FORMAT_YVU420:
1327*4882a593Smuzhiyun 	case DRM_FORMAT_NV16:
1328*4882a593Smuzhiyun 	case DRM_FORMAT_NV61:
1329*4882a593Smuzhiyun 	default:
1330*4882a593Smuzhiyun 		return (modifier == DRM_FORMAT_MOD_LINEAR);
1331*4882a593Smuzhiyun 	}
1332*4882a593Smuzhiyun }
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun static const struct drm_plane_funcs vc4_plane_funcs = {
1335*4882a593Smuzhiyun 	.update_plane = drm_atomic_helper_update_plane,
1336*4882a593Smuzhiyun 	.disable_plane = drm_atomic_helper_disable_plane,
1337*4882a593Smuzhiyun 	.destroy = vc4_plane_destroy,
1338*4882a593Smuzhiyun 	.set_property = NULL,
1339*4882a593Smuzhiyun 	.reset = vc4_plane_reset,
1340*4882a593Smuzhiyun 	.atomic_duplicate_state = vc4_plane_duplicate_state,
1341*4882a593Smuzhiyun 	.atomic_destroy_state = vc4_plane_destroy_state,
1342*4882a593Smuzhiyun 	.format_mod_supported = vc4_format_mod_supported,
1343*4882a593Smuzhiyun };
1344*4882a593Smuzhiyun 
vc4_plane_init(struct drm_device * dev,enum drm_plane_type type)1345*4882a593Smuzhiyun struct drm_plane *vc4_plane_init(struct drm_device *dev,
1346*4882a593Smuzhiyun 				 enum drm_plane_type type)
1347*4882a593Smuzhiyun {
1348*4882a593Smuzhiyun 	struct drm_plane *plane = NULL;
1349*4882a593Smuzhiyun 	struct vc4_plane *vc4_plane;
1350*4882a593Smuzhiyun 	u32 formats[ARRAY_SIZE(hvs_formats)];
1351*4882a593Smuzhiyun 	int ret = 0;
1352*4882a593Smuzhiyun 	unsigned i;
1353*4882a593Smuzhiyun 	static const uint64_t modifiers[] = {
1354*4882a593Smuzhiyun 		DRM_FORMAT_MOD_BROADCOM_VC4_T_TILED,
1355*4882a593Smuzhiyun 		DRM_FORMAT_MOD_BROADCOM_SAND128,
1356*4882a593Smuzhiyun 		DRM_FORMAT_MOD_BROADCOM_SAND64,
1357*4882a593Smuzhiyun 		DRM_FORMAT_MOD_BROADCOM_SAND256,
1358*4882a593Smuzhiyun 		DRM_FORMAT_MOD_LINEAR,
1359*4882a593Smuzhiyun 		DRM_FORMAT_MOD_INVALID
1360*4882a593Smuzhiyun 	};
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun 	vc4_plane = devm_kzalloc(dev->dev, sizeof(*vc4_plane),
1363*4882a593Smuzhiyun 				 GFP_KERNEL);
1364*4882a593Smuzhiyun 	if (!vc4_plane)
1365*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(hvs_formats); i++)
1368*4882a593Smuzhiyun 		formats[i] = hvs_formats[i].drm;
1369*4882a593Smuzhiyun 
1370*4882a593Smuzhiyun 	plane = &vc4_plane->base;
1371*4882a593Smuzhiyun 	ret = drm_universal_plane_init(dev, plane, 0,
1372*4882a593Smuzhiyun 				       &vc4_plane_funcs,
1373*4882a593Smuzhiyun 				       formats, ARRAY_SIZE(formats),
1374*4882a593Smuzhiyun 				       modifiers, type, NULL);
1375*4882a593Smuzhiyun 	if (ret)
1376*4882a593Smuzhiyun 		return ERR_PTR(ret);
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 	drm_plane_helper_add(plane, &vc4_plane_helper_funcs);
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 	drm_plane_create_alpha_property(plane);
1381*4882a593Smuzhiyun 	drm_plane_create_rotation_property(plane, DRM_MODE_ROTATE_0,
1382*4882a593Smuzhiyun 					   DRM_MODE_ROTATE_0 |
1383*4882a593Smuzhiyun 					   DRM_MODE_ROTATE_180 |
1384*4882a593Smuzhiyun 					   DRM_MODE_REFLECT_X |
1385*4882a593Smuzhiyun 					   DRM_MODE_REFLECT_Y);
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 	return plane;
1388*4882a593Smuzhiyun }
1389*4882a593Smuzhiyun 
vc4_plane_create_additional_planes(struct drm_device * drm)1390*4882a593Smuzhiyun int vc4_plane_create_additional_planes(struct drm_device *drm)
1391*4882a593Smuzhiyun {
1392*4882a593Smuzhiyun 	struct drm_plane *cursor_plane;
1393*4882a593Smuzhiyun 	struct drm_crtc *crtc;
1394*4882a593Smuzhiyun 	unsigned int i;
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	/* Set up some arbitrary number of planes.  We're not limited
1397*4882a593Smuzhiyun 	 * by a set number of physical registers, just the space in
1398*4882a593Smuzhiyun 	 * the HVS (16k) and how small an plane can be (28 bytes).
1399*4882a593Smuzhiyun 	 * However, each plane we set up takes up some memory, and
1400*4882a593Smuzhiyun 	 * increases the cost of looping over planes, which atomic
1401*4882a593Smuzhiyun 	 * modesetting does quite a bit.  As a result, we pick a
1402*4882a593Smuzhiyun 	 * modest number of planes to expose, that should hopefully
1403*4882a593Smuzhiyun 	 * still cover any sane usecase.
1404*4882a593Smuzhiyun 	 */
1405*4882a593Smuzhiyun 	for (i = 0; i < 16; i++) {
1406*4882a593Smuzhiyun 		struct drm_plane *plane =
1407*4882a593Smuzhiyun 			vc4_plane_init(drm, DRM_PLANE_TYPE_OVERLAY);
1408*4882a593Smuzhiyun 
1409*4882a593Smuzhiyun 		if (IS_ERR(plane))
1410*4882a593Smuzhiyun 			continue;
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun 		plane->possible_crtcs =
1413*4882a593Smuzhiyun 			GENMASK(drm->mode_config.num_crtc - 1, 0);
1414*4882a593Smuzhiyun 	}
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	drm_for_each_crtc(crtc, drm) {
1417*4882a593Smuzhiyun 		/* Set up the legacy cursor after overlay initialization,
1418*4882a593Smuzhiyun 		 * since we overlay planes on the CRTC in the order they were
1419*4882a593Smuzhiyun 		 * initialized.
1420*4882a593Smuzhiyun 		 */
1421*4882a593Smuzhiyun 		cursor_plane = vc4_plane_init(drm, DRM_PLANE_TYPE_CURSOR);
1422*4882a593Smuzhiyun 		if (!IS_ERR(cursor_plane)) {
1423*4882a593Smuzhiyun 			cursor_plane->possible_crtcs = drm_crtc_mask(crtc);
1424*4882a593Smuzhiyun 			crtc->cursor = cursor_plane;
1425*4882a593Smuzhiyun 		}
1426*4882a593Smuzhiyun 	}
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 	return 0;
1429*4882a593Smuzhiyun }
1430