1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2015 Broadcom
4*4882a593Smuzhiyun * Copyright (c) 2014 The Linux Foundation. All rights reserved.
5*4882a593Smuzhiyun * Copyright (C) 2013 Red Hat
6*4882a593Smuzhiyun * Author: Rob Clark <robdclark@gmail.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun /**
10*4882a593Smuzhiyun * DOC: VC4 Falcon HDMI module
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * The HDMI core has a state machine and a PHY. On BCM2835, most of
13*4882a593Smuzhiyun * the unit operates off of the HSM clock from CPRMAN. It also
14*4882a593Smuzhiyun * internally uses the PLLH_PIX clock for the PHY.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * HDMI infoframes are kept within a small packet ram, where each
17*4882a593Smuzhiyun * packet can be individually enabled for including in a frame.
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * HDMI audio is implemented entirely within the HDMI IP block. A
20*4882a593Smuzhiyun * register in the HDMI encoder takes SPDIF frames from the DMA engine
21*4882a593Smuzhiyun * and transfers them over an internal MAI (multi-channel audio
22*4882a593Smuzhiyun * interconnect) bus to the encoder side for insertion into the video
23*4882a593Smuzhiyun * blank regions.
24*4882a593Smuzhiyun *
25*4882a593Smuzhiyun * The driver's HDMI encoder does not yet support power management.
26*4882a593Smuzhiyun * The HDMI encoder's power domain and the HSM/pixel clocks are kept
27*4882a593Smuzhiyun * continuously running, and only the HDMI logic and packet ram are
28*4882a593Smuzhiyun * powered off/on at disable/enable time.
29*4882a593Smuzhiyun *
30*4882a593Smuzhiyun * The driver does not yet support CEC control, though the HDMI
31*4882a593Smuzhiyun * encoder block has CEC support.
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
35*4882a593Smuzhiyun #include <drm/drm_edid.h>
36*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
37*4882a593Smuzhiyun #include <drm/drm_simple_kms_helper.h>
38*4882a593Smuzhiyun #include <linux/clk.h>
39*4882a593Smuzhiyun #include <linux/component.h>
40*4882a593Smuzhiyun #include <linux/i2c.h>
41*4882a593Smuzhiyun #include <linux/of_address.h>
42*4882a593Smuzhiyun #include <linux/of_gpio.h>
43*4882a593Smuzhiyun #include <linux/of_platform.h>
44*4882a593Smuzhiyun #include <linux/pm_runtime.h>
45*4882a593Smuzhiyun #include <linux/rational.h>
46*4882a593Smuzhiyun #include <linux/reset.h>
47*4882a593Smuzhiyun #include <sound/dmaengine_pcm.h>
48*4882a593Smuzhiyun #include <sound/pcm_drm_eld.h>
49*4882a593Smuzhiyun #include <sound/pcm_params.h>
50*4882a593Smuzhiyun #include <sound/soc.h>
51*4882a593Smuzhiyun #include "media/cec.h"
52*4882a593Smuzhiyun #include "vc4_drv.h"
53*4882a593Smuzhiyun #include "vc4_hdmi.h"
54*4882a593Smuzhiyun #include "vc4_hdmi_regs.h"
55*4882a593Smuzhiyun #include "vc4_regs.h"
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define VC5_HDMI_HORZA_HFP_SHIFT 16
58*4882a593Smuzhiyun #define VC5_HDMI_HORZA_HFP_MASK VC4_MASK(28, 16)
59*4882a593Smuzhiyun #define VC5_HDMI_HORZA_VPOS BIT(15)
60*4882a593Smuzhiyun #define VC5_HDMI_HORZA_HPOS BIT(14)
61*4882a593Smuzhiyun #define VC5_HDMI_HORZA_HAP_SHIFT 0
62*4882a593Smuzhiyun #define VC5_HDMI_HORZA_HAP_MASK VC4_MASK(13, 0)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define VC5_HDMI_HORZB_HBP_SHIFT 16
65*4882a593Smuzhiyun #define VC5_HDMI_HORZB_HBP_MASK VC4_MASK(26, 16)
66*4882a593Smuzhiyun #define VC5_HDMI_HORZB_HSP_SHIFT 0
67*4882a593Smuzhiyun #define VC5_HDMI_HORZB_HSP_MASK VC4_MASK(10, 0)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define VC5_HDMI_VERTA_VSP_SHIFT 24
70*4882a593Smuzhiyun #define VC5_HDMI_VERTA_VSP_MASK VC4_MASK(28, 24)
71*4882a593Smuzhiyun #define VC5_HDMI_VERTA_VFP_SHIFT 16
72*4882a593Smuzhiyun #define VC5_HDMI_VERTA_VFP_MASK VC4_MASK(22, 16)
73*4882a593Smuzhiyun #define VC5_HDMI_VERTA_VAL_SHIFT 0
74*4882a593Smuzhiyun #define VC5_HDMI_VERTA_VAL_MASK VC4_MASK(12, 0)
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun #define VC5_HDMI_VERTB_VSPO_SHIFT 16
77*4882a593Smuzhiyun #define VC5_HDMI_VERTB_VSPO_MASK VC4_MASK(29, 16)
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun # define VC4_HD_M_SW_RST BIT(2)
80*4882a593Smuzhiyun # define VC4_HD_M_ENABLE BIT(0)
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun #define HSM_MIN_CLOCK_FREQ 120000000
83*4882a593Smuzhiyun #define CEC_CLOCK_FREQ 40000
84*4882a593Smuzhiyun #define VC4_HSM_MID_CLOCK 149985000
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define HDMI_14_MAX_TMDS_CLK (340 * 1000 * 1000)
87*4882a593Smuzhiyun
vc4_hdmi_debugfs_regs(struct seq_file * m,void * unused)88*4882a593Smuzhiyun static int vc4_hdmi_debugfs_regs(struct seq_file *m, void *unused)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun struct drm_info_node *node = (struct drm_info_node *)m->private;
91*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = node->info_ent->data;
92*4882a593Smuzhiyun struct drm_printer p = drm_seq_file_printer(m);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun drm_print_regset32(&p, &vc4_hdmi->hdmi_regset);
95*4882a593Smuzhiyun drm_print_regset32(&p, &vc4_hdmi->hd_regset);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun return 0;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
vc4_hdmi_reset(struct vc4_hdmi * vc4_hdmi)100*4882a593Smuzhiyun static void vc4_hdmi_reset(struct vc4_hdmi *vc4_hdmi)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun HDMI_WRITE(HDMI_M_CTL, VC4_HD_M_SW_RST);
103*4882a593Smuzhiyun udelay(1);
104*4882a593Smuzhiyun HDMI_WRITE(HDMI_M_CTL, 0);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun HDMI_WRITE(HDMI_M_CTL, VC4_HD_M_ENABLE);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun HDMI_WRITE(HDMI_SW_RESET_CONTROL,
109*4882a593Smuzhiyun VC4_HDMI_SW_RESET_HDMI |
110*4882a593Smuzhiyun VC4_HDMI_SW_RESET_FORMAT_DETECT);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun HDMI_WRITE(HDMI_SW_RESET_CONTROL, 0);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
vc5_hdmi_reset(struct vc4_hdmi * vc4_hdmi)115*4882a593Smuzhiyun static void vc5_hdmi_reset(struct vc4_hdmi *vc4_hdmi)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun reset_control_reset(vc4_hdmi->reset);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun HDMI_WRITE(HDMI_DVP_CTL, 0);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun HDMI_WRITE(HDMI_CLOCK_STOP,
122*4882a593Smuzhiyun HDMI_READ(HDMI_CLOCK_STOP) | VC4_DVP_HT_CLOCK_STOP_PIXEL);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #ifdef CONFIG_DRM_VC4_HDMI_CEC
vc4_hdmi_cec_update_clk_div(struct vc4_hdmi * vc4_hdmi)126*4882a593Smuzhiyun static void vc4_hdmi_cec_update_clk_div(struct vc4_hdmi *vc4_hdmi)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun u16 clk_cnt;
129*4882a593Smuzhiyun u32 value;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun value = HDMI_READ(HDMI_CEC_CNTRL_1);
132*4882a593Smuzhiyun value &= ~VC4_HDMI_CEC_DIV_CLK_CNT_MASK;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /*
135*4882a593Smuzhiyun * Set the clock divider: the hsm_clock rate and this divider
136*4882a593Smuzhiyun * setting will give a 40 kHz CEC clock.
137*4882a593Smuzhiyun */
138*4882a593Smuzhiyun clk_cnt = clk_get_rate(vc4_hdmi->hsm_clock) / CEC_CLOCK_FREQ;
139*4882a593Smuzhiyun value |= clk_cnt << VC4_HDMI_CEC_DIV_CLK_CNT_SHIFT;
140*4882a593Smuzhiyun HDMI_WRITE(HDMI_CEC_CNTRL_1, value);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun #else
vc4_hdmi_cec_update_clk_div(struct vc4_hdmi * vc4_hdmi)143*4882a593Smuzhiyun static void vc4_hdmi_cec_update_clk_div(struct vc4_hdmi *vc4_hdmi) {}
144*4882a593Smuzhiyun #endif
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun static enum drm_connector_status
vc4_hdmi_connector_detect(struct drm_connector * connector,bool force)147*4882a593Smuzhiyun vc4_hdmi_connector_detect(struct drm_connector *connector, bool force)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = connector_to_vc4_hdmi(connector);
150*4882a593Smuzhiyun bool connected = false;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun WARN_ON(pm_runtime_resume_and_get(&vc4_hdmi->pdev->dev));
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun if (vc4_hdmi->hpd_gpio) {
155*4882a593Smuzhiyun if (gpio_get_value_cansleep(vc4_hdmi->hpd_gpio) ^
156*4882a593Smuzhiyun vc4_hdmi->hpd_active_low)
157*4882a593Smuzhiyun connected = true;
158*4882a593Smuzhiyun } else if (drm_probe_ddc(vc4_hdmi->ddc)) {
159*4882a593Smuzhiyun connected = true;
160*4882a593Smuzhiyun } else if (HDMI_READ(HDMI_HOTPLUG) & VC4_HDMI_HOTPLUG_CONNECTED) {
161*4882a593Smuzhiyun connected = true;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun if (connected) {
165*4882a593Smuzhiyun if (connector->status != connector_status_connected) {
166*4882a593Smuzhiyun struct edid *edid = drm_get_edid(connector, vc4_hdmi->ddc);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun if (edid) {
169*4882a593Smuzhiyun cec_s_phys_addr_from_edid(vc4_hdmi->cec_adap, edid);
170*4882a593Smuzhiyun vc4_hdmi->encoder.hdmi_monitor = drm_detect_hdmi_monitor(edid);
171*4882a593Smuzhiyun kfree(edid);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun pm_runtime_put(&vc4_hdmi->pdev->dev);
176*4882a593Smuzhiyun return connector_status_connected;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun cec_phys_addr_invalidate(vc4_hdmi->cec_adap);
180*4882a593Smuzhiyun pm_runtime_put(&vc4_hdmi->pdev->dev);
181*4882a593Smuzhiyun return connector_status_disconnected;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
vc4_hdmi_connector_destroy(struct drm_connector * connector)184*4882a593Smuzhiyun static void vc4_hdmi_connector_destroy(struct drm_connector *connector)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun drm_connector_unregister(connector);
187*4882a593Smuzhiyun drm_connector_cleanup(connector);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
vc4_hdmi_connector_get_modes(struct drm_connector * connector)190*4882a593Smuzhiyun static int vc4_hdmi_connector_get_modes(struct drm_connector *connector)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = connector_to_vc4_hdmi(connector);
193*4882a593Smuzhiyun struct vc4_hdmi_encoder *vc4_encoder = &vc4_hdmi->encoder;
194*4882a593Smuzhiyun int ret = 0;
195*4882a593Smuzhiyun struct edid *edid;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun edid = drm_get_edid(connector, vc4_hdmi->ddc);
198*4882a593Smuzhiyun cec_s_phys_addr_from_edid(vc4_hdmi->cec_adap, edid);
199*4882a593Smuzhiyun if (!edid)
200*4882a593Smuzhiyun return -ENODEV;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun vc4_encoder->hdmi_monitor = drm_detect_hdmi_monitor(edid);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun drm_connector_update_edid_property(connector, edid);
205*4882a593Smuzhiyun ret = drm_add_edid_modes(connector, edid);
206*4882a593Smuzhiyun kfree(edid);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun return ret;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
vc4_hdmi_connector_reset(struct drm_connector * connector)211*4882a593Smuzhiyun static void vc4_hdmi_connector_reset(struct drm_connector *connector)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun drm_atomic_helper_connector_reset(connector);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun if (connector->state)
216*4882a593Smuzhiyun drm_atomic_helper_connector_tv_reset(connector);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun static const struct drm_connector_funcs vc4_hdmi_connector_funcs = {
220*4882a593Smuzhiyun .detect = vc4_hdmi_connector_detect,
221*4882a593Smuzhiyun .fill_modes = drm_helper_probe_single_connector_modes,
222*4882a593Smuzhiyun .destroy = vc4_hdmi_connector_destroy,
223*4882a593Smuzhiyun .reset = vc4_hdmi_connector_reset,
224*4882a593Smuzhiyun .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
225*4882a593Smuzhiyun .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun static const struct drm_connector_helper_funcs vc4_hdmi_connector_helper_funcs = {
229*4882a593Smuzhiyun .get_modes = vc4_hdmi_connector_get_modes,
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun
vc4_hdmi_connector_init(struct drm_device * dev,struct vc4_hdmi * vc4_hdmi)232*4882a593Smuzhiyun static int vc4_hdmi_connector_init(struct drm_device *dev,
233*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun struct drm_connector *connector = &vc4_hdmi->connector;
236*4882a593Smuzhiyun struct drm_encoder *encoder = &vc4_hdmi->encoder.base.base;
237*4882a593Smuzhiyun int ret;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun drm_connector_init_with_ddc(dev, connector,
240*4882a593Smuzhiyun &vc4_hdmi_connector_funcs,
241*4882a593Smuzhiyun DRM_MODE_CONNECTOR_HDMIA,
242*4882a593Smuzhiyun vc4_hdmi->ddc);
243*4882a593Smuzhiyun drm_connector_helper_add(connector, &vc4_hdmi_connector_helper_funcs);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /* Create and attach TV margin props to this connector. */
246*4882a593Smuzhiyun ret = drm_mode_create_tv_margin_properties(dev);
247*4882a593Smuzhiyun if (ret)
248*4882a593Smuzhiyun return ret;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun drm_connector_attach_tv_margin_properties(connector);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun connector->polled = (DRM_CONNECTOR_POLL_CONNECT |
253*4882a593Smuzhiyun DRM_CONNECTOR_POLL_DISCONNECT);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun connector->interlace_allowed = 1;
256*4882a593Smuzhiyun connector->doublescan_allowed = 0;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun drm_connector_attach_encoder(connector, encoder);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun return 0;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
vc4_hdmi_stop_packet(struct drm_encoder * encoder,enum hdmi_infoframe_type type)263*4882a593Smuzhiyun static int vc4_hdmi_stop_packet(struct drm_encoder *encoder,
264*4882a593Smuzhiyun enum hdmi_infoframe_type type)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = encoder_to_vc4_hdmi(encoder);
267*4882a593Smuzhiyun u32 packet_id = type - 0x80;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun HDMI_WRITE(HDMI_RAM_PACKET_CONFIG,
270*4882a593Smuzhiyun HDMI_READ(HDMI_RAM_PACKET_CONFIG) & ~BIT(packet_id));
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun return wait_for(!(HDMI_READ(HDMI_RAM_PACKET_STATUS) &
273*4882a593Smuzhiyun BIT(packet_id)), 100);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
vc4_hdmi_write_infoframe(struct drm_encoder * encoder,union hdmi_infoframe * frame)276*4882a593Smuzhiyun static void vc4_hdmi_write_infoframe(struct drm_encoder *encoder,
277*4882a593Smuzhiyun union hdmi_infoframe *frame)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = encoder_to_vc4_hdmi(encoder);
280*4882a593Smuzhiyun u32 packet_id = frame->any.type - 0x80;
281*4882a593Smuzhiyun const struct vc4_hdmi_register *ram_packet_start =
282*4882a593Smuzhiyun &vc4_hdmi->variant->registers[HDMI_RAM_PACKET_START];
283*4882a593Smuzhiyun u32 packet_reg = ram_packet_start->offset + VC4_HDMI_PACKET_STRIDE * packet_id;
284*4882a593Smuzhiyun void __iomem *base = __vc4_hdmi_get_field_base(vc4_hdmi,
285*4882a593Smuzhiyun ram_packet_start->reg);
286*4882a593Smuzhiyun uint8_t buffer[VC4_HDMI_PACKET_STRIDE];
287*4882a593Smuzhiyun ssize_t len, i;
288*4882a593Smuzhiyun int ret;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun WARN_ONCE(!(HDMI_READ(HDMI_RAM_PACKET_CONFIG) &
291*4882a593Smuzhiyun VC4_HDMI_RAM_PACKET_ENABLE),
292*4882a593Smuzhiyun "Packet RAM has to be on to store the packet.");
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun len = hdmi_infoframe_pack(frame, buffer, sizeof(buffer));
295*4882a593Smuzhiyun if (len < 0)
296*4882a593Smuzhiyun return;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun ret = vc4_hdmi_stop_packet(encoder, frame->any.type);
299*4882a593Smuzhiyun if (ret) {
300*4882a593Smuzhiyun DRM_ERROR("Failed to wait for infoframe to go idle: %d\n", ret);
301*4882a593Smuzhiyun return;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun for (i = 0; i < len; i += 7) {
305*4882a593Smuzhiyun writel(buffer[i + 0] << 0 |
306*4882a593Smuzhiyun buffer[i + 1] << 8 |
307*4882a593Smuzhiyun buffer[i + 2] << 16,
308*4882a593Smuzhiyun base + packet_reg);
309*4882a593Smuzhiyun packet_reg += 4;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun writel(buffer[i + 3] << 0 |
312*4882a593Smuzhiyun buffer[i + 4] << 8 |
313*4882a593Smuzhiyun buffer[i + 5] << 16 |
314*4882a593Smuzhiyun buffer[i + 6] << 24,
315*4882a593Smuzhiyun base + packet_reg);
316*4882a593Smuzhiyun packet_reg += 4;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun HDMI_WRITE(HDMI_RAM_PACKET_CONFIG,
320*4882a593Smuzhiyun HDMI_READ(HDMI_RAM_PACKET_CONFIG) | BIT(packet_id));
321*4882a593Smuzhiyun ret = wait_for((HDMI_READ(HDMI_RAM_PACKET_STATUS) &
322*4882a593Smuzhiyun BIT(packet_id)), 100);
323*4882a593Smuzhiyun if (ret)
324*4882a593Smuzhiyun DRM_ERROR("Failed to wait for infoframe to start: %d\n", ret);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
vc4_hdmi_set_avi_infoframe(struct drm_encoder * encoder)327*4882a593Smuzhiyun static void vc4_hdmi_set_avi_infoframe(struct drm_encoder *encoder)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = encoder_to_vc4_hdmi(encoder);
330*4882a593Smuzhiyun struct vc4_hdmi_encoder *vc4_encoder = to_vc4_hdmi_encoder(encoder);
331*4882a593Smuzhiyun struct drm_connector *connector = &vc4_hdmi->connector;
332*4882a593Smuzhiyun struct drm_connector_state *cstate = connector->state;
333*4882a593Smuzhiyun struct drm_crtc *crtc = encoder->crtc;
334*4882a593Smuzhiyun const struct drm_display_mode *mode = &crtc->state->adjusted_mode;
335*4882a593Smuzhiyun union hdmi_infoframe frame;
336*4882a593Smuzhiyun int ret;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
339*4882a593Smuzhiyun connector, mode);
340*4882a593Smuzhiyun if (ret < 0) {
341*4882a593Smuzhiyun DRM_ERROR("couldn't fill AVI infoframe\n");
342*4882a593Smuzhiyun return;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun drm_hdmi_avi_infoframe_quant_range(&frame.avi,
346*4882a593Smuzhiyun connector, mode,
347*4882a593Smuzhiyun vc4_encoder->limited_rgb_range ?
348*4882a593Smuzhiyun HDMI_QUANTIZATION_RANGE_LIMITED :
349*4882a593Smuzhiyun HDMI_QUANTIZATION_RANGE_FULL);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun drm_hdmi_avi_infoframe_bars(&frame.avi, cstate);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun vc4_hdmi_write_infoframe(encoder, &frame);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
vc4_hdmi_set_spd_infoframe(struct drm_encoder * encoder)356*4882a593Smuzhiyun static void vc4_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun union hdmi_infoframe frame;
359*4882a593Smuzhiyun int ret;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun ret = hdmi_spd_infoframe_init(&frame.spd, "Broadcom", "Videocore");
362*4882a593Smuzhiyun if (ret < 0) {
363*4882a593Smuzhiyun DRM_ERROR("couldn't fill SPD infoframe\n");
364*4882a593Smuzhiyun return;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun frame.spd.sdi = HDMI_SPD_SDI_PC;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun vc4_hdmi_write_infoframe(encoder, &frame);
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
vc4_hdmi_set_audio_infoframe(struct drm_encoder * encoder)372*4882a593Smuzhiyun static void vc4_hdmi_set_audio_infoframe(struct drm_encoder *encoder)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = encoder_to_vc4_hdmi(encoder);
375*4882a593Smuzhiyun union hdmi_infoframe frame;
376*4882a593Smuzhiyun int ret;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun ret = hdmi_audio_infoframe_init(&frame.audio);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun frame.audio.coding_type = HDMI_AUDIO_CODING_TYPE_STREAM;
381*4882a593Smuzhiyun frame.audio.sample_frequency = HDMI_AUDIO_SAMPLE_FREQUENCY_STREAM;
382*4882a593Smuzhiyun frame.audio.sample_size = HDMI_AUDIO_SAMPLE_SIZE_STREAM;
383*4882a593Smuzhiyun frame.audio.channels = vc4_hdmi->audio.channels;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun vc4_hdmi_write_infoframe(encoder, &frame);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
vc4_hdmi_set_infoframes(struct drm_encoder * encoder)388*4882a593Smuzhiyun static void vc4_hdmi_set_infoframes(struct drm_encoder *encoder)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = encoder_to_vc4_hdmi(encoder);
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun vc4_hdmi_set_avi_infoframe(encoder);
393*4882a593Smuzhiyun vc4_hdmi_set_spd_infoframe(encoder);
394*4882a593Smuzhiyun /*
395*4882a593Smuzhiyun * If audio was streaming, then we need to reenabled the audio
396*4882a593Smuzhiyun * infoframe here during encoder_enable.
397*4882a593Smuzhiyun */
398*4882a593Smuzhiyun if (vc4_hdmi->audio.streaming)
399*4882a593Smuzhiyun vc4_hdmi_set_audio_infoframe(encoder);
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
vc4_hdmi_encoder_post_crtc_disable(struct drm_encoder * encoder)402*4882a593Smuzhiyun static void vc4_hdmi_encoder_post_crtc_disable(struct drm_encoder *encoder)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = encoder_to_vc4_hdmi(encoder);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun HDMI_WRITE(HDMI_RAM_PACKET_CONFIG, 0);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun HDMI_WRITE(HDMI_VID_CTL, HDMI_READ(HDMI_VID_CTL) |
409*4882a593Smuzhiyun VC4_HD_VID_CTL_CLRRGB | VC4_HD_VID_CTL_CLRSYNC);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun HDMI_WRITE(HDMI_VID_CTL,
412*4882a593Smuzhiyun HDMI_READ(HDMI_VID_CTL) | VC4_HD_VID_CTL_BLANKPIX);
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
vc4_hdmi_encoder_post_crtc_powerdown(struct drm_encoder * encoder)415*4882a593Smuzhiyun static void vc4_hdmi_encoder_post_crtc_powerdown(struct drm_encoder *encoder)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = encoder_to_vc4_hdmi(encoder);
418*4882a593Smuzhiyun int ret;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun if (vc4_hdmi->variant->phy_disable)
421*4882a593Smuzhiyun vc4_hdmi->variant->phy_disable(vc4_hdmi);
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun HDMI_WRITE(HDMI_VID_CTL,
424*4882a593Smuzhiyun HDMI_READ(HDMI_VID_CTL) & ~VC4_HD_VID_CTL_ENABLE);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun clk_disable_unprepare(vc4_hdmi->pixel_bvb_clock);
427*4882a593Smuzhiyun clk_disable_unprepare(vc4_hdmi->pixel_clock);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun ret = pm_runtime_put(&vc4_hdmi->pdev->dev);
430*4882a593Smuzhiyun if (ret < 0)
431*4882a593Smuzhiyun DRM_ERROR("Failed to release power domain: %d\n", ret);
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
vc4_hdmi_encoder_disable(struct drm_encoder * encoder)434*4882a593Smuzhiyun static void vc4_hdmi_encoder_disable(struct drm_encoder *encoder)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
vc4_hdmi_csc_setup(struct vc4_hdmi * vc4_hdmi,bool enable)438*4882a593Smuzhiyun static void vc4_hdmi_csc_setup(struct vc4_hdmi *vc4_hdmi, bool enable)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun u32 csc_ctl;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun csc_ctl = VC4_SET_FIELD(VC4_HD_CSC_CTL_ORDER_BGR,
443*4882a593Smuzhiyun VC4_HD_CSC_CTL_ORDER);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun if (enable) {
446*4882a593Smuzhiyun /* CEA VICs other than #1 requre limited range RGB
447*4882a593Smuzhiyun * output unless overridden by an AVI infoframe.
448*4882a593Smuzhiyun * Apply a colorspace conversion to squash 0-255 down
449*4882a593Smuzhiyun * to 16-235. The matrix here is:
450*4882a593Smuzhiyun *
451*4882a593Smuzhiyun * [ 0 0 0.8594 16]
452*4882a593Smuzhiyun * [ 0 0.8594 0 16]
453*4882a593Smuzhiyun * [ 0.8594 0 0 16]
454*4882a593Smuzhiyun * [ 0 0 0 1]
455*4882a593Smuzhiyun */
456*4882a593Smuzhiyun csc_ctl |= VC4_HD_CSC_CTL_ENABLE;
457*4882a593Smuzhiyun csc_ctl |= VC4_HD_CSC_CTL_RGB2YCC;
458*4882a593Smuzhiyun csc_ctl |= VC4_SET_FIELD(VC4_HD_CSC_CTL_MODE_CUSTOM,
459*4882a593Smuzhiyun VC4_HD_CSC_CTL_MODE);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun HDMI_WRITE(HDMI_CSC_12_11, (0x000 << 16) | 0x000);
462*4882a593Smuzhiyun HDMI_WRITE(HDMI_CSC_14_13, (0x100 << 16) | 0x6e0);
463*4882a593Smuzhiyun HDMI_WRITE(HDMI_CSC_22_21, (0x6e0 << 16) | 0x000);
464*4882a593Smuzhiyun HDMI_WRITE(HDMI_CSC_24_23, (0x100 << 16) | 0x000);
465*4882a593Smuzhiyun HDMI_WRITE(HDMI_CSC_32_31, (0x000 << 16) | 0x6e0);
466*4882a593Smuzhiyun HDMI_WRITE(HDMI_CSC_34_33, (0x100 << 16) | 0x000);
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun /* The RGB order applies even when CSC is disabled. */
470*4882a593Smuzhiyun HDMI_WRITE(HDMI_CSC_CTL, csc_ctl);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
vc5_hdmi_csc_setup(struct vc4_hdmi * vc4_hdmi,bool enable)473*4882a593Smuzhiyun static void vc5_hdmi_csc_setup(struct vc4_hdmi *vc4_hdmi, bool enable)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun u32 csc_ctl;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun csc_ctl = 0x07; /* RGB_CONVERT_MODE = custom matrix, || USE_RGB_TO_YCBCR */
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun if (enable) {
480*4882a593Smuzhiyun /* CEA VICs other than #1 requre limited range RGB
481*4882a593Smuzhiyun * output unless overridden by an AVI infoframe.
482*4882a593Smuzhiyun * Apply a colorspace conversion to squash 0-255 down
483*4882a593Smuzhiyun * to 16-235. The matrix here is:
484*4882a593Smuzhiyun *
485*4882a593Smuzhiyun * [ 0.8594 0 0 16]
486*4882a593Smuzhiyun * [ 0 0.8594 0 16]
487*4882a593Smuzhiyun * [ 0 0 0.8594 16]
488*4882a593Smuzhiyun * [ 0 0 0 1]
489*4882a593Smuzhiyun * Matrix is signed 2p13 fixed point, with signed 9p6 offsets
490*4882a593Smuzhiyun */
491*4882a593Smuzhiyun HDMI_WRITE(HDMI_CSC_12_11, (0x0000 << 16) | 0x1b80);
492*4882a593Smuzhiyun HDMI_WRITE(HDMI_CSC_14_13, (0x0400 << 16) | 0x0000);
493*4882a593Smuzhiyun HDMI_WRITE(HDMI_CSC_22_21, (0x1b80 << 16) | 0x0000);
494*4882a593Smuzhiyun HDMI_WRITE(HDMI_CSC_24_23, (0x0400 << 16) | 0x0000);
495*4882a593Smuzhiyun HDMI_WRITE(HDMI_CSC_32_31, (0x0000 << 16) | 0x0000);
496*4882a593Smuzhiyun HDMI_WRITE(HDMI_CSC_34_33, (0x0400 << 16) | 0x1b80);
497*4882a593Smuzhiyun } else {
498*4882a593Smuzhiyun /* Still use the matrix for full range, but make it unity.
499*4882a593Smuzhiyun * Matrix is signed 2p13 fixed point, with signed 9p6 offsets
500*4882a593Smuzhiyun */
501*4882a593Smuzhiyun HDMI_WRITE(HDMI_CSC_12_11, (0x0000 << 16) | 0x2000);
502*4882a593Smuzhiyun HDMI_WRITE(HDMI_CSC_14_13, (0x0000 << 16) | 0x0000);
503*4882a593Smuzhiyun HDMI_WRITE(HDMI_CSC_22_21, (0x2000 << 16) | 0x0000);
504*4882a593Smuzhiyun HDMI_WRITE(HDMI_CSC_24_23, (0x0000 << 16) | 0x0000);
505*4882a593Smuzhiyun HDMI_WRITE(HDMI_CSC_32_31, (0x0000 << 16) | 0x0000);
506*4882a593Smuzhiyun HDMI_WRITE(HDMI_CSC_34_33, (0x0000 << 16) | 0x2000);
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun HDMI_WRITE(HDMI_CSC_CTL, csc_ctl);
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
vc4_hdmi_set_timings(struct vc4_hdmi * vc4_hdmi,struct drm_display_mode * mode)512*4882a593Smuzhiyun static void vc4_hdmi_set_timings(struct vc4_hdmi *vc4_hdmi,
513*4882a593Smuzhiyun struct drm_display_mode *mode)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun bool hsync_pos = mode->flags & DRM_MODE_FLAG_PHSYNC;
516*4882a593Smuzhiyun bool vsync_pos = mode->flags & DRM_MODE_FLAG_PVSYNC;
517*4882a593Smuzhiyun bool interlaced = mode->flags & DRM_MODE_FLAG_INTERLACE;
518*4882a593Smuzhiyun u32 pixel_rep = (mode->flags & DRM_MODE_FLAG_DBLCLK) ? 2 : 1;
519*4882a593Smuzhiyun u32 verta = (VC4_SET_FIELD(mode->crtc_vsync_end - mode->crtc_vsync_start,
520*4882a593Smuzhiyun VC4_HDMI_VERTA_VSP) |
521*4882a593Smuzhiyun VC4_SET_FIELD(mode->crtc_vsync_start - mode->crtc_vdisplay,
522*4882a593Smuzhiyun VC4_HDMI_VERTA_VFP) |
523*4882a593Smuzhiyun VC4_SET_FIELD(mode->crtc_vdisplay, VC4_HDMI_VERTA_VAL));
524*4882a593Smuzhiyun u32 vertb = (VC4_SET_FIELD(0, VC4_HDMI_VERTB_VSPO) |
525*4882a593Smuzhiyun VC4_SET_FIELD(mode->crtc_vtotal - mode->crtc_vsync_end +
526*4882a593Smuzhiyun interlaced,
527*4882a593Smuzhiyun VC4_HDMI_VERTB_VBP));
528*4882a593Smuzhiyun u32 vertb_even = (VC4_SET_FIELD(0, VC4_HDMI_VERTB_VSPO) |
529*4882a593Smuzhiyun VC4_SET_FIELD(mode->crtc_vtotal -
530*4882a593Smuzhiyun mode->crtc_vsync_end,
531*4882a593Smuzhiyun VC4_HDMI_VERTB_VBP));
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun HDMI_WRITE(HDMI_HORZA,
534*4882a593Smuzhiyun (vsync_pos ? VC4_HDMI_HORZA_VPOS : 0) |
535*4882a593Smuzhiyun (hsync_pos ? VC4_HDMI_HORZA_HPOS : 0) |
536*4882a593Smuzhiyun VC4_SET_FIELD(mode->hdisplay * pixel_rep,
537*4882a593Smuzhiyun VC4_HDMI_HORZA_HAP));
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun HDMI_WRITE(HDMI_HORZB,
540*4882a593Smuzhiyun VC4_SET_FIELD((mode->htotal -
541*4882a593Smuzhiyun mode->hsync_end) * pixel_rep,
542*4882a593Smuzhiyun VC4_HDMI_HORZB_HBP) |
543*4882a593Smuzhiyun VC4_SET_FIELD((mode->hsync_end -
544*4882a593Smuzhiyun mode->hsync_start) * pixel_rep,
545*4882a593Smuzhiyun VC4_HDMI_HORZB_HSP) |
546*4882a593Smuzhiyun VC4_SET_FIELD((mode->hsync_start -
547*4882a593Smuzhiyun mode->hdisplay) * pixel_rep,
548*4882a593Smuzhiyun VC4_HDMI_HORZB_HFP));
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun HDMI_WRITE(HDMI_VERTA0, verta);
551*4882a593Smuzhiyun HDMI_WRITE(HDMI_VERTA1, verta);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun HDMI_WRITE(HDMI_VERTB0, vertb_even);
554*4882a593Smuzhiyun HDMI_WRITE(HDMI_VERTB1, vertb);
555*4882a593Smuzhiyun }
vc5_hdmi_set_timings(struct vc4_hdmi * vc4_hdmi,struct drm_display_mode * mode)556*4882a593Smuzhiyun static void vc5_hdmi_set_timings(struct vc4_hdmi *vc4_hdmi,
557*4882a593Smuzhiyun struct drm_display_mode *mode)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun bool hsync_pos = mode->flags & DRM_MODE_FLAG_PHSYNC;
560*4882a593Smuzhiyun bool vsync_pos = mode->flags & DRM_MODE_FLAG_PVSYNC;
561*4882a593Smuzhiyun bool interlaced = mode->flags & DRM_MODE_FLAG_INTERLACE;
562*4882a593Smuzhiyun u32 pixel_rep = (mode->flags & DRM_MODE_FLAG_DBLCLK) ? 2 : 1;
563*4882a593Smuzhiyun u32 verta = (VC4_SET_FIELD(mode->crtc_vsync_end - mode->crtc_vsync_start,
564*4882a593Smuzhiyun VC5_HDMI_VERTA_VSP) |
565*4882a593Smuzhiyun VC4_SET_FIELD(mode->crtc_vsync_start - mode->crtc_vdisplay,
566*4882a593Smuzhiyun VC5_HDMI_VERTA_VFP) |
567*4882a593Smuzhiyun VC4_SET_FIELD(mode->crtc_vdisplay, VC5_HDMI_VERTA_VAL));
568*4882a593Smuzhiyun u32 vertb = (VC4_SET_FIELD(mode->htotal >> (2 - pixel_rep),
569*4882a593Smuzhiyun VC5_HDMI_VERTB_VSPO) |
570*4882a593Smuzhiyun VC4_SET_FIELD(mode->crtc_vtotal - mode->crtc_vsync_end,
571*4882a593Smuzhiyun VC4_HDMI_VERTB_VBP));
572*4882a593Smuzhiyun u32 vertb_even = (VC4_SET_FIELD(0, VC5_HDMI_VERTB_VSPO) |
573*4882a593Smuzhiyun VC4_SET_FIELD(mode->crtc_vtotal -
574*4882a593Smuzhiyun mode->crtc_vsync_end - interlaced,
575*4882a593Smuzhiyun VC4_HDMI_VERTB_VBP));
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun HDMI_WRITE(HDMI_VEC_INTERFACE_XBAR, 0x354021);
578*4882a593Smuzhiyun HDMI_WRITE(HDMI_HORZA,
579*4882a593Smuzhiyun (vsync_pos ? VC5_HDMI_HORZA_VPOS : 0) |
580*4882a593Smuzhiyun (hsync_pos ? VC5_HDMI_HORZA_HPOS : 0) |
581*4882a593Smuzhiyun VC4_SET_FIELD(mode->hdisplay * pixel_rep,
582*4882a593Smuzhiyun VC5_HDMI_HORZA_HAP) |
583*4882a593Smuzhiyun VC4_SET_FIELD((mode->hsync_start -
584*4882a593Smuzhiyun mode->hdisplay) * pixel_rep,
585*4882a593Smuzhiyun VC5_HDMI_HORZA_HFP));
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun HDMI_WRITE(HDMI_HORZB,
588*4882a593Smuzhiyun VC4_SET_FIELD((mode->htotal -
589*4882a593Smuzhiyun mode->hsync_end) * pixel_rep,
590*4882a593Smuzhiyun VC5_HDMI_HORZB_HBP) |
591*4882a593Smuzhiyun VC4_SET_FIELD((mode->hsync_end -
592*4882a593Smuzhiyun mode->hsync_start) * pixel_rep,
593*4882a593Smuzhiyun VC5_HDMI_HORZB_HSP));
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun HDMI_WRITE(HDMI_VERTA0, verta);
596*4882a593Smuzhiyun HDMI_WRITE(HDMI_VERTA1, verta);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun HDMI_WRITE(HDMI_VERTB0, vertb_even);
599*4882a593Smuzhiyun HDMI_WRITE(HDMI_VERTB1, vertb);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun HDMI_WRITE(HDMI_CLOCK_STOP, 0);
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
vc4_hdmi_recenter_fifo(struct vc4_hdmi * vc4_hdmi)604*4882a593Smuzhiyun static void vc4_hdmi_recenter_fifo(struct vc4_hdmi *vc4_hdmi)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun u32 drift;
607*4882a593Smuzhiyun int ret;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun drift = HDMI_READ(HDMI_FIFO_CTL);
610*4882a593Smuzhiyun drift &= VC4_HDMI_FIFO_VALID_WRITE_MASK;
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun HDMI_WRITE(HDMI_FIFO_CTL,
613*4882a593Smuzhiyun drift & ~VC4_HDMI_FIFO_CTL_RECENTER);
614*4882a593Smuzhiyun HDMI_WRITE(HDMI_FIFO_CTL,
615*4882a593Smuzhiyun drift | VC4_HDMI_FIFO_CTL_RECENTER);
616*4882a593Smuzhiyun usleep_range(1000, 1100);
617*4882a593Smuzhiyun HDMI_WRITE(HDMI_FIFO_CTL,
618*4882a593Smuzhiyun drift & ~VC4_HDMI_FIFO_CTL_RECENTER);
619*4882a593Smuzhiyun HDMI_WRITE(HDMI_FIFO_CTL,
620*4882a593Smuzhiyun drift | VC4_HDMI_FIFO_CTL_RECENTER);
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun ret = wait_for(HDMI_READ(HDMI_FIFO_CTL) &
623*4882a593Smuzhiyun VC4_HDMI_FIFO_CTL_RECENTER_DONE, 1);
624*4882a593Smuzhiyun WARN_ONCE(ret, "Timeout waiting for "
625*4882a593Smuzhiyun "VC4_HDMI_FIFO_CTL_RECENTER_DONE");
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
vc4_hdmi_encoder_pre_crtc_configure(struct drm_encoder * encoder)628*4882a593Smuzhiyun static void vc4_hdmi_encoder_pre_crtc_configure(struct drm_encoder *encoder)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun struct drm_display_mode *mode = &encoder->crtc->state->adjusted_mode;
631*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = encoder_to_vc4_hdmi(encoder);
632*4882a593Smuzhiyun unsigned long pixel_rate, hsm_rate;
633*4882a593Smuzhiyun int ret;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun ret = pm_runtime_resume_and_get(&vc4_hdmi->pdev->dev);
636*4882a593Smuzhiyun if (ret < 0) {
637*4882a593Smuzhiyun DRM_ERROR("Failed to retain power domain: %d\n", ret);
638*4882a593Smuzhiyun return;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun pixel_rate = mode->clock * 1000 * ((mode->flags & DRM_MODE_FLAG_DBLCLK) ? 2 : 1);
642*4882a593Smuzhiyun ret = clk_set_rate(vc4_hdmi->pixel_clock, pixel_rate);
643*4882a593Smuzhiyun if (ret) {
644*4882a593Smuzhiyun DRM_ERROR("Failed to set pixel clock rate: %d\n", ret);
645*4882a593Smuzhiyun return;
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun ret = clk_prepare_enable(vc4_hdmi->pixel_clock);
649*4882a593Smuzhiyun if (ret) {
650*4882a593Smuzhiyun DRM_ERROR("Failed to turn on pixel clock: %d\n", ret);
651*4882a593Smuzhiyun return;
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun /*
655*4882a593Smuzhiyun * As stated in RPi's vc4 firmware "HDMI state machine (HSM) clock must
656*4882a593Smuzhiyun * be faster than pixel clock, infinitesimally faster, tested in
657*4882a593Smuzhiyun * simulation. Otherwise, exact value is unimportant for HDMI
658*4882a593Smuzhiyun * operation." This conflicts with bcm2835's vc4 documentation, which
659*4882a593Smuzhiyun * states HSM's clock has to be at least 108% of the pixel clock.
660*4882a593Smuzhiyun *
661*4882a593Smuzhiyun * Real life tests reveal that vc4's firmware statement holds up, and
662*4882a593Smuzhiyun * users are able to use pixel clocks closer to HSM's, namely for
663*4882a593Smuzhiyun * 1920x1200@60Hz. So it was decided to have leave a 1% margin between
664*4882a593Smuzhiyun * both clocks. Which, for RPi0-3 implies a maximum pixel clock of
665*4882a593Smuzhiyun * 162MHz.
666*4882a593Smuzhiyun *
667*4882a593Smuzhiyun * Additionally, the AXI clock needs to be at least 25% of
668*4882a593Smuzhiyun * pixel clock, but HSM ends up being the limiting factor.
669*4882a593Smuzhiyun */
670*4882a593Smuzhiyun hsm_rate = max_t(unsigned long, 120000000, (pixel_rate / 100) * 101);
671*4882a593Smuzhiyun ret = clk_set_min_rate(vc4_hdmi->hsm_clock, hsm_rate);
672*4882a593Smuzhiyun if (ret) {
673*4882a593Smuzhiyun DRM_ERROR("Failed to set HSM clock rate: %d\n", ret);
674*4882a593Smuzhiyun return;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun vc4_hdmi_cec_update_clk_div(vc4_hdmi);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun /*
680*4882a593Smuzhiyun * FIXME: When the pixel freq is 594MHz (4k60), this needs to be setup
681*4882a593Smuzhiyun * at 300MHz.
682*4882a593Smuzhiyun */
683*4882a593Smuzhiyun ret = clk_set_min_rate(vc4_hdmi->pixel_bvb_clock,
684*4882a593Smuzhiyun (hsm_rate > VC4_HSM_MID_CLOCK ? 150000000 : 75000000));
685*4882a593Smuzhiyun if (ret) {
686*4882a593Smuzhiyun DRM_ERROR("Failed to set pixel bvb clock rate: %d\n", ret);
687*4882a593Smuzhiyun clk_disable_unprepare(vc4_hdmi->pixel_clock);
688*4882a593Smuzhiyun return;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun ret = clk_prepare_enable(vc4_hdmi->pixel_bvb_clock);
692*4882a593Smuzhiyun if (ret) {
693*4882a593Smuzhiyun DRM_ERROR("Failed to turn on pixel bvb clock: %d\n", ret);
694*4882a593Smuzhiyun clk_disable_unprepare(vc4_hdmi->pixel_clock);
695*4882a593Smuzhiyun return;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun if (vc4_hdmi->variant->phy_init)
699*4882a593Smuzhiyun vc4_hdmi->variant->phy_init(vc4_hdmi, mode);
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun HDMI_WRITE(HDMI_SCHEDULER_CONTROL,
702*4882a593Smuzhiyun HDMI_READ(HDMI_SCHEDULER_CONTROL) |
703*4882a593Smuzhiyun VC4_HDMI_SCHEDULER_CONTROL_MANUAL_FORMAT |
704*4882a593Smuzhiyun VC4_HDMI_SCHEDULER_CONTROL_IGNORE_VSYNC_PREDICTS);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun if (vc4_hdmi->variant->set_timings)
707*4882a593Smuzhiyun vc4_hdmi->variant->set_timings(vc4_hdmi, mode);
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
vc4_hdmi_encoder_pre_crtc_enable(struct drm_encoder * encoder)710*4882a593Smuzhiyun static void vc4_hdmi_encoder_pre_crtc_enable(struct drm_encoder *encoder)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun struct drm_display_mode *mode = &encoder->crtc->state->adjusted_mode;
713*4882a593Smuzhiyun struct vc4_hdmi_encoder *vc4_encoder = to_vc4_hdmi_encoder(encoder);
714*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = encoder_to_vc4_hdmi(encoder);
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun if (vc4_encoder->hdmi_monitor &&
717*4882a593Smuzhiyun drm_default_rgb_quant_range(mode) == HDMI_QUANTIZATION_RANGE_LIMITED) {
718*4882a593Smuzhiyun if (vc4_hdmi->variant->csc_setup)
719*4882a593Smuzhiyun vc4_hdmi->variant->csc_setup(vc4_hdmi, true);
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun vc4_encoder->limited_rgb_range = true;
722*4882a593Smuzhiyun } else {
723*4882a593Smuzhiyun if (vc4_hdmi->variant->csc_setup)
724*4882a593Smuzhiyun vc4_hdmi->variant->csc_setup(vc4_hdmi, false);
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun vc4_encoder->limited_rgb_range = false;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun HDMI_WRITE(HDMI_FIFO_CTL, VC4_HDMI_FIFO_CTL_MASTER_SLAVE_N);
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun
vc4_hdmi_encoder_post_crtc_enable(struct drm_encoder * encoder)732*4882a593Smuzhiyun static void vc4_hdmi_encoder_post_crtc_enable(struct drm_encoder *encoder)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun struct drm_display_mode *mode = &encoder->crtc->state->adjusted_mode;
735*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = encoder_to_vc4_hdmi(encoder);
736*4882a593Smuzhiyun struct vc4_hdmi_encoder *vc4_encoder = to_vc4_hdmi_encoder(encoder);
737*4882a593Smuzhiyun bool hsync_pos = mode->flags & DRM_MODE_FLAG_PHSYNC;
738*4882a593Smuzhiyun bool vsync_pos = mode->flags & DRM_MODE_FLAG_PVSYNC;
739*4882a593Smuzhiyun int ret;
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun HDMI_WRITE(HDMI_VID_CTL,
742*4882a593Smuzhiyun VC4_HD_VID_CTL_ENABLE |
743*4882a593Smuzhiyun VC4_HD_VID_CTL_UNDERFLOW_ENABLE |
744*4882a593Smuzhiyun VC4_HD_VID_CTL_FRAME_COUNTER_RESET |
745*4882a593Smuzhiyun (vsync_pos ? 0 : VC4_HD_VID_CTL_VSYNC_LOW) |
746*4882a593Smuzhiyun (hsync_pos ? 0 : VC4_HD_VID_CTL_HSYNC_LOW));
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun HDMI_WRITE(HDMI_VID_CTL,
749*4882a593Smuzhiyun HDMI_READ(HDMI_VID_CTL) & ~VC4_HD_VID_CTL_BLANKPIX);
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun if (vc4_encoder->hdmi_monitor) {
752*4882a593Smuzhiyun HDMI_WRITE(HDMI_SCHEDULER_CONTROL,
753*4882a593Smuzhiyun HDMI_READ(HDMI_SCHEDULER_CONTROL) |
754*4882a593Smuzhiyun VC4_HDMI_SCHEDULER_CONTROL_MODE_HDMI);
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun ret = wait_for(HDMI_READ(HDMI_SCHEDULER_CONTROL) &
757*4882a593Smuzhiyun VC4_HDMI_SCHEDULER_CONTROL_HDMI_ACTIVE, 1000);
758*4882a593Smuzhiyun WARN_ONCE(ret, "Timeout waiting for "
759*4882a593Smuzhiyun "VC4_HDMI_SCHEDULER_CONTROL_HDMI_ACTIVE\n");
760*4882a593Smuzhiyun } else {
761*4882a593Smuzhiyun HDMI_WRITE(HDMI_RAM_PACKET_CONFIG,
762*4882a593Smuzhiyun HDMI_READ(HDMI_RAM_PACKET_CONFIG) &
763*4882a593Smuzhiyun ~(VC4_HDMI_RAM_PACKET_ENABLE));
764*4882a593Smuzhiyun HDMI_WRITE(HDMI_SCHEDULER_CONTROL,
765*4882a593Smuzhiyun HDMI_READ(HDMI_SCHEDULER_CONTROL) &
766*4882a593Smuzhiyun ~VC4_HDMI_SCHEDULER_CONTROL_MODE_HDMI);
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun ret = wait_for(!(HDMI_READ(HDMI_SCHEDULER_CONTROL) &
769*4882a593Smuzhiyun VC4_HDMI_SCHEDULER_CONTROL_HDMI_ACTIVE), 1000);
770*4882a593Smuzhiyun WARN_ONCE(ret, "Timeout waiting for "
771*4882a593Smuzhiyun "!VC4_HDMI_SCHEDULER_CONTROL_HDMI_ACTIVE\n");
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun if (vc4_encoder->hdmi_monitor) {
775*4882a593Smuzhiyun WARN_ON(!(HDMI_READ(HDMI_SCHEDULER_CONTROL) &
776*4882a593Smuzhiyun VC4_HDMI_SCHEDULER_CONTROL_HDMI_ACTIVE));
777*4882a593Smuzhiyun HDMI_WRITE(HDMI_SCHEDULER_CONTROL,
778*4882a593Smuzhiyun HDMI_READ(HDMI_SCHEDULER_CONTROL) |
779*4882a593Smuzhiyun VC4_HDMI_SCHEDULER_CONTROL_VERT_ALWAYS_KEEPOUT);
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun HDMI_WRITE(HDMI_RAM_PACKET_CONFIG,
782*4882a593Smuzhiyun VC4_HDMI_RAM_PACKET_ENABLE);
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun vc4_hdmi_set_infoframes(encoder);
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun vc4_hdmi_recenter_fifo(vc4_hdmi);
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun
vc4_hdmi_encoder_enable(struct drm_encoder * encoder)790*4882a593Smuzhiyun static void vc4_hdmi_encoder_enable(struct drm_encoder *encoder)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun #define WIFI_2_4GHz_CH1_MIN_FREQ 2400000000ULL
795*4882a593Smuzhiyun #define WIFI_2_4GHz_CH1_MAX_FREQ 2422000000ULL
796*4882a593Smuzhiyun
vc4_hdmi_encoder_atomic_check(struct drm_encoder * encoder,struct drm_crtc_state * crtc_state,struct drm_connector_state * conn_state)797*4882a593Smuzhiyun static int vc4_hdmi_encoder_atomic_check(struct drm_encoder *encoder,
798*4882a593Smuzhiyun struct drm_crtc_state *crtc_state,
799*4882a593Smuzhiyun struct drm_connector_state *conn_state)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun struct drm_display_mode *mode = &crtc_state->adjusted_mode;
802*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = encoder_to_vc4_hdmi(encoder);
803*4882a593Smuzhiyun unsigned long long pixel_rate = mode->clock * 1000;
804*4882a593Smuzhiyun unsigned long long tmds_rate;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun if (vc4_hdmi->variant->unsupported_odd_h_timings &&
807*4882a593Smuzhiyun !(mode->flags & DRM_MODE_FLAG_DBLCLK) &&
808*4882a593Smuzhiyun ((mode->hdisplay % 2) || (mode->hsync_start % 2) ||
809*4882a593Smuzhiyun (mode->hsync_end % 2) || (mode->htotal % 2)))
810*4882a593Smuzhiyun return -EINVAL;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun /*
813*4882a593Smuzhiyun * The 1440p@60 pixel rate is in the same range than the first
814*4882a593Smuzhiyun * WiFi channel (between 2.4GHz and 2.422GHz with 22MHz
815*4882a593Smuzhiyun * bandwidth). Slightly lower the frequency to bring it out of
816*4882a593Smuzhiyun * the WiFi range.
817*4882a593Smuzhiyun */
818*4882a593Smuzhiyun tmds_rate = pixel_rate * 10;
819*4882a593Smuzhiyun if (vc4_hdmi->disable_wifi_frequencies &&
820*4882a593Smuzhiyun (tmds_rate >= WIFI_2_4GHz_CH1_MIN_FREQ &&
821*4882a593Smuzhiyun tmds_rate <= WIFI_2_4GHz_CH1_MAX_FREQ)) {
822*4882a593Smuzhiyun mode->clock = 238560;
823*4882a593Smuzhiyun pixel_rate = mode->clock * 1000;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_DBLCLK)
827*4882a593Smuzhiyun pixel_rate = pixel_rate * 2;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun if (pixel_rate > vc4_hdmi->variant->max_pixel_clock)
830*4882a593Smuzhiyun return -EINVAL;
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun return 0;
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun static enum drm_mode_status
vc4_hdmi_encoder_mode_valid(struct drm_encoder * encoder,const struct drm_display_mode * mode)836*4882a593Smuzhiyun vc4_hdmi_encoder_mode_valid(struct drm_encoder *encoder,
837*4882a593Smuzhiyun const struct drm_display_mode *mode)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = encoder_to_vc4_hdmi(encoder);
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun if (vc4_hdmi->variant->unsupported_odd_h_timings &&
842*4882a593Smuzhiyun !(mode->flags & DRM_MODE_FLAG_DBLCLK) &&
843*4882a593Smuzhiyun ((mode->hdisplay % 2) || (mode->hsync_start % 2) ||
844*4882a593Smuzhiyun (mode->hsync_end % 2) || (mode->htotal % 2)))
845*4882a593Smuzhiyun return MODE_H_ILLEGAL;
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun if ((mode->clock * 1000) > vc4_hdmi->variant->max_pixel_clock)
848*4882a593Smuzhiyun return MODE_CLOCK_HIGH;
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun return MODE_OK;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs vc4_hdmi_encoder_helper_funcs = {
854*4882a593Smuzhiyun .atomic_check = vc4_hdmi_encoder_atomic_check,
855*4882a593Smuzhiyun .mode_valid = vc4_hdmi_encoder_mode_valid,
856*4882a593Smuzhiyun .disable = vc4_hdmi_encoder_disable,
857*4882a593Smuzhiyun .enable = vc4_hdmi_encoder_enable,
858*4882a593Smuzhiyun };
859*4882a593Smuzhiyun
vc4_hdmi_channel_map(struct vc4_hdmi * vc4_hdmi,u32 channel_mask)860*4882a593Smuzhiyun static u32 vc4_hdmi_channel_map(struct vc4_hdmi *vc4_hdmi, u32 channel_mask)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun int i;
863*4882a593Smuzhiyun u32 channel_map = 0;
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
866*4882a593Smuzhiyun if (channel_mask & BIT(i))
867*4882a593Smuzhiyun channel_map |= i << (3 * i);
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun return channel_map;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun
vc5_hdmi_channel_map(struct vc4_hdmi * vc4_hdmi,u32 channel_mask)872*4882a593Smuzhiyun static u32 vc5_hdmi_channel_map(struct vc4_hdmi *vc4_hdmi, u32 channel_mask)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun int i;
875*4882a593Smuzhiyun u32 channel_map = 0;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
878*4882a593Smuzhiyun if (channel_mask & BIT(i))
879*4882a593Smuzhiyun channel_map |= i << (4 * i);
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun return channel_map;
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun /* HDMI audio codec callbacks */
vc4_hdmi_audio_set_mai_clock(struct vc4_hdmi * vc4_hdmi)885*4882a593Smuzhiyun static void vc4_hdmi_audio_set_mai_clock(struct vc4_hdmi *vc4_hdmi)
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun u32 hsm_clock = clk_get_rate(vc4_hdmi->audio_clock);
888*4882a593Smuzhiyun unsigned long n, m;
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun rational_best_approximation(hsm_clock, vc4_hdmi->audio.samplerate,
891*4882a593Smuzhiyun VC4_HD_MAI_SMP_N_MASK >>
892*4882a593Smuzhiyun VC4_HD_MAI_SMP_N_SHIFT,
893*4882a593Smuzhiyun (VC4_HD_MAI_SMP_M_MASK >>
894*4882a593Smuzhiyun VC4_HD_MAI_SMP_M_SHIFT) + 1,
895*4882a593Smuzhiyun &n, &m);
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun HDMI_WRITE(HDMI_MAI_SMP,
898*4882a593Smuzhiyun VC4_SET_FIELD(n, VC4_HD_MAI_SMP_N) |
899*4882a593Smuzhiyun VC4_SET_FIELD(m - 1, VC4_HD_MAI_SMP_M));
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun
vc4_hdmi_set_n_cts(struct vc4_hdmi * vc4_hdmi)902*4882a593Smuzhiyun static void vc4_hdmi_set_n_cts(struct vc4_hdmi *vc4_hdmi)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun struct drm_encoder *encoder = &vc4_hdmi->encoder.base.base;
905*4882a593Smuzhiyun struct drm_crtc *crtc = encoder->crtc;
906*4882a593Smuzhiyun const struct drm_display_mode *mode = &crtc->state->adjusted_mode;
907*4882a593Smuzhiyun u32 samplerate = vc4_hdmi->audio.samplerate;
908*4882a593Smuzhiyun u32 n, cts;
909*4882a593Smuzhiyun u64 tmp;
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun n = 128 * samplerate / 1000;
912*4882a593Smuzhiyun tmp = (u64)(mode->clock * 1000) * n;
913*4882a593Smuzhiyun do_div(tmp, 128 * samplerate);
914*4882a593Smuzhiyun cts = tmp;
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun HDMI_WRITE(HDMI_CRP_CFG,
917*4882a593Smuzhiyun VC4_HDMI_CRP_CFG_EXTERNAL_CTS_EN |
918*4882a593Smuzhiyun VC4_SET_FIELD(n, VC4_HDMI_CRP_CFG_N));
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun /*
921*4882a593Smuzhiyun * We could get slightly more accurate clocks in some cases by
922*4882a593Smuzhiyun * providing a CTS_1 value. The two CTS values are alternated
923*4882a593Smuzhiyun * between based on the period fields
924*4882a593Smuzhiyun */
925*4882a593Smuzhiyun HDMI_WRITE(HDMI_CTS_0, cts);
926*4882a593Smuzhiyun HDMI_WRITE(HDMI_CTS_1, cts);
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun
dai_to_hdmi(struct snd_soc_dai * dai)929*4882a593Smuzhiyun static inline struct vc4_hdmi *dai_to_hdmi(struct snd_soc_dai *dai)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun struct snd_soc_card *card = snd_soc_dai_get_drvdata(dai);
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun return snd_soc_card_get_drvdata(card);
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun
vc4_hdmi_audio_startup(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)936*4882a593Smuzhiyun static int vc4_hdmi_audio_startup(struct snd_pcm_substream *substream,
937*4882a593Smuzhiyun struct snd_soc_dai *dai)
938*4882a593Smuzhiyun {
939*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = dai_to_hdmi(dai);
940*4882a593Smuzhiyun struct drm_encoder *encoder = &vc4_hdmi->encoder.base.base;
941*4882a593Smuzhiyun struct drm_connector *connector = &vc4_hdmi->connector;
942*4882a593Smuzhiyun int ret;
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun if (vc4_hdmi->audio.substream && vc4_hdmi->audio.substream != substream)
945*4882a593Smuzhiyun return -EINVAL;
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun vc4_hdmi->audio.substream = substream;
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun /*
950*4882a593Smuzhiyun * If the HDMI encoder hasn't probed, or the encoder is
951*4882a593Smuzhiyun * currently in DVI mode, treat the codec dai as missing.
952*4882a593Smuzhiyun */
953*4882a593Smuzhiyun if (!encoder->crtc || !(HDMI_READ(HDMI_RAM_PACKET_CONFIG) &
954*4882a593Smuzhiyun VC4_HDMI_RAM_PACKET_ENABLE))
955*4882a593Smuzhiyun return -ENODEV;
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun ret = snd_pcm_hw_constraint_eld(substream->runtime, connector->eld);
958*4882a593Smuzhiyun if (ret)
959*4882a593Smuzhiyun return ret;
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun return 0;
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun
vc4_hdmi_audio_set_fmt(struct snd_soc_dai * dai,unsigned int fmt)964*4882a593Smuzhiyun static int vc4_hdmi_audio_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun return 0;
967*4882a593Smuzhiyun }
968*4882a593Smuzhiyun
vc4_hdmi_audio_reset(struct vc4_hdmi * vc4_hdmi)969*4882a593Smuzhiyun static void vc4_hdmi_audio_reset(struct vc4_hdmi *vc4_hdmi)
970*4882a593Smuzhiyun {
971*4882a593Smuzhiyun struct drm_encoder *encoder = &vc4_hdmi->encoder.base.base;
972*4882a593Smuzhiyun struct device *dev = &vc4_hdmi->pdev->dev;
973*4882a593Smuzhiyun int ret;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun vc4_hdmi->audio.streaming = false;
976*4882a593Smuzhiyun ret = vc4_hdmi_stop_packet(encoder, HDMI_INFOFRAME_TYPE_AUDIO);
977*4882a593Smuzhiyun if (ret)
978*4882a593Smuzhiyun dev_err(dev, "Failed to stop audio infoframe: %d\n", ret);
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun HDMI_WRITE(HDMI_MAI_CTL, VC4_HD_MAI_CTL_RESET);
981*4882a593Smuzhiyun HDMI_WRITE(HDMI_MAI_CTL, VC4_HD_MAI_CTL_ERRORF);
982*4882a593Smuzhiyun HDMI_WRITE(HDMI_MAI_CTL, VC4_HD_MAI_CTL_FLUSH);
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun
vc4_hdmi_audio_shutdown(struct snd_pcm_substream * substream,struct snd_soc_dai * dai)985*4882a593Smuzhiyun static void vc4_hdmi_audio_shutdown(struct snd_pcm_substream *substream,
986*4882a593Smuzhiyun struct snd_soc_dai *dai)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = dai_to_hdmi(dai);
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun if (substream != vc4_hdmi->audio.substream)
991*4882a593Smuzhiyun return;
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun vc4_hdmi_audio_reset(vc4_hdmi);
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun vc4_hdmi->audio.substream = NULL;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun /* HDMI audio codec callbacks */
vc4_hdmi_audio_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params,struct snd_soc_dai * dai)999*4882a593Smuzhiyun static int vc4_hdmi_audio_hw_params(struct snd_pcm_substream *substream,
1000*4882a593Smuzhiyun struct snd_pcm_hw_params *params,
1001*4882a593Smuzhiyun struct snd_soc_dai *dai)
1002*4882a593Smuzhiyun {
1003*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = dai_to_hdmi(dai);
1004*4882a593Smuzhiyun struct drm_encoder *encoder = &vc4_hdmi->encoder.base.base;
1005*4882a593Smuzhiyun struct device *dev = &vc4_hdmi->pdev->dev;
1006*4882a593Smuzhiyun u32 audio_packet_config, channel_mask;
1007*4882a593Smuzhiyun u32 channel_map;
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun if (substream != vc4_hdmi->audio.substream)
1010*4882a593Smuzhiyun return -EINVAL;
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun dev_dbg(dev, "%s: %u Hz, %d bit, %d channels\n", __func__,
1013*4882a593Smuzhiyun params_rate(params), params_width(params),
1014*4882a593Smuzhiyun params_channels(params));
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun vc4_hdmi->audio.channels = params_channels(params);
1017*4882a593Smuzhiyun vc4_hdmi->audio.samplerate = params_rate(params);
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun HDMI_WRITE(HDMI_MAI_CTL,
1020*4882a593Smuzhiyun VC4_HD_MAI_CTL_RESET |
1021*4882a593Smuzhiyun VC4_HD_MAI_CTL_FLUSH |
1022*4882a593Smuzhiyun VC4_HD_MAI_CTL_DLATE |
1023*4882a593Smuzhiyun VC4_HD_MAI_CTL_ERRORE |
1024*4882a593Smuzhiyun VC4_HD_MAI_CTL_ERRORF);
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun vc4_hdmi_audio_set_mai_clock(vc4_hdmi);
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun /* The B frame identifier should match the value used by alsa-lib (8) */
1029*4882a593Smuzhiyun audio_packet_config =
1030*4882a593Smuzhiyun VC4_HDMI_AUDIO_PACKET_ZERO_DATA_ON_SAMPLE_FLAT |
1031*4882a593Smuzhiyun VC4_HDMI_AUDIO_PACKET_ZERO_DATA_ON_INACTIVE_CHANNELS |
1032*4882a593Smuzhiyun VC4_SET_FIELD(0x8, VC4_HDMI_AUDIO_PACKET_B_FRAME_IDENTIFIER);
1033*4882a593Smuzhiyun
1034*4882a593Smuzhiyun channel_mask = GENMASK(vc4_hdmi->audio.channels - 1, 0);
1035*4882a593Smuzhiyun audio_packet_config |= VC4_SET_FIELD(channel_mask,
1036*4882a593Smuzhiyun VC4_HDMI_AUDIO_PACKET_CEA_MASK);
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun /* Set the MAI threshold */
1039*4882a593Smuzhiyun HDMI_WRITE(HDMI_MAI_THR,
1040*4882a593Smuzhiyun VC4_SET_FIELD(0x08, VC4_HD_MAI_THR_PANICHIGH) |
1041*4882a593Smuzhiyun VC4_SET_FIELD(0x08, VC4_HD_MAI_THR_PANICLOW) |
1042*4882a593Smuzhiyun VC4_SET_FIELD(0x06, VC4_HD_MAI_THR_DREQHIGH) |
1043*4882a593Smuzhiyun VC4_SET_FIELD(0x08, VC4_HD_MAI_THR_DREQLOW));
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun HDMI_WRITE(HDMI_MAI_CONFIG,
1046*4882a593Smuzhiyun VC4_HDMI_MAI_CONFIG_BIT_REVERSE |
1047*4882a593Smuzhiyun VC4_SET_FIELD(channel_mask, VC4_HDMI_MAI_CHANNEL_MASK));
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun channel_map = vc4_hdmi->variant->channel_map(vc4_hdmi, channel_mask);
1050*4882a593Smuzhiyun HDMI_WRITE(HDMI_MAI_CHANNEL_MAP, channel_map);
1051*4882a593Smuzhiyun HDMI_WRITE(HDMI_AUDIO_PACKET_CONFIG, audio_packet_config);
1052*4882a593Smuzhiyun vc4_hdmi_set_n_cts(vc4_hdmi);
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun vc4_hdmi_set_audio_infoframe(encoder);
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun return 0;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun
vc4_hdmi_audio_trigger(struct snd_pcm_substream * substream,int cmd,struct snd_soc_dai * dai)1059*4882a593Smuzhiyun static int vc4_hdmi_audio_trigger(struct snd_pcm_substream *substream, int cmd,
1060*4882a593Smuzhiyun struct snd_soc_dai *dai)
1061*4882a593Smuzhiyun {
1062*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = dai_to_hdmi(dai);
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun switch (cmd) {
1065*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
1066*4882a593Smuzhiyun vc4_hdmi->audio.streaming = true;
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun if (vc4_hdmi->variant->phy_rng_enable)
1069*4882a593Smuzhiyun vc4_hdmi->variant->phy_rng_enable(vc4_hdmi);
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun HDMI_WRITE(HDMI_MAI_CTL,
1072*4882a593Smuzhiyun VC4_SET_FIELD(vc4_hdmi->audio.channels,
1073*4882a593Smuzhiyun VC4_HD_MAI_CTL_CHNUM) |
1074*4882a593Smuzhiyun VC4_HD_MAI_CTL_WHOLSMP |
1075*4882a593Smuzhiyun VC4_HD_MAI_CTL_CHALIGN |
1076*4882a593Smuzhiyun VC4_HD_MAI_CTL_ENABLE);
1077*4882a593Smuzhiyun break;
1078*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
1079*4882a593Smuzhiyun HDMI_WRITE(HDMI_MAI_CTL,
1080*4882a593Smuzhiyun VC4_HD_MAI_CTL_DLATE |
1081*4882a593Smuzhiyun VC4_HD_MAI_CTL_ERRORE |
1082*4882a593Smuzhiyun VC4_HD_MAI_CTL_ERRORF);
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun if (vc4_hdmi->variant->phy_rng_disable)
1085*4882a593Smuzhiyun vc4_hdmi->variant->phy_rng_disable(vc4_hdmi);
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun vc4_hdmi->audio.streaming = false;
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun break;
1090*4882a593Smuzhiyun default:
1091*4882a593Smuzhiyun break;
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun return 0;
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun static inline struct vc4_hdmi *
snd_component_to_hdmi(struct snd_soc_component * component)1098*4882a593Smuzhiyun snd_component_to_hdmi(struct snd_soc_component *component)
1099*4882a593Smuzhiyun {
1100*4882a593Smuzhiyun struct snd_soc_card *card = snd_soc_component_get_drvdata(component);
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun return snd_soc_card_get_drvdata(card);
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun
vc4_hdmi_audio_eld_ctl_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)1105*4882a593Smuzhiyun static int vc4_hdmi_audio_eld_ctl_info(struct snd_kcontrol *kcontrol,
1106*4882a593Smuzhiyun struct snd_ctl_elem_info *uinfo)
1107*4882a593Smuzhiyun {
1108*4882a593Smuzhiyun struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
1109*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = snd_component_to_hdmi(component);
1110*4882a593Smuzhiyun struct drm_connector *connector = &vc4_hdmi->connector;
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
1113*4882a593Smuzhiyun uinfo->count = sizeof(connector->eld);
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun return 0;
1116*4882a593Smuzhiyun }
1117*4882a593Smuzhiyun
vc4_hdmi_audio_eld_ctl_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1118*4882a593Smuzhiyun static int vc4_hdmi_audio_eld_ctl_get(struct snd_kcontrol *kcontrol,
1119*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1120*4882a593Smuzhiyun {
1121*4882a593Smuzhiyun struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
1122*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = snd_component_to_hdmi(component);
1123*4882a593Smuzhiyun struct drm_connector *connector = &vc4_hdmi->connector;
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun memcpy(ucontrol->value.bytes.data, connector->eld,
1126*4882a593Smuzhiyun sizeof(connector->eld));
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun return 0;
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun static const struct snd_kcontrol_new vc4_hdmi_audio_controls[] = {
1132*4882a593Smuzhiyun {
1133*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ |
1134*4882a593Smuzhiyun SNDRV_CTL_ELEM_ACCESS_VOLATILE,
1135*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
1136*4882a593Smuzhiyun .name = "ELD",
1137*4882a593Smuzhiyun .info = vc4_hdmi_audio_eld_ctl_info,
1138*4882a593Smuzhiyun .get = vc4_hdmi_audio_eld_ctl_get,
1139*4882a593Smuzhiyun },
1140*4882a593Smuzhiyun };
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun static const struct snd_soc_dapm_widget vc4_hdmi_audio_widgets[] = {
1143*4882a593Smuzhiyun SND_SOC_DAPM_OUTPUT("TX"),
1144*4882a593Smuzhiyun };
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun static const struct snd_soc_dapm_route vc4_hdmi_audio_routes[] = {
1147*4882a593Smuzhiyun { "TX", NULL, "Playback" },
1148*4882a593Smuzhiyun };
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun static const struct snd_soc_component_driver vc4_hdmi_audio_component_drv = {
1151*4882a593Smuzhiyun .name = "vc4-hdmi-codec-dai-component",
1152*4882a593Smuzhiyun .controls = vc4_hdmi_audio_controls,
1153*4882a593Smuzhiyun .num_controls = ARRAY_SIZE(vc4_hdmi_audio_controls),
1154*4882a593Smuzhiyun .dapm_widgets = vc4_hdmi_audio_widgets,
1155*4882a593Smuzhiyun .num_dapm_widgets = ARRAY_SIZE(vc4_hdmi_audio_widgets),
1156*4882a593Smuzhiyun .dapm_routes = vc4_hdmi_audio_routes,
1157*4882a593Smuzhiyun .num_dapm_routes = ARRAY_SIZE(vc4_hdmi_audio_routes),
1158*4882a593Smuzhiyun .idle_bias_on = 1,
1159*4882a593Smuzhiyun .use_pmdown_time = 1,
1160*4882a593Smuzhiyun .endianness = 1,
1161*4882a593Smuzhiyun .non_legacy_dai_naming = 1,
1162*4882a593Smuzhiyun };
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun static const struct snd_soc_dai_ops vc4_hdmi_audio_dai_ops = {
1165*4882a593Smuzhiyun .startup = vc4_hdmi_audio_startup,
1166*4882a593Smuzhiyun .shutdown = vc4_hdmi_audio_shutdown,
1167*4882a593Smuzhiyun .hw_params = vc4_hdmi_audio_hw_params,
1168*4882a593Smuzhiyun .set_fmt = vc4_hdmi_audio_set_fmt,
1169*4882a593Smuzhiyun .trigger = vc4_hdmi_audio_trigger,
1170*4882a593Smuzhiyun };
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun static struct snd_soc_dai_driver vc4_hdmi_audio_codec_dai_drv = {
1173*4882a593Smuzhiyun .name = "vc4-hdmi-hifi",
1174*4882a593Smuzhiyun .playback = {
1175*4882a593Smuzhiyun .stream_name = "Playback",
1176*4882a593Smuzhiyun .channels_min = 2,
1177*4882a593Smuzhiyun .channels_max = 8,
1178*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
1179*4882a593Smuzhiyun SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
1180*4882a593Smuzhiyun SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
1181*4882a593Smuzhiyun SNDRV_PCM_RATE_192000,
1182*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_IEC958_SUBFRAME_LE,
1183*4882a593Smuzhiyun },
1184*4882a593Smuzhiyun };
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun static const struct snd_soc_component_driver vc4_hdmi_audio_cpu_dai_comp = {
1187*4882a593Smuzhiyun .name = "vc4-hdmi-cpu-dai-component",
1188*4882a593Smuzhiyun };
1189*4882a593Smuzhiyun
vc4_hdmi_audio_cpu_dai_probe(struct snd_soc_dai * dai)1190*4882a593Smuzhiyun static int vc4_hdmi_audio_cpu_dai_probe(struct snd_soc_dai *dai)
1191*4882a593Smuzhiyun {
1192*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = dai_to_hdmi(dai);
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun snd_soc_dai_init_dma_data(dai, &vc4_hdmi->audio.dma_data, NULL);
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun return 0;
1197*4882a593Smuzhiyun }
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun static struct snd_soc_dai_driver vc4_hdmi_audio_cpu_dai_drv = {
1200*4882a593Smuzhiyun .name = "vc4-hdmi-cpu-dai",
1201*4882a593Smuzhiyun .probe = vc4_hdmi_audio_cpu_dai_probe,
1202*4882a593Smuzhiyun .playback = {
1203*4882a593Smuzhiyun .stream_name = "Playback",
1204*4882a593Smuzhiyun .channels_min = 1,
1205*4882a593Smuzhiyun .channels_max = 8,
1206*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
1207*4882a593Smuzhiyun SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
1208*4882a593Smuzhiyun SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
1209*4882a593Smuzhiyun SNDRV_PCM_RATE_192000,
1210*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_IEC958_SUBFRAME_LE,
1211*4882a593Smuzhiyun },
1212*4882a593Smuzhiyun .ops = &vc4_hdmi_audio_dai_ops,
1213*4882a593Smuzhiyun };
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun static const struct snd_dmaengine_pcm_config pcm_conf = {
1216*4882a593Smuzhiyun .chan_names[SNDRV_PCM_STREAM_PLAYBACK] = "audio-rx",
1217*4882a593Smuzhiyun .prepare_slave_config = snd_dmaengine_pcm_prepare_slave_config,
1218*4882a593Smuzhiyun };
1219*4882a593Smuzhiyun
vc4_hdmi_audio_init(struct vc4_hdmi * vc4_hdmi)1220*4882a593Smuzhiyun static int vc4_hdmi_audio_init(struct vc4_hdmi *vc4_hdmi)
1221*4882a593Smuzhiyun {
1222*4882a593Smuzhiyun const struct vc4_hdmi_register *mai_data =
1223*4882a593Smuzhiyun &vc4_hdmi->variant->registers[HDMI_MAI_DATA];
1224*4882a593Smuzhiyun struct snd_soc_dai_link *dai_link = &vc4_hdmi->audio.link;
1225*4882a593Smuzhiyun struct snd_soc_card *card = &vc4_hdmi->audio.card;
1226*4882a593Smuzhiyun struct device *dev = &vc4_hdmi->pdev->dev;
1227*4882a593Smuzhiyun const __be32 *addr;
1228*4882a593Smuzhiyun int index, len;
1229*4882a593Smuzhiyun int ret;
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun if (!of_find_property(dev->of_node, "dmas", &len) || !len) {
1232*4882a593Smuzhiyun dev_warn(dev,
1233*4882a593Smuzhiyun "'dmas' DT property is missing or empty, no HDMI audio\n");
1234*4882a593Smuzhiyun return 0;
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun if (mai_data->reg != VC4_HD) {
1238*4882a593Smuzhiyun WARN_ONCE(true, "MAI isn't in the HD block\n");
1239*4882a593Smuzhiyun return -EINVAL;
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun /*
1243*4882a593Smuzhiyun * Get the physical address of VC4_HD_MAI_DATA. We need to retrieve
1244*4882a593Smuzhiyun * the bus address specified in the DT, because the physical address
1245*4882a593Smuzhiyun * (the one returned by platform_get_resource()) is not appropriate
1246*4882a593Smuzhiyun * for DMA transfers.
1247*4882a593Smuzhiyun * This VC/MMU should probably be exposed to avoid this kind of hacks.
1248*4882a593Smuzhiyun */
1249*4882a593Smuzhiyun index = of_property_match_string(dev->of_node, "reg-names", "hd");
1250*4882a593Smuzhiyun /* Before BCM2711, we don't have a named register range */
1251*4882a593Smuzhiyun if (index < 0)
1252*4882a593Smuzhiyun index = 1;
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun addr = of_get_address(dev->of_node, index, NULL, NULL);
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun vc4_hdmi->audio.dma_data.addr = be32_to_cpup(addr) + mai_data->offset;
1257*4882a593Smuzhiyun vc4_hdmi->audio.dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1258*4882a593Smuzhiyun vc4_hdmi->audio.dma_data.maxburst = 2;
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun ret = devm_snd_dmaengine_pcm_register(dev, &pcm_conf, 0);
1261*4882a593Smuzhiyun if (ret) {
1262*4882a593Smuzhiyun dev_err(dev, "Could not register PCM component: %d\n", ret);
1263*4882a593Smuzhiyun return ret;
1264*4882a593Smuzhiyun }
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun ret = devm_snd_soc_register_component(dev, &vc4_hdmi_audio_cpu_dai_comp,
1267*4882a593Smuzhiyun &vc4_hdmi_audio_cpu_dai_drv, 1);
1268*4882a593Smuzhiyun if (ret) {
1269*4882a593Smuzhiyun dev_err(dev, "Could not register CPU DAI: %d\n", ret);
1270*4882a593Smuzhiyun return ret;
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun /* register component and codec dai */
1274*4882a593Smuzhiyun ret = devm_snd_soc_register_component(dev, &vc4_hdmi_audio_component_drv,
1275*4882a593Smuzhiyun &vc4_hdmi_audio_codec_dai_drv, 1);
1276*4882a593Smuzhiyun if (ret) {
1277*4882a593Smuzhiyun dev_err(dev, "Could not register component: %d\n", ret);
1278*4882a593Smuzhiyun return ret;
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun dai_link->cpus = &vc4_hdmi->audio.cpu;
1282*4882a593Smuzhiyun dai_link->codecs = &vc4_hdmi->audio.codec;
1283*4882a593Smuzhiyun dai_link->platforms = &vc4_hdmi->audio.platform;
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun dai_link->num_cpus = 1;
1286*4882a593Smuzhiyun dai_link->num_codecs = 1;
1287*4882a593Smuzhiyun dai_link->num_platforms = 1;
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun dai_link->name = "MAI";
1290*4882a593Smuzhiyun dai_link->stream_name = "MAI PCM";
1291*4882a593Smuzhiyun dai_link->codecs->dai_name = vc4_hdmi_audio_codec_dai_drv.name;
1292*4882a593Smuzhiyun dai_link->cpus->dai_name = dev_name(dev);
1293*4882a593Smuzhiyun dai_link->codecs->name = dev_name(dev);
1294*4882a593Smuzhiyun dai_link->platforms->name = dev_name(dev);
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun card->dai_link = dai_link;
1297*4882a593Smuzhiyun card->num_links = 1;
1298*4882a593Smuzhiyun card->name = vc4_hdmi->variant->card_name;
1299*4882a593Smuzhiyun card->driver_name = "vc4-hdmi";
1300*4882a593Smuzhiyun card->dev = dev;
1301*4882a593Smuzhiyun card->owner = THIS_MODULE;
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun /*
1304*4882a593Smuzhiyun * Be careful, snd_soc_register_card() calls dev_set_drvdata() and
1305*4882a593Smuzhiyun * stores a pointer to the snd card object in dev->driver_data. This
1306*4882a593Smuzhiyun * means we cannot use it for something else. The hdmi back-pointer is
1307*4882a593Smuzhiyun * now stored in card->drvdata and should be retrieved with
1308*4882a593Smuzhiyun * snd_soc_card_get_drvdata() if needed.
1309*4882a593Smuzhiyun */
1310*4882a593Smuzhiyun snd_soc_card_set_drvdata(card, vc4_hdmi);
1311*4882a593Smuzhiyun ret = devm_snd_soc_register_card(dev, card);
1312*4882a593Smuzhiyun if (ret)
1313*4882a593Smuzhiyun dev_err(dev, "Could not register sound card: %d\n", ret);
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun return ret;
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun #ifdef CONFIG_DRM_VC4_HDMI_CEC
vc4_cec_irq_handler_thread(int irq,void * priv)1320*4882a593Smuzhiyun static irqreturn_t vc4_cec_irq_handler_thread(int irq, void *priv)
1321*4882a593Smuzhiyun {
1322*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = priv;
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun if (vc4_hdmi->cec_irq_was_rx) {
1325*4882a593Smuzhiyun if (vc4_hdmi->cec_rx_msg.len)
1326*4882a593Smuzhiyun cec_received_msg(vc4_hdmi->cec_adap,
1327*4882a593Smuzhiyun &vc4_hdmi->cec_rx_msg);
1328*4882a593Smuzhiyun } else if (vc4_hdmi->cec_tx_ok) {
1329*4882a593Smuzhiyun cec_transmit_done(vc4_hdmi->cec_adap, CEC_TX_STATUS_OK,
1330*4882a593Smuzhiyun 0, 0, 0, 0);
1331*4882a593Smuzhiyun } else {
1332*4882a593Smuzhiyun /*
1333*4882a593Smuzhiyun * This CEC implementation makes 1 retry, so if we
1334*4882a593Smuzhiyun * get a NACK, then that means it made 2 attempts.
1335*4882a593Smuzhiyun */
1336*4882a593Smuzhiyun cec_transmit_done(vc4_hdmi->cec_adap, CEC_TX_STATUS_NACK,
1337*4882a593Smuzhiyun 0, 2, 0, 0);
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun return IRQ_HANDLED;
1340*4882a593Smuzhiyun }
1341*4882a593Smuzhiyun
vc4_cec_read_msg(struct vc4_hdmi * vc4_hdmi,u32 cntrl1)1342*4882a593Smuzhiyun static void vc4_cec_read_msg(struct vc4_hdmi *vc4_hdmi, u32 cntrl1)
1343*4882a593Smuzhiyun {
1344*4882a593Smuzhiyun struct drm_device *dev = vc4_hdmi->connector.dev;
1345*4882a593Smuzhiyun struct cec_msg *msg = &vc4_hdmi->cec_rx_msg;
1346*4882a593Smuzhiyun unsigned int i;
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun msg->len = 1 + ((cntrl1 & VC4_HDMI_CEC_REC_WRD_CNT_MASK) >>
1349*4882a593Smuzhiyun VC4_HDMI_CEC_REC_WRD_CNT_SHIFT);
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun if (msg->len > 16) {
1352*4882a593Smuzhiyun drm_err(dev, "Attempting to read too much data (%d)\n", msg->len);
1353*4882a593Smuzhiyun return;
1354*4882a593Smuzhiyun }
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun for (i = 0; i < msg->len; i += 4) {
1357*4882a593Smuzhiyun u32 val = HDMI_READ(HDMI_CEC_RX_DATA_1 + (i >> 2));
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun msg->msg[i] = val & 0xff;
1360*4882a593Smuzhiyun msg->msg[i + 1] = (val >> 8) & 0xff;
1361*4882a593Smuzhiyun msg->msg[i + 2] = (val >> 16) & 0xff;
1362*4882a593Smuzhiyun msg->msg[i + 3] = (val >> 24) & 0xff;
1363*4882a593Smuzhiyun }
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun
vc4_cec_irq_handler(int irq,void * priv)1366*4882a593Smuzhiyun static irqreturn_t vc4_cec_irq_handler(int irq, void *priv)
1367*4882a593Smuzhiyun {
1368*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = priv;
1369*4882a593Smuzhiyun u32 stat = HDMI_READ(HDMI_CEC_CPU_STATUS);
1370*4882a593Smuzhiyun u32 cntrl1, cntrl5;
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun if (!(stat & VC4_HDMI_CPU_CEC))
1373*4882a593Smuzhiyun return IRQ_NONE;
1374*4882a593Smuzhiyun vc4_hdmi->cec_rx_msg.len = 0;
1375*4882a593Smuzhiyun cntrl1 = HDMI_READ(HDMI_CEC_CNTRL_1);
1376*4882a593Smuzhiyun cntrl5 = HDMI_READ(HDMI_CEC_CNTRL_5);
1377*4882a593Smuzhiyun vc4_hdmi->cec_irq_was_rx = cntrl5 & VC4_HDMI_CEC_RX_CEC_INT;
1378*4882a593Smuzhiyun if (vc4_hdmi->cec_irq_was_rx) {
1379*4882a593Smuzhiyun vc4_cec_read_msg(vc4_hdmi, cntrl1);
1380*4882a593Smuzhiyun cntrl1 |= VC4_HDMI_CEC_CLEAR_RECEIVE_OFF;
1381*4882a593Smuzhiyun HDMI_WRITE(HDMI_CEC_CNTRL_1, cntrl1);
1382*4882a593Smuzhiyun cntrl1 &= ~VC4_HDMI_CEC_CLEAR_RECEIVE_OFF;
1383*4882a593Smuzhiyun } else {
1384*4882a593Smuzhiyun vc4_hdmi->cec_tx_ok = cntrl1 & VC4_HDMI_CEC_TX_STATUS_GOOD;
1385*4882a593Smuzhiyun cntrl1 &= ~VC4_HDMI_CEC_START_XMIT_BEGIN;
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun HDMI_WRITE(HDMI_CEC_CNTRL_1, cntrl1);
1388*4882a593Smuzhiyun HDMI_WRITE(HDMI_CEC_CPU_CLEAR, VC4_HDMI_CPU_CEC);
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun return IRQ_WAKE_THREAD;
1391*4882a593Smuzhiyun }
1392*4882a593Smuzhiyun
vc4_hdmi_cec_adap_enable(struct cec_adapter * adap,bool enable)1393*4882a593Smuzhiyun static int vc4_hdmi_cec_adap_enable(struct cec_adapter *adap, bool enable)
1394*4882a593Smuzhiyun {
1395*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = cec_get_drvdata(adap);
1396*4882a593Smuzhiyun /* clock period in microseconds */
1397*4882a593Smuzhiyun const u32 usecs = 1000000 / CEC_CLOCK_FREQ;
1398*4882a593Smuzhiyun u32 val = HDMI_READ(HDMI_CEC_CNTRL_5);
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun val &= ~(VC4_HDMI_CEC_TX_SW_RESET | VC4_HDMI_CEC_RX_SW_RESET |
1401*4882a593Smuzhiyun VC4_HDMI_CEC_CNT_TO_4700_US_MASK |
1402*4882a593Smuzhiyun VC4_HDMI_CEC_CNT_TO_4500_US_MASK);
1403*4882a593Smuzhiyun val |= ((4700 / usecs) << VC4_HDMI_CEC_CNT_TO_4700_US_SHIFT) |
1404*4882a593Smuzhiyun ((4500 / usecs) << VC4_HDMI_CEC_CNT_TO_4500_US_SHIFT);
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun if (enable) {
1407*4882a593Smuzhiyun HDMI_WRITE(HDMI_CEC_CNTRL_5, val |
1408*4882a593Smuzhiyun VC4_HDMI_CEC_TX_SW_RESET | VC4_HDMI_CEC_RX_SW_RESET);
1409*4882a593Smuzhiyun HDMI_WRITE(HDMI_CEC_CNTRL_5, val);
1410*4882a593Smuzhiyun HDMI_WRITE(HDMI_CEC_CNTRL_2,
1411*4882a593Smuzhiyun ((1500 / usecs) << VC4_HDMI_CEC_CNT_TO_1500_US_SHIFT) |
1412*4882a593Smuzhiyun ((1300 / usecs) << VC4_HDMI_CEC_CNT_TO_1300_US_SHIFT) |
1413*4882a593Smuzhiyun ((800 / usecs) << VC4_HDMI_CEC_CNT_TO_800_US_SHIFT) |
1414*4882a593Smuzhiyun ((600 / usecs) << VC4_HDMI_CEC_CNT_TO_600_US_SHIFT) |
1415*4882a593Smuzhiyun ((400 / usecs) << VC4_HDMI_CEC_CNT_TO_400_US_SHIFT));
1416*4882a593Smuzhiyun HDMI_WRITE(HDMI_CEC_CNTRL_3,
1417*4882a593Smuzhiyun ((2750 / usecs) << VC4_HDMI_CEC_CNT_TO_2750_US_SHIFT) |
1418*4882a593Smuzhiyun ((2400 / usecs) << VC4_HDMI_CEC_CNT_TO_2400_US_SHIFT) |
1419*4882a593Smuzhiyun ((2050 / usecs) << VC4_HDMI_CEC_CNT_TO_2050_US_SHIFT) |
1420*4882a593Smuzhiyun ((1700 / usecs) << VC4_HDMI_CEC_CNT_TO_1700_US_SHIFT));
1421*4882a593Smuzhiyun HDMI_WRITE(HDMI_CEC_CNTRL_4,
1422*4882a593Smuzhiyun ((4300 / usecs) << VC4_HDMI_CEC_CNT_TO_4300_US_SHIFT) |
1423*4882a593Smuzhiyun ((3900 / usecs) << VC4_HDMI_CEC_CNT_TO_3900_US_SHIFT) |
1424*4882a593Smuzhiyun ((3600 / usecs) << VC4_HDMI_CEC_CNT_TO_3600_US_SHIFT) |
1425*4882a593Smuzhiyun ((3500 / usecs) << VC4_HDMI_CEC_CNT_TO_3500_US_SHIFT));
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun HDMI_WRITE(HDMI_CEC_CPU_MASK_CLEAR, VC4_HDMI_CPU_CEC);
1428*4882a593Smuzhiyun } else {
1429*4882a593Smuzhiyun HDMI_WRITE(HDMI_CEC_CPU_MASK_SET, VC4_HDMI_CPU_CEC);
1430*4882a593Smuzhiyun HDMI_WRITE(HDMI_CEC_CNTRL_5, val |
1431*4882a593Smuzhiyun VC4_HDMI_CEC_TX_SW_RESET | VC4_HDMI_CEC_RX_SW_RESET);
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun return 0;
1434*4882a593Smuzhiyun }
1435*4882a593Smuzhiyun
vc4_hdmi_cec_adap_log_addr(struct cec_adapter * adap,u8 log_addr)1436*4882a593Smuzhiyun static int vc4_hdmi_cec_adap_log_addr(struct cec_adapter *adap, u8 log_addr)
1437*4882a593Smuzhiyun {
1438*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = cec_get_drvdata(adap);
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun HDMI_WRITE(HDMI_CEC_CNTRL_1,
1441*4882a593Smuzhiyun (HDMI_READ(HDMI_CEC_CNTRL_1) & ~VC4_HDMI_CEC_ADDR_MASK) |
1442*4882a593Smuzhiyun (log_addr & 0xf) << VC4_HDMI_CEC_ADDR_SHIFT);
1443*4882a593Smuzhiyun return 0;
1444*4882a593Smuzhiyun }
1445*4882a593Smuzhiyun
vc4_hdmi_cec_adap_transmit(struct cec_adapter * adap,u8 attempts,u32 signal_free_time,struct cec_msg * msg)1446*4882a593Smuzhiyun static int vc4_hdmi_cec_adap_transmit(struct cec_adapter *adap, u8 attempts,
1447*4882a593Smuzhiyun u32 signal_free_time, struct cec_msg *msg)
1448*4882a593Smuzhiyun {
1449*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = cec_get_drvdata(adap);
1450*4882a593Smuzhiyun struct drm_device *dev = vc4_hdmi->connector.dev;
1451*4882a593Smuzhiyun u32 val;
1452*4882a593Smuzhiyun unsigned int i;
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun if (msg->len > 16) {
1455*4882a593Smuzhiyun drm_err(dev, "Attempting to transmit too much data (%d)\n", msg->len);
1456*4882a593Smuzhiyun return -ENOMEM;
1457*4882a593Smuzhiyun }
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun for (i = 0; i < msg->len; i += 4)
1460*4882a593Smuzhiyun HDMI_WRITE(HDMI_CEC_TX_DATA_1 + (i >> 2),
1461*4882a593Smuzhiyun (msg->msg[i]) |
1462*4882a593Smuzhiyun (msg->msg[i + 1] << 8) |
1463*4882a593Smuzhiyun (msg->msg[i + 2] << 16) |
1464*4882a593Smuzhiyun (msg->msg[i + 3] << 24));
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun val = HDMI_READ(HDMI_CEC_CNTRL_1);
1467*4882a593Smuzhiyun val &= ~VC4_HDMI_CEC_START_XMIT_BEGIN;
1468*4882a593Smuzhiyun HDMI_WRITE(HDMI_CEC_CNTRL_1, val);
1469*4882a593Smuzhiyun val &= ~VC4_HDMI_CEC_MESSAGE_LENGTH_MASK;
1470*4882a593Smuzhiyun val |= (msg->len - 1) << VC4_HDMI_CEC_MESSAGE_LENGTH_SHIFT;
1471*4882a593Smuzhiyun val |= VC4_HDMI_CEC_START_XMIT_BEGIN;
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun HDMI_WRITE(HDMI_CEC_CNTRL_1, val);
1474*4882a593Smuzhiyun return 0;
1475*4882a593Smuzhiyun }
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun static const struct cec_adap_ops vc4_hdmi_cec_adap_ops = {
1478*4882a593Smuzhiyun .adap_enable = vc4_hdmi_cec_adap_enable,
1479*4882a593Smuzhiyun .adap_log_addr = vc4_hdmi_cec_adap_log_addr,
1480*4882a593Smuzhiyun .adap_transmit = vc4_hdmi_cec_adap_transmit,
1481*4882a593Smuzhiyun };
1482*4882a593Smuzhiyun
vc4_hdmi_cec_init(struct vc4_hdmi * vc4_hdmi)1483*4882a593Smuzhiyun static int vc4_hdmi_cec_init(struct vc4_hdmi *vc4_hdmi)
1484*4882a593Smuzhiyun {
1485*4882a593Smuzhiyun struct cec_connector_info conn_info;
1486*4882a593Smuzhiyun struct platform_device *pdev = vc4_hdmi->pdev;
1487*4882a593Smuzhiyun u32 value;
1488*4882a593Smuzhiyun int ret;
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun if (!vc4_hdmi->variant->cec_available)
1491*4882a593Smuzhiyun return 0;
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun vc4_hdmi->cec_adap = cec_allocate_adapter(&vc4_hdmi_cec_adap_ops,
1494*4882a593Smuzhiyun vc4_hdmi, "vc4",
1495*4882a593Smuzhiyun CEC_CAP_DEFAULTS |
1496*4882a593Smuzhiyun CEC_CAP_CONNECTOR_INFO, 1);
1497*4882a593Smuzhiyun ret = PTR_ERR_OR_ZERO(vc4_hdmi->cec_adap);
1498*4882a593Smuzhiyun if (ret < 0)
1499*4882a593Smuzhiyun return ret;
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun cec_fill_conn_info_from_drm(&conn_info, &vc4_hdmi->connector);
1502*4882a593Smuzhiyun cec_s_conn_info(vc4_hdmi->cec_adap, &conn_info);
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun HDMI_WRITE(HDMI_CEC_CPU_MASK_SET, 0xffffffff);
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun value = HDMI_READ(HDMI_CEC_CNTRL_1);
1507*4882a593Smuzhiyun /* Set the logical address to Unregistered */
1508*4882a593Smuzhiyun value |= VC4_HDMI_CEC_ADDR_MASK;
1509*4882a593Smuzhiyun HDMI_WRITE(HDMI_CEC_CNTRL_1, value);
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun vc4_hdmi_cec_update_clk_div(vc4_hdmi);
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun ret = devm_request_threaded_irq(&pdev->dev, platform_get_irq(pdev, 0),
1514*4882a593Smuzhiyun vc4_cec_irq_handler,
1515*4882a593Smuzhiyun vc4_cec_irq_handler_thread, 0,
1516*4882a593Smuzhiyun "vc4 hdmi cec", vc4_hdmi);
1517*4882a593Smuzhiyun if (ret)
1518*4882a593Smuzhiyun goto err_delete_cec_adap;
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun ret = cec_register_adapter(vc4_hdmi->cec_adap, &pdev->dev);
1521*4882a593Smuzhiyun if (ret < 0)
1522*4882a593Smuzhiyun goto err_delete_cec_adap;
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun return 0;
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun err_delete_cec_adap:
1527*4882a593Smuzhiyun cec_delete_adapter(vc4_hdmi->cec_adap);
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun return ret;
1530*4882a593Smuzhiyun }
1531*4882a593Smuzhiyun
vc4_hdmi_cec_exit(struct vc4_hdmi * vc4_hdmi)1532*4882a593Smuzhiyun static void vc4_hdmi_cec_exit(struct vc4_hdmi *vc4_hdmi)
1533*4882a593Smuzhiyun {
1534*4882a593Smuzhiyun cec_unregister_adapter(vc4_hdmi->cec_adap);
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun #else
vc4_hdmi_cec_init(struct vc4_hdmi * vc4_hdmi)1537*4882a593Smuzhiyun static int vc4_hdmi_cec_init(struct vc4_hdmi *vc4_hdmi)
1538*4882a593Smuzhiyun {
1539*4882a593Smuzhiyun return 0;
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun
vc4_hdmi_cec_exit(struct vc4_hdmi * vc4_hdmi)1542*4882a593Smuzhiyun static void vc4_hdmi_cec_exit(struct vc4_hdmi *vc4_hdmi) {};
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun #endif
1545*4882a593Smuzhiyun
vc4_hdmi_build_regset(struct vc4_hdmi * vc4_hdmi,struct debugfs_regset32 * regset,enum vc4_hdmi_regs reg)1546*4882a593Smuzhiyun static int vc4_hdmi_build_regset(struct vc4_hdmi *vc4_hdmi,
1547*4882a593Smuzhiyun struct debugfs_regset32 *regset,
1548*4882a593Smuzhiyun enum vc4_hdmi_regs reg)
1549*4882a593Smuzhiyun {
1550*4882a593Smuzhiyun const struct vc4_hdmi_variant *variant = vc4_hdmi->variant;
1551*4882a593Smuzhiyun struct debugfs_reg32 *regs, *new_regs;
1552*4882a593Smuzhiyun unsigned int count = 0;
1553*4882a593Smuzhiyun unsigned int i;
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun regs = kcalloc(variant->num_registers, sizeof(*regs),
1556*4882a593Smuzhiyun GFP_KERNEL);
1557*4882a593Smuzhiyun if (!regs)
1558*4882a593Smuzhiyun return -ENOMEM;
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun for (i = 0; i < variant->num_registers; i++) {
1561*4882a593Smuzhiyun const struct vc4_hdmi_register *field = &variant->registers[i];
1562*4882a593Smuzhiyun
1563*4882a593Smuzhiyun if (field->reg != reg)
1564*4882a593Smuzhiyun continue;
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun regs[count].name = field->name;
1567*4882a593Smuzhiyun regs[count].offset = field->offset;
1568*4882a593Smuzhiyun count++;
1569*4882a593Smuzhiyun }
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun new_regs = krealloc(regs, count * sizeof(*regs), GFP_KERNEL);
1572*4882a593Smuzhiyun if (!new_regs)
1573*4882a593Smuzhiyun return -ENOMEM;
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun regset->base = __vc4_hdmi_get_field_base(vc4_hdmi, reg);
1576*4882a593Smuzhiyun regset->regs = new_regs;
1577*4882a593Smuzhiyun regset->nregs = count;
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun return 0;
1580*4882a593Smuzhiyun }
1581*4882a593Smuzhiyun
vc4_hdmi_init_resources(struct vc4_hdmi * vc4_hdmi)1582*4882a593Smuzhiyun static int vc4_hdmi_init_resources(struct vc4_hdmi *vc4_hdmi)
1583*4882a593Smuzhiyun {
1584*4882a593Smuzhiyun struct platform_device *pdev = vc4_hdmi->pdev;
1585*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1586*4882a593Smuzhiyun int ret;
1587*4882a593Smuzhiyun
1588*4882a593Smuzhiyun vc4_hdmi->hdmicore_regs = vc4_ioremap_regs(pdev, 0);
1589*4882a593Smuzhiyun if (IS_ERR(vc4_hdmi->hdmicore_regs))
1590*4882a593Smuzhiyun return PTR_ERR(vc4_hdmi->hdmicore_regs);
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun vc4_hdmi->hd_regs = vc4_ioremap_regs(pdev, 1);
1593*4882a593Smuzhiyun if (IS_ERR(vc4_hdmi->hd_regs))
1594*4882a593Smuzhiyun return PTR_ERR(vc4_hdmi->hd_regs);
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun ret = vc4_hdmi_build_regset(vc4_hdmi, &vc4_hdmi->hd_regset, VC4_HD);
1597*4882a593Smuzhiyun if (ret)
1598*4882a593Smuzhiyun return ret;
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun ret = vc4_hdmi_build_regset(vc4_hdmi, &vc4_hdmi->hdmi_regset, VC4_HDMI);
1601*4882a593Smuzhiyun if (ret)
1602*4882a593Smuzhiyun return ret;
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun vc4_hdmi->pixel_clock = devm_clk_get(dev, "pixel");
1605*4882a593Smuzhiyun if (IS_ERR(vc4_hdmi->pixel_clock)) {
1606*4882a593Smuzhiyun ret = PTR_ERR(vc4_hdmi->pixel_clock);
1607*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
1608*4882a593Smuzhiyun DRM_ERROR("Failed to get pixel clock\n");
1609*4882a593Smuzhiyun return ret;
1610*4882a593Smuzhiyun }
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun vc4_hdmi->hsm_clock = devm_clk_get(dev, "hdmi");
1613*4882a593Smuzhiyun if (IS_ERR(vc4_hdmi->hsm_clock)) {
1614*4882a593Smuzhiyun DRM_ERROR("Failed to get HDMI state machine clock\n");
1615*4882a593Smuzhiyun return PTR_ERR(vc4_hdmi->hsm_clock);
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun vc4_hdmi->audio_clock = vc4_hdmi->hsm_clock;
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun return 0;
1620*4882a593Smuzhiyun }
1621*4882a593Smuzhiyun
vc5_hdmi_init_resources(struct vc4_hdmi * vc4_hdmi)1622*4882a593Smuzhiyun static int vc5_hdmi_init_resources(struct vc4_hdmi *vc4_hdmi)
1623*4882a593Smuzhiyun {
1624*4882a593Smuzhiyun struct platform_device *pdev = vc4_hdmi->pdev;
1625*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1626*4882a593Smuzhiyun struct resource *res;
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "hdmi");
1629*4882a593Smuzhiyun if (!res)
1630*4882a593Smuzhiyun return -ENODEV;
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun vc4_hdmi->hdmicore_regs = devm_ioremap(dev, res->start,
1633*4882a593Smuzhiyun resource_size(res));
1634*4882a593Smuzhiyun if (!vc4_hdmi->hdmicore_regs)
1635*4882a593Smuzhiyun return -ENOMEM;
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "hd");
1638*4882a593Smuzhiyun if (!res)
1639*4882a593Smuzhiyun return -ENODEV;
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun vc4_hdmi->hd_regs = devm_ioremap(dev, res->start, resource_size(res));
1642*4882a593Smuzhiyun if (!vc4_hdmi->hd_regs)
1643*4882a593Smuzhiyun return -ENOMEM;
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "cec");
1646*4882a593Smuzhiyun if (!res)
1647*4882a593Smuzhiyun return -ENODEV;
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun vc4_hdmi->cec_regs = devm_ioremap(dev, res->start, resource_size(res));
1650*4882a593Smuzhiyun if (!vc4_hdmi->cec_regs)
1651*4882a593Smuzhiyun return -ENOMEM;
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "csc");
1654*4882a593Smuzhiyun if (!res)
1655*4882a593Smuzhiyun return -ENODEV;
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun vc4_hdmi->csc_regs = devm_ioremap(dev, res->start, resource_size(res));
1658*4882a593Smuzhiyun if (!vc4_hdmi->csc_regs)
1659*4882a593Smuzhiyun return -ENOMEM;
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dvp");
1662*4882a593Smuzhiyun if (!res)
1663*4882a593Smuzhiyun return -ENODEV;
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun vc4_hdmi->dvp_regs = devm_ioremap(dev, res->start, resource_size(res));
1666*4882a593Smuzhiyun if (!vc4_hdmi->dvp_regs)
1667*4882a593Smuzhiyun return -ENOMEM;
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "phy");
1670*4882a593Smuzhiyun if (!res)
1671*4882a593Smuzhiyun return -ENODEV;
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun vc4_hdmi->phy_regs = devm_ioremap(dev, res->start, resource_size(res));
1674*4882a593Smuzhiyun if (!vc4_hdmi->phy_regs)
1675*4882a593Smuzhiyun return -ENOMEM;
1676*4882a593Smuzhiyun
1677*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "packet");
1678*4882a593Smuzhiyun if (!res)
1679*4882a593Smuzhiyun return -ENODEV;
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun vc4_hdmi->ram_regs = devm_ioremap(dev, res->start, resource_size(res));
1682*4882a593Smuzhiyun if (!vc4_hdmi->ram_regs)
1683*4882a593Smuzhiyun return -ENOMEM;
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "rm");
1686*4882a593Smuzhiyun if (!res)
1687*4882a593Smuzhiyun return -ENODEV;
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun vc4_hdmi->rm_regs = devm_ioremap(dev, res->start, resource_size(res));
1690*4882a593Smuzhiyun if (!vc4_hdmi->rm_regs)
1691*4882a593Smuzhiyun return -ENOMEM;
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun vc4_hdmi->hsm_clock = devm_clk_get(dev, "hdmi");
1694*4882a593Smuzhiyun if (IS_ERR(vc4_hdmi->hsm_clock)) {
1695*4882a593Smuzhiyun DRM_ERROR("Failed to get HDMI state machine clock\n");
1696*4882a593Smuzhiyun return PTR_ERR(vc4_hdmi->hsm_clock);
1697*4882a593Smuzhiyun }
1698*4882a593Smuzhiyun
1699*4882a593Smuzhiyun vc4_hdmi->pixel_bvb_clock = devm_clk_get(dev, "bvb");
1700*4882a593Smuzhiyun if (IS_ERR(vc4_hdmi->pixel_bvb_clock)) {
1701*4882a593Smuzhiyun DRM_ERROR("Failed to get pixel bvb clock\n");
1702*4882a593Smuzhiyun return PTR_ERR(vc4_hdmi->pixel_bvb_clock);
1703*4882a593Smuzhiyun }
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun vc4_hdmi->audio_clock = devm_clk_get(dev, "audio");
1706*4882a593Smuzhiyun if (IS_ERR(vc4_hdmi->audio_clock)) {
1707*4882a593Smuzhiyun DRM_ERROR("Failed to get audio clock\n");
1708*4882a593Smuzhiyun return PTR_ERR(vc4_hdmi->audio_clock);
1709*4882a593Smuzhiyun }
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun vc4_hdmi->reset = devm_reset_control_get(dev, NULL);
1712*4882a593Smuzhiyun if (IS_ERR(vc4_hdmi->reset)) {
1713*4882a593Smuzhiyun DRM_ERROR("Failed to get HDMI reset line\n");
1714*4882a593Smuzhiyun return PTR_ERR(vc4_hdmi->reset);
1715*4882a593Smuzhiyun }
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun return 0;
1718*4882a593Smuzhiyun }
1719*4882a593Smuzhiyun
1720*4882a593Smuzhiyun #ifdef CONFIG_PM
vc4_hdmi_runtime_suspend(struct device * dev)1721*4882a593Smuzhiyun static int vc4_hdmi_runtime_suspend(struct device *dev)
1722*4882a593Smuzhiyun {
1723*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = dev_get_drvdata(dev);
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun clk_disable_unprepare(vc4_hdmi->hsm_clock);
1726*4882a593Smuzhiyun
1727*4882a593Smuzhiyun return 0;
1728*4882a593Smuzhiyun }
1729*4882a593Smuzhiyun
vc4_hdmi_runtime_resume(struct device * dev)1730*4882a593Smuzhiyun static int vc4_hdmi_runtime_resume(struct device *dev)
1731*4882a593Smuzhiyun {
1732*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi = dev_get_drvdata(dev);
1733*4882a593Smuzhiyun int ret;
1734*4882a593Smuzhiyun
1735*4882a593Smuzhiyun ret = clk_prepare_enable(vc4_hdmi->hsm_clock);
1736*4882a593Smuzhiyun if (ret)
1737*4882a593Smuzhiyun return ret;
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun return 0;
1740*4882a593Smuzhiyun }
1741*4882a593Smuzhiyun #endif
1742*4882a593Smuzhiyun
vc4_hdmi_bind(struct device * dev,struct device * master,void * data)1743*4882a593Smuzhiyun static int vc4_hdmi_bind(struct device *dev, struct device *master, void *data)
1744*4882a593Smuzhiyun {
1745*4882a593Smuzhiyun const struct vc4_hdmi_variant *variant = of_device_get_match_data(dev);
1746*4882a593Smuzhiyun struct platform_device *pdev = to_platform_device(dev);
1747*4882a593Smuzhiyun struct drm_device *drm = dev_get_drvdata(master);
1748*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi;
1749*4882a593Smuzhiyun struct drm_encoder *encoder;
1750*4882a593Smuzhiyun struct device_node *ddc_node;
1751*4882a593Smuzhiyun u32 value;
1752*4882a593Smuzhiyun int ret;
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun vc4_hdmi = devm_kzalloc(dev, sizeof(*vc4_hdmi), GFP_KERNEL);
1755*4882a593Smuzhiyun if (!vc4_hdmi)
1756*4882a593Smuzhiyun return -ENOMEM;
1757*4882a593Smuzhiyun
1758*4882a593Smuzhiyun dev_set_drvdata(dev, vc4_hdmi);
1759*4882a593Smuzhiyun encoder = &vc4_hdmi->encoder.base.base;
1760*4882a593Smuzhiyun vc4_hdmi->encoder.base.type = variant->encoder_type;
1761*4882a593Smuzhiyun vc4_hdmi->encoder.base.pre_crtc_configure = vc4_hdmi_encoder_pre_crtc_configure;
1762*4882a593Smuzhiyun vc4_hdmi->encoder.base.pre_crtc_enable = vc4_hdmi_encoder_pre_crtc_enable;
1763*4882a593Smuzhiyun vc4_hdmi->encoder.base.post_crtc_enable = vc4_hdmi_encoder_post_crtc_enable;
1764*4882a593Smuzhiyun vc4_hdmi->encoder.base.post_crtc_disable = vc4_hdmi_encoder_post_crtc_disable;
1765*4882a593Smuzhiyun vc4_hdmi->encoder.base.post_crtc_powerdown = vc4_hdmi_encoder_post_crtc_powerdown;
1766*4882a593Smuzhiyun vc4_hdmi->pdev = pdev;
1767*4882a593Smuzhiyun vc4_hdmi->variant = variant;
1768*4882a593Smuzhiyun
1769*4882a593Smuzhiyun ret = variant->init_resources(vc4_hdmi);
1770*4882a593Smuzhiyun if (ret)
1771*4882a593Smuzhiyun return ret;
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun ddc_node = of_parse_phandle(dev->of_node, "ddc", 0);
1774*4882a593Smuzhiyun if (!ddc_node) {
1775*4882a593Smuzhiyun DRM_ERROR("Failed to find ddc node in device tree\n");
1776*4882a593Smuzhiyun return -ENODEV;
1777*4882a593Smuzhiyun }
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun vc4_hdmi->ddc = of_find_i2c_adapter_by_node(ddc_node);
1780*4882a593Smuzhiyun of_node_put(ddc_node);
1781*4882a593Smuzhiyun if (!vc4_hdmi->ddc) {
1782*4882a593Smuzhiyun DRM_DEBUG("Failed to get ddc i2c adapter by node\n");
1783*4882a593Smuzhiyun return -EPROBE_DEFER;
1784*4882a593Smuzhiyun }
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun /* Only use the GPIO HPD pin if present in the DT, otherwise
1787*4882a593Smuzhiyun * we'll use the HDMI core's register.
1788*4882a593Smuzhiyun */
1789*4882a593Smuzhiyun if (of_find_property(dev->of_node, "hpd-gpios", &value)) {
1790*4882a593Smuzhiyun enum of_gpio_flags hpd_gpio_flags;
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun vc4_hdmi->hpd_gpio = of_get_named_gpio_flags(dev->of_node,
1793*4882a593Smuzhiyun "hpd-gpios", 0,
1794*4882a593Smuzhiyun &hpd_gpio_flags);
1795*4882a593Smuzhiyun if (vc4_hdmi->hpd_gpio < 0) {
1796*4882a593Smuzhiyun ret = vc4_hdmi->hpd_gpio;
1797*4882a593Smuzhiyun goto err_put_ddc;
1798*4882a593Smuzhiyun }
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun vc4_hdmi->hpd_active_low = hpd_gpio_flags & OF_GPIO_ACTIVE_LOW;
1801*4882a593Smuzhiyun }
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun vc4_hdmi->disable_wifi_frequencies =
1804*4882a593Smuzhiyun of_property_read_bool(dev->of_node, "wifi-2.4ghz-coexistence");
1805*4882a593Smuzhiyun
1806*4882a593Smuzhiyun /*
1807*4882a593Smuzhiyun * If we boot without any cable connected to the HDMI connector,
1808*4882a593Smuzhiyun * the firmware will skip the HSM initialization and leave it
1809*4882a593Smuzhiyun * with a rate of 0, resulting in a bus lockup when we're
1810*4882a593Smuzhiyun * accessing the registers even if it's enabled.
1811*4882a593Smuzhiyun *
1812*4882a593Smuzhiyun * Let's put a sensible default at runtime_resume so that we
1813*4882a593Smuzhiyun * don't end up in this situation.
1814*4882a593Smuzhiyun */
1815*4882a593Smuzhiyun ret = clk_set_min_rate(vc4_hdmi->hsm_clock, HSM_MIN_CLOCK_FREQ);
1816*4882a593Smuzhiyun if (ret)
1817*4882a593Smuzhiyun goto err_put_ddc;
1818*4882a593Smuzhiyun
1819*4882a593Smuzhiyun if (vc4_hdmi->variant->reset)
1820*4882a593Smuzhiyun vc4_hdmi->variant->reset(vc4_hdmi);
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun if ((of_device_is_compatible(dev->of_node, "brcm,bcm2711-hdmi0") ||
1823*4882a593Smuzhiyun of_device_is_compatible(dev->of_node, "brcm,bcm2711-hdmi1")) &&
1824*4882a593Smuzhiyun HDMI_READ(HDMI_VID_CTL) & VC4_HD_VID_CTL_ENABLE) {
1825*4882a593Smuzhiyun clk_prepare_enable(vc4_hdmi->pixel_clock);
1826*4882a593Smuzhiyun clk_prepare_enable(vc4_hdmi->hsm_clock);
1827*4882a593Smuzhiyun clk_prepare_enable(vc4_hdmi->pixel_bvb_clock);
1828*4882a593Smuzhiyun }
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun pm_runtime_enable(dev);
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun drm_simple_encoder_init(drm, encoder, DRM_MODE_ENCODER_TMDS);
1833*4882a593Smuzhiyun drm_encoder_helper_add(encoder, &vc4_hdmi_encoder_helper_funcs);
1834*4882a593Smuzhiyun
1835*4882a593Smuzhiyun ret = vc4_hdmi_connector_init(drm, vc4_hdmi);
1836*4882a593Smuzhiyun if (ret)
1837*4882a593Smuzhiyun goto err_destroy_encoder;
1838*4882a593Smuzhiyun
1839*4882a593Smuzhiyun ret = vc4_hdmi_cec_init(vc4_hdmi);
1840*4882a593Smuzhiyun if (ret)
1841*4882a593Smuzhiyun goto err_destroy_conn;
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun ret = vc4_hdmi_audio_init(vc4_hdmi);
1844*4882a593Smuzhiyun if (ret)
1845*4882a593Smuzhiyun goto err_free_cec;
1846*4882a593Smuzhiyun
1847*4882a593Smuzhiyun vc4_debugfs_add_file(drm, variant->debugfs_name,
1848*4882a593Smuzhiyun vc4_hdmi_debugfs_regs,
1849*4882a593Smuzhiyun vc4_hdmi);
1850*4882a593Smuzhiyun
1851*4882a593Smuzhiyun return 0;
1852*4882a593Smuzhiyun
1853*4882a593Smuzhiyun err_free_cec:
1854*4882a593Smuzhiyun vc4_hdmi_cec_exit(vc4_hdmi);
1855*4882a593Smuzhiyun err_destroy_conn:
1856*4882a593Smuzhiyun vc4_hdmi_connector_destroy(&vc4_hdmi->connector);
1857*4882a593Smuzhiyun err_destroy_encoder:
1858*4882a593Smuzhiyun drm_encoder_cleanup(encoder);
1859*4882a593Smuzhiyun pm_runtime_disable(dev);
1860*4882a593Smuzhiyun err_put_ddc:
1861*4882a593Smuzhiyun put_device(&vc4_hdmi->ddc->dev);
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun return ret;
1864*4882a593Smuzhiyun }
1865*4882a593Smuzhiyun
vc4_hdmi_unbind(struct device * dev,struct device * master,void * data)1866*4882a593Smuzhiyun static void vc4_hdmi_unbind(struct device *dev, struct device *master,
1867*4882a593Smuzhiyun void *data)
1868*4882a593Smuzhiyun {
1869*4882a593Smuzhiyun struct vc4_hdmi *vc4_hdmi;
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun /*
1872*4882a593Smuzhiyun * ASoC makes it a bit hard to retrieve a pointer to the
1873*4882a593Smuzhiyun * vc4_hdmi structure. Registering the card will overwrite our
1874*4882a593Smuzhiyun * device drvdata with a pointer to the snd_soc_card structure,
1875*4882a593Smuzhiyun * which can then be used to retrieve whatever drvdata we want
1876*4882a593Smuzhiyun * to associate.
1877*4882a593Smuzhiyun *
1878*4882a593Smuzhiyun * However, that doesn't fly in the case where we wouldn't
1879*4882a593Smuzhiyun * register an ASoC card (because of an old DT that is missing
1880*4882a593Smuzhiyun * the dmas properties for example), then the card isn't
1881*4882a593Smuzhiyun * registered and the device drvdata wouldn't be set.
1882*4882a593Smuzhiyun *
1883*4882a593Smuzhiyun * We can deal with both cases by making sure a snd_soc_card
1884*4882a593Smuzhiyun * pointer and a vc4_hdmi structure are pointing to the same
1885*4882a593Smuzhiyun * memory address, so we can treat them indistinctly without any
1886*4882a593Smuzhiyun * issue.
1887*4882a593Smuzhiyun */
1888*4882a593Smuzhiyun BUILD_BUG_ON(offsetof(struct vc4_hdmi_audio, card) != 0);
1889*4882a593Smuzhiyun BUILD_BUG_ON(offsetof(struct vc4_hdmi, audio) != 0);
1890*4882a593Smuzhiyun vc4_hdmi = dev_get_drvdata(dev);
1891*4882a593Smuzhiyun
1892*4882a593Smuzhiyun kfree(vc4_hdmi->hdmi_regset.regs);
1893*4882a593Smuzhiyun kfree(vc4_hdmi->hd_regset.regs);
1894*4882a593Smuzhiyun
1895*4882a593Smuzhiyun vc4_hdmi_cec_exit(vc4_hdmi);
1896*4882a593Smuzhiyun vc4_hdmi_connector_destroy(&vc4_hdmi->connector);
1897*4882a593Smuzhiyun drm_encoder_cleanup(&vc4_hdmi->encoder.base.base);
1898*4882a593Smuzhiyun
1899*4882a593Smuzhiyun pm_runtime_disable(dev);
1900*4882a593Smuzhiyun
1901*4882a593Smuzhiyun put_device(&vc4_hdmi->ddc->dev);
1902*4882a593Smuzhiyun }
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun static const struct component_ops vc4_hdmi_ops = {
1905*4882a593Smuzhiyun .bind = vc4_hdmi_bind,
1906*4882a593Smuzhiyun .unbind = vc4_hdmi_unbind,
1907*4882a593Smuzhiyun };
1908*4882a593Smuzhiyun
vc4_hdmi_dev_probe(struct platform_device * pdev)1909*4882a593Smuzhiyun static int vc4_hdmi_dev_probe(struct platform_device *pdev)
1910*4882a593Smuzhiyun {
1911*4882a593Smuzhiyun return component_add(&pdev->dev, &vc4_hdmi_ops);
1912*4882a593Smuzhiyun }
1913*4882a593Smuzhiyun
vc4_hdmi_dev_remove(struct platform_device * pdev)1914*4882a593Smuzhiyun static int vc4_hdmi_dev_remove(struct platform_device *pdev)
1915*4882a593Smuzhiyun {
1916*4882a593Smuzhiyun component_del(&pdev->dev, &vc4_hdmi_ops);
1917*4882a593Smuzhiyun return 0;
1918*4882a593Smuzhiyun }
1919*4882a593Smuzhiyun
1920*4882a593Smuzhiyun static const struct vc4_hdmi_variant bcm2835_variant = {
1921*4882a593Smuzhiyun .encoder_type = VC4_ENCODER_TYPE_HDMI0,
1922*4882a593Smuzhiyun .debugfs_name = "hdmi_regs",
1923*4882a593Smuzhiyun .card_name = "vc4-hdmi",
1924*4882a593Smuzhiyun .max_pixel_clock = 162000000,
1925*4882a593Smuzhiyun .cec_available = true,
1926*4882a593Smuzhiyun .registers = vc4_hdmi_fields,
1927*4882a593Smuzhiyun .num_registers = ARRAY_SIZE(vc4_hdmi_fields),
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun .init_resources = vc4_hdmi_init_resources,
1930*4882a593Smuzhiyun .csc_setup = vc4_hdmi_csc_setup,
1931*4882a593Smuzhiyun .reset = vc4_hdmi_reset,
1932*4882a593Smuzhiyun .set_timings = vc4_hdmi_set_timings,
1933*4882a593Smuzhiyun .phy_init = vc4_hdmi_phy_init,
1934*4882a593Smuzhiyun .phy_disable = vc4_hdmi_phy_disable,
1935*4882a593Smuzhiyun .phy_rng_enable = vc4_hdmi_phy_rng_enable,
1936*4882a593Smuzhiyun .phy_rng_disable = vc4_hdmi_phy_rng_disable,
1937*4882a593Smuzhiyun .channel_map = vc4_hdmi_channel_map,
1938*4882a593Smuzhiyun };
1939*4882a593Smuzhiyun
1940*4882a593Smuzhiyun static const struct vc4_hdmi_variant bcm2711_hdmi0_variant = {
1941*4882a593Smuzhiyun .encoder_type = VC4_ENCODER_TYPE_HDMI0,
1942*4882a593Smuzhiyun .debugfs_name = "hdmi0_regs",
1943*4882a593Smuzhiyun .card_name = "vc4-hdmi-0",
1944*4882a593Smuzhiyun .max_pixel_clock = HDMI_14_MAX_TMDS_CLK,
1945*4882a593Smuzhiyun .registers = vc5_hdmi_hdmi0_fields,
1946*4882a593Smuzhiyun .num_registers = ARRAY_SIZE(vc5_hdmi_hdmi0_fields),
1947*4882a593Smuzhiyun .phy_lane_mapping = {
1948*4882a593Smuzhiyun PHY_LANE_0,
1949*4882a593Smuzhiyun PHY_LANE_1,
1950*4882a593Smuzhiyun PHY_LANE_2,
1951*4882a593Smuzhiyun PHY_LANE_CK,
1952*4882a593Smuzhiyun },
1953*4882a593Smuzhiyun .unsupported_odd_h_timings = true,
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun .init_resources = vc5_hdmi_init_resources,
1956*4882a593Smuzhiyun .csc_setup = vc5_hdmi_csc_setup,
1957*4882a593Smuzhiyun .reset = vc5_hdmi_reset,
1958*4882a593Smuzhiyun .set_timings = vc5_hdmi_set_timings,
1959*4882a593Smuzhiyun .phy_init = vc5_hdmi_phy_init,
1960*4882a593Smuzhiyun .phy_disable = vc5_hdmi_phy_disable,
1961*4882a593Smuzhiyun .phy_rng_enable = vc5_hdmi_phy_rng_enable,
1962*4882a593Smuzhiyun .phy_rng_disable = vc5_hdmi_phy_rng_disable,
1963*4882a593Smuzhiyun .channel_map = vc5_hdmi_channel_map,
1964*4882a593Smuzhiyun };
1965*4882a593Smuzhiyun
1966*4882a593Smuzhiyun static const struct vc4_hdmi_variant bcm2711_hdmi1_variant = {
1967*4882a593Smuzhiyun .encoder_type = VC4_ENCODER_TYPE_HDMI1,
1968*4882a593Smuzhiyun .debugfs_name = "hdmi1_regs",
1969*4882a593Smuzhiyun .card_name = "vc4-hdmi-1",
1970*4882a593Smuzhiyun .max_pixel_clock = HDMI_14_MAX_TMDS_CLK,
1971*4882a593Smuzhiyun .registers = vc5_hdmi_hdmi1_fields,
1972*4882a593Smuzhiyun .num_registers = ARRAY_SIZE(vc5_hdmi_hdmi1_fields),
1973*4882a593Smuzhiyun .phy_lane_mapping = {
1974*4882a593Smuzhiyun PHY_LANE_1,
1975*4882a593Smuzhiyun PHY_LANE_0,
1976*4882a593Smuzhiyun PHY_LANE_CK,
1977*4882a593Smuzhiyun PHY_LANE_2,
1978*4882a593Smuzhiyun },
1979*4882a593Smuzhiyun .unsupported_odd_h_timings = true,
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun .init_resources = vc5_hdmi_init_resources,
1982*4882a593Smuzhiyun .csc_setup = vc5_hdmi_csc_setup,
1983*4882a593Smuzhiyun .reset = vc5_hdmi_reset,
1984*4882a593Smuzhiyun .set_timings = vc5_hdmi_set_timings,
1985*4882a593Smuzhiyun .phy_init = vc5_hdmi_phy_init,
1986*4882a593Smuzhiyun .phy_disable = vc5_hdmi_phy_disable,
1987*4882a593Smuzhiyun .phy_rng_enable = vc5_hdmi_phy_rng_enable,
1988*4882a593Smuzhiyun .phy_rng_disable = vc5_hdmi_phy_rng_disable,
1989*4882a593Smuzhiyun .channel_map = vc5_hdmi_channel_map,
1990*4882a593Smuzhiyun };
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun static const struct of_device_id vc4_hdmi_dt_match[] = {
1993*4882a593Smuzhiyun { .compatible = "brcm,bcm2835-hdmi", .data = &bcm2835_variant },
1994*4882a593Smuzhiyun { .compatible = "brcm,bcm2711-hdmi0", .data = &bcm2711_hdmi0_variant },
1995*4882a593Smuzhiyun { .compatible = "brcm,bcm2711-hdmi1", .data = &bcm2711_hdmi1_variant },
1996*4882a593Smuzhiyun {}
1997*4882a593Smuzhiyun };
1998*4882a593Smuzhiyun
1999*4882a593Smuzhiyun static const struct dev_pm_ops vc4_hdmi_pm_ops = {
2000*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(vc4_hdmi_runtime_suspend,
2001*4882a593Smuzhiyun vc4_hdmi_runtime_resume,
2002*4882a593Smuzhiyun NULL)
2003*4882a593Smuzhiyun };
2004*4882a593Smuzhiyun
2005*4882a593Smuzhiyun struct platform_driver vc4_hdmi_driver = {
2006*4882a593Smuzhiyun .probe = vc4_hdmi_dev_probe,
2007*4882a593Smuzhiyun .remove = vc4_hdmi_dev_remove,
2008*4882a593Smuzhiyun .driver = {
2009*4882a593Smuzhiyun .name = "vc4_hdmi",
2010*4882a593Smuzhiyun .of_match_table = vc4_hdmi_dt_match,
2011*4882a593Smuzhiyun .pm = &vc4_hdmi_pm_ops,
2012*4882a593Smuzhiyun },
2013*4882a593Smuzhiyun };
2014