xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/v3d/v3d_drv.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /* Copyright (C) 2014-2018 Broadcom */
3*4882a593Smuzhiyun 
4*4882a593Smuzhiyun /**
5*4882a593Smuzhiyun  * DOC: Broadcom V3D Graphics Driver
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * This driver supports the Broadcom V3D 3.3 and 4.1 OpenGL ES GPUs.
8*4882a593Smuzhiyun  * For V3D 2.x support, see the VC4 driver.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * The V3D GPU includes a tiled render (composed of a bin and render
11*4882a593Smuzhiyun  * pipelines), the TFU (texture formatting unit), and the CSD (compute
12*4882a593Smuzhiyun  * shader dispatch).
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <linux/clk.h>
16*4882a593Smuzhiyun #include <linux/device.h>
17*4882a593Smuzhiyun #include <linux/dma-mapping.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/of_platform.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/pm_runtime.h>
23*4882a593Smuzhiyun #include <linux/reset.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include <drm/drm_drv.h>
26*4882a593Smuzhiyun #include <drm/drm_fb_cma_helper.h>
27*4882a593Smuzhiyun #include <drm/drm_fb_helper.h>
28*4882a593Smuzhiyun #include <drm/drm_managed.h>
29*4882a593Smuzhiyun #include <uapi/drm/v3d_drm.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include "v3d_drv.h"
32*4882a593Smuzhiyun #include "v3d_regs.h"
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define DRIVER_NAME "v3d"
35*4882a593Smuzhiyun #define DRIVER_DESC "Broadcom V3D graphics"
36*4882a593Smuzhiyun #define DRIVER_DATE "20180419"
37*4882a593Smuzhiyun #define DRIVER_MAJOR 1
38*4882a593Smuzhiyun #define DRIVER_MINOR 0
39*4882a593Smuzhiyun #define DRIVER_PATCHLEVEL 0
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #ifdef CONFIG_PM
v3d_runtime_suspend(struct device * dev)42*4882a593Smuzhiyun static int v3d_runtime_suspend(struct device *dev)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	struct drm_device *drm = dev_get_drvdata(dev);
45*4882a593Smuzhiyun 	struct v3d_dev *v3d = to_v3d_dev(drm);
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	v3d_irq_disable(v3d);
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	clk_disable_unprepare(v3d->clk);
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	return 0;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun 
v3d_runtime_resume(struct device * dev)54*4882a593Smuzhiyun static int v3d_runtime_resume(struct device *dev)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	struct drm_device *drm = dev_get_drvdata(dev);
57*4882a593Smuzhiyun 	struct v3d_dev *v3d = to_v3d_dev(drm);
58*4882a593Smuzhiyun 	int ret;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	ret = clk_prepare_enable(v3d->clk);
61*4882a593Smuzhiyun 	if (ret != 0)
62*4882a593Smuzhiyun 		return ret;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	/* XXX: VPM base */
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	v3d_mmu_set_page_table(v3d);
67*4882a593Smuzhiyun 	v3d_irq_enable(v3d);
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	return 0;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun #endif
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun static const struct dev_pm_ops v3d_v3d_pm_ops = {
74*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(v3d_runtime_suspend, v3d_runtime_resume, NULL)
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
v3d_get_param_ioctl(struct drm_device * dev,void * data,struct drm_file * file_priv)77*4882a593Smuzhiyun static int v3d_get_param_ioctl(struct drm_device *dev, void *data,
78*4882a593Smuzhiyun 			       struct drm_file *file_priv)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	struct v3d_dev *v3d = to_v3d_dev(dev);
81*4882a593Smuzhiyun 	struct drm_v3d_get_param *args = data;
82*4882a593Smuzhiyun 	int ret;
83*4882a593Smuzhiyun 	static const u32 reg_map[] = {
84*4882a593Smuzhiyun 		[DRM_V3D_PARAM_V3D_UIFCFG] = V3D_HUB_UIFCFG,
85*4882a593Smuzhiyun 		[DRM_V3D_PARAM_V3D_HUB_IDENT1] = V3D_HUB_IDENT1,
86*4882a593Smuzhiyun 		[DRM_V3D_PARAM_V3D_HUB_IDENT2] = V3D_HUB_IDENT2,
87*4882a593Smuzhiyun 		[DRM_V3D_PARAM_V3D_HUB_IDENT3] = V3D_HUB_IDENT3,
88*4882a593Smuzhiyun 		[DRM_V3D_PARAM_V3D_CORE0_IDENT0] = V3D_CTL_IDENT0,
89*4882a593Smuzhiyun 		[DRM_V3D_PARAM_V3D_CORE0_IDENT1] = V3D_CTL_IDENT1,
90*4882a593Smuzhiyun 		[DRM_V3D_PARAM_V3D_CORE0_IDENT2] = V3D_CTL_IDENT2,
91*4882a593Smuzhiyun 	};
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	if (args->pad != 0)
94*4882a593Smuzhiyun 		return -EINVAL;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	/* Note that DRM_V3D_PARAM_V3D_CORE0_IDENT0 is 0, so we need
97*4882a593Smuzhiyun 	 * to explicitly allow it in the "the register in our
98*4882a593Smuzhiyun 	 * parameter map" check.
99*4882a593Smuzhiyun 	 */
100*4882a593Smuzhiyun 	if (args->param < ARRAY_SIZE(reg_map) &&
101*4882a593Smuzhiyun 	    (reg_map[args->param] ||
102*4882a593Smuzhiyun 	     args->param == DRM_V3D_PARAM_V3D_CORE0_IDENT0)) {
103*4882a593Smuzhiyun 		u32 offset = reg_map[args->param];
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 		if (args->value != 0)
106*4882a593Smuzhiyun 			return -EINVAL;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 		ret = pm_runtime_get_sync(v3d->drm.dev);
109*4882a593Smuzhiyun 		if (ret < 0)
110*4882a593Smuzhiyun 			return ret;
111*4882a593Smuzhiyun 		if (args->param >= DRM_V3D_PARAM_V3D_CORE0_IDENT0 &&
112*4882a593Smuzhiyun 		    args->param <= DRM_V3D_PARAM_V3D_CORE0_IDENT2) {
113*4882a593Smuzhiyun 			args->value = V3D_CORE_READ(0, offset);
114*4882a593Smuzhiyun 		} else {
115*4882a593Smuzhiyun 			args->value = V3D_READ(offset);
116*4882a593Smuzhiyun 		}
117*4882a593Smuzhiyun 		pm_runtime_mark_last_busy(v3d->drm.dev);
118*4882a593Smuzhiyun 		pm_runtime_put_autosuspend(v3d->drm.dev);
119*4882a593Smuzhiyun 		return 0;
120*4882a593Smuzhiyun 	}
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	switch (args->param) {
124*4882a593Smuzhiyun 	case DRM_V3D_PARAM_SUPPORTS_TFU:
125*4882a593Smuzhiyun 		args->value = 1;
126*4882a593Smuzhiyun 		return 0;
127*4882a593Smuzhiyun 	case DRM_V3D_PARAM_SUPPORTS_CSD:
128*4882a593Smuzhiyun 		args->value = v3d_has_csd(v3d);
129*4882a593Smuzhiyun 		return 0;
130*4882a593Smuzhiyun 	case DRM_V3D_PARAM_SUPPORTS_CACHE_FLUSH:
131*4882a593Smuzhiyun 		args->value = 1;
132*4882a593Smuzhiyun 		return 0;
133*4882a593Smuzhiyun 	default:
134*4882a593Smuzhiyun 		DRM_DEBUG("Unknown parameter %d\n", args->param);
135*4882a593Smuzhiyun 		return -EINVAL;
136*4882a593Smuzhiyun 	}
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun static int
v3d_open(struct drm_device * dev,struct drm_file * file)140*4882a593Smuzhiyun v3d_open(struct drm_device *dev, struct drm_file *file)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	struct v3d_dev *v3d = to_v3d_dev(dev);
143*4882a593Smuzhiyun 	struct v3d_file_priv *v3d_priv;
144*4882a593Smuzhiyun 	struct drm_gpu_scheduler *sched;
145*4882a593Smuzhiyun 	int i;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	v3d_priv = kzalloc(sizeof(*v3d_priv), GFP_KERNEL);
148*4882a593Smuzhiyun 	if (!v3d_priv)
149*4882a593Smuzhiyun 		return -ENOMEM;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	v3d_priv->v3d = v3d;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	for (i = 0; i < V3D_MAX_QUEUES; i++) {
154*4882a593Smuzhiyun 		sched = &v3d->queue[i].sched;
155*4882a593Smuzhiyun 		drm_sched_entity_init(&v3d_priv->sched_entity[i],
156*4882a593Smuzhiyun 				      DRM_SCHED_PRIORITY_NORMAL, &sched,
157*4882a593Smuzhiyun 				      1, NULL);
158*4882a593Smuzhiyun 	}
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	file->driver_priv = v3d_priv;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	return 0;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun static void
v3d_postclose(struct drm_device * dev,struct drm_file * file)166*4882a593Smuzhiyun v3d_postclose(struct drm_device *dev, struct drm_file *file)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	struct v3d_file_priv *v3d_priv = file->driver_priv;
169*4882a593Smuzhiyun 	enum v3d_queue q;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	for (q = 0; q < V3D_MAX_QUEUES; q++) {
172*4882a593Smuzhiyun 		drm_sched_entity_destroy(&v3d_priv->sched_entity[q]);
173*4882a593Smuzhiyun 	}
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	kfree(v3d_priv);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun DEFINE_DRM_GEM_FOPS(v3d_drm_fops);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /* DRM_AUTH is required on SUBMIT_CL for now, while we don't have GMP
181*4882a593Smuzhiyun  * protection between clients.  Note that render nodes would be be
182*4882a593Smuzhiyun  * able to submit CLs that could access BOs from clients authenticated
183*4882a593Smuzhiyun  * with the master node.  The TFU doesn't use the GMP, so it would
184*4882a593Smuzhiyun  * need to stay DRM_AUTH until we do buffer size/offset validation.
185*4882a593Smuzhiyun  */
186*4882a593Smuzhiyun static const struct drm_ioctl_desc v3d_drm_ioctls[] = {
187*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(V3D_SUBMIT_CL, v3d_submit_cl_ioctl, DRM_RENDER_ALLOW | DRM_AUTH),
188*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(V3D_WAIT_BO, v3d_wait_bo_ioctl, DRM_RENDER_ALLOW),
189*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(V3D_CREATE_BO, v3d_create_bo_ioctl, DRM_RENDER_ALLOW),
190*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(V3D_MMAP_BO, v3d_mmap_bo_ioctl, DRM_RENDER_ALLOW),
191*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(V3D_GET_PARAM, v3d_get_param_ioctl, DRM_RENDER_ALLOW),
192*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(V3D_GET_BO_OFFSET, v3d_get_bo_offset_ioctl, DRM_RENDER_ALLOW),
193*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(V3D_SUBMIT_TFU, v3d_submit_tfu_ioctl, DRM_RENDER_ALLOW | DRM_AUTH),
194*4882a593Smuzhiyun 	DRM_IOCTL_DEF_DRV(V3D_SUBMIT_CSD, v3d_submit_csd_ioctl, DRM_RENDER_ALLOW | DRM_AUTH),
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun static struct drm_driver v3d_drm_driver = {
198*4882a593Smuzhiyun 	.driver_features = (DRIVER_GEM |
199*4882a593Smuzhiyun 			    DRIVER_RENDER |
200*4882a593Smuzhiyun 			    DRIVER_SYNCOBJ),
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	.open = v3d_open,
203*4882a593Smuzhiyun 	.postclose = v3d_postclose,
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun #if defined(CONFIG_DEBUG_FS)
206*4882a593Smuzhiyun 	.debugfs_init = v3d_debugfs_init,
207*4882a593Smuzhiyun #endif
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	.gem_create_object = v3d_create_object,
210*4882a593Smuzhiyun 	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
211*4882a593Smuzhiyun 	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
212*4882a593Smuzhiyun 	.gem_prime_import_sg_table = v3d_prime_import_sg_table,
213*4882a593Smuzhiyun 	.gem_prime_mmap = drm_gem_prime_mmap,
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	.ioctls = v3d_drm_ioctls,
216*4882a593Smuzhiyun 	.num_ioctls = ARRAY_SIZE(v3d_drm_ioctls),
217*4882a593Smuzhiyun 	.fops = &v3d_drm_fops,
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	.name = DRIVER_NAME,
220*4882a593Smuzhiyun 	.desc = DRIVER_DESC,
221*4882a593Smuzhiyun 	.date = DRIVER_DATE,
222*4882a593Smuzhiyun 	.major = DRIVER_MAJOR,
223*4882a593Smuzhiyun 	.minor = DRIVER_MINOR,
224*4882a593Smuzhiyun 	.patchlevel = DRIVER_PATCHLEVEL,
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun static const struct of_device_id v3d_of_match[] = {
228*4882a593Smuzhiyun 	{ .compatible = "brcm,7268-v3d" },
229*4882a593Smuzhiyun 	{ .compatible = "brcm,7278-v3d" },
230*4882a593Smuzhiyun 	{},
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, v3d_of_match);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun static int
map_regs(struct v3d_dev * v3d,void __iomem ** regs,const char * name)235*4882a593Smuzhiyun map_regs(struct v3d_dev *v3d, void __iomem **regs, const char *name)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	struct resource *res =
238*4882a593Smuzhiyun 		platform_get_resource_byname(v3d_to_pdev(v3d), IORESOURCE_MEM, name);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	*regs = devm_ioremap_resource(v3d->drm.dev, res);
241*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(*regs);
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
v3d_platform_drm_probe(struct platform_device * pdev)244*4882a593Smuzhiyun static int v3d_platform_drm_probe(struct platform_device *pdev)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
247*4882a593Smuzhiyun 	struct drm_device *drm;
248*4882a593Smuzhiyun 	struct v3d_dev *v3d;
249*4882a593Smuzhiyun 	int ret;
250*4882a593Smuzhiyun 	u32 mmu_debug;
251*4882a593Smuzhiyun 	u32 ident1;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	v3d = devm_drm_dev_alloc(dev, &v3d_drm_driver, struct v3d_dev, drm);
255*4882a593Smuzhiyun 	if (IS_ERR(v3d))
256*4882a593Smuzhiyun 		return PTR_ERR(v3d);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	drm = &v3d->drm;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	platform_set_drvdata(pdev, drm);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	ret = map_regs(v3d, &v3d->hub_regs, "hub");
263*4882a593Smuzhiyun 	if (ret)
264*4882a593Smuzhiyun 		return ret;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	ret = map_regs(v3d, &v3d->core_regs[0], "core0");
267*4882a593Smuzhiyun 	if (ret)
268*4882a593Smuzhiyun 		return ret;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	mmu_debug = V3D_READ(V3D_MMU_DEBUG_INFO);
271*4882a593Smuzhiyun 	dev->coherent_dma_mask =
272*4882a593Smuzhiyun 		DMA_BIT_MASK(30 + V3D_GET_FIELD(mmu_debug, V3D_MMU_PA_WIDTH));
273*4882a593Smuzhiyun 	v3d->va_width = 30 + V3D_GET_FIELD(mmu_debug, V3D_MMU_VA_WIDTH);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	ident1 = V3D_READ(V3D_HUB_IDENT1);
276*4882a593Smuzhiyun 	v3d->ver = (V3D_GET_FIELD(ident1, V3D_HUB_IDENT1_TVER) * 10 +
277*4882a593Smuzhiyun 		    V3D_GET_FIELD(ident1, V3D_HUB_IDENT1_REV));
278*4882a593Smuzhiyun 	v3d->cores = V3D_GET_FIELD(ident1, V3D_HUB_IDENT1_NCORES);
279*4882a593Smuzhiyun 	WARN_ON(v3d->cores > 1); /* multicore not yet implemented */
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	v3d->reset = devm_reset_control_get_exclusive(dev, NULL);
282*4882a593Smuzhiyun 	if (IS_ERR(v3d->reset)) {
283*4882a593Smuzhiyun 		ret = PTR_ERR(v3d->reset);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 		if (ret == -EPROBE_DEFER)
286*4882a593Smuzhiyun 			return ret;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 		v3d->reset = NULL;
289*4882a593Smuzhiyun 		ret = map_regs(v3d, &v3d->bridge_regs, "bridge");
290*4882a593Smuzhiyun 		if (ret) {
291*4882a593Smuzhiyun 			dev_err(dev,
292*4882a593Smuzhiyun 				"Failed to get reset control or bridge regs\n");
293*4882a593Smuzhiyun 			return ret;
294*4882a593Smuzhiyun 		}
295*4882a593Smuzhiyun 	}
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	if (v3d->ver < 41) {
298*4882a593Smuzhiyun 		ret = map_regs(v3d, &v3d->gca_regs, "gca");
299*4882a593Smuzhiyun 		if (ret)
300*4882a593Smuzhiyun 			return ret;
301*4882a593Smuzhiyun 	}
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	v3d->mmu_scratch = dma_alloc_wc(dev, 4096, &v3d->mmu_scratch_paddr,
304*4882a593Smuzhiyun 					GFP_KERNEL | __GFP_NOWARN | __GFP_ZERO);
305*4882a593Smuzhiyun 	if (!v3d->mmu_scratch) {
306*4882a593Smuzhiyun 		dev_err(dev, "Failed to allocate MMU scratch page\n");
307*4882a593Smuzhiyun 		return -ENOMEM;
308*4882a593Smuzhiyun 	}
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	pm_runtime_use_autosuspend(dev);
311*4882a593Smuzhiyun 	pm_runtime_set_autosuspend_delay(dev, 50);
312*4882a593Smuzhiyun 	pm_runtime_enable(dev);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	ret = v3d_gem_init(drm);
315*4882a593Smuzhiyun 	if (ret)
316*4882a593Smuzhiyun 		goto dma_free;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	ret = v3d_irq_init(v3d);
319*4882a593Smuzhiyun 	if (ret)
320*4882a593Smuzhiyun 		goto gem_destroy;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	ret = drm_dev_register(drm, 0);
323*4882a593Smuzhiyun 	if (ret)
324*4882a593Smuzhiyun 		goto irq_disable;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	return 0;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun irq_disable:
329*4882a593Smuzhiyun 	v3d_irq_disable(v3d);
330*4882a593Smuzhiyun gem_destroy:
331*4882a593Smuzhiyun 	v3d_gem_destroy(drm);
332*4882a593Smuzhiyun dma_free:
333*4882a593Smuzhiyun 	dma_free_wc(dev, 4096, v3d->mmu_scratch, v3d->mmu_scratch_paddr);
334*4882a593Smuzhiyun 	return ret;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun 
v3d_platform_drm_remove(struct platform_device * pdev)337*4882a593Smuzhiyun static int v3d_platform_drm_remove(struct platform_device *pdev)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun 	struct drm_device *drm = platform_get_drvdata(pdev);
340*4882a593Smuzhiyun 	struct v3d_dev *v3d = to_v3d_dev(drm);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	drm_dev_unregister(drm);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	v3d_gem_destroy(drm);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	dma_free_wc(v3d->drm.dev, 4096, v3d->mmu_scratch,
347*4882a593Smuzhiyun 		    v3d->mmu_scratch_paddr);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	return 0;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun static struct platform_driver v3d_platform_driver = {
353*4882a593Smuzhiyun 	.probe		= v3d_platform_drm_probe,
354*4882a593Smuzhiyun 	.remove		= v3d_platform_drm_remove,
355*4882a593Smuzhiyun 	.driver		= {
356*4882a593Smuzhiyun 		.name	= "v3d",
357*4882a593Smuzhiyun 		.of_match_table = v3d_of_match,
358*4882a593Smuzhiyun 	},
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun module_platform_driver(v3d_platform_driver);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun MODULE_ALIAS("platform:v3d-drm");
364*4882a593Smuzhiyun MODULE_DESCRIPTION("Broadcom V3D DRM Driver");
365*4882a593Smuzhiyun MODULE_AUTHOR("Eric Anholt <eric@anholt.net>");
366*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
367