1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /* Copyright (C) 2014-2018 Broadcom */
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include <linux/circ_buf.h>
5*4882a593Smuzhiyun #include <linux/ctype.h>
6*4882a593Smuzhiyun #include <linux/debugfs.h>
7*4882a593Smuzhiyun #include <linux/pm_runtime.h>
8*4882a593Smuzhiyun #include <linux/seq_file.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <drm/drm_debugfs.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "v3d_drv.h"
13*4882a593Smuzhiyun #include "v3d_regs.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define REGDEF(reg) { reg, #reg }
16*4882a593Smuzhiyun struct v3d_reg_def {
17*4882a593Smuzhiyun u32 reg;
18*4882a593Smuzhiyun const char *name;
19*4882a593Smuzhiyun };
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun static const struct v3d_reg_def v3d_hub_reg_defs[] = {
22*4882a593Smuzhiyun REGDEF(V3D_HUB_AXICFG),
23*4882a593Smuzhiyun REGDEF(V3D_HUB_UIFCFG),
24*4882a593Smuzhiyun REGDEF(V3D_HUB_IDENT0),
25*4882a593Smuzhiyun REGDEF(V3D_HUB_IDENT1),
26*4882a593Smuzhiyun REGDEF(V3D_HUB_IDENT2),
27*4882a593Smuzhiyun REGDEF(V3D_HUB_IDENT3),
28*4882a593Smuzhiyun REGDEF(V3D_HUB_INT_STS),
29*4882a593Smuzhiyun REGDEF(V3D_HUB_INT_MSK_STS),
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun REGDEF(V3D_MMU_CTL),
32*4882a593Smuzhiyun REGDEF(V3D_MMU_VIO_ADDR),
33*4882a593Smuzhiyun REGDEF(V3D_MMU_VIO_ID),
34*4882a593Smuzhiyun REGDEF(V3D_MMU_DEBUG_INFO),
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun static const struct v3d_reg_def v3d_gca_reg_defs[] = {
38*4882a593Smuzhiyun REGDEF(V3D_GCA_SAFE_SHUTDOWN),
39*4882a593Smuzhiyun REGDEF(V3D_GCA_SAFE_SHUTDOWN_ACK),
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun static const struct v3d_reg_def v3d_core_reg_defs[] = {
43*4882a593Smuzhiyun REGDEF(V3D_CTL_IDENT0),
44*4882a593Smuzhiyun REGDEF(V3D_CTL_IDENT1),
45*4882a593Smuzhiyun REGDEF(V3D_CTL_IDENT2),
46*4882a593Smuzhiyun REGDEF(V3D_CTL_MISCCFG),
47*4882a593Smuzhiyun REGDEF(V3D_CTL_INT_STS),
48*4882a593Smuzhiyun REGDEF(V3D_CTL_INT_MSK_STS),
49*4882a593Smuzhiyun REGDEF(V3D_CLE_CT0CS),
50*4882a593Smuzhiyun REGDEF(V3D_CLE_CT0CA),
51*4882a593Smuzhiyun REGDEF(V3D_CLE_CT0EA),
52*4882a593Smuzhiyun REGDEF(V3D_CLE_CT1CS),
53*4882a593Smuzhiyun REGDEF(V3D_CLE_CT1CA),
54*4882a593Smuzhiyun REGDEF(V3D_CLE_CT1EA),
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun REGDEF(V3D_PTB_BPCA),
57*4882a593Smuzhiyun REGDEF(V3D_PTB_BPCS),
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun REGDEF(V3D_GMP_STATUS),
60*4882a593Smuzhiyun REGDEF(V3D_GMP_CFG),
61*4882a593Smuzhiyun REGDEF(V3D_GMP_VIO_ADDR),
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun REGDEF(V3D_ERR_FDBGO),
64*4882a593Smuzhiyun REGDEF(V3D_ERR_FDBGB),
65*4882a593Smuzhiyun REGDEF(V3D_ERR_FDBGS),
66*4882a593Smuzhiyun REGDEF(V3D_ERR_STAT),
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun static const struct v3d_reg_def v3d_csd_reg_defs[] = {
70*4882a593Smuzhiyun REGDEF(V3D_CSD_STATUS),
71*4882a593Smuzhiyun REGDEF(V3D_CSD_CURRENT_CFG0),
72*4882a593Smuzhiyun REGDEF(V3D_CSD_CURRENT_CFG1),
73*4882a593Smuzhiyun REGDEF(V3D_CSD_CURRENT_CFG2),
74*4882a593Smuzhiyun REGDEF(V3D_CSD_CURRENT_CFG3),
75*4882a593Smuzhiyun REGDEF(V3D_CSD_CURRENT_CFG4),
76*4882a593Smuzhiyun REGDEF(V3D_CSD_CURRENT_CFG5),
77*4882a593Smuzhiyun REGDEF(V3D_CSD_CURRENT_CFG6),
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
v3d_v3d_debugfs_regs(struct seq_file * m,void * unused)80*4882a593Smuzhiyun static int v3d_v3d_debugfs_regs(struct seq_file *m, void *unused)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun struct drm_info_node *node = (struct drm_info_node *)m->private;
83*4882a593Smuzhiyun struct drm_device *dev = node->minor->dev;
84*4882a593Smuzhiyun struct v3d_dev *v3d = to_v3d_dev(dev);
85*4882a593Smuzhiyun int i, core;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(v3d_hub_reg_defs); i++) {
88*4882a593Smuzhiyun seq_printf(m, "%s (0x%04x): 0x%08x\n",
89*4882a593Smuzhiyun v3d_hub_reg_defs[i].name, v3d_hub_reg_defs[i].reg,
90*4882a593Smuzhiyun V3D_READ(v3d_hub_reg_defs[i].reg));
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun if (v3d->ver < 41) {
94*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(v3d_gca_reg_defs); i++) {
95*4882a593Smuzhiyun seq_printf(m, "%s (0x%04x): 0x%08x\n",
96*4882a593Smuzhiyun v3d_gca_reg_defs[i].name,
97*4882a593Smuzhiyun v3d_gca_reg_defs[i].reg,
98*4882a593Smuzhiyun V3D_GCA_READ(v3d_gca_reg_defs[i].reg));
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun for (core = 0; core < v3d->cores; core++) {
103*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(v3d_core_reg_defs); i++) {
104*4882a593Smuzhiyun seq_printf(m, "core %d %s (0x%04x): 0x%08x\n",
105*4882a593Smuzhiyun core,
106*4882a593Smuzhiyun v3d_core_reg_defs[i].name,
107*4882a593Smuzhiyun v3d_core_reg_defs[i].reg,
108*4882a593Smuzhiyun V3D_CORE_READ(core,
109*4882a593Smuzhiyun v3d_core_reg_defs[i].reg));
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun if (v3d_has_csd(v3d)) {
113*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(v3d_csd_reg_defs); i++) {
114*4882a593Smuzhiyun seq_printf(m, "core %d %s (0x%04x): 0x%08x\n",
115*4882a593Smuzhiyun core,
116*4882a593Smuzhiyun v3d_csd_reg_defs[i].name,
117*4882a593Smuzhiyun v3d_csd_reg_defs[i].reg,
118*4882a593Smuzhiyun V3D_CORE_READ(core,
119*4882a593Smuzhiyun v3d_csd_reg_defs[i].reg));
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun return 0;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
v3d_v3d_debugfs_ident(struct seq_file * m,void * unused)127*4882a593Smuzhiyun static int v3d_v3d_debugfs_ident(struct seq_file *m, void *unused)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun struct drm_info_node *node = (struct drm_info_node *)m->private;
130*4882a593Smuzhiyun struct drm_device *dev = node->minor->dev;
131*4882a593Smuzhiyun struct v3d_dev *v3d = to_v3d_dev(dev);
132*4882a593Smuzhiyun u32 ident0, ident1, ident2, ident3, cores;
133*4882a593Smuzhiyun int ret, core;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun ret = pm_runtime_get_sync(v3d->drm.dev);
136*4882a593Smuzhiyun if (ret < 0)
137*4882a593Smuzhiyun return ret;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun ident0 = V3D_READ(V3D_HUB_IDENT0);
140*4882a593Smuzhiyun ident1 = V3D_READ(V3D_HUB_IDENT1);
141*4882a593Smuzhiyun ident2 = V3D_READ(V3D_HUB_IDENT2);
142*4882a593Smuzhiyun ident3 = V3D_READ(V3D_HUB_IDENT3);
143*4882a593Smuzhiyun cores = V3D_GET_FIELD(ident1, V3D_HUB_IDENT1_NCORES);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun seq_printf(m, "Revision: %d.%d.%d.%d\n",
146*4882a593Smuzhiyun V3D_GET_FIELD(ident1, V3D_HUB_IDENT1_TVER),
147*4882a593Smuzhiyun V3D_GET_FIELD(ident1, V3D_HUB_IDENT1_REV),
148*4882a593Smuzhiyun V3D_GET_FIELD(ident3, V3D_HUB_IDENT3_IPREV),
149*4882a593Smuzhiyun V3D_GET_FIELD(ident3, V3D_HUB_IDENT3_IPIDX));
150*4882a593Smuzhiyun seq_printf(m, "MMU: %s\n",
151*4882a593Smuzhiyun (ident2 & V3D_HUB_IDENT2_WITH_MMU) ? "yes" : "no");
152*4882a593Smuzhiyun seq_printf(m, "TFU: %s\n",
153*4882a593Smuzhiyun (ident1 & V3D_HUB_IDENT1_WITH_TFU) ? "yes" : "no");
154*4882a593Smuzhiyun seq_printf(m, "TSY: %s\n",
155*4882a593Smuzhiyun (ident1 & V3D_HUB_IDENT1_WITH_TSY) ? "yes" : "no");
156*4882a593Smuzhiyun seq_printf(m, "MSO: %s\n",
157*4882a593Smuzhiyun (ident1 & V3D_HUB_IDENT1_WITH_MSO) ? "yes" : "no");
158*4882a593Smuzhiyun seq_printf(m, "L3C: %s (%dkb)\n",
159*4882a593Smuzhiyun (ident1 & V3D_HUB_IDENT1_WITH_L3C) ? "yes" : "no",
160*4882a593Smuzhiyun V3D_GET_FIELD(ident2, V3D_HUB_IDENT2_L3C_NKB));
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun for (core = 0; core < cores; core++) {
163*4882a593Smuzhiyun u32 misccfg;
164*4882a593Smuzhiyun u32 nslc, ntmu, qups;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun ident0 = V3D_CORE_READ(core, V3D_CTL_IDENT0);
167*4882a593Smuzhiyun ident1 = V3D_CORE_READ(core, V3D_CTL_IDENT1);
168*4882a593Smuzhiyun ident2 = V3D_CORE_READ(core, V3D_CTL_IDENT2);
169*4882a593Smuzhiyun misccfg = V3D_CORE_READ(core, V3D_CTL_MISCCFG);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun nslc = V3D_GET_FIELD(ident1, V3D_IDENT1_NSLC);
172*4882a593Smuzhiyun ntmu = V3D_GET_FIELD(ident1, V3D_IDENT1_NTMU);
173*4882a593Smuzhiyun qups = V3D_GET_FIELD(ident1, V3D_IDENT1_QUPS);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun seq_printf(m, "Core %d:\n", core);
176*4882a593Smuzhiyun seq_printf(m, " Revision: %d.%d\n",
177*4882a593Smuzhiyun V3D_GET_FIELD(ident0, V3D_IDENT0_VER),
178*4882a593Smuzhiyun V3D_GET_FIELD(ident1, V3D_IDENT1_REV));
179*4882a593Smuzhiyun seq_printf(m, " Slices: %d\n", nslc);
180*4882a593Smuzhiyun seq_printf(m, " TMUs: %d\n", nslc * ntmu);
181*4882a593Smuzhiyun seq_printf(m, " QPUs: %d\n", nslc * qups);
182*4882a593Smuzhiyun seq_printf(m, " Semaphores: %d\n",
183*4882a593Smuzhiyun V3D_GET_FIELD(ident1, V3D_IDENT1_NSEM));
184*4882a593Smuzhiyun seq_printf(m, " BCG int: %d\n",
185*4882a593Smuzhiyun (ident2 & V3D_IDENT2_BCG_INT) != 0);
186*4882a593Smuzhiyun seq_printf(m, " Override TMU: %d\n",
187*4882a593Smuzhiyun (misccfg & V3D_MISCCFG_OVRTMUOUT) != 0);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun pm_runtime_mark_last_busy(v3d->drm.dev);
191*4882a593Smuzhiyun pm_runtime_put_autosuspend(v3d->drm.dev);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun return 0;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
v3d_debugfs_bo_stats(struct seq_file * m,void * unused)196*4882a593Smuzhiyun static int v3d_debugfs_bo_stats(struct seq_file *m, void *unused)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun struct drm_info_node *node = (struct drm_info_node *)m->private;
199*4882a593Smuzhiyun struct drm_device *dev = node->minor->dev;
200*4882a593Smuzhiyun struct v3d_dev *v3d = to_v3d_dev(dev);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun mutex_lock(&v3d->bo_lock);
203*4882a593Smuzhiyun seq_printf(m, "allocated bos: %d\n",
204*4882a593Smuzhiyun v3d->bo_stats.num_allocated);
205*4882a593Smuzhiyun seq_printf(m, "allocated bo size (kb): %ld\n",
206*4882a593Smuzhiyun (long)v3d->bo_stats.pages_allocated << (PAGE_SHIFT - 10));
207*4882a593Smuzhiyun mutex_unlock(&v3d->bo_lock);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun return 0;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
v3d_measure_clock(struct seq_file * m,void * unused)212*4882a593Smuzhiyun static int v3d_measure_clock(struct seq_file *m, void *unused)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun struct drm_info_node *node = (struct drm_info_node *)m->private;
215*4882a593Smuzhiyun struct drm_device *dev = node->minor->dev;
216*4882a593Smuzhiyun struct v3d_dev *v3d = to_v3d_dev(dev);
217*4882a593Smuzhiyun uint32_t cycles;
218*4882a593Smuzhiyun int core = 0;
219*4882a593Smuzhiyun int measure_ms = 1000;
220*4882a593Smuzhiyun int ret;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun ret = pm_runtime_get_sync(v3d->drm.dev);
223*4882a593Smuzhiyun if (ret < 0)
224*4882a593Smuzhiyun return ret;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun if (v3d->ver >= 40) {
227*4882a593Smuzhiyun V3D_CORE_WRITE(core, V3D_V4_PCTR_0_SRC_0_3,
228*4882a593Smuzhiyun V3D_SET_FIELD(V3D_PCTR_CYCLE_COUNT,
229*4882a593Smuzhiyun V3D_PCTR_S0));
230*4882a593Smuzhiyun V3D_CORE_WRITE(core, V3D_V4_PCTR_0_CLR, 1);
231*4882a593Smuzhiyun V3D_CORE_WRITE(core, V3D_V4_PCTR_0_EN, 1);
232*4882a593Smuzhiyun } else {
233*4882a593Smuzhiyun V3D_CORE_WRITE(core, V3D_V3_PCTR_0_PCTRS0,
234*4882a593Smuzhiyun V3D_PCTR_CYCLE_COUNT);
235*4882a593Smuzhiyun V3D_CORE_WRITE(core, V3D_V3_PCTR_0_CLR, 1);
236*4882a593Smuzhiyun V3D_CORE_WRITE(core, V3D_V3_PCTR_0_EN,
237*4882a593Smuzhiyun V3D_V3_PCTR_0_EN_ENABLE |
238*4882a593Smuzhiyun 1);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun msleep(measure_ms);
241*4882a593Smuzhiyun cycles = V3D_CORE_READ(core, V3D_PCTR_0_PCTR0);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun seq_printf(m, "cycles: %d (%d.%d Mhz)\n",
244*4882a593Smuzhiyun cycles,
245*4882a593Smuzhiyun cycles / (measure_ms * 1000),
246*4882a593Smuzhiyun (cycles / (measure_ms * 100)) % 10);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun pm_runtime_mark_last_busy(v3d->drm.dev);
249*4882a593Smuzhiyun pm_runtime_put_autosuspend(v3d->drm.dev);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun return 0;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun static const struct drm_info_list v3d_debugfs_list[] = {
255*4882a593Smuzhiyun {"v3d_ident", v3d_v3d_debugfs_ident, 0},
256*4882a593Smuzhiyun {"v3d_regs", v3d_v3d_debugfs_regs, 0},
257*4882a593Smuzhiyun {"measure_clock", v3d_measure_clock, 0},
258*4882a593Smuzhiyun {"bo_stats", v3d_debugfs_bo_stats, 0},
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun void
v3d_debugfs_init(struct drm_minor * minor)262*4882a593Smuzhiyun v3d_debugfs_init(struct drm_minor *minor)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun drm_debugfs_create_files(v3d_debugfs_list,
265*4882a593Smuzhiyun ARRAY_SIZE(v3d_debugfs_list),
266*4882a593Smuzhiyun minor->debugfs_root, minor);
267*4882a593Smuzhiyun }
268