1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2012 Red Hat
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * based in parts on udlfb.c:
6*4882a593Smuzhiyun * Copyright (C) 2009 Roberto De Ioris <roberto@unbit.it>
7*4882a593Smuzhiyun * Copyright (C) 2009 Jaya Kumar <jayakumar.lkml@gmail.com>
8*4882a593Smuzhiyun * Copyright (C) 2009 Bernie Thompson <bernie@plugable.com>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/dma-buf.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
15*4882a593Smuzhiyun #include <drm/drm_crtc_helper.h>
16*4882a593Smuzhiyun #include <drm/drm_damage_helper.h>
17*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
18*4882a593Smuzhiyun #include <drm/drm_gem_framebuffer_helper.h>
19*4882a593Smuzhiyun #include <drm/drm_gem_shmem_helper.h>
20*4882a593Smuzhiyun #include <drm/drm_modeset_helper_vtables.h>
21*4882a593Smuzhiyun #include <drm/drm_vblank.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include "udl_drv.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define UDL_COLOR_DEPTH_16BPP 0
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun * All DisplayLink bulk operations start with 0xAF, followed by specific code
29*4882a593Smuzhiyun * All operations are written to buffers which then later get sent to device
30*4882a593Smuzhiyun */
udl_set_register(char * buf,u8 reg,u8 val)31*4882a593Smuzhiyun static char *udl_set_register(char *buf, u8 reg, u8 val)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun *buf++ = 0xAF;
34*4882a593Smuzhiyun *buf++ = 0x20;
35*4882a593Smuzhiyun *buf++ = reg;
36*4882a593Smuzhiyun *buf++ = val;
37*4882a593Smuzhiyun return buf;
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun
udl_vidreg_lock(char * buf)40*4882a593Smuzhiyun static char *udl_vidreg_lock(char *buf)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun return udl_set_register(buf, 0xFF, 0x00);
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun
udl_vidreg_unlock(char * buf)45*4882a593Smuzhiyun static char *udl_vidreg_unlock(char *buf)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun return udl_set_register(buf, 0xFF, 0xFF);
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
udl_set_blank_mode(char * buf,u8 mode)50*4882a593Smuzhiyun static char *udl_set_blank_mode(char *buf, u8 mode)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun return udl_set_register(buf, UDL_REG_BLANK_MODE, mode);
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
udl_set_color_depth(char * buf,u8 selection)55*4882a593Smuzhiyun static char *udl_set_color_depth(char *buf, u8 selection)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun return udl_set_register(buf, 0x00, selection);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
udl_set_base16bpp(char * wrptr,u32 base)60*4882a593Smuzhiyun static char *udl_set_base16bpp(char *wrptr, u32 base)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun /* the base pointer is 16 bits wide, 0x20 is hi byte. */
63*4882a593Smuzhiyun wrptr = udl_set_register(wrptr, 0x20, base >> 16);
64*4882a593Smuzhiyun wrptr = udl_set_register(wrptr, 0x21, base >> 8);
65*4882a593Smuzhiyun return udl_set_register(wrptr, 0x22, base);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /*
69*4882a593Smuzhiyun * DisplayLink HW has separate 16bpp and 8bpp framebuffers.
70*4882a593Smuzhiyun * In 24bpp modes, the low 323 RGB bits go in the 8bpp framebuffer
71*4882a593Smuzhiyun */
udl_set_base8bpp(char * wrptr,u32 base)72*4882a593Smuzhiyun static char *udl_set_base8bpp(char *wrptr, u32 base)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun wrptr = udl_set_register(wrptr, 0x26, base >> 16);
75*4882a593Smuzhiyun wrptr = udl_set_register(wrptr, 0x27, base >> 8);
76*4882a593Smuzhiyun return udl_set_register(wrptr, 0x28, base);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
udl_set_register_16(char * wrptr,u8 reg,u16 value)79*4882a593Smuzhiyun static char *udl_set_register_16(char *wrptr, u8 reg, u16 value)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun wrptr = udl_set_register(wrptr, reg, value >> 8);
82*4882a593Smuzhiyun return udl_set_register(wrptr, reg+1, value);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /*
86*4882a593Smuzhiyun * This is kind of weird because the controller takes some
87*4882a593Smuzhiyun * register values in a different byte order than other registers.
88*4882a593Smuzhiyun */
udl_set_register_16be(char * wrptr,u8 reg,u16 value)89*4882a593Smuzhiyun static char *udl_set_register_16be(char *wrptr, u8 reg, u16 value)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun wrptr = udl_set_register(wrptr, reg, value);
92*4882a593Smuzhiyun return udl_set_register(wrptr, reg+1, value >> 8);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /*
96*4882a593Smuzhiyun * LFSR is linear feedback shift register. The reason we have this is
97*4882a593Smuzhiyun * because the display controller needs to minimize the clock depth of
98*4882a593Smuzhiyun * various counters used in the display path. So this code reverses the
99*4882a593Smuzhiyun * provided value into the lfsr16 value by counting backwards to get
100*4882a593Smuzhiyun * the value that needs to be set in the hardware comparator to get the
101*4882a593Smuzhiyun * same actual count. This makes sense once you read above a couple of
102*4882a593Smuzhiyun * times and think about it from a hardware perspective.
103*4882a593Smuzhiyun */
udl_lfsr16(u16 actual_count)104*4882a593Smuzhiyun static u16 udl_lfsr16(u16 actual_count)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun u32 lv = 0xFFFF; /* This is the lfsr value that the hw starts with */
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun while (actual_count--) {
109*4882a593Smuzhiyun lv = ((lv << 1) |
110*4882a593Smuzhiyun (((lv >> 15) ^ (lv >> 4) ^ (lv >> 2) ^ (lv >> 1)) & 1))
111*4882a593Smuzhiyun & 0xFFFF;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun return (u16) lv;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /*
118*4882a593Smuzhiyun * This does LFSR conversion on the value that is to be written.
119*4882a593Smuzhiyun * See LFSR explanation above for more detail.
120*4882a593Smuzhiyun */
udl_set_register_lfsr16(char * wrptr,u8 reg,u16 value)121*4882a593Smuzhiyun static char *udl_set_register_lfsr16(char *wrptr, u8 reg, u16 value)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun return udl_set_register_16(wrptr, reg, udl_lfsr16(value));
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /*
127*4882a593Smuzhiyun * This takes a standard fbdev screeninfo struct and all of its monitor mode
128*4882a593Smuzhiyun * details and converts them into the DisplayLink equivalent register commands.
129*4882a593Smuzhiyun ERR(vreg(dev, 0x00, (color_depth == 16) ? 0 : 1));
130*4882a593Smuzhiyun ERR(vreg_lfsr16(dev, 0x01, xDisplayStart));
131*4882a593Smuzhiyun ERR(vreg_lfsr16(dev, 0x03, xDisplayEnd));
132*4882a593Smuzhiyun ERR(vreg_lfsr16(dev, 0x05, yDisplayStart));
133*4882a593Smuzhiyun ERR(vreg_lfsr16(dev, 0x07, yDisplayEnd));
134*4882a593Smuzhiyun ERR(vreg_lfsr16(dev, 0x09, xEndCount));
135*4882a593Smuzhiyun ERR(vreg_lfsr16(dev, 0x0B, hSyncStart));
136*4882a593Smuzhiyun ERR(vreg_lfsr16(dev, 0x0D, hSyncEnd));
137*4882a593Smuzhiyun ERR(vreg_big_endian(dev, 0x0F, hPixels));
138*4882a593Smuzhiyun ERR(vreg_lfsr16(dev, 0x11, yEndCount));
139*4882a593Smuzhiyun ERR(vreg_lfsr16(dev, 0x13, vSyncStart));
140*4882a593Smuzhiyun ERR(vreg_lfsr16(dev, 0x15, vSyncEnd));
141*4882a593Smuzhiyun ERR(vreg_big_endian(dev, 0x17, vPixels));
142*4882a593Smuzhiyun ERR(vreg_little_endian(dev, 0x1B, pixelClock5KHz));
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun ERR(vreg(dev, 0x1F, 0));
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun ERR(vbuf(dev, WRITE_VIDREG_UNLOCK, DSIZEOF(WRITE_VIDREG_UNLOCK)));
147*4882a593Smuzhiyun */
udl_set_vid_cmds(char * wrptr,struct drm_display_mode * mode)148*4882a593Smuzhiyun static char *udl_set_vid_cmds(char *wrptr, struct drm_display_mode *mode)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun u16 xds, yds;
151*4882a593Smuzhiyun u16 xde, yde;
152*4882a593Smuzhiyun u16 yec;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* x display start */
155*4882a593Smuzhiyun xds = mode->crtc_htotal - mode->crtc_hsync_start;
156*4882a593Smuzhiyun wrptr = udl_set_register_lfsr16(wrptr, 0x01, xds);
157*4882a593Smuzhiyun /* x display end */
158*4882a593Smuzhiyun xde = xds + mode->crtc_hdisplay;
159*4882a593Smuzhiyun wrptr = udl_set_register_lfsr16(wrptr, 0x03, xde);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* y display start */
162*4882a593Smuzhiyun yds = mode->crtc_vtotal - mode->crtc_vsync_start;
163*4882a593Smuzhiyun wrptr = udl_set_register_lfsr16(wrptr, 0x05, yds);
164*4882a593Smuzhiyun /* y display end */
165*4882a593Smuzhiyun yde = yds + mode->crtc_vdisplay;
166*4882a593Smuzhiyun wrptr = udl_set_register_lfsr16(wrptr, 0x07, yde);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* x end count is active + blanking - 1 */
169*4882a593Smuzhiyun wrptr = udl_set_register_lfsr16(wrptr, 0x09,
170*4882a593Smuzhiyun mode->crtc_htotal - 1);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* libdlo hardcodes hsync start to 1 */
173*4882a593Smuzhiyun wrptr = udl_set_register_lfsr16(wrptr, 0x0B, 1);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* hsync end is width of sync pulse + 1 */
176*4882a593Smuzhiyun wrptr = udl_set_register_lfsr16(wrptr, 0x0D,
177*4882a593Smuzhiyun mode->crtc_hsync_end - mode->crtc_hsync_start + 1);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* hpixels is active pixels */
180*4882a593Smuzhiyun wrptr = udl_set_register_16(wrptr, 0x0F, mode->hdisplay);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* yendcount is vertical active + vertical blanking */
183*4882a593Smuzhiyun yec = mode->crtc_vtotal;
184*4882a593Smuzhiyun wrptr = udl_set_register_lfsr16(wrptr, 0x11, yec);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* libdlo hardcodes vsync start to 0 */
187*4882a593Smuzhiyun wrptr = udl_set_register_lfsr16(wrptr, 0x13, 0);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* vsync end is width of vsync pulse */
190*4882a593Smuzhiyun wrptr = udl_set_register_lfsr16(wrptr, 0x15, mode->crtc_vsync_end - mode->crtc_vsync_start);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* vpixels is active pixels */
193*4882a593Smuzhiyun wrptr = udl_set_register_16(wrptr, 0x17, mode->crtc_vdisplay);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun wrptr = udl_set_register_16be(wrptr, 0x1B,
196*4882a593Smuzhiyun mode->clock / 5);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun return wrptr;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
udl_dummy_render(char * wrptr)201*4882a593Smuzhiyun static char *udl_dummy_render(char *wrptr)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun *wrptr++ = 0xAF;
204*4882a593Smuzhiyun *wrptr++ = 0x6A; /* copy */
205*4882a593Smuzhiyun *wrptr++ = 0x00; /* from addr */
206*4882a593Smuzhiyun *wrptr++ = 0x00;
207*4882a593Smuzhiyun *wrptr++ = 0x00;
208*4882a593Smuzhiyun *wrptr++ = 0x01; /* one pixel */
209*4882a593Smuzhiyun *wrptr++ = 0x00; /* to address */
210*4882a593Smuzhiyun *wrptr++ = 0x00;
211*4882a593Smuzhiyun *wrptr++ = 0x00;
212*4882a593Smuzhiyun return wrptr;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
udl_crtc_write_mode_to_hw(struct drm_crtc * crtc)215*4882a593Smuzhiyun static int udl_crtc_write_mode_to_hw(struct drm_crtc *crtc)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun struct drm_device *dev = crtc->dev;
218*4882a593Smuzhiyun struct udl_device *udl = to_udl(dev);
219*4882a593Smuzhiyun struct urb *urb;
220*4882a593Smuzhiyun char *buf;
221*4882a593Smuzhiyun int retval;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun if (udl->mode_buf_len == 0) {
224*4882a593Smuzhiyun DRM_ERROR("No mode set\n");
225*4882a593Smuzhiyun return -EINVAL;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun urb = udl_get_urb(dev);
229*4882a593Smuzhiyun if (!urb)
230*4882a593Smuzhiyun return -ENOMEM;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun buf = (char *)urb->transfer_buffer;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun memcpy(buf, udl->mode_buf, udl->mode_buf_len);
235*4882a593Smuzhiyun retval = udl_submit_urb(dev, urb, udl->mode_buf_len);
236*4882a593Smuzhiyun DRM_DEBUG("write mode info %d\n", udl->mode_buf_len);
237*4882a593Smuzhiyun return retval;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
udl_log_cpp(unsigned int cpp)240*4882a593Smuzhiyun static long udl_log_cpp(unsigned int cpp)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun if (WARN_ON(!is_power_of_2(cpp)))
243*4882a593Smuzhiyun return -EINVAL;
244*4882a593Smuzhiyun return __ffs(cpp);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
udl_aligned_damage_clip(struct drm_rect * clip,int x,int y,int width,int height)247*4882a593Smuzhiyun static int udl_aligned_damage_clip(struct drm_rect *clip, int x, int y,
248*4882a593Smuzhiyun int width, int height)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun int x1, x2;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun if (WARN_ON_ONCE(x < 0) ||
253*4882a593Smuzhiyun WARN_ON_ONCE(y < 0) ||
254*4882a593Smuzhiyun WARN_ON_ONCE(width < 0) ||
255*4882a593Smuzhiyun WARN_ON_ONCE(height < 0))
256*4882a593Smuzhiyun return -EINVAL;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun x1 = ALIGN_DOWN(x, sizeof(unsigned long));
259*4882a593Smuzhiyun x2 = ALIGN(width + (x - x1), sizeof(unsigned long)) + x1;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun clip->x1 = x1;
262*4882a593Smuzhiyun clip->y1 = y;
263*4882a593Smuzhiyun clip->x2 = x2;
264*4882a593Smuzhiyun clip->y2 = y + height;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun return 0;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
udl_handle_damage(struct drm_framebuffer * fb,int x,int y,int width,int height)269*4882a593Smuzhiyun static int udl_handle_damage(struct drm_framebuffer *fb, int x, int y,
270*4882a593Smuzhiyun int width, int height)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun struct drm_device *dev = fb->dev;
273*4882a593Smuzhiyun struct dma_buf_attachment *import_attach = fb->obj[0]->import_attach;
274*4882a593Smuzhiyun int i, ret, tmp_ret;
275*4882a593Smuzhiyun char *cmd;
276*4882a593Smuzhiyun struct urb *urb;
277*4882a593Smuzhiyun struct drm_rect clip;
278*4882a593Smuzhiyun int log_bpp;
279*4882a593Smuzhiyun void *vaddr;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun ret = udl_log_cpp(fb->format->cpp[0]);
282*4882a593Smuzhiyun if (ret < 0)
283*4882a593Smuzhiyun return ret;
284*4882a593Smuzhiyun log_bpp = ret;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun ret = udl_aligned_damage_clip(&clip, x, y, width, height);
287*4882a593Smuzhiyun if (ret)
288*4882a593Smuzhiyun return ret;
289*4882a593Smuzhiyun else if ((clip.x2 > fb->width) || (clip.y2 > fb->height))
290*4882a593Smuzhiyun return -EINVAL;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun if (import_attach) {
293*4882a593Smuzhiyun ret = dma_buf_begin_cpu_access(import_attach->dmabuf,
294*4882a593Smuzhiyun DMA_FROM_DEVICE);
295*4882a593Smuzhiyun if (ret)
296*4882a593Smuzhiyun return ret;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun vaddr = drm_gem_shmem_vmap(fb->obj[0]);
300*4882a593Smuzhiyun if (IS_ERR(vaddr)) {
301*4882a593Smuzhiyun DRM_ERROR("failed to vmap fb\n");
302*4882a593Smuzhiyun goto out_dma_buf_end_cpu_access;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun urb = udl_get_urb(dev);
306*4882a593Smuzhiyun if (!urb) {
307*4882a593Smuzhiyun ret = -ENOMEM;
308*4882a593Smuzhiyun goto out_drm_gem_shmem_vunmap;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun cmd = urb->transfer_buffer;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun for (i = clip.y1; i < clip.y2; i++) {
313*4882a593Smuzhiyun const int line_offset = fb->pitches[0] * i;
314*4882a593Smuzhiyun const int byte_offset = line_offset + (clip.x1 << log_bpp);
315*4882a593Smuzhiyun const int dev_byte_offset = (fb->width * i + clip.x1) << log_bpp;
316*4882a593Smuzhiyun const int byte_width = (clip.x2 - clip.x1) << log_bpp;
317*4882a593Smuzhiyun ret = udl_render_hline(dev, log_bpp, &urb, (char *)vaddr,
318*4882a593Smuzhiyun &cmd, byte_offset, dev_byte_offset,
319*4882a593Smuzhiyun byte_width);
320*4882a593Smuzhiyun if (ret)
321*4882a593Smuzhiyun goto out_drm_gem_shmem_vunmap;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun if (cmd > (char *)urb->transfer_buffer) {
325*4882a593Smuzhiyun /* Send partial buffer remaining before exiting */
326*4882a593Smuzhiyun int len;
327*4882a593Smuzhiyun if (cmd < (char *)urb->transfer_buffer + urb->transfer_buffer_length)
328*4882a593Smuzhiyun *cmd++ = 0xAF;
329*4882a593Smuzhiyun len = cmd - (char *)urb->transfer_buffer;
330*4882a593Smuzhiyun ret = udl_submit_urb(dev, urb, len);
331*4882a593Smuzhiyun } else {
332*4882a593Smuzhiyun udl_urb_completion(urb);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun ret = 0;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun out_drm_gem_shmem_vunmap:
338*4882a593Smuzhiyun drm_gem_shmem_vunmap(fb->obj[0], vaddr);
339*4882a593Smuzhiyun out_dma_buf_end_cpu_access:
340*4882a593Smuzhiyun if (import_attach) {
341*4882a593Smuzhiyun tmp_ret = dma_buf_end_cpu_access(import_attach->dmabuf,
342*4882a593Smuzhiyun DMA_FROM_DEVICE);
343*4882a593Smuzhiyun if (tmp_ret && !ret)
344*4882a593Smuzhiyun ret = tmp_ret; /* only update ret if not set yet */
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun return ret;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /*
351*4882a593Smuzhiyun * Simple display pipeline
352*4882a593Smuzhiyun */
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun static const uint32_t udl_simple_display_pipe_formats[] = {
355*4882a593Smuzhiyun DRM_FORMAT_RGB565,
356*4882a593Smuzhiyun DRM_FORMAT_XRGB8888,
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun static enum drm_mode_status
udl_simple_display_pipe_mode_valid(struct drm_simple_display_pipe * pipe,const struct drm_display_mode * mode)360*4882a593Smuzhiyun udl_simple_display_pipe_mode_valid(struct drm_simple_display_pipe *pipe,
361*4882a593Smuzhiyun const struct drm_display_mode *mode)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun return MODE_OK;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun static void
udl_simple_display_pipe_enable(struct drm_simple_display_pipe * pipe,struct drm_crtc_state * crtc_state,struct drm_plane_state * plane_state)367*4882a593Smuzhiyun udl_simple_display_pipe_enable(struct drm_simple_display_pipe *pipe,
368*4882a593Smuzhiyun struct drm_crtc_state *crtc_state,
369*4882a593Smuzhiyun struct drm_plane_state *plane_state)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun struct drm_crtc *crtc = &pipe->crtc;
372*4882a593Smuzhiyun struct drm_device *dev = crtc->dev;
373*4882a593Smuzhiyun struct drm_framebuffer *fb = plane_state->fb;
374*4882a593Smuzhiyun struct udl_device *udl = to_udl(dev);
375*4882a593Smuzhiyun struct drm_display_mode *mode = &crtc_state->mode;
376*4882a593Smuzhiyun char *buf;
377*4882a593Smuzhiyun char *wrptr;
378*4882a593Smuzhiyun int color_depth = UDL_COLOR_DEPTH_16BPP;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun buf = (char *)udl->mode_buf;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /* This first section has to do with setting the base address on the
383*4882a593Smuzhiyun * controller associated with the display. There are 2 base
384*4882a593Smuzhiyun * pointers, currently, we only use the 16 bpp segment.
385*4882a593Smuzhiyun */
386*4882a593Smuzhiyun wrptr = udl_vidreg_lock(buf);
387*4882a593Smuzhiyun wrptr = udl_set_color_depth(wrptr, color_depth);
388*4882a593Smuzhiyun /* set base for 16bpp segment to 0 */
389*4882a593Smuzhiyun wrptr = udl_set_base16bpp(wrptr, 0);
390*4882a593Smuzhiyun /* set base for 8bpp segment to end of fb */
391*4882a593Smuzhiyun wrptr = udl_set_base8bpp(wrptr, 2 * mode->vdisplay * mode->hdisplay);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun wrptr = udl_set_vid_cmds(wrptr, mode);
394*4882a593Smuzhiyun wrptr = udl_set_blank_mode(wrptr, UDL_BLANK_MODE_ON);
395*4882a593Smuzhiyun wrptr = udl_vidreg_unlock(wrptr);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun wrptr = udl_dummy_render(wrptr);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun udl->mode_buf_len = wrptr - buf;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun udl_handle_damage(fb, 0, 0, fb->width, fb->height);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /* enable display */
404*4882a593Smuzhiyun udl_crtc_write_mode_to_hw(crtc);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun static void
udl_simple_display_pipe_disable(struct drm_simple_display_pipe * pipe)408*4882a593Smuzhiyun udl_simple_display_pipe_disable(struct drm_simple_display_pipe *pipe)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun struct drm_crtc *crtc = &pipe->crtc;
411*4882a593Smuzhiyun struct drm_device *dev = crtc->dev;
412*4882a593Smuzhiyun struct urb *urb;
413*4882a593Smuzhiyun char *buf;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun urb = udl_get_urb(dev);
416*4882a593Smuzhiyun if (!urb)
417*4882a593Smuzhiyun return;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun buf = (char *)urb->transfer_buffer;
420*4882a593Smuzhiyun buf = udl_vidreg_lock(buf);
421*4882a593Smuzhiyun buf = udl_set_blank_mode(buf, UDL_BLANK_MODE_POWERDOWN);
422*4882a593Smuzhiyun buf = udl_vidreg_unlock(buf);
423*4882a593Smuzhiyun buf = udl_dummy_render(buf);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun udl_submit_urb(dev, urb, buf - (char *)urb->transfer_buffer);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun static void
udl_simple_display_pipe_update(struct drm_simple_display_pipe * pipe,struct drm_plane_state * old_plane_state)429*4882a593Smuzhiyun udl_simple_display_pipe_update(struct drm_simple_display_pipe *pipe,
430*4882a593Smuzhiyun struct drm_plane_state *old_plane_state)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun struct drm_plane_state *state = pipe->plane.state;
433*4882a593Smuzhiyun struct drm_framebuffer *fb = state->fb;
434*4882a593Smuzhiyun struct drm_rect rect;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun if (!fb)
437*4882a593Smuzhiyun return;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun if (drm_atomic_helper_damage_merged(old_plane_state, state, &rect))
440*4882a593Smuzhiyun udl_handle_damage(fb, rect.x1, rect.y1, rect.x2 - rect.x1,
441*4882a593Smuzhiyun rect.y2 - rect.y1);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun static const
445*4882a593Smuzhiyun struct drm_simple_display_pipe_funcs udl_simple_display_pipe_funcs = {
446*4882a593Smuzhiyun .mode_valid = udl_simple_display_pipe_mode_valid,
447*4882a593Smuzhiyun .enable = udl_simple_display_pipe_enable,
448*4882a593Smuzhiyun .disable = udl_simple_display_pipe_disable,
449*4882a593Smuzhiyun .update = udl_simple_display_pipe_update,
450*4882a593Smuzhiyun .prepare_fb = drm_gem_fb_simple_display_pipe_prepare_fb,
451*4882a593Smuzhiyun };
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /*
454*4882a593Smuzhiyun * Modesetting
455*4882a593Smuzhiyun */
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun static const struct drm_mode_config_funcs udl_mode_funcs = {
458*4882a593Smuzhiyun .fb_create = drm_gem_fb_create_with_dirty,
459*4882a593Smuzhiyun .atomic_check = drm_atomic_helper_check,
460*4882a593Smuzhiyun .atomic_commit = drm_atomic_helper_commit,
461*4882a593Smuzhiyun };
462*4882a593Smuzhiyun
udl_modeset_init(struct drm_device * dev)463*4882a593Smuzhiyun int udl_modeset_init(struct drm_device *dev)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun size_t format_count = ARRAY_SIZE(udl_simple_display_pipe_formats);
466*4882a593Smuzhiyun struct udl_device *udl = to_udl(dev);
467*4882a593Smuzhiyun struct drm_connector *connector;
468*4882a593Smuzhiyun int ret;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun ret = drmm_mode_config_init(dev);
471*4882a593Smuzhiyun if (ret)
472*4882a593Smuzhiyun return ret;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun dev->mode_config.min_width = 640;
475*4882a593Smuzhiyun dev->mode_config.min_height = 480;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun dev->mode_config.max_width = 2048;
478*4882a593Smuzhiyun dev->mode_config.max_height = 2048;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun dev->mode_config.prefer_shadow = 0;
481*4882a593Smuzhiyun dev->mode_config.preferred_depth = 16;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun dev->mode_config.funcs = &udl_mode_funcs;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun connector = udl_connector_init(dev);
486*4882a593Smuzhiyun if (IS_ERR(connector))
487*4882a593Smuzhiyun return PTR_ERR(connector);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun format_count = ARRAY_SIZE(udl_simple_display_pipe_formats);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun ret = drm_simple_display_pipe_init(dev, &udl->display_pipe,
492*4882a593Smuzhiyun &udl_simple_display_pipe_funcs,
493*4882a593Smuzhiyun udl_simple_display_pipe_formats,
494*4882a593Smuzhiyun format_count, NULL, connector);
495*4882a593Smuzhiyun if (ret)
496*4882a593Smuzhiyun return ret;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun drm_mode_config_reset(dev);
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun return 0;
501*4882a593Smuzhiyun }
502