1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright (C) 2017 Linus Walleij <linus.walleij@linaro.org> 4*4882a593Smuzhiyun * Parts of this file were based on sources as follows: 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Copyright (C) 2006-2008 Intel Corporation 7*4882a593Smuzhiyun * Copyright (C) 2007 Amos Lee <amos_lee@storlinksemi.com> 8*4882a593Smuzhiyun * Copyright (C) 2007 Dave Airlie <airlied@linux.ie> 9*4882a593Smuzhiyun * Copyright (C) 2011 Texas Instruments 10*4882a593Smuzhiyun * Copyright (C) 2017 Eric Anholt 11*4882a593Smuzhiyun */ 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #ifndef _TVE200_DRM_H_ 14*4882a593Smuzhiyun #define _TVE200_DRM_H_ 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #include <linux/irqreturn.h> 17*4882a593Smuzhiyun 18*4882a593Smuzhiyun #include <drm/drm_simple_kms_helper.h> 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun struct clk; 21*4882a593Smuzhiyun struct drm_bridge; 22*4882a593Smuzhiyun struct drm_connector; 23*4882a593Smuzhiyun struct drm_device; 24*4882a593Smuzhiyun struct drm_file; 25*4882a593Smuzhiyun struct drm_mode_create_dumb; 26*4882a593Smuzhiyun struct drm_panel; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun /* Bits 2-31 are valid physical base addresses */ 29*4882a593Smuzhiyun #define TVE200_Y_FRAME_BASE_ADDR 0x00 30*4882a593Smuzhiyun #define TVE200_U_FRAME_BASE_ADDR 0x04 31*4882a593Smuzhiyun #define TVE200_V_FRAME_BASE_ADDR 0x08 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define TVE200_INT_EN 0x0C 34*4882a593Smuzhiyun #define TVE200_INT_CLR 0x10 35*4882a593Smuzhiyun #define TVE200_INT_STAT 0x14 36*4882a593Smuzhiyun #define TVE200_INT_BUS_ERR BIT(7) 37*4882a593Smuzhiyun #define TVE200_INT_V_STATUS BIT(6) /* vertical blank */ 38*4882a593Smuzhiyun #define TVE200_INT_V_NEXT_FRAME BIT(5) 39*4882a593Smuzhiyun #define TVE200_INT_U_NEXT_FRAME BIT(4) 40*4882a593Smuzhiyun #define TVE200_INT_Y_NEXT_FRAME BIT(3) 41*4882a593Smuzhiyun #define TVE200_INT_V_FIFO_UNDERRUN BIT(2) 42*4882a593Smuzhiyun #define TVE200_INT_U_FIFO_UNDERRUN BIT(1) 43*4882a593Smuzhiyun #define TVE200_INT_Y_FIFO_UNDERRUN BIT(0) 44*4882a593Smuzhiyun #define TVE200_FIFO_UNDERRUNS (TVE200_INT_V_FIFO_UNDERRUN | \ 45*4882a593Smuzhiyun TVE200_INT_U_FIFO_UNDERRUN | \ 46*4882a593Smuzhiyun TVE200_INT_Y_FIFO_UNDERRUN) 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define TVE200_CTRL 0x18 49*4882a593Smuzhiyun #define TVE200_CTRL_YUV420 BIT(31) 50*4882a593Smuzhiyun #define TVE200_CTRL_CSMODE BIT(30) 51*4882a593Smuzhiyun #define TVE200_CTRL_NONINTERLACE BIT(28) /* 0 = non-interlace CCIR656 */ 52*4882a593Smuzhiyun #define TVE200_CTRL_TVCLKP BIT(27) /* Inverted clock phase */ 53*4882a593Smuzhiyun /* Bits 24..26 define the burst size after arbitration on the bus */ 54*4882a593Smuzhiyun #define TVE200_CTRL_BURST_4_WORDS (0 << 24) 55*4882a593Smuzhiyun #define TVE200_CTRL_BURST_8_WORDS (1 << 24) 56*4882a593Smuzhiyun #define TVE200_CTRL_BURST_16_WORDS (2 << 24) 57*4882a593Smuzhiyun #define TVE200_CTRL_BURST_32_WORDS (3 << 24) 58*4882a593Smuzhiyun #define TVE200_CTRL_BURST_64_WORDS (4 << 24) 59*4882a593Smuzhiyun #define TVE200_CTRL_BURST_128_WORDS (5 << 24) 60*4882a593Smuzhiyun #define TVE200_CTRL_BURST_256_WORDS (6 << 24) 61*4882a593Smuzhiyun #define TVE200_CTRL_BURST_0_WORDS (7 << 24) /* ? */ 62*4882a593Smuzhiyun /* 63*4882a593Smuzhiyun * Bits 16..23 is the retry count*16 before issueing a new AHB transfer 64*4882a593Smuzhiyun * on the AHB bus. 65*4882a593Smuzhiyun */ 66*4882a593Smuzhiyun #define TVE200_CTRL_RETRYCNT_MASK GENMASK(23, 16) 67*4882a593Smuzhiyun #define TVE200_CTRL_RETRYCNT_16 (1 << 16) 68*4882a593Smuzhiyun #define TVE200_CTRL_BBBP BIT(15) /* 0 = little-endian */ 69*4882a593Smuzhiyun /* Bits 12..14 define the YCbCr ordering */ 70*4882a593Smuzhiyun #define TVE200_CTRL_YCBCRODR_CB0Y0CR0Y1 (0 << 12) 71*4882a593Smuzhiyun #define TVE200_CTRL_YCBCRODR_Y0CB0Y1CR0 (1 << 12) 72*4882a593Smuzhiyun #define TVE200_CTRL_YCBCRODR_CR0Y0CB0Y1 (2 << 12) 73*4882a593Smuzhiyun #define TVE200_CTRL_YCBCRODR_Y1CB0Y0CR0 (3 << 12) 74*4882a593Smuzhiyun #define TVE200_CTRL_YCBCRODR_CR0Y1CB0Y0 (4 << 12) 75*4882a593Smuzhiyun #define TVE200_CTRL_YCBCRODR_Y1CR0Y0CB0 (5 << 12) 76*4882a593Smuzhiyun #define TVE200_CTRL_YCBCRODR_CB0Y1CR0Y0 (6 << 12) 77*4882a593Smuzhiyun #define TVE200_CTRL_YCBCRODR_Y0CR0Y1CB0 (7 << 12) 78*4882a593Smuzhiyun /* Bits 10..11 define the input resolution (framebuffer size) */ 79*4882a593Smuzhiyun #define TVE200_CTRL_IPRESOL_CIF (0 << 10) 80*4882a593Smuzhiyun #define TVE200_CTRL_IPRESOL_VGA (1 << 10) 81*4882a593Smuzhiyun #define TVE200_CTRL_IPRESOL_D1 (2 << 10) 82*4882a593Smuzhiyun #define TVE200_CTRL_NTSC BIT(9) /* 0 = PAL, 1 = NTSC */ 83*4882a593Smuzhiyun #define TVE200_CTRL_INTERLACE BIT(8) /* 1 = interlace, only for D1 */ 84*4882a593Smuzhiyun #define TVE200_IPDMOD_RGB555 (0 << 6) /* TVE200_CTRL_YUV420 = 0 */ 85*4882a593Smuzhiyun #define TVE200_IPDMOD_RGB565 (1 << 6) 86*4882a593Smuzhiyun #define TVE200_IPDMOD_RGB888 (2 << 6) 87*4882a593Smuzhiyun #define TVE200_IPDMOD_YUV420 (2 << 6) /* TVE200_CTRL_YUV420 = 1 */ 88*4882a593Smuzhiyun #define TVE200_IPDMOD_YUV422 (3 << 6) 89*4882a593Smuzhiyun /* Bits 4 & 5 define when to fire the vblank IRQ */ 90*4882a593Smuzhiyun #define TVE200_VSTSTYPE_VSYNC (0 << 4) /* start of vsync */ 91*4882a593Smuzhiyun #define TVE200_VSTSTYPE_VBP (1 << 4) /* start of v back porch */ 92*4882a593Smuzhiyun #define TVE200_VSTSTYPE_VAI (2 << 4) /* start of v active image */ 93*4882a593Smuzhiyun #define TVE200_VSTSTYPE_VFP (3 << 4) /* start of v front porch */ 94*4882a593Smuzhiyun #define TVE200_VSTSTYPE_BITS (BIT(4) | BIT(5)) 95*4882a593Smuzhiyun #define TVE200_BGR BIT(1) /* 0 = RGB, 1 = BGR */ 96*4882a593Smuzhiyun #define TVE200_TVEEN BIT(0) /* Enable TVE block */ 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun #define TVE200_CTRL_2 0x1c 99*4882a593Smuzhiyun #define TVE200_CTRL_3 0x20 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun #define TVE200_CTRL_4 0x24 102*4882a593Smuzhiyun #define TVE200_CTRL_4_RESET BIT(0) /* triggers reset of TVE200 */ 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun struct tve200_drm_dev_private { 105*4882a593Smuzhiyun struct drm_device *drm; 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun struct drm_connector *connector; 108*4882a593Smuzhiyun struct drm_panel *panel; 109*4882a593Smuzhiyun struct drm_bridge *bridge; 110*4882a593Smuzhiyun struct drm_simple_display_pipe pipe; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun void *regs; 113*4882a593Smuzhiyun struct clk *pclk; 114*4882a593Smuzhiyun struct clk *clk; 115*4882a593Smuzhiyun }; 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun #define to_tve200_connector(x) \ 118*4882a593Smuzhiyun container_of(x, struct tve200_drm_connector, connector) 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun int tve200_display_init(struct drm_device *dev); 121*4882a593Smuzhiyun irqreturn_t tve200_irq(int irq, void *data); 122*4882a593Smuzhiyun int tve200_connector_init(struct drm_device *dev); 123*4882a593Smuzhiyun int tve200_encoder_init(struct drm_device *dev); 124*4882a593Smuzhiyun int tve200_dumb_create(struct drm_file *file_priv, 125*4882a593Smuzhiyun struct drm_device *dev, 126*4882a593Smuzhiyun struct drm_mode_create_dumb *args); 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun #endif /* _TVE200_DRM_H_ */ 129