1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2017 Linus Walleij <linus.walleij@linaro.org>
4*4882a593Smuzhiyun * Parts of this file were based on sources as follows:
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2006-2008 Intel Corporation
7*4882a593Smuzhiyun * Copyright (C) 2007 Amos Lee <amos_lee@storlinksemi.com>
8*4882a593Smuzhiyun * Copyright (C) 2007 Dave Airlie <airlied@linux.ie>
9*4882a593Smuzhiyun * Copyright (C) 2011 Texas Instruments
10*4882a593Smuzhiyun * Copyright (C) 2017 Eric Anholt
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/clk.h>
14*4882a593Smuzhiyun #include <linux/version.h>
15*4882a593Smuzhiyun #include <linux/dma-buf.h>
16*4882a593Smuzhiyun #include <linux/of_graph.h>
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <drm/drm_fb_cma_helper.h>
20*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
21*4882a593Smuzhiyun #include <drm/drm_gem_cma_helper.h>
22*4882a593Smuzhiyun #include <drm/drm_gem_framebuffer_helper.h>
23*4882a593Smuzhiyun #include <drm/drm_panel.h>
24*4882a593Smuzhiyun #include <drm/drm_vblank.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include "tve200_drm.h"
27*4882a593Smuzhiyun
tve200_irq(int irq,void * data)28*4882a593Smuzhiyun irqreturn_t tve200_irq(int irq, void *data)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun struct tve200_drm_dev_private *priv = data;
31*4882a593Smuzhiyun u32 stat;
32*4882a593Smuzhiyun u32 val;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun stat = readl(priv->regs + TVE200_INT_STAT);
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun if (!stat)
37*4882a593Smuzhiyun return IRQ_NONE;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /*
40*4882a593Smuzhiyun * Vblank IRQ
41*4882a593Smuzhiyun *
42*4882a593Smuzhiyun * The hardware is a bit tilted: the line stays high after clearing
43*4882a593Smuzhiyun * the vblank IRQ, firing many more interrupts. We counter this
44*4882a593Smuzhiyun * by toggling the IRQ back and forth from firing at vblank and
45*4882a593Smuzhiyun * firing at start of active image, which works around the problem
46*4882a593Smuzhiyun * since those occur strictly in sequence, and we get two IRQs for each
47*4882a593Smuzhiyun * frame, one at start of Vblank (that we make call into the CRTC) and
48*4882a593Smuzhiyun * another one at the start of the image (that we discard).
49*4882a593Smuzhiyun */
50*4882a593Smuzhiyun if (stat & TVE200_INT_V_STATUS) {
51*4882a593Smuzhiyun val = readl(priv->regs + TVE200_CTRL);
52*4882a593Smuzhiyun /* We have an actual start of vsync */
53*4882a593Smuzhiyun if (!(val & TVE200_VSTSTYPE_BITS)) {
54*4882a593Smuzhiyun drm_crtc_handle_vblank(&priv->pipe.crtc);
55*4882a593Smuzhiyun /* Toggle trigger to start of active image */
56*4882a593Smuzhiyun val |= TVE200_VSTSTYPE_VAI;
57*4882a593Smuzhiyun } else {
58*4882a593Smuzhiyun /* Toggle trigger back to start of vsync */
59*4882a593Smuzhiyun val &= ~TVE200_VSTSTYPE_BITS;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun writel(val, priv->regs + TVE200_CTRL);
62*4882a593Smuzhiyun } else
63*4882a593Smuzhiyun dev_err(priv->drm->dev, "stray IRQ %08x\n", stat);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* Clear the interrupt once done */
66*4882a593Smuzhiyun writel(stat, priv->regs + TVE200_INT_CLR);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun return IRQ_HANDLED;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
tve200_display_check(struct drm_simple_display_pipe * pipe,struct drm_plane_state * pstate,struct drm_crtc_state * cstate)71*4882a593Smuzhiyun static int tve200_display_check(struct drm_simple_display_pipe *pipe,
72*4882a593Smuzhiyun struct drm_plane_state *pstate,
73*4882a593Smuzhiyun struct drm_crtc_state *cstate)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun const struct drm_display_mode *mode = &cstate->mode;
76*4882a593Smuzhiyun struct drm_framebuffer *old_fb = pipe->plane.state->fb;
77*4882a593Smuzhiyun struct drm_framebuffer *fb = pstate->fb;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /*
80*4882a593Smuzhiyun * We support these specific resolutions and nothing else.
81*4882a593Smuzhiyun */
82*4882a593Smuzhiyun if (!(mode->hdisplay == 352 && mode->vdisplay == 240) && /* SIF(525) */
83*4882a593Smuzhiyun !(mode->hdisplay == 352 && mode->vdisplay == 288) && /* CIF(625) */
84*4882a593Smuzhiyun !(mode->hdisplay == 640 && mode->vdisplay == 480) && /* VGA */
85*4882a593Smuzhiyun !(mode->hdisplay == 720 && mode->vdisplay == 480) && /* D1 */
86*4882a593Smuzhiyun !(mode->hdisplay == 720 && mode->vdisplay == 576)) { /* D1 */
87*4882a593Smuzhiyun DRM_DEBUG_KMS("unsupported display mode (%u x %u)\n",
88*4882a593Smuzhiyun mode->hdisplay, mode->vdisplay);
89*4882a593Smuzhiyun return -EINVAL;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun if (fb) {
93*4882a593Smuzhiyun u32 offset = drm_fb_cma_get_gem_addr(fb, pstate, 0);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* FB base address must be dword aligned. */
96*4882a593Smuzhiyun if (offset & 3) {
97*4882a593Smuzhiyun DRM_DEBUG_KMS("FB not 32-bit aligned\n");
98*4882a593Smuzhiyun return -EINVAL;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /*
102*4882a593Smuzhiyun * There's no pitch register, the mode's hdisplay
103*4882a593Smuzhiyun * controls this.
104*4882a593Smuzhiyun */
105*4882a593Smuzhiyun if (fb->pitches[0] != mode->hdisplay * fb->format->cpp[0]) {
106*4882a593Smuzhiyun DRM_DEBUG_KMS("can't handle pitches\n");
107*4882a593Smuzhiyun return -EINVAL;
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /*
111*4882a593Smuzhiyun * We can't change the FB format in a flicker-free
112*4882a593Smuzhiyun * manner (and only update it during CRTC enable).
113*4882a593Smuzhiyun */
114*4882a593Smuzhiyun if (old_fb && old_fb->format != fb->format)
115*4882a593Smuzhiyun cstate->mode_changed = true;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun return 0;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
tve200_display_enable(struct drm_simple_display_pipe * pipe,struct drm_crtc_state * cstate,struct drm_plane_state * plane_state)121*4882a593Smuzhiyun static void tve200_display_enable(struct drm_simple_display_pipe *pipe,
122*4882a593Smuzhiyun struct drm_crtc_state *cstate,
123*4882a593Smuzhiyun struct drm_plane_state *plane_state)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun struct drm_crtc *crtc = &pipe->crtc;
126*4882a593Smuzhiyun struct drm_plane *plane = &pipe->plane;
127*4882a593Smuzhiyun struct drm_device *drm = crtc->dev;
128*4882a593Smuzhiyun struct tve200_drm_dev_private *priv = drm->dev_private;
129*4882a593Smuzhiyun const struct drm_display_mode *mode = &cstate->mode;
130*4882a593Smuzhiyun struct drm_framebuffer *fb = plane->state->fb;
131*4882a593Smuzhiyun struct drm_connector *connector = priv->connector;
132*4882a593Smuzhiyun u32 format = fb->format->format;
133*4882a593Smuzhiyun u32 ctrl1 = 0;
134*4882a593Smuzhiyun int retries;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun clk_prepare_enable(priv->clk);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* Reset the TVE200 and wait for it to come back online */
139*4882a593Smuzhiyun writel(TVE200_CTRL_4_RESET, priv->regs + TVE200_CTRL_4);
140*4882a593Smuzhiyun for (retries = 0; retries < 5; retries++) {
141*4882a593Smuzhiyun usleep_range(30000, 50000);
142*4882a593Smuzhiyun if (readl(priv->regs + TVE200_CTRL_4) & TVE200_CTRL_4_RESET)
143*4882a593Smuzhiyun continue;
144*4882a593Smuzhiyun else
145*4882a593Smuzhiyun break;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun if (retries == 5 &&
148*4882a593Smuzhiyun readl(priv->regs + TVE200_CTRL_4) & TVE200_CTRL_4_RESET) {
149*4882a593Smuzhiyun dev_err(drm->dev, "can't get hardware out of reset\n");
150*4882a593Smuzhiyun return;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* Function 1 */
154*4882a593Smuzhiyun ctrl1 |= TVE200_CTRL_CSMODE;
155*4882a593Smuzhiyun /* Interlace mode for CCIR656: parameterize? */
156*4882a593Smuzhiyun ctrl1 |= TVE200_CTRL_NONINTERLACE;
157*4882a593Smuzhiyun /* 32 words per burst */
158*4882a593Smuzhiyun ctrl1 |= TVE200_CTRL_BURST_32_WORDS;
159*4882a593Smuzhiyun /* 16 retries */
160*4882a593Smuzhiyun ctrl1 |= TVE200_CTRL_RETRYCNT_16;
161*4882a593Smuzhiyun /* NTSC mode: parametrize? */
162*4882a593Smuzhiyun ctrl1 |= TVE200_CTRL_NTSC;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* Vsync IRQ at start of Vsync at first */
165*4882a593Smuzhiyun ctrl1 |= TVE200_VSTSTYPE_VSYNC;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun if (connector->display_info.bus_flags &
168*4882a593Smuzhiyun DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE)
169*4882a593Smuzhiyun ctrl1 |= TVE200_CTRL_TVCLKP;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun if ((mode->hdisplay == 352 && mode->vdisplay == 240) || /* SIF(525) */
172*4882a593Smuzhiyun (mode->hdisplay == 352 && mode->vdisplay == 288)) { /* CIF(625) */
173*4882a593Smuzhiyun ctrl1 |= TVE200_CTRL_IPRESOL_CIF;
174*4882a593Smuzhiyun dev_info(drm->dev, "CIF mode\n");
175*4882a593Smuzhiyun } else if (mode->hdisplay == 640 && mode->vdisplay == 480) {
176*4882a593Smuzhiyun ctrl1 |= TVE200_CTRL_IPRESOL_VGA;
177*4882a593Smuzhiyun dev_info(drm->dev, "VGA mode\n");
178*4882a593Smuzhiyun } else if ((mode->hdisplay == 720 && mode->vdisplay == 480) ||
179*4882a593Smuzhiyun (mode->hdisplay == 720 && mode->vdisplay == 576)) {
180*4882a593Smuzhiyun ctrl1 |= TVE200_CTRL_IPRESOL_D1;
181*4882a593Smuzhiyun dev_info(drm->dev, "D1 mode\n");
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun if (format & DRM_FORMAT_BIG_ENDIAN) {
185*4882a593Smuzhiyun ctrl1 |= TVE200_CTRL_BBBP;
186*4882a593Smuzhiyun format &= ~DRM_FORMAT_BIG_ENDIAN;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun switch (format) {
190*4882a593Smuzhiyun case DRM_FORMAT_XRGB8888:
191*4882a593Smuzhiyun ctrl1 |= TVE200_IPDMOD_RGB888;
192*4882a593Smuzhiyun break;
193*4882a593Smuzhiyun case DRM_FORMAT_RGB565:
194*4882a593Smuzhiyun ctrl1 |= TVE200_IPDMOD_RGB565;
195*4882a593Smuzhiyun break;
196*4882a593Smuzhiyun case DRM_FORMAT_XRGB1555:
197*4882a593Smuzhiyun ctrl1 |= TVE200_IPDMOD_RGB555;
198*4882a593Smuzhiyun break;
199*4882a593Smuzhiyun case DRM_FORMAT_XBGR8888:
200*4882a593Smuzhiyun ctrl1 |= TVE200_IPDMOD_RGB888 | TVE200_BGR;
201*4882a593Smuzhiyun break;
202*4882a593Smuzhiyun case DRM_FORMAT_BGR565:
203*4882a593Smuzhiyun ctrl1 |= TVE200_IPDMOD_RGB565 | TVE200_BGR;
204*4882a593Smuzhiyun break;
205*4882a593Smuzhiyun case DRM_FORMAT_XBGR1555:
206*4882a593Smuzhiyun ctrl1 |= TVE200_IPDMOD_RGB555 | TVE200_BGR;
207*4882a593Smuzhiyun break;
208*4882a593Smuzhiyun case DRM_FORMAT_YUYV:
209*4882a593Smuzhiyun ctrl1 |= TVE200_IPDMOD_YUV422;
210*4882a593Smuzhiyun ctrl1 |= TVE200_CTRL_YCBCRODR_CR0Y1CB0Y0;
211*4882a593Smuzhiyun break;
212*4882a593Smuzhiyun case DRM_FORMAT_YVYU:
213*4882a593Smuzhiyun ctrl1 |= TVE200_IPDMOD_YUV422;
214*4882a593Smuzhiyun ctrl1 |= TVE200_CTRL_YCBCRODR_CB0Y1CR0Y0;
215*4882a593Smuzhiyun break;
216*4882a593Smuzhiyun case DRM_FORMAT_UYVY:
217*4882a593Smuzhiyun ctrl1 |= TVE200_IPDMOD_YUV422;
218*4882a593Smuzhiyun ctrl1 |= TVE200_CTRL_YCBCRODR_Y1CR0Y0CB0;
219*4882a593Smuzhiyun break;
220*4882a593Smuzhiyun case DRM_FORMAT_VYUY:
221*4882a593Smuzhiyun ctrl1 |= TVE200_IPDMOD_YUV422;
222*4882a593Smuzhiyun ctrl1 |= TVE200_CTRL_YCBCRODR_Y1CB0Y0CR0;
223*4882a593Smuzhiyun break;
224*4882a593Smuzhiyun case DRM_FORMAT_YUV420:
225*4882a593Smuzhiyun ctrl1 |= TVE200_CTRL_YUV420;
226*4882a593Smuzhiyun ctrl1 |= TVE200_IPDMOD_YUV420;
227*4882a593Smuzhiyun break;
228*4882a593Smuzhiyun default:
229*4882a593Smuzhiyun dev_err(drm->dev, "Unknown FB format 0x%08x\n",
230*4882a593Smuzhiyun fb->format->format);
231*4882a593Smuzhiyun break;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun ctrl1 |= TVE200_TVEEN;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* Turn it on */
237*4882a593Smuzhiyun writel(ctrl1, priv->regs + TVE200_CTRL);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun drm_crtc_vblank_on(crtc);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
tve200_display_disable(struct drm_simple_display_pipe * pipe)242*4882a593Smuzhiyun static void tve200_display_disable(struct drm_simple_display_pipe *pipe)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun struct drm_crtc *crtc = &pipe->crtc;
245*4882a593Smuzhiyun struct drm_device *drm = crtc->dev;
246*4882a593Smuzhiyun struct tve200_drm_dev_private *priv = drm->dev_private;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun drm_crtc_vblank_off(crtc);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* Disable put into reset and Power Down */
251*4882a593Smuzhiyun writel(0, priv->regs + TVE200_CTRL);
252*4882a593Smuzhiyun writel(TVE200_CTRL_4_RESET, priv->regs + TVE200_CTRL_4);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun clk_disable_unprepare(priv->clk);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
tve200_display_update(struct drm_simple_display_pipe * pipe,struct drm_plane_state * old_pstate)257*4882a593Smuzhiyun static void tve200_display_update(struct drm_simple_display_pipe *pipe,
258*4882a593Smuzhiyun struct drm_plane_state *old_pstate)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun struct drm_crtc *crtc = &pipe->crtc;
261*4882a593Smuzhiyun struct drm_device *drm = crtc->dev;
262*4882a593Smuzhiyun struct tve200_drm_dev_private *priv = drm->dev_private;
263*4882a593Smuzhiyun struct drm_pending_vblank_event *event = crtc->state->event;
264*4882a593Smuzhiyun struct drm_plane *plane = &pipe->plane;
265*4882a593Smuzhiyun struct drm_plane_state *pstate = plane->state;
266*4882a593Smuzhiyun struct drm_framebuffer *fb = pstate->fb;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (fb) {
269*4882a593Smuzhiyun /* For RGB, the Y component is used as base address */
270*4882a593Smuzhiyun writel(drm_fb_cma_get_gem_addr(fb, pstate, 0),
271*4882a593Smuzhiyun priv->regs + TVE200_Y_FRAME_BASE_ADDR);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /* For three plane YUV we need two more addresses */
274*4882a593Smuzhiyun if (fb->format->format == DRM_FORMAT_YUV420) {
275*4882a593Smuzhiyun writel(drm_fb_cma_get_gem_addr(fb, pstate, 1),
276*4882a593Smuzhiyun priv->regs + TVE200_U_FRAME_BASE_ADDR);
277*4882a593Smuzhiyun writel(drm_fb_cma_get_gem_addr(fb, pstate, 2),
278*4882a593Smuzhiyun priv->regs + TVE200_V_FRAME_BASE_ADDR);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun if (event) {
283*4882a593Smuzhiyun crtc->state->event = NULL;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun spin_lock_irq(&crtc->dev->event_lock);
286*4882a593Smuzhiyun if (crtc->state->active && drm_crtc_vblank_get(crtc) == 0)
287*4882a593Smuzhiyun drm_crtc_arm_vblank_event(crtc, event);
288*4882a593Smuzhiyun else
289*4882a593Smuzhiyun drm_crtc_send_vblank_event(crtc, event);
290*4882a593Smuzhiyun spin_unlock_irq(&crtc->dev->event_lock);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
tve200_display_enable_vblank(struct drm_simple_display_pipe * pipe)294*4882a593Smuzhiyun static int tve200_display_enable_vblank(struct drm_simple_display_pipe *pipe)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun struct drm_crtc *crtc = &pipe->crtc;
297*4882a593Smuzhiyun struct drm_device *drm = crtc->dev;
298*4882a593Smuzhiyun struct tve200_drm_dev_private *priv = drm->dev_private;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* Clear any IRQs and enable */
301*4882a593Smuzhiyun writel(0xFF, priv->regs + TVE200_INT_CLR);
302*4882a593Smuzhiyun writel(TVE200_INT_V_STATUS, priv->regs + TVE200_INT_EN);
303*4882a593Smuzhiyun return 0;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
tve200_display_disable_vblank(struct drm_simple_display_pipe * pipe)306*4882a593Smuzhiyun static void tve200_display_disable_vblank(struct drm_simple_display_pipe *pipe)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun struct drm_crtc *crtc = &pipe->crtc;
309*4882a593Smuzhiyun struct drm_device *drm = crtc->dev;
310*4882a593Smuzhiyun struct tve200_drm_dev_private *priv = drm->dev_private;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun writel(0, priv->regs + TVE200_INT_EN);
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun static const struct drm_simple_display_pipe_funcs tve200_display_funcs = {
316*4882a593Smuzhiyun .check = tve200_display_check,
317*4882a593Smuzhiyun .enable = tve200_display_enable,
318*4882a593Smuzhiyun .disable = tve200_display_disable,
319*4882a593Smuzhiyun .update = tve200_display_update,
320*4882a593Smuzhiyun .prepare_fb = drm_gem_fb_simple_display_pipe_prepare_fb,
321*4882a593Smuzhiyun .enable_vblank = tve200_display_enable_vblank,
322*4882a593Smuzhiyun .disable_vblank = tve200_display_disable_vblank,
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun
tve200_display_init(struct drm_device * drm)325*4882a593Smuzhiyun int tve200_display_init(struct drm_device *drm)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun struct tve200_drm_dev_private *priv = drm->dev_private;
328*4882a593Smuzhiyun int ret;
329*4882a593Smuzhiyun static const u32 formats[] = {
330*4882a593Smuzhiyun DRM_FORMAT_XRGB8888,
331*4882a593Smuzhiyun DRM_FORMAT_XBGR8888,
332*4882a593Smuzhiyun DRM_FORMAT_RGB565,
333*4882a593Smuzhiyun DRM_FORMAT_BGR565,
334*4882a593Smuzhiyun DRM_FORMAT_XRGB1555,
335*4882a593Smuzhiyun DRM_FORMAT_XBGR1555,
336*4882a593Smuzhiyun /*
337*4882a593Smuzhiyun * The controller actually supports any YCbCr ordering,
338*4882a593Smuzhiyun * for packed YCbCr. This just lists the orderings that
339*4882a593Smuzhiyun * DRM supports.
340*4882a593Smuzhiyun */
341*4882a593Smuzhiyun DRM_FORMAT_YUYV,
342*4882a593Smuzhiyun DRM_FORMAT_YVYU,
343*4882a593Smuzhiyun DRM_FORMAT_UYVY,
344*4882a593Smuzhiyun DRM_FORMAT_VYUY,
345*4882a593Smuzhiyun /* This uses three planes */
346*4882a593Smuzhiyun DRM_FORMAT_YUV420,
347*4882a593Smuzhiyun };
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun ret = drm_simple_display_pipe_init(drm, &priv->pipe,
350*4882a593Smuzhiyun &tve200_display_funcs,
351*4882a593Smuzhiyun formats, ARRAY_SIZE(formats),
352*4882a593Smuzhiyun NULL,
353*4882a593Smuzhiyun priv->connector);
354*4882a593Smuzhiyun if (ret)
355*4882a593Smuzhiyun return ret;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun return 0;
358*4882a593Smuzhiyun }
359