xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/tilcdc/tilcdc_drv.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2012 Texas Instruments
4*4882a593Smuzhiyun  * Author: Rob Clark <robdclark@gmail.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun /* LCDC DRM driver, based on da8xx-fb */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/component.h>
10*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/pm_runtime.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
17*4882a593Smuzhiyun #include <drm/drm_debugfs.h>
18*4882a593Smuzhiyun #include <drm/drm_drv.h>
19*4882a593Smuzhiyun #include <drm/drm_fb_helper.h>
20*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
21*4882a593Smuzhiyun #include <drm/drm_gem_cma_helper.h>
22*4882a593Smuzhiyun #include <drm/drm_gem_framebuffer_helper.h>
23*4882a593Smuzhiyun #include <drm/drm_irq.h>
24*4882a593Smuzhiyun #include <drm/drm_mm.h>
25*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
26*4882a593Smuzhiyun #include <drm/drm_vblank.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include "tilcdc_drv.h"
30*4882a593Smuzhiyun #include "tilcdc_external.h"
31*4882a593Smuzhiyun #include "tilcdc_panel.h"
32*4882a593Smuzhiyun #include "tilcdc_regs.h"
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun static LIST_HEAD(module_list);
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun static const u32 tilcdc_rev1_formats[] = { DRM_FORMAT_RGB565 };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun static const u32 tilcdc_straight_formats[] = { DRM_FORMAT_RGB565,
39*4882a593Smuzhiyun 					       DRM_FORMAT_BGR888,
40*4882a593Smuzhiyun 					       DRM_FORMAT_XBGR8888 };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun static const u32 tilcdc_crossed_formats[] = { DRM_FORMAT_BGR565,
43*4882a593Smuzhiyun 					      DRM_FORMAT_RGB888,
44*4882a593Smuzhiyun 					      DRM_FORMAT_XRGB8888 };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun static const u32 tilcdc_legacy_formats[] = { DRM_FORMAT_RGB565,
47*4882a593Smuzhiyun 					     DRM_FORMAT_RGB888,
48*4882a593Smuzhiyun 					     DRM_FORMAT_XRGB8888 };
49*4882a593Smuzhiyun 
tilcdc_module_init(struct tilcdc_module * mod,const char * name,const struct tilcdc_module_ops * funcs)50*4882a593Smuzhiyun void tilcdc_module_init(struct tilcdc_module *mod, const char *name,
51*4882a593Smuzhiyun 		const struct tilcdc_module_ops *funcs)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	mod->name = name;
54*4882a593Smuzhiyun 	mod->funcs = funcs;
55*4882a593Smuzhiyun 	INIT_LIST_HEAD(&mod->list);
56*4882a593Smuzhiyun 	list_add(&mod->list, &module_list);
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
tilcdc_module_cleanup(struct tilcdc_module * mod)59*4882a593Smuzhiyun void tilcdc_module_cleanup(struct tilcdc_module *mod)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	list_del(&mod->list);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun static struct of_device_id tilcdc_of_match[];
65*4882a593Smuzhiyun 
tilcdc_atomic_check(struct drm_device * dev,struct drm_atomic_state * state)66*4882a593Smuzhiyun static int tilcdc_atomic_check(struct drm_device *dev,
67*4882a593Smuzhiyun 			       struct drm_atomic_state *state)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	int ret;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	ret = drm_atomic_helper_check_modeset(dev, state);
72*4882a593Smuzhiyun 	if (ret)
73*4882a593Smuzhiyun 		return ret;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	ret = drm_atomic_helper_check_planes(dev, state);
76*4882a593Smuzhiyun 	if (ret)
77*4882a593Smuzhiyun 		return ret;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	/*
80*4882a593Smuzhiyun 	 * tilcdc ->atomic_check can update ->mode_changed if pixel format
81*4882a593Smuzhiyun 	 * changes, hence will we check modeset changes again.
82*4882a593Smuzhiyun 	 */
83*4882a593Smuzhiyun 	ret = drm_atomic_helper_check_modeset(dev, state);
84*4882a593Smuzhiyun 	if (ret)
85*4882a593Smuzhiyun 		return ret;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	return ret;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun static const struct drm_mode_config_funcs mode_config_funcs = {
91*4882a593Smuzhiyun 	.fb_create = drm_gem_fb_create,
92*4882a593Smuzhiyun 	.atomic_check = tilcdc_atomic_check,
93*4882a593Smuzhiyun 	.atomic_commit = drm_atomic_helper_commit,
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun 
modeset_init(struct drm_device * dev)96*4882a593Smuzhiyun static void modeset_init(struct drm_device *dev)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	struct tilcdc_drm_private *priv = dev->dev_private;
99*4882a593Smuzhiyun 	struct tilcdc_module *mod;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	list_for_each_entry(mod, &module_list, list) {
102*4882a593Smuzhiyun 		DBG("loading module: %s", mod->name);
103*4882a593Smuzhiyun 		mod->funcs->modeset_init(mod, dev);
104*4882a593Smuzhiyun 	}
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	dev->mode_config.min_width = 0;
107*4882a593Smuzhiyun 	dev->mode_config.min_height = 0;
108*4882a593Smuzhiyun 	dev->mode_config.max_width = tilcdc_crtc_max_width(priv->crtc);
109*4882a593Smuzhiyun 	dev->mode_config.max_height = 2048;
110*4882a593Smuzhiyun 	dev->mode_config.funcs = &mode_config_funcs;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #ifdef CONFIG_CPU_FREQ
cpufreq_transition(struct notifier_block * nb,unsigned long val,void * data)114*4882a593Smuzhiyun static int cpufreq_transition(struct notifier_block *nb,
115*4882a593Smuzhiyun 				     unsigned long val, void *data)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	struct tilcdc_drm_private *priv = container_of(nb,
118*4882a593Smuzhiyun 			struct tilcdc_drm_private, freq_transition);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	if (val == CPUFREQ_POSTCHANGE)
121*4882a593Smuzhiyun 		tilcdc_crtc_update_clk(priv->crtc);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	return 0;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun #endif
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /*
128*4882a593Smuzhiyun  * DRM operations:
129*4882a593Smuzhiyun  */
130*4882a593Smuzhiyun 
tilcdc_fini(struct drm_device * dev)131*4882a593Smuzhiyun static void tilcdc_fini(struct drm_device *dev)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	struct tilcdc_drm_private *priv = dev->dev_private;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #ifdef CONFIG_CPU_FREQ
136*4882a593Smuzhiyun 	if (priv->freq_transition.notifier_call)
137*4882a593Smuzhiyun 		cpufreq_unregister_notifier(&priv->freq_transition,
138*4882a593Smuzhiyun 					    CPUFREQ_TRANSITION_NOTIFIER);
139*4882a593Smuzhiyun #endif
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	if (priv->crtc)
142*4882a593Smuzhiyun 		tilcdc_crtc_shutdown(priv->crtc);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	if (priv->is_registered)
145*4882a593Smuzhiyun 		drm_dev_unregister(dev);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	drm_kms_helper_poll_fini(dev);
148*4882a593Smuzhiyun 	drm_irq_uninstall(dev);
149*4882a593Smuzhiyun 	drm_mode_config_cleanup(dev);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	if (priv->clk)
152*4882a593Smuzhiyun 		clk_put(priv->clk);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	if (priv->mmio)
155*4882a593Smuzhiyun 		iounmap(priv->mmio);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	if (priv->wq) {
158*4882a593Smuzhiyun 		flush_workqueue(priv->wq);
159*4882a593Smuzhiyun 		destroy_workqueue(priv->wq);
160*4882a593Smuzhiyun 	}
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	dev->dev_private = NULL;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	pm_runtime_disable(dev->dev);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	drm_dev_put(dev);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
tilcdc_init(struct drm_driver * ddrv,struct device * dev)169*4882a593Smuzhiyun static int tilcdc_init(struct drm_driver *ddrv, struct device *dev)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	struct drm_device *ddev;
172*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev);
173*4882a593Smuzhiyun 	struct device_node *node = dev->of_node;
174*4882a593Smuzhiyun 	struct tilcdc_drm_private *priv;
175*4882a593Smuzhiyun 	struct resource *res;
176*4882a593Smuzhiyun 	u32 bpp = 0;
177*4882a593Smuzhiyun 	int ret;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
180*4882a593Smuzhiyun 	if (!priv)
181*4882a593Smuzhiyun 		return -ENOMEM;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	ddev = drm_dev_alloc(ddrv, dev);
184*4882a593Smuzhiyun 	if (IS_ERR(ddev))
185*4882a593Smuzhiyun 		return PTR_ERR(ddev);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	ddev->dev_private = priv;
188*4882a593Smuzhiyun 	platform_set_drvdata(pdev, ddev);
189*4882a593Smuzhiyun 	drm_mode_config_init(ddev);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	priv->is_componentized =
192*4882a593Smuzhiyun 		tilcdc_get_external_components(dev, NULL) > 0;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	priv->wq = alloc_ordered_workqueue("tilcdc", 0);
195*4882a593Smuzhiyun 	if (!priv->wq) {
196*4882a593Smuzhiyun 		ret = -ENOMEM;
197*4882a593Smuzhiyun 		goto init_failed;
198*4882a593Smuzhiyun 	}
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
201*4882a593Smuzhiyun 	if (!res) {
202*4882a593Smuzhiyun 		dev_err(dev, "failed to get memory resource\n");
203*4882a593Smuzhiyun 		ret = -EINVAL;
204*4882a593Smuzhiyun 		goto init_failed;
205*4882a593Smuzhiyun 	}
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	priv->mmio = ioremap(res->start, resource_size(res));
208*4882a593Smuzhiyun 	if (!priv->mmio) {
209*4882a593Smuzhiyun 		dev_err(dev, "failed to ioremap\n");
210*4882a593Smuzhiyun 		ret = -ENOMEM;
211*4882a593Smuzhiyun 		goto init_failed;
212*4882a593Smuzhiyun 	}
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	priv->clk = clk_get(dev, "fck");
215*4882a593Smuzhiyun 	if (IS_ERR(priv->clk)) {
216*4882a593Smuzhiyun 		dev_err(dev, "failed to get functional clock\n");
217*4882a593Smuzhiyun 		ret = -ENODEV;
218*4882a593Smuzhiyun 		goto init_failed;
219*4882a593Smuzhiyun 	}
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	if (of_property_read_u32(node, "max-bandwidth", &priv->max_bandwidth))
222*4882a593Smuzhiyun 		priv->max_bandwidth = TILCDC_DEFAULT_MAX_BANDWIDTH;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	DBG("Maximum Bandwidth Value %d", priv->max_bandwidth);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	if (of_property_read_u32(node, "max-width", &priv->max_width))
227*4882a593Smuzhiyun 		priv->max_width = TILCDC_DEFAULT_MAX_WIDTH;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	DBG("Maximum Horizontal Pixel Width Value %dpixels", priv->max_width);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	if (of_property_read_u32(node, "max-pixelclock",
232*4882a593Smuzhiyun 					&priv->max_pixelclock))
233*4882a593Smuzhiyun 		priv->max_pixelclock = TILCDC_DEFAULT_MAX_PIXELCLOCK;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	DBG("Maximum Pixel Clock Value %dKHz", priv->max_pixelclock);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	pm_runtime_enable(dev);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	/* Determine LCD IP Version */
240*4882a593Smuzhiyun 	pm_runtime_get_sync(dev);
241*4882a593Smuzhiyun 	switch (tilcdc_read(ddev, LCDC_PID_REG)) {
242*4882a593Smuzhiyun 	case 0x4c100102:
243*4882a593Smuzhiyun 		priv->rev = 1;
244*4882a593Smuzhiyun 		break;
245*4882a593Smuzhiyun 	case 0x4f200800:
246*4882a593Smuzhiyun 	case 0x4f201000:
247*4882a593Smuzhiyun 		priv->rev = 2;
248*4882a593Smuzhiyun 		break;
249*4882a593Smuzhiyun 	default:
250*4882a593Smuzhiyun 		dev_warn(dev, "Unknown PID Reg value 0x%08x, "
251*4882a593Smuzhiyun 			"defaulting to LCD revision 1\n",
252*4882a593Smuzhiyun 			tilcdc_read(ddev, LCDC_PID_REG));
253*4882a593Smuzhiyun 		priv->rev = 1;
254*4882a593Smuzhiyun 		break;
255*4882a593Smuzhiyun 	}
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	pm_runtime_put_sync(dev);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	if (priv->rev == 1) {
260*4882a593Smuzhiyun 		DBG("Revision 1 LCDC supports only RGB565 format");
261*4882a593Smuzhiyun 		priv->pixelformats = tilcdc_rev1_formats;
262*4882a593Smuzhiyun 		priv->num_pixelformats = ARRAY_SIZE(tilcdc_rev1_formats);
263*4882a593Smuzhiyun 		bpp = 16;
264*4882a593Smuzhiyun 	} else {
265*4882a593Smuzhiyun 		const char *str = "\0";
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 		of_property_read_string(node, "blue-and-red-wiring", &str);
268*4882a593Smuzhiyun 		if (0 == strcmp(str, "crossed")) {
269*4882a593Smuzhiyun 			DBG("Configured for crossed blue and red wires");
270*4882a593Smuzhiyun 			priv->pixelformats = tilcdc_crossed_formats;
271*4882a593Smuzhiyun 			priv->num_pixelformats =
272*4882a593Smuzhiyun 				ARRAY_SIZE(tilcdc_crossed_formats);
273*4882a593Smuzhiyun 			bpp = 32; /* Choose bpp with RGB support for fbdef */
274*4882a593Smuzhiyun 		} else if (0 == strcmp(str, "straight")) {
275*4882a593Smuzhiyun 			DBG("Configured for straight blue and red wires");
276*4882a593Smuzhiyun 			priv->pixelformats = tilcdc_straight_formats;
277*4882a593Smuzhiyun 			priv->num_pixelformats =
278*4882a593Smuzhiyun 				ARRAY_SIZE(tilcdc_straight_formats);
279*4882a593Smuzhiyun 			bpp = 16; /* Choose bpp with RGB support for fbdef */
280*4882a593Smuzhiyun 		} else {
281*4882a593Smuzhiyun 			DBG("Blue and red wiring '%s' unknown, use legacy mode",
282*4882a593Smuzhiyun 			    str);
283*4882a593Smuzhiyun 			priv->pixelformats = tilcdc_legacy_formats;
284*4882a593Smuzhiyun 			priv->num_pixelformats =
285*4882a593Smuzhiyun 				ARRAY_SIZE(tilcdc_legacy_formats);
286*4882a593Smuzhiyun 			bpp = 16; /* This is just a guess */
287*4882a593Smuzhiyun 		}
288*4882a593Smuzhiyun 	}
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	ret = tilcdc_crtc_create(ddev);
291*4882a593Smuzhiyun 	if (ret < 0) {
292*4882a593Smuzhiyun 		dev_err(dev, "failed to create crtc\n");
293*4882a593Smuzhiyun 		goto init_failed;
294*4882a593Smuzhiyun 	}
295*4882a593Smuzhiyun 	modeset_init(ddev);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun #ifdef CONFIG_CPU_FREQ
298*4882a593Smuzhiyun 	priv->freq_transition.notifier_call = cpufreq_transition;
299*4882a593Smuzhiyun 	ret = cpufreq_register_notifier(&priv->freq_transition,
300*4882a593Smuzhiyun 			CPUFREQ_TRANSITION_NOTIFIER);
301*4882a593Smuzhiyun 	if (ret) {
302*4882a593Smuzhiyun 		dev_err(dev, "failed to register cpufreq notifier\n");
303*4882a593Smuzhiyun 		priv->freq_transition.notifier_call = NULL;
304*4882a593Smuzhiyun 		goto init_failed;
305*4882a593Smuzhiyun 	}
306*4882a593Smuzhiyun #endif
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	if (priv->is_componentized) {
309*4882a593Smuzhiyun 		ret = component_bind_all(dev, ddev);
310*4882a593Smuzhiyun 		if (ret < 0)
311*4882a593Smuzhiyun 			goto init_failed;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 		ret = tilcdc_add_component_encoder(ddev);
314*4882a593Smuzhiyun 		if (ret < 0)
315*4882a593Smuzhiyun 			goto init_failed;
316*4882a593Smuzhiyun 	} else {
317*4882a593Smuzhiyun 		ret = tilcdc_attach_external_device(ddev);
318*4882a593Smuzhiyun 		if (ret)
319*4882a593Smuzhiyun 			goto init_failed;
320*4882a593Smuzhiyun 	}
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	if (!priv->external_connector &&
323*4882a593Smuzhiyun 	    ((priv->num_encoders == 0) || (priv->num_connectors == 0))) {
324*4882a593Smuzhiyun 		dev_err(dev, "no encoders/connectors found\n");
325*4882a593Smuzhiyun 		ret = -EPROBE_DEFER;
326*4882a593Smuzhiyun 		goto init_failed;
327*4882a593Smuzhiyun 	}
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	ret = drm_vblank_init(ddev, 1);
330*4882a593Smuzhiyun 	if (ret < 0) {
331*4882a593Smuzhiyun 		dev_err(dev, "failed to initialize vblank\n");
332*4882a593Smuzhiyun 		goto init_failed;
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	ret = drm_irq_install(ddev, platform_get_irq(pdev, 0));
336*4882a593Smuzhiyun 	if (ret < 0) {
337*4882a593Smuzhiyun 		dev_err(dev, "failed to install IRQ handler\n");
338*4882a593Smuzhiyun 		goto init_failed;
339*4882a593Smuzhiyun 	}
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	drm_mode_config_reset(ddev);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	drm_kms_helper_poll_init(ddev);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	ret = drm_dev_register(ddev, 0);
346*4882a593Smuzhiyun 	if (ret)
347*4882a593Smuzhiyun 		goto init_failed;
348*4882a593Smuzhiyun 	priv->is_registered = true;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	drm_fbdev_generic_setup(ddev, bpp);
351*4882a593Smuzhiyun 	return 0;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun init_failed:
354*4882a593Smuzhiyun 	tilcdc_fini(ddev);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	return ret;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun 
tilcdc_irq(int irq,void * arg)359*4882a593Smuzhiyun static irqreturn_t tilcdc_irq(int irq, void *arg)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	struct drm_device *dev = arg;
362*4882a593Smuzhiyun 	struct tilcdc_drm_private *priv = dev->dev_private;
363*4882a593Smuzhiyun 	return tilcdc_crtc_irq(priv->crtc);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun #if defined(CONFIG_DEBUG_FS)
367*4882a593Smuzhiyun static const struct {
368*4882a593Smuzhiyun 	const char *name;
369*4882a593Smuzhiyun 	uint8_t  rev;
370*4882a593Smuzhiyun 	uint8_t  save;
371*4882a593Smuzhiyun 	uint32_t reg;
372*4882a593Smuzhiyun } registers[] =		{
373*4882a593Smuzhiyun #define REG(rev, save, reg) { #reg, rev, save, reg }
374*4882a593Smuzhiyun 		/* exists in revision 1: */
375*4882a593Smuzhiyun 		REG(1, false, LCDC_PID_REG),
376*4882a593Smuzhiyun 		REG(1, true,  LCDC_CTRL_REG),
377*4882a593Smuzhiyun 		REG(1, false, LCDC_STAT_REG),
378*4882a593Smuzhiyun 		REG(1, true,  LCDC_RASTER_CTRL_REG),
379*4882a593Smuzhiyun 		REG(1, true,  LCDC_RASTER_TIMING_0_REG),
380*4882a593Smuzhiyun 		REG(1, true,  LCDC_RASTER_TIMING_1_REG),
381*4882a593Smuzhiyun 		REG(1, true,  LCDC_RASTER_TIMING_2_REG),
382*4882a593Smuzhiyun 		REG(1, true,  LCDC_DMA_CTRL_REG),
383*4882a593Smuzhiyun 		REG(1, true,  LCDC_DMA_FB_BASE_ADDR_0_REG),
384*4882a593Smuzhiyun 		REG(1, true,  LCDC_DMA_FB_CEILING_ADDR_0_REG),
385*4882a593Smuzhiyun 		REG(1, true,  LCDC_DMA_FB_BASE_ADDR_1_REG),
386*4882a593Smuzhiyun 		REG(1, true,  LCDC_DMA_FB_CEILING_ADDR_1_REG),
387*4882a593Smuzhiyun 		/* new in revision 2: */
388*4882a593Smuzhiyun 		REG(2, false, LCDC_RAW_STAT_REG),
389*4882a593Smuzhiyun 		REG(2, false, LCDC_MASKED_STAT_REG),
390*4882a593Smuzhiyun 		REG(2, true, LCDC_INT_ENABLE_SET_REG),
391*4882a593Smuzhiyun 		REG(2, false, LCDC_INT_ENABLE_CLR_REG),
392*4882a593Smuzhiyun 		REG(2, false, LCDC_END_OF_INT_IND_REG),
393*4882a593Smuzhiyun 		REG(2, true,  LCDC_CLK_ENABLE_REG),
394*4882a593Smuzhiyun #undef REG
395*4882a593Smuzhiyun };
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun #endif
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
tilcdc_regs_show(struct seq_file * m,void * arg)400*4882a593Smuzhiyun static int tilcdc_regs_show(struct seq_file *m, void *arg)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	struct drm_info_node *node = (struct drm_info_node *) m->private;
403*4882a593Smuzhiyun 	struct drm_device *dev = node->minor->dev;
404*4882a593Smuzhiyun 	struct tilcdc_drm_private *priv = dev->dev_private;
405*4882a593Smuzhiyun 	unsigned i;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	pm_runtime_get_sync(dev->dev);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	seq_printf(m, "revision: %d\n", priv->rev);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(registers); i++)
412*4882a593Smuzhiyun 		if (priv->rev >= registers[i].rev)
413*4882a593Smuzhiyun 			seq_printf(m, "%s:\t %08x\n", registers[i].name,
414*4882a593Smuzhiyun 					tilcdc_read(dev, registers[i].reg));
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	pm_runtime_put_sync(dev->dev);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	return 0;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun 
tilcdc_mm_show(struct seq_file * m,void * arg)421*4882a593Smuzhiyun static int tilcdc_mm_show(struct seq_file *m, void *arg)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	struct drm_info_node *node = (struct drm_info_node *) m->private;
424*4882a593Smuzhiyun 	struct drm_device *dev = node->minor->dev;
425*4882a593Smuzhiyun 	struct drm_printer p = drm_seq_file_printer(m);
426*4882a593Smuzhiyun 	drm_mm_print(&dev->vma_offset_manager->vm_addr_space_mm, &p);
427*4882a593Smuzhiyun 	return 0;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun static struct drm_info_list tilcdc_debugfs_list[] = {
431*4882a593Smuzhiyun 		{ "regs", tilcdc_regs_show, 0 },
432*4882a593Smuzhiyun 		{ "mm",   tilcdc_mm_show,   0 },
433*4882a593Smuzhiyun };
434*4882a593Smuzhiyun 
tilcdc_debugfs_init(struct drm_minor * minor)435*4882a593Smuzhiyun static void tilcdc_debugfs_init(struct drm_minor *minor)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun 	struct tilcdc_module *mod;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	drm_debugfs_create_files(tilcdc_debugfs_list,
440*4882a593Smuzhiyun 				 ARRAY_SIZE(tilcdc_debugfs_list),
441*4882a593Smuzhiyun 				 minor->debugfs_root, minor);
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	list_for_each_entry(mod, &module_list, list)
444*4882a593Smuzhiyun 		if (mod->funcs->debugfs_init)
445*4882a593Smuzhiyun 			mod->funcs->debugfs_init(mod, minor);
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun #endif
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun DEFINE_DRM_GEM_CMA_FOPS(fops);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun static struct drm_driver tilcdc_driver = {
452*4882a593Smuzhiyun 	.driver_features    = DRIVER_GEM | DRIVER_MODESET | DRIVER_ATOMIC,
453*4882a593Smuzhiyun 	.irq_handler        = tilcdc_irq,
454*4882a593Smuzhiyun 	DRM_GEM_CMA_DRIVER_OPS,
455*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
456*4882a593Smuzhiyun 	.debugfs_init       = tilcdc_debugfs_init,
457*4882a593Smuzhiyun #endif
458*4882a593Smuzhiyun 	.fops               = &fops,
459*4882a593Smuzhiyun 	.name               = "tilcdc",
460*4882a593Smuzhiyun 	.desc               = "TI LCD Controller DRM",
461*4882a593Smuzhiyun 	.date               = "20121205",
462*4882a593Smuzhiyun 	.major              = 1,
463*4882a593Smuzhiyun 	.minor              = 0,
464*4882a593Smuzhiyun };
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun /*
467*4882a593Smuzhiyun  * Power management:
468*4882a593Smuzhiyun  */
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
tilcdc_pm_suspend(struct device * dev)471*4882a593Smuzhiyun static int tilcdc_pm_suspend(struct device *dev)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
474*4882a593Smuzhiyun 	int ret = 0;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	ret = drm_mode_config_helper_suspend(ddev);
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	/* Select sleep pin state */
479*4882a593Smuzhiyun 	pinctrl_pm_select_sleep_state(dev);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	return ret;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun 
tilcdc_pm_resume(struct device * dev)484*4882a593Smuzhiyun static int tilcdc_pm_resume(struct device *dev)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	/* Select default pin state */
489*4882a593Smuzhiyun 	pinctrl_pm_select_default_state(dev);
490*4882a593Smuzhiyun 	return  drm_mode_config_helper_resume(ddev);
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun #endif
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun static const struct dev_pm_ops tilcdc_pm_ops = {
495*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(tilcdc_pm_suspend, tilcdc_pm_resume)
496*4882a593Smuzhiyun };
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun /*
499*4882a593Smuzhiyun  * Platform driver:
500*4882a593Smuzhiyun  */
tilcdc_bind(struct device * dev)501*4882a593Smuzhiyun static int tilcdc_bind(struct device *dev)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun 	return tilcdc_init(&tilcdc_driver, dev);
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun 
tilcdc_unbind(struct device * dev)506*4882a593Smuzhiyun static void tilcdc_unbind(struct device *dev)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun 	struct drm_device *ddev = dev_get_drvdata(dev);
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	/* Check if a subcomponent has already triggered the unloading. */
511*4882a593Smuzhiyun 	if (!ddev->dev_private)
512*4882a593Smuzhiyun 		return;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	tilcdc_fini(dev_get_drvdata(dev));
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun static const struct component_master_ops tilcdc_comp_ops = {
518*4882a593Smuzhiyun 	.bind = tilcdc_bind,
519*4882a593Smuzhiyun 	.unbind = tilcdc_unbind,
520*4882a593Smuzhiyun };
521*4882a593Smuzhiyun 
tilcdc_pdev_probe(struct platform_device * pdev)522*4882a593Smuzhiyun static int tilcdc_pdev_probe(struct platform_device *pdev)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun 	struct component_match *match = NULL;
525*4882a593Smuzhiyun 	int ret;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	/* bail out early if no DT data: */
528*4882a593Smuzhiyun 	if (!pdev->dev.of_node) {
529*4882a593Smuzhiyun 		dev_err(&pdev->dev, "device-tree data is missing\n");
530*4882a593Smuzhiyun 		return -ENXIO;
531*4882a593Smuzhiyun 	}
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	ret = tilcdc_get_external_components(&pdev->dev, &match);
534*4882a593Smuzhiyun 	if (ret < 0)
535*4882a593Smuzhiyun 		return ret;
536*4882a593Smuzhiyun 	else if (ret == 0)
537*4882a593Smuzhiyun 		return tilcdc_init(&tilcdc_driver, &pdev->dev);
538*4882a593Smuzhiyun 	else
539*4882a593Smuzhiyun 		return component_master_add_with_match(&pdev->dev,
540*4882a593Smuzhiyun 						       &tilcdc_comp_ops,
541*4882a593Smuzhiyun 						       match);
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun 
tilcdc_pdev_remove(struct platform_device * pdev)544*4882a593Smuzhiyun static int tilcdc_pdev_remove(struct platform_device *pdev)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun 	int ret;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	ret = tilcdc_get_external_components(&pdev->dev, NULL);
549*4882a593Smuzhiyun 	if (ret < 0)
550*4882a593Smuzhiyun 		return ret;
551*4882a593Smuzhiyun 	else if (ret == 0)
552*4882a593Smuzhiyun 		tilcdc_fini(platform_get_drvdata(pdev));
553*4882a593Smuzhiyun 	else
554*4882a593Smuzhiyun 		component_master_del(&pdev->dev, &tilcdc_comp_ops);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	return 0;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun static struct of_device_id tilcdc_of_match[] = {
560*4882a593Smuzhiyun 		{ .compatible = "ti,am33xx-tilcdc", },
561*4882a593Smuzhiyun 		{ .compatible = "ti,da850-tilcdc", },
562*4882a593Smuzhiyun 		{ },
563*4882a593Smuzhiyun };
564*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tilcdc_of_match);
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun static struct platform_driver tilcdc_platform_driver = {
567*4882a593Smuzhiyun 	.probe      = tilcdc_pdev_probe,
568*4882a593Smuzhiyun 	.remove     = tilcdc_pdev_remove,
569*4882a593Smuzhiyun 	.driver     = {
570*4882a593Smuzhiyun 		.name   = "tilcdc",
571*4882a593Smuzhiyun 		.pm     = &tilcdc_pm_ops,
572*4882a593Smuzhiyun 		.of_match_table = tilcdc_of_match,
573*4882a593Smuzhiyun 	},
574*4882a593Smuzhiyun };
575*4882a593Smuzhiyun 
tilcdc_drm_init(void)576*4882a593Smuzhiyun static int __init tilcdc_drm_init(void)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun 	DBG("init");
579*4882a593Smuzhiyun 	tilcdc_panel_init();
580*4882a593Smuzhiyun 	return platform_driver_register(&tilcdc_platform_driver);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun 
tilcdc_drm_fini(void)583*4882a593Smuzhiyun static void __exit tilcdc_drm_fini(void)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	DBG("fini");
586*4882a593Smuzhiyun 	platform_driver_unregister(&tilcdc_platform_driver);
587*4882a593Smuzhiyun 	tilcdc_panel_fini();
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun module_init(tilcdc_drm_init);
591*4882a593Smuzhiyun module_exit(tilcdc_drm_fini);
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
594*4882a593Smuzhiyun MODULE_DESCRIPTION("TI LCD Controller DRM Driver");
595*4882a593Smuzhiyun MODULE_LICENSE("GPL");
596