1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2018 Texas Instruments Incorporated - https://www.ti.com/
4*4882a593Smuzhiyun * Author: Tomi Valkeinen <tomi.valkeinen@ti.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <drm/drm_atomic.h>
8*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
9*4882a593Smuzhiyun #include <drm/drm_bridge.h>
10*4882a593Smuzhiyun #include <drm/drm_crtc_helper.h>
11*4882a593Smuzhiyun #include <drm/drm_fb_cma_helper.h>
12*4882a593Smuzhiyun #include <drm/drm_fb_helper.h>
13*4882a593Smuzhiyun #include <drm/drm_gem_framebuffer_helper.h>
14*4882a593Smuzhiyun #include <drm/drm_of.h>
15*4882a593Smuzhiyun #include <drm/drm_panel.h>
16*4882a593Smuzhiyun #include <drm/drm_vblank.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "tidss_crtc.h"
19*4882a593Smuzhiyun #include "tidss_dispc.h"
20*4882a593Smuzhiyun #include "tidss_drv.h"
21*4882a593Smuzhiyun #include "tidss_encoder.h"
22*4882a593Smuzhiyun #include "tidss_kms.h"
23*4882a593Smuzhiyun #include "tidss_plane.h"
24*4882a593Smuzhiyun
tidss_atomic_commit_tail(struct drm_atomic_state * old_state)25*4882a593Smuzhiyun static void tidss_atomic_commit_tail(struct drm_atomic_state *old_state)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun struct drm_device *ddev = old_state->dev;
28*4882a593Smuzhiyun struct tidss_device *tidss = to_tidss(ddev);
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun dev_dbg(ddev->dev, "%s\n", __func__);
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun tidss_runtime_get(tidss);
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun drm_atomic_helper_commit_modeset_disables(ddev, old_state);
35*4882a593Smuzhiyun drm_atomic_helper_commit_planes(ddev, old_state, 0);
36*4882a593Smuzhiyun drm_atomic_helper_commit_modeset_enables(ddev, old_state);
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun drm_atomic_helper_commit_hw_done(old_state);
39*4882a593Smuzhiyun drm_atomic_helper_wait_for_flip_done(ddev, old_state);
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun drm_atomic_helper_cleanup_planes(ddev, old_state);
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun tidss_runtime_put(tidss);
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun static const struct drm_mode_config_helper_funcs mode_config_helper_funcs = {
47*4882a593Smuzhiyun .atomic_commit_tail = tidss_atomic_commit_tail,
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
tidss_atomic_check(struct drm_device * ddev,struct drm_atomic_state * state)50*4882a593Smuzhiyun static int tidss_atomic_check(struct drm_device *ddev,
51*4882a593Smuzhiyun struct drm_atomic_state *state)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun struct drm_plane_state *opstate;
54*4882a593Smuzhiyun struct drm_plane_state *npstate;
55*4882a593Smuzhiyun struct drm_plane *plane;
56*4882a593Smuzhiyun struct drm_crtc_state *cstate;
57*4882a593Smuzhiyun struct drm_crtc *crtc;
58*4882a593Smuzhiyun int ret, i;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun ret = drm_atomic_helper_check(ddev, state);
61*4882a593Smuzhiyun if (ret)
62*4882a593Smuzhiyun return ret;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun * Add all active planes on a CRTC to the atomic state, if
66*4882a593Smuzhiyun * x/y/z position or activity of any plane on that CRTC
67*4882a593Smuzhiyun * changes. This is needed for updating the plane positions in
68*4882a593Smuzhiyun * tidss_crtc_position_planes() which is called from
69*4882a593Smuzhiyun * crtc_atomic_enable() and crtc_atomic_flush(). We have an
70*4882a593Smuzhiyun * extra flag to to mark x,y-position changes and together
71*4882a593Smuzhiyun * with zpos_changed the condition recognizes all the above
72*4882a593Smuzhiyun * cases.
73*4882a593Smuzhiyun */
74*4882a593Smuzhiyun for_each_oldnew_plane_in_state(state, plane, opstate, npstate, i) {
75*4882a593Smuzhiyun if (!npstate->crtc || !npstate->visible)
76*4882a593Smuzhiyun continue;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun if (!opstate->crtc || opstate->crtc_x != npstate->crtc_x ||
79*4882a593Smuzhiyun opstate->crtc_y != npstate->crtc_y) {
80*4882a593Smuzhiyun cstate = drm_atomic_get_crtc_state(state,
81*4882a593Smuzhiyun npstate->crtc);
82*4882a593Smuzhiyun if (IS_ERR(cstate))
83*4882a593Smuzhiyun return PTR_ERR(cstate);
84*4882a593Smuzhiyun to_tidss_crtc_state(cstate)->plane_pos_changed = true;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun for_each_new_crtc_in_state(state, crtc, cstate, i) {
89*4882a593Smuzhiyun if (to_tidss_crtc_state(cstate)->plane_pos_changed ||
90*4882a593Smuzhiyun cstate->zpos_changed) {
91*4882a593Smuzhiyun ret = drm_atomic_add_affected_planes(state, crtc);
92*4882a593Smuzhiyun if (ret)
93*4882a593Smuzhiyun return ret;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun return 0;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun static const struct drm_mode_config_funcs mode_config_funcs = {
101*4882a593Smuzhiyun .fb_create = drm_gem_fb_create,
102*4882a593Smuzhiyun .atomic_check = tidss_atomic_check,
103*4882a593Smuzhiyun .atomic_commit = drm_atomic_helper_commit,
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun
tidss_dispc_modeset_init(struct tidss_device * tidss)106*4882a593Smuzhiyun static int tidss_dispc_modeset_init(struct tidss_device *tidss)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun struct device *dev = tidss->dev;
109*4882a593Smuzhiyun unsigned int fourccs_len;
110*4882a593Smuzhiyun const u32 *fourccs = dispc_plane_formats(tidss->dispc, &fourccs_len);
111*4882a593Smuzhiyun unsigned int i;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun struct pipe {
114*4882a593Smuzhiyun u32 hw_videoport;
115*4882a593Smuzhiyun struct drm_bridge *bridge;
116*4882a593Smuzhiyun u32 enc_type;
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun const struct dispc_features *feat = tidss->feat;
120*4882a593Smuzhiyun u32 max_vps = feat->num_vps;
121*4882a593Smuzhiyun u32 max_planes = feat->num_planes;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun struct pipe pipes[TIDSS_MAX_PORTS];
124*4882a593Smuzhiyun u32 num_pipes = 0;
125*4882a593Smuzhiyun u32 crtc_mask;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* first find all the connected panels & bridges */
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun for (i = 0; i < max_vps; i++) {
130*4882a593Smuzhiyun struct drm_panel *panel;
131*4882a593Smuzhiyun struct drm_bridge *bridge;
132*4882a593Smuzhiyun u32 enc_type = DRM_MODE_ENCODER_NONE;
133*4882a593Smuzhiyun int ret;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun ret = drm_of_find_panel_or_bridge(dev->of_node, i, 0,
136*4882a593Smuzhiyun &panel, &bridge);
137*4882a593Smuzhiyun if (ret == -ENODEV) {
138*4882a593Smuzhiyun dev_dbg(dev, "no panel/bridge for port %d\n", i);
139*4882a593Smuzhiyun continue;
140*4882a593Smuzhiyun } else if (ret) {
141*4882a593Smuzhiyun dev_dbg(dev, "port %d probe returned %d\n", i, ret);
142*4882a593Smuzhiyun return ret;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun if (panel) {
146*4882a593Smuzhiyun u32 conn_type;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun dev_dbg(dev, "Setting up panel for port %d\n", i);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun switch (feat->vp_bus_type[i]) {
151*4882a593Smuzhiyun case DISPC_VP_OLDI:
152*4882a593Smuzhiyun enc_type = DRM_MODE_ENCODER_LVDS;
153*4882a593Smuzhiyun conn_type = DRM_MODE_CONNECTOR_LVDS;
154*4882a593Smuzhiyun break;
155*4882a593Smuzhiyun case DISPC_VP_DPI:
156*4882a593Smuzhiyun enc_type = DRM_MODE_ENCODER_DPI;
157*4882a593Smuzhiyun conn_type = DRM_MODE_CONNECTOR_DPI;
158*4882a593Smuzhiyun break;
159*4882a593Smuzhiyun default:
160*4882a593Smuzhiyun WARN_ON(1);
161*4882a593Smuzhiyun return -EINVAL;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun if (panel->connector_type != conn_type) {
165*4882a593Smuzhiyun dev_err(dev,
166*4882a593Smuzhiyun "%s: Panel %s has incompatible connector type for vp%d (%d != %d)\n",
167*4882a593Smuzhiyun __func__, dev_name(panel->dev), i,
168*4882a593Smuzhiyun panel->connector_type, conn_type);
169*4882a593Smuzhiyun return -EINVAL;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun bridge = devm_drm_panel_bridge_add(dev, panel);
173*4882a593Smuzhiyun if (IS_ERR(bridge)) {
174*4882a593Smuzhiyun dev_err(dev,
175*4882a593Smuzhiyun "failed to set up panel bridge for port %d\n",
176*4882a593Smuzhiyun i);
177*4882a593Smuzhiyun return PTR_ERR(bridge);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun pipes[num_pipes].hw_videoport = i;
182*4882a593Smuzhiyun pipes[num_pipes].bridge = bridge;
183*4882a593Smuzhiyun pipes[num_pipes].enc_type = enc_type;
184*4882a593Smuzhiyun num_pipes++;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* all planes can be on any crtc */
188*4882a593Smuzhiyun crtc_mask = (1 << num_pipes) - 1;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* then create a plane, a crtc and an encoder for each panel/bridge */
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun for (i = 0; i < num_pipes; ++i) {
193*4882a593Smuzhiyun struct tidss_plane *tplane;
194*4882a593Smuzhiyun struct tidss_crtc *tcrtc;
195*4882a593Smuzhiyun struct drm_encoder *enc;
196*4882a593Smuzhiyun u32 hw_plane_id = feat->vid_order[tidss->num_planes];
197*4882a593Smuzhiyun int ret;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun tplane = tidss_plane_create(tidss, hw_plane_id,
200*4882a593Smuzhiyun DRM_PLANE_TYPE_PRIMARY, crtc_mask,
201*4882a593Smuzhiyun fourccs, fourccs_len);
202*4882a593Smuzhiyun if (IS_ERR(tplane)) {
203*4882a593Smuzhiyun dev_err(tidss->dev, "plane create failed\n");
204*4882a593Smuzhiyun return PTR_ERR(tplane);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun tidss->planes[tidss->num_planes++] = &tplane->plane;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun tcrtc = tidss_crtc_create(tidss, pipes[i].hw_videoport,
210*4882a593Smuzhiyun &tplane->plane);
211*4882a593Smuzhiyun if (IS_ERR(tcrtc)) {
212*4882a593Smuzhiyun dev_err(tidss->dev, "crtc create failed\n");
213*4882a593Smuzhiyun return PTR_ERR(tcrtc);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun tidss->crtcs[tidss->num_crtcs++] = &tcrtc->crtc;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun enc = tidss_encoder_create(tidss, pipes[i].enc_type,
219*4882a593Smuzhiyun 1 << tcrtc->crtc.index);
220*4882a593Smuzhiyun if (IS_ERR(enc)) {
221*4882a593Smuzhiyun dev_err(tidss->dev, "encoder create failed\n");
222*4882a593Smuzhiyun return PTR_ERR(enc);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun ret = drm_bridge_attach(enc, pipes[i].bridge, NULL, 0);
226*4882a593Smuzhiyun if (ret) {
227*4882a593Smuzhiyun dev_err(tidss->dev, "bridge attach failed: %d\n", ret);
228*4882a593Smuzhiyun return ret;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /* create overlay planes of the leftover planes */
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun while (tidss->num_planes < max_planes) {
235*4882a593Smuzhiyun struct tidss_plane *tplane;
236*4882a593Smuzhiyun u32 hw_plane_id = feat->vid_order[tidss->num_planes];
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun tplane = tidss_plane_create(tidss, hw_plane_id,
239*4882a593Smuzhiyun DRM_PLANE_TYPE_OVERLAY, crtc_mask,
240*4882a593Smuzhiyun fourccs, fourccs_len);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun if (IS_ERR(tplane)) {
243*4882a593Smuzhiyun dev_err(tidss->dev, "plane create failed\n");
244*4882a593Smuzhiyun return PTR_ERR(tplane);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun tidss->planes[tidss->num_planes++] = &tplane->plane;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun return 0;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
tidss_modeset_init(struct tidss_device * tidss)253*4882a593Smuzhiyun int tidss_modeset_init(struct tidss_device *tidss)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun struct drm_device *ddev = &tidss->ddev;
256*4882a593Smuzhiyun int ret;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun dev_dbg(tidss->dev, "%s\n", __func__);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun ret = drmm_mode_config_init(ddev);
261*4882a593Smuzhiyun if (ret)
262*4882a593Smuzhiyun return ret;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun ddev->mode_config.min_width = 8;
265*4882a593Smuzhiyun ddev->mode_config.min_height = 8;
266*4882a593Smuzhiyun ddev->mode_config.max_width = 8096;
267*4882a593Smuzhiyun ddev->mode_config.max_height = 8096;
268*4882a593Smuzhiyun ddev->mode_config.normalize_zpos = true;
269*4882a593Smuzhiyun ddev->mode_config.funcs = &mode_config_funcs;
270*4882a593Smuzhiyun ddev->mode_config.helper_private = &mode_config_helper_funcs;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun ret = tidss_dispc_modeset_init(tidss);
273*4882a593Smuzhiyun if (ret)
274*4882a593Smuzhiyun return ret;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun ret = drm_vblank_init(ddev, tidss->num_crtcs);
277*4882a593Smuzhiyun if (ret)
278*4882a593Smuzhiyun return ret;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun drm_mode_config_reset(ddev);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun dev_dbg(tidss->dev, "%s done\n", __func__);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun return 0;
285*4882a593Smuzhiyun }
286