1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2016-2018 Texas Instruments Incorporated - https://www.ti.com/
4*4882a593Smuzhiyun * Author: Jyri Sarha <jsarha@ti.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/dma-mapping.h>
10*4882a593Smuzhiyun #include <linux/err.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/of_graph.h>
18*4882a593Smuzhiyun #include <linux/of_device.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/pm_runtime.h>
21*4882a593Smuzhiyun #include <linux/regmap.h>
22*4882a593Smuzhiyun #include <linux/sys_soc.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
25*4882a593Smuzhiyun #include <drm/drm_fb_cma_helper.h>
26*4882a593Smuzhiyun #include <drm/drm_gem_cma_helper.h>
27*4882a593Smuzhiyun #include <drm/drm_panel.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include "tidss_crtc.h"
30*4882a593Smuzhiyun #include "tidss_dispc.h"
31*4882a593Smuzhiyun #include "tidss_drv.h"
32*4882a593Smuzhiyun #include "tidss_irq.h"
33*4882a593Smuzhiyun #include "tidss_plane.h"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include "tidss_dispc_regs.h"
36*4882a593Smuzhiyun #include "tidss_scale_coefs.h"
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun static const u16 tidss_k2g_common_regs[DISPC_COMMON_REG_TABLE_LEN] = {
39*4882a593Smuzhiyun [DSS_REVISION_OFF] = 0x00,
40*4882a593Smuzhiyun [DSS_SYSCONFIG_OFF] = 0x04,
41*4882a593Smuzhiyun [DSS_SYSSTATUS_OFF] = 0x08,
42*4882a593Smuzhiyun [DISPC_IRQ_EOI_OFF] = 0x20,
43*4882a593Smuzhiyun [DISPC_IRQSTATUS_RAW_OFF] = 0x24,
44*4882a593Smuzhiyun [DISPC_IRQSTATUS_OFF] = 0x28,
45*4882a593Smuzhiyun [DISPC_IRQENABLE_SET_OFF] = 0x2c,
46*4882a593Smuzhiyun [DISPC_IRQENABLE_CLR_OFF] = 0x30,
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun [DISPC_GLOBAL_MFLAG_ATTRIBUTE_OFF] = 0x40,
49*4882a593Smuzhiyun [DISPC_GLOBAL_BUFFER_OFF] = 0x44,
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun [DISPC_DBG_CONTROL_OFF] = 0x4c,
52*4882a593Smuzhiyun [DISPC_DBG_STATUS_OFF] = 0x50,
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun [DISPC_CLKGATING_DISABLE_OFF] = 0x54,
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun const struct dispc_features dispc_k2g_feats = {
58*4882a593Smuzhiyun .min_pclk_khz = 4375,
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun .max_pclk_khz = {
61*4882a593Smuzhiyun [DISPC_VP_DPI] = 150000,
62*4882a593Smuzhiyun },
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun * XXX According TRM the RGB input buffer width up to 2560 should
66*4882a593Smuzhiyun * work on 3 taps, but in practice it only works up to 1280.
67*4882a593Smuzhiyun */
68*4882a593Smuzhiyun .scaling = {
69*4882a593Smuzhiyun .in_width_max_5tap_rgb = 1280,
70*4882a593Smuzhiyun .in_width_max_3tap_rgb = 1280,
71*4882a593Smuzhiyun .in_width_max_5tap_yuv = 2560,
72*4882a593Smuzhiyun .in_width_max_3tap_yuv = 2560,
73*4882a593Smuzhiyun .upscale_limit = 16,
74*4882a593Smuzhiyun .downscale_limit_5tap = 4,
75*4882a593Smuzhiyun .downscale_limit_3tap = 2,
76*4882a593Smuzhiyun /*
77*4882a593Smuzhiyun * The max supported pixel inc value is 255. The value
78*4882a593Smuzhiyun * of pixel inc is calculated like this: 1+(xinc-1)*bpp.
79*4882a593Smuzhiyun * The maximum bpp of all formats supported by the HW
80*4882a593Smuzhiyun * is 8. So the maximum supported xinc value is 32,
81*4882a593Smuzhiyun * because 1+(32-1)*8 < 255 < 1+(33-1)*4.
82*4882a593Smuzhiyun */
83*4882a593Smuzhiyun .xinc_max = 32,
84*4882a593Smuzhiyun },
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun .subrev = DISPC_K2G,
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun .common = "common",
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun .common_regs = tidss_k2g_common_regs,
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun .num_vps = 1,
93*4882a593Smuzhiyun .vp_name = { "vp1" },
94*4882a593Smuzhiyun .ovr_name = { "ovr1" },
95*4882a593Smuzhiyun .vpclk_name = { "vp1" },
96*4882a593Smuzhiyun .vp_bus_type = { DISPC_VP_DPI },
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun .vp_feat = { .color = {
99*4882a593Smuzhiyun .has_ctm = true,
100*4882a593Smuzhiyun .gamma_size = 256,
101*4882a593Smuzhiyun .gamma_type = TIDSS_GAMMA_8BIT,
102*4882a593Smuzhiyun },
103*4882a593Smuzhiyun },
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun .num_planes = 1,
106*4882a593Smuzhiyun .vid_name = { "vid1" },
107*4882a593Smuzhiyun .vid_lite = { false },
108*4882a593Smuzhiyun .vid_order = { 0 },
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun static const u16 tidss_am65x_common_regs[DISPC_COMMON_REG_TABLE_LEN] = {
112*4882a593Smuzhiyun [DSS_REVISION_OFF] = 0x4,
113*4882a593Smuzhiyun [DSS_SYSCONFIG_OFF] = 0x8,
114*4882a593Smuzhiyun [DSS_SYSSTATUS_OFF] = 0x20,
115*4882a593Smuzhiyun [DISPC_IRQ_EOI_OFF] = 0x24,
116*4882a593Smuzhiyun [DISPC_IRQSTATUS_RAW_OFF] = 0x28,
117*4882a593Smuzhiyun [DISPC_IRQSTATUS_OFF] = 0x2c,
118*4882a593Smuzhiyun [DISPC_IRQENABLE_SET_OFF] = 0x30,
119*4882a593Smuzhiyun [DISPC_IRQENABLE_CLR_OFF] = 0x40,
120*4882a593Smuzhiyun [DISPC_VID_IRQENABLE_OFF] = 0x44,
121*4882a593Smuzhiyun [DISPC_VID_IRQSTATUS_OFF] = 0x58,
122*4882a593Smuzhiyun [DISPC_VP_IRQENABLE_OFF] = 0x70,
123*4882a593Smuzhiyun [DISPC_VP_IRQSTATUS_OFF] = 0x7c,
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun [WB_IRQENABLE_OFF] = 0x88,
126*4882a593Smuzhiyun [WB_IRQSTATUS_OFF] = 0x8c,
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun [DISPC_GLOBAL_MFLAG_ATTRIBUTE_OFF] = 0x90,
129*4882a593Smuzhiyun [DISPC_GLOBAL_OUTPUT_ENABLE_OFF] = 0x94,
130*4882a593Smuzhiyun [DISPC_GLOBAL_BUFFER_OFF] = 0x98,
131*4882a593Smuzhiyun [DSS_CBA_CFG_OFF] = 0x9c,
132*4882a593Smuzhiyun [DISPC_DBG_CONTROL_OFF] = 0xa0,
133*4882a593Smuzhiyun [DISPC_DBG_STATUS_OFF] = 0xa4,
134*4882a593Smuzhiyun [DISPC_CLKGATING_DISABLE_OFF] = 0xa8,
135*4882a593Smuzhiyun [DISPC_SECURE_DISABLE_OFF] = 0xac,
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun const struct dispc_features dispc_am65x_feats = {
139*4882a593Smuzhiyun .max_pclk_khz = {
140*4882a593Smuzhiyun [DISPC_VP_DPI] = 165000,
141*4882a593Smuzhiyun [DISPC_VP_OLDI] = 165000,
142*4882a593Smuzhiyun },
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun .scaling = {
145*4882a593Smuzhiyun .in_width_max_5tap_rgb = 1280,
146*4882a593Smuzhiyun .in_width_max_3tap_rgb = 2560,
147*4882a593Smuzhiyun .in_width_max_5tap_yuv = 2560,
148*4882a593Smuzhiyun .in_width_max_3tap_yuv = 4096,
149*4882a593Smuzhiyun .upscale_limit = 16,
150*4882a593Smuzhiyun .downscale_limit_5tap = 4,
151*4882a593Smuzhiyun .downscale_limit_3tap = 2,
152*4882a593Smuzhiyun /*
153*4882a593Smuzhiyun * The max supported pixel inc value is 255. The value
154*4882a593Smuzhiyun * of pixel inc is calculated like this: 1+(xinc-1)*bpp.
155*4882a593Smuzhiyun * The maximum bpp of all formats supported by the HW
156*4882a593Smuzhiyun * is 8. So the maximum supported xinc value is 32,
157*4882a593Smuzhiyun * because 1+(32-1)*8 < 255 < 1+(33-1)*4.
158*4882a593Smuzhiyun */
159*4882a593Smuzhiyun .xinc_max = 32,
160*4882a593Smuzhiyun },
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun .subrev = DISPC_AM65X,
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun .common = "common",
165*4882a593Smuzhiyun .common_regs = tidss_am65x_common_regs,
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun .num_vps = 2,
168*4882a593Smuzhiyun .vp_name = { "vp1", "vp2" },
169*4882a593Smuzhiyun .ovr_name = { "ovr1", "ovr2" },
170*4882a593Smuzhiyun .vpclk_name = { "vp1", "vp2" },
171*4882a593Smuzhiyun .vp_bus_type = { DISPC_VP_OLDI, DISPC_VP_DPI },
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun .vp_feat = { .color = {
174*4882a593Smuzhiyun .has_ctm = true,
175*4882a593Smuzhiyun .gamma_size = 256,
176*4882a593Smuzhiyun .gamma_type = TIDSS_GAMMA_8BIT,
177*4882a593Smuzhiyun },
178*4882a593Smuzhiyun },
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun .num_planes = 2,
181*4882a593Smuzhiyun /* note: vid is plane_id 0 and vidl1 is plane_id 1 */
182*4882a593Smuzhiyun .vid_name = { "vid", "vidl1" },
183*4882a593Smuzhiyun .vid_lite = { false, true, },
184*4882a593Smuzhiyun .vid_order = { 1, 0 },
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun static const u16 tidss_j721e_common_regs[DISPC_COMMON_REG_TABLE_LEN] = {
188*4882a593Smuzhiyun [DSS_REVISION_OFF] = 0x4,
189*4882a593Smuzhiyun [DSS_SYSCONFIG_OFF] = 0x8,
190*4882a593Smuzhiyun [DSS_SYSSTATUS_OFF] = 0x20,
191*4882a593Smuzhiyun [DISPC_IRQ_EOI_OFF] = 0x80,
192*4882a593Smuzhiyun [DISPC_IRQSTATUS_RAW_OFF] = 0x28,
193*4882a593Smuzhiyun [DISPC_IRQSTATUS_OFF] = 0x2c,
194*4882a593Smuzhiyun [DISPC_IRQENABLE_SET_OFF] = 0x30,
195*4882a593Smuzhiyun [DISPC_IRQENABLE_CLR_OFF] = 0x34,
196*4882a593Smuzhiyun [DISPC_VID_IRQENABLE_OFF] = 0x38,
197*4882a593Smuzhiyun [DISPC_VID_IRQSTATUS_OFF] = 0x48,
198*4882a593Smuzhiyun [DISPC_VP_IRQENABLE_OFF] = 0x58,
199*4882a593Smuzhiyun [DISPC_VP_IRQSTATUS_OFF] = 0x68,
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun [WB_IRQENABLE_OFF] = 0x78,
202*4882a593Smuzhiyun [WB_IRQSTATUS_OFF] = 0x7c,
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun [DISPC_GLOBAL_MFLAG_ATTRIBUTE_OFF] = 0x98,
205*4882a593Smuzhiyun [DISPC_GLOBAL_OUTPUT_ENABLE_OFF] = 0x9c,
206*4882a593Smuzhiyun [DISPC_GLOBAL_BUFFER_OFF] = 0xa0,
207*4882a593Smuzhiyun [DSS_CBA_CFG_OFF] = 0xa4,
208*4882a593Smuzhiyun [DISPC_DBG_CONTROL_OFF] = 0xa8,
209*4882a593Smuzhiyun [DISPC_DBG_STATUS_OFF] = 0xac,
210*4882a593Smuzhiyun [DISPC_CLKGATING_DISABLE_OFF] = 0xb0,
211*4882a593Smuzhiyun [DISPC_SECURE_DISABLE_OFF] = 0x90,
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun [FBDC_REVISION_1_OFF] = 0xb8,
214*4882a593Smuzhiyun [FBDC_REVISION_2_OFF] = 0xbc,
215*4882a593Smuzhiyun [FBDC_REVISION_3_OFF] = 0xc0,
216*4882a593Smuzhiyun [FBDC_REVISION_4_OFF] = 0xc4,
217*4882a593Smuzhiyun [FBDC_REVISION_5_OFF] = 0xc8,
218*4882a593Smuzhiyun [FBDC_REVISION_6_OFF] = 0xcc,
219*4882a593Smuzhiyun [FBDC_COMMON_CONTROL_OFF] = 0xd0,
220*4882a593Smuzhiyun [FBDC_CONSTANT_COLOR_0_OFF] = 0xd4,
221*4882a593Smuzhiyun [FBDC_CONSTANT_COLOR_1_OFF] = 0xd8,
222*4882a593Smuzhiyun [DISPC_CONNECTIONS_OFF] = 0xe4,
223*4882a593Smuzhiyun [DISPC_MSS_VP1_OFF] = 0xe8,
224*4882a593Smuzhiyun [DISPC_MSS_VP3_OFF] = 0xec,
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun const struct dispc_features dispc_j721e_feats = {
228*4882a593Smuzhiyun .max_pclk_khz = {
229*4882a593Smuzhiyun [DISPC_VP_DPI] = 170000,
230*4882a593Smuzhiyun [DISPC_VP_INTERNAL] = 600000,
231*4882a593Smuzhiyun },
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun .scaling = {
234*4882a593Smuzhiyun .in_width_max_5tap_rgb = 2048,
235*4882a593Smuzhiyun .in_width_max_3tap_rgb = 4096,
236*4882a593Smuzhiyun .in_width_max_5tap_yuv = 4096,
237*4882a593Smuzhiyun .in_width_max_3tap_yuv = 4096,
238*4882a593Smuzhiyun .upscale_limit = 16,
239*4882a593Smuzhiyun .downscale_limit_5tap = 4,
240*4882a593Smuzhiyun .downscale_limit_3tap = 2,
241*4882a593Smuzhiyun /*
242*4882a593Smuzhiyun * The max supported pixel inc value is 255. The value
243*4882a593Smuzhiyun * of pixel inc is calculated like this: 1+(xinc-1)*bpp.
244*4882a593Smuzhiyun * The maximum bpp of all formats supported by the HW
245*4882a593Smuzhiyun * is 8. So the maximum supported xinc value is 32,
246*4882a593Smuzhiyun * because 1+(32-1)*8 < 255 < 1+(33-1)*4.
247*4882a593Smuzhiyun */
248*4882a593Smuzhiyun .xinc_max = 32,
249*4882a593Smuzhiyun },
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun .subrev = DISPC_J721E,
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun .common = "common_m",
254*4882a593Smuzhiyun .common_regs = tidss_j721e_common_regs,
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun .num_vps = 4,
257*4882a593Smuzhiyun .vp_name = { "vp1", "vp2", "vp3", "vp4" },
258*4882a593Smuzhiyun .ovr_name = { "ovr1", "ovr2", "ovr3", "ovr4" },
259*4882a593Smuzhiyun .vpclk_name = { "vp1", "vp2", "vp3", "vp4" },
260*4882a593Smuzhiyun /* Currently hard coded VP routing (see dispc_initial_config()) */
261*4882a593Smuzhiyun .vp_bus_type = { DISPC_VP_INTERNAL, DISPC_VP_DPI,
262*4882a593Smuzhiyun DISPC_VP_INTERNAL, DISPC_VP_DPI, },
263*4882a593Smuzhiyun .vp_feat = { .color = {
264*4882a593Smuzhiyun .has_ctm = true,
265*4882a593Smuzhiyun .gamma_size = 1024,
266*4882a593Smuzhiyun .gamma_type = TIDSS_GAMMA_10BIT,
267*4882a593Smuzhiyun },
268*4882a593Smuzhiyun },
269*4882a593Smuzhiyun .num_planes = 4,
270*4882a593Smuzhiyun .vid_name = { "vid1", "vidl1", "vid2", "vidl2" },
271*4882a593Smuzhiyun .vid_lite = { 0, 1, 0, 1, },
272*4882a593Smuzhiyun .vid_order = { 1, 3, 0, 2 },
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun static const u16 *dispc_common_regmap;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun struct dss_vp_data {
278*4882a593Smuzhiyun u32 *gamma_table;
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun struct dispc_device {
282*4882a593Smuzhiyun struct tidss_device *tidss;
283*4882a593Smuzhiyun struct device *dev;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun void __iomem *base_common;
286*4882a593Smuzhiyun void __iomem *base_vid[TIDSS_MAX_PLANES];
287*4882a593Smuzhiyun void __iomem *base_ovr[TIDSS_MAX_PORTS];
288*4882a593Smuzhiyun void __iomem *base_vp[TIDSS_MAX_PORTS];
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun struct regmap *oldi_io_ctrl;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun struct clk *vp_clk[TIDSS_MAX_PORTS];
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun const struct dispc_features *feat;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun struct clk *fclk;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun bool is_enabled;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun struct dss_vp_data vp_data[TIDSS_MAX_PORTS];
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun u32 *fourccs;
303*4882a593Smuzhiyun u32 num_fourccs;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun u32 memory_bandwidth_limit;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun struct dispc_errata errata;
308*4882a593Smuzhiyun };
309*4882a593Smuzhiyun
dispc_write(struct dispc_device * dispc,u16 reg,u32 val)310*4882a593Smuzhiyun static void dispc_write(struct dispc_device *dispc, u16 reg, u32 val)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun iowrite32(val, dispc->base_common + reg);
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
dispc_read(struct dispc_device * dispc,u16 reg)315*4882a593Smuzhiyun static u32 dispc_read(struct dispc_device *dispc, u16 reg)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun return ioread32(dispc->base_common + reg);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun static
dispc_vid_write(struct dispc_device * dispc,u32 hw_plane,u16 reg,u32 val)321*4882a593Smuzhiyun void dispc_vid_write(struct dispc_device *dispc, u32 hw_plane, u16 reg, u32 val)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun void __iomem *base = dispc->base_vid[hw_plane];
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun iowrite32(val, base + reg);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
dispc_vid_read(struct dispc_device * dispc,u32 hw_plane,u16 reg)328*4882a593Smuzhiyun static u32 dispc_vid_read(struct dispc_device *dispc, u32 hw_plane, u16 reg)
329*4882a593Smuzhiyun {
330*4882a593Smuzhiyun void __iomem *base = dispc->base_vid[hw_plane];
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun return ioread32(base + reg);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
dispc_ovr_write(struct dispc_device * dispc,u32 hw_videoport,u16 reg,u32 val)335*4882a593Smuzhiyun static void dispc_ovr_write(struct dispc_device *dispc, u32 hw_videoport,
336*4882a593Smuzhiyun u16 reg, u32 val)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun void __iomem *base = dispc->base_ovr[hw_videoport];
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun iowrite32(val, base + reg);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
dispc_ovr_read(struct dispc_device * dispc,u32 hw_videoport,u16 reg)343*4882a593Smuzhiyun static u32 dispc_ovr_read(struct dispc_device *dispc, u32 hw_videoport, u16 reg)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun void __iomem *base = dispc->base_ovr[hw_videoport];
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun return ioread32(base + reg);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
dispc_vp_write(struct dispc_device * dispc,u32 hw_videoport,u16 reg,u32 val)350*4882a593Smuzhiyun static void dispc_vp_write(struct dispc_device *dispc, u32 hw_videoport,
351*4882a593Smuzhiyun u16 reg, u32 val)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun void __iomem *base = dispc->base_vp[hw_videoport];
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun iowrite32(val, base + reg);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
dispc_vp_read(struct dispc_device * dispc,u32 hw_videoport,u16 reg)358*4882a593Smuzhiyun static u32 dispc_vp_read(struct dispc_device *dispc, u32 hw_videoport, u16 reg)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun void __iomem *base = dispc->base_vp[hw_videoport];
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun return ioread32(base + reg);
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun /*
366*4882a593Smuzhiyun * TRM gives bitfields as start:end, where start is the higher bit
367*4882a593Smuzhiyun * number. For example 7:0
368*4882a593Smuzhiyun */
369*4882a593Smuzhiyun
FLD_MASK(u32 start,u32 end)370*4882a593Smuzhiyun static u32 FLD_MASK(u32 start, u32 end)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun return ((1 << (start - end + 1)) - 1) << end;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
FLD_VAL(u32 val,u32 start,u32 end)375*4882a593Smuzhiyun static u32 FLD_VAL(u32 val, u32 start, u32 end)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun return (val << end) & FLD_MASK(start, end);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
FLD_GET(u32 val,u32 start,u32 end)380*4882a593Smuzhiyun static u32 FLD_GET(u32 val, u32 start, u32 end)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun return (val & FLD_MASK(start, end)) >> end;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
FLD_MOD(u32 orig,u32 val,u32 start,u32 end)385*4882a593Smuzhiyun static u32 FLD_MOD(u32 orig, u32 val, u32 start, u32 end)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun return (orig & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
REG_GET(struct dispc_device * dispc,u32 idx,u32 start,u32 end)390*4882a593Smuzhiyun static u32 REG_GET(struct dispc_device *dispc, u32 idx, u32 start, u32 end)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun return FLD_GET(dispc_read(dispc, idx), start, end);
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
REG_FLD_MOD(struct dispc_device * dispc,u32 idx,u32 val,u32 start,u32 end)395*4882a593Smuzhiyun static void REG_FLD_MOD(struct dispc_device *dispc, u32 idx, u32 val,
396*4882a593Smuzhiyun u32 start, u32 end)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun dispc_write(dispc, idx, FLD_MOD(dispc_read(dispc, idx), val,
399*4882a593Smuzhiyun start, end));
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun
VID_REG_GET(struct dispc_device * dispc,u32 hw_plane,u32 idx,u32 start,u32 end)402*4882a593Smuzhiyun static u32 VID_REG_GET(struct dispc_device *dispc, u32 hw_plane, u32 idx,
403*4882a593Smuzhiyun u32 start, u32 end)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun return FLD_GET(dispc_vid_read(dispc, hw_plane, idx), start, end);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
VID_REG_FLD_MOD(struct dispc_device * dispc,u32 hw_plane,u32 idx,u32 val,u32 start,u32 end)408*4882a593Smuzhiyun static void VID_REG_FLD_MOD(struct dispc_device *dispc, u32 hw_plane, u32 idx,
409*4882a593Smuzhiyun u32 val, u32 start, u32 end)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane, idx,
412*4882a593Smuzhiyun FLD_MOD(dispc_vid_read(dispc, hw_plane, idx),
413*4882a593Smuzhiyun val, start, end));
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
VP_REG_GET(struct dispc_device * dispc,u32 vp,u32 idx,u32 start,u32 end)416*4882a593Smuzhiyun static u32 VP_REG_GET(struct dispc_device *dispc, u32 vp, u32 idx,
417*4882a593Smuzhiyun u32 start, u32 end)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun return FLD_GET(dispc_vp_read(dispc, vp, idx), start, end);
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
VP_REG_FLD_MOD(struct dispc_device * dispc,u32 vp,u32 idx,u32 val,u32 start,u32 end)422*4882a593Smuzhiyun static void VP_REG_FLD_MOD(struct dispc_device *dispc, u32 vp, u32 idx, u32 val,
423*4882a593Smuzhiyun u32 start, u32 end)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun dispc_vp_write(dispc, vp, idx, FLD_MOD(dispc_vp_read(dispc, vp, idx),
426*4882a593Smuzhiyun val, start, end));
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun __maybe_unused
OVR_REG_GET(struct dispc_device * dispc,u32 ovr,u32 idx,u32 start,u32 end)430*4882a593Smuzhiyun static u32 OVR_REG_GET(struct dispc_device *dispc, u32 ovr, u32 idx,
431*4882a593Smuzhiyun u32 start, u32 end)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun return FLD_GET(dispc_ovr_read(dispc, ovr, idx), start, end);
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
OVR_REG_FLD_MOD(struct dispc_device * dispc,u32 ovr,u32 idx,u32 val,u32 start,u32 end)436*4882a593Smuzhiyun static void OVR_REG_FLD_MOD(struct dispc_device *dispc, u32 ovr, u32 idx,
437*4882a593Smuzhiyun u32 val, u32 start, u32 end)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun dispc_ovr_write(dispc, ovr, idx,
440*4882a593Smuzhiyun FLD_MOD(dispc_ovr_read(dispc, ovr, idx),
441*4882a593Smuzhiyun val, start, end));
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
dispc_vp_irq_from_raw(u32 stat,u32 hw_videoport)444*4882a593Smuzhiyun static dispc_irq_t dispc_vp_irq_from_raw(u32 stat, u32 hw_videoport)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun dispc_irq_t vp_stat = 0;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun if (stat & BIT(0))
449*4882a593Smuzhiyun vp_stat |= DSS_IRQ_VP_FRAME_DONE(hw_videoport);
450*4882a593Smuzhiyun if (stat & BIT(1))
451*4882a593Smuzhiyun vp_stat |= DSS_IRQ_VP_VSYNC_EVEN(hw_videoport);
452*4882a593Smuzhiyun if (stat & BIT(2))
453*4882a593Smuzhiyun vp_stat |= DSS_IRQ_VP_VSYNC_ODD(hw_videoport);
454*4882a593Smuzhiyun if (stat & BIT(4))
455*4882a593Smuzhiyun vp_stat |= DSS_IRQ_VP_SYNC_LOST(hw_videoport);
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun return vp_stat;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
dispc_vp_irq_to_raw(dispc_irq_t vpstat,u32 hw_videoport)460*4882a593Smuzhiyun static u32 dispc_vp_irq_to_raw(dispc_irq_t vpstat, u32 hw_videoport)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun u32 stat = 0;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun if (vpstat & DSS_IRQ_VP_FRAME_DONE(hw_videoport))
465*4882a593Smuzhiyun stat |= BIT(0);
466*4882a593Smuzhiyun if (vpstat & DSS_IRQ_VP_VSYNC_EVEN(hw_videoport))
467*4882a593Smuzhiyun stat |= BIT(1);
468*4882a593Smuzhiyun if (vpstat & DSS_IRQ_VP_VSYNC_ODD(hw_videoport))
469*4882a593Smuzhiyun stat |= BIT(2);
470*4882a593Smuzhiyun if (vpstat & DSS_IRQ_VP_SYNC_LOST(hw_videoport))
471*4882a593Smuzhiyun stat |= BIT(4);
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun return stat;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
dispc_vid_irq_from_raw(u32 stat,u32 hw_plane)476*4882a593Smuzhiyun static dispc_irq_t dispc_vid_irq_from_raw(u32 stat, u32 hw_plane)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun dispc_irq_t vid_stat = 0;
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun if (stat & BIT(0))
481*4882a593Smuzhiyun vid_stat |= DSS_IRQ_PLANE_FIFO_UNDERFLOW(hw_plane);
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun return vid_stat;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
dispc_vid_irq_to_raw(dispc_irq_t vidstat,u32 hw_plane)486*4882a593Smuzhiyun static u32 dispc_vid_irq_to_raw(dispc_irq_t vidstat, u32 hw_plane)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun u32 stat = 0;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun if (vidstat & DSS_IRQ_PLANE_FIFO_UNDERFLOW(hw_plane))
491*4882a593Smuzhiyun stat |= BIT(0);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun return stat;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
dispc_k2g_vp_read_irqstatus(struct dispc_device * dispc,u32 hw_videoport)496*4882a593Smuzhiyun static dispc_irq_t dispc_k2g_vp_read_irqstatus(struct dispc_device *dispc,
497*4882a593Smuzhiyun u32 hw_videoport)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun u32 stat = dispc_vp_read(dispc, hw_videoport, DISPC_VP_K2G_IRQSTATUS);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun return dispc_vp_irq_from_raw(stat, hw_videoport);
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
dispc_k2g_vp_write_irqstatus(struct dispc_device * dispc,u32 hw_videoport,dispc_irq_t vpstat)504*4882a593Smuzhiyun static void dispc_k2g_vp_write_irqstatus(struct dispc_device *dispc,
505*4882a593Smuzhiyun u32 hw_videoport, dispc_irq_t vpstat)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun u32 stat = dispc_vp_irq_to_raw(vpstat, hw_videoport);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun dispc_vp_write(dispc, hw_videoport, DISPC_VP_K2G_IRQSTATUS, stat);
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
dispc_k2g_vid_read_irqstatus(struct dispc_device * dispc,u32 hw_plane)512*4882a593Smuzhiyun static dispc_irq_t dispc_k2g_vid_read_irqstatus(struct dispc_device *dispc,
513*4882a593Smuzhiyun u32 hw_plane)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun u32 stat = dispc_vid_read(dispc, hw_plane, DISPC_VID_K2G_IRQSTATUS);
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun return dispc_vid_irq_from_raw(stat, hw_plane);
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun
dispc_k2g_vid_write_irqstatus(struct dispc_device * dispc,u32 hw_plane,dispc_irq_t vidstat)520*4882a593Smuzhiyun static void dispc_k2g_vid_write_irqstatus(struct dispc_device *dispc,
521*4882a593Smuzhiyun u32 hw_plane, dispc_irq_t vidstat)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun u32 stat = dispc_vid_irq_to_raw(vidstat, hw_plane);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane, DISPC_VID_K2G_IRQSTATUS, stat);
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun
dispc_k2g_vp_read_irqenable(struct dispc_device * dispc,u32 hw_videoport)528*4882a593Smuzhiyun static dispc_irq_t dispc_k2g_vp_read_irqenable(struct dispc_device *dispc,
529*4882a593Smuzhiyun u32 hw_videoport)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun u32 stat = dispc_vp_read(dispc, hw_videoport, DISPC_VP_K2G_IRQENABLE);
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun return dispc_vp_irq_from_raw(stat, hw_videoport);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
dispc_k2g_vp_set_irqenable(struct dispc_device * dispc,u32 hw_videoport,dispc_irq_t vpstat)536*4882a593Smuzhiyun static void dispc_k2g_vp_set_irqenable(struct dispc_device *dispc,
537*4882a593Smuzhiyun u32 hw_videoport, dispc_irq_t vpstat)
538*4882a593Smuzhiyun {
539*4882a593Smuzhiyun u32 stat = dispc_vp_irq_to_raw(vpstat, hw_videoport);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun dispc_vp_write(dispc, hw_videoport, DISPC_VP_K2G_IRQENABLE, stat);
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
dispc_k2g_vid_read_irqenable(struct dispc_device * dispc,u32 hw_plane)544*4882a593Smuzhiyun static dispc_irq_t dispc_k2g_vid_read_irqenable(struct dispc_device *dispc,
545*4882a593Smuzhiyun u32 hw_plane)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun u32 stat = dispc_vid_read(dispc, hw_plane, DISPC_VID_K2G_IRQENABLE);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun return dispc_vid_irq_from_raw(stat, hw_plane);
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun
dispc_k2g_vid_set_irqenable(struct dispc_device * dispc,u32 hw_plane,dispc_irq_t vidstat)552*4882a593Smuzhiyun static void dispc_k2g_vid_set_irqenable(struct dispc_device *dispc,
553*4882a593Smuzhiyun u32 hw_plane, dispc_irq_t vidstat)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun u32 stat = dispc_vid_irq_to_raw(vidstat, hw_plane);
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane, DISPC_VID_K2G_IRQENABLE, stat);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
dispc_k2g_clear_irqstatus(struct dispc_device * dispc,dispc_irq_t mask)560*4882a593Smuzhiyun static void dispc_k2g_clear_irqstatus(struct dispc_device *dispc,
561*4882a593Smuzhiyun dispc_irq_t mask)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun dispc_k2g_vp_write_irqstatus(dispc, 0, mask);
564*4882a593Smuzhiyun dispc_k2g_vid_write_irqstatus(dispc, 0, mask);
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun static
dispc_k2g_read_and_clear_irqstatus(struct dispc_device * dispc)568*4882a593Smuzhiyun dispc_irq_t dispc_k2g_read_and_clear_irqstatus(struct dispc_device *dispc)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun dispc_irq_t stat = 0;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun /* always clear the top level irqstatus */
573*4882a593Smuzhiyun dispc_write(dispc, DISPC_IRQSTATUS,
574*4882a593Smuzhiyun dispc_read(dispc, DISPC_IRQSTATUS));
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun stat |= dispc_k2g_vp_read_irqstatus(dispc, 0);
577*4882a593Smuzhiyun stat |= dispc_k2g_vid_read_irqstatus(dispc, 0);
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun dispc_k2g_clear_irqstatus(dispc, stat);
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun return stat;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
dispc_k2g_read_irqenable(struct dispc_device * dispc)584*4882a593Smuzhiyun static dispc_irq_t dispc_k2g_read_irqenable(struct dispc_device *dispc)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun dispc_irq_t stat = 0;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun stat |= dispc_k2g_vp_read_irqenable(dispc, 0);
589*4882a593Smuzhiyun stat |= dispc_k2g_vid_read_irqenable(dispc, 0);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun return stat;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun static
dispc_k2g_set_irqenable(struct dispc_device * dispc,dispc_irq_t mask)595*4882a593Smuzhiyun void dispc_k2g_set_irqenable(struct dispc_device *dispc, dispc_irq_t mask)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun dispc_irq_t old_mask = dispc_k2g_read_irqenable(dispc);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun /* clear the irqstatus for newly enabled irqs */
600*4882a593Smuzhiyun dispc_k2g_clear_irqstatus(dispc, (mask ^ old_mask) & mask);
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun dispc_k2g_vp_set_irqenable(dispc, 0, mask);
603*4882a593Smuzhiyun dispc_k2g_vid_set_irqenable(dispc, 0, mask);
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun dispc_write(dispc, DISPC_IRQENABLE_SET, (1 << 0) | (1 << 7));
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /* flush posted write */
608*4882a593Smuzhiyun dispc_k2g_read_irqenable(dispc);
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
dispc_k3_vp_read_irqstatus(struct dispc_device * dispc,u32 hw_videoport)611*4882a593Smuzhiyun static dispc_irq_t dispc_k3_vp_read_irqstatus(struct dispc_device *dispc,
612*4882a593Smuzhiyun u32 hw_videoport)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun u32 stat = dispc_read(dispc, DISPC_VP_IRQSTATUS(hw_videoport));
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun return dispc_vp_irq_from_raw(stat, hw_videoport);
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
dispc_k3_vp_write_irqstatus(struct dispc_device * dispc,u32 hw_videoport,dispc_irq_t vpstat)619*4882a593Smuzhiyun static void dispc_k3_vp_write_irqstatus(struct dispc_device *dispc,
620*4882a593Smuzhiyun u32 hw_videoport, dispc_irq_t vpstat)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun u32 stat = dispc_vp_irq_to_raw(vpstat, hw_videoport);
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun dispc_write(dispc, DISPC_VP_IRQSTATUS(hw_videoport), stat);
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun
dispc_k3_vid_read_irqstatus(struct dispc_device * dispc,u32 hw_plane)627*4882a593Smuzhiyun static dispc_irq_t dispc_k3_vid_read_irqstatus(struct dispc_device *dispc,
628*4882a593Smuzhiyun u32 hw_plane)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun u32 stat = dispc_read(dispc, DISPC_VID_IRQSTATUS(hw_plane));
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun return dispc_vid_irq_from_raw(stat, hw_plane);
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
dispc_k3_vid_write_irqstatus(struct dispc_device * dispc,u32 hw_plane,dispc_irq_t vidstat)635*4882a593Smuzhiyun static void dispc_k3_vid_write_irqstatus(struct dispc_device *dispc,
636*4882a593Smuzhiyun u32 hw_plane, dispc_irq_t vidstat)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun u32 stat = dispc_vid_irq_to_raw(vidstat, hw_plane);
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun dispc_write(dispc, DISPC_VID_IRQSTATUS(hw_plane), stat);
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun
dispc_k3_vp_read_irqenable(struct dispc_device * dispc,u32 hw_videoport)643*4882a593Smuzhiyun static dispc_irq_t dispc_k3_vp_read_irqenable(struct dispc_device *dispc,
644*4882a593Smuzhiyun u32 hw_videoport)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun u32 stat = dispc_read(dispc, DISPC_VP_IRQENABLE(hw_videoport));
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun return dispc_vp_irq_from_raw(stat, hw_videoport);
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
dispc_k3_vp_set_irqenable(struct dispc_device * dispc,u32 hw_videoport,dispc_irq_t vpstat)651*4882a593Smuzhiyun static void dispc_k3_vp_set_irqenable(struct dispc_device *dispc,
652*4882a593Smuzhiyun u32 hw_videoport, dispc_irq_t vpstat)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun u32 stat = dispc_vp_irq_to_raw(vpstat, hw_videoport);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun dispc_write(dispc, DISPC_VP_IRQENABLE(hw_videoport), stat);
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun
dispc_k3_vid_read_irqenable(struct dispc_device * dispc,u32 hw_plane)659*4882a593Smuzhiyun static dispc_irq_t dispc_k3_vid_read_irqenable(struct dispc_device *dispc,
660*4882a593Smuzhiyun u32 hw_plane)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun u32 stat = dispc_read(dispc, DISPC_VID_IRQENABLE(hw_plane));
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun return dispc_vid_irq_from_raw(stat, hw_plane);
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
dispc_k3_vid_set_irqenable(struct dispc_device * dispc,u32 hw_plane,dispc_irq_t vidstat)667*4882a593Smuzhiyun static void dispc_k3_vid_set_irqenable(struct dispc_device *dispc,
668*4882a593Smuzhiyun u32 hw_plane, dispc_irq_t vidstat)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun u32 stat = dispc_vid_irq_to_raw(vidstat, hw_plane);
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun dispc_write(dispc, DISPC_VID_IRQENABLE(hw_plane), stat);
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun static
dispc_k3_clear_irqstatus(struct dispc_device * dispc,dispc_irq_t clearmask)676*4882a593Smuzhiyun void dispc_k3_clear_irqstatus(struct dispc_device *dispc, dispc_irq_t clearmask)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun unsigned int i;
679*4882a593Smuzhiyun u32 top_clear = 0;
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun for (i = 0; i < dispc->feat->num_vps; ++i) {
682*4882a593Smuzhiyun if (clearmask & DSS_IRQ_VP_MASK(i)) {
683*4882a593Smuzhiyun dispc_k3_vp_write_irqstatus(dispc, i, clearmask);
684*4882a593Smuzhiyun top_clear |= BIT(i);
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun for (i = 0; i < dispc->feat->num_planes; ++i) {
688*4882a593Smuzhiyun if (clearmask & DSS_IRQ_PLANE_MASK(i)) {
689*4882a593Smuzhiyun dispc_k3_vid_write_irqstatus(dispc, i, clearmask);
690*4882a593Smuzhiyun top_clear |= BIT(4 + i);
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun if (dispc->feat->subrev == DISPC_K2G)
694*4882a593Smuzhiyun return;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun dispc_write(dispc, DISPC_IRQSTATUS, top_clear);
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun /* Flush posted writes */
699*4882a593Smuzhiyun dispc_read(dispc, DISPC_IRQSTATUS);
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun static
dispc_k3_read_and_clear_irqstatus(struct dispc_device * dispc)703*4882a593Smuzhiyun dispc_irq_t dispc_k3_read_and_clear_irqstatus(struct dispc_device *dispc)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun dispc_irq_t status = 0;
706*4882a593Smuzhiyun unsigned int i;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun for (i = 0; i < dispc->feat->num_vps; ++i)
709*4882a593Smuzhiyun status |= dispc_k3_vp_read_irqstatus(dispc, i);
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun for (i = 0; i < dispc->feat->num_planes; ++i)
712*4882a593Smuzhiyun status |= dispc_k3_vid_read_irqstatus(dispc, i);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun dispc_k3_clear_irqstatus(dispc, status);
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun return status;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
dispc_k3_read_irqenable(struct dispc_device * dispc)719*4882a593Smuzhiyun static dispc_irq_t dispc_k3_read_irqenable(struct dispc_device *dispc)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun dispc_irq_t enable = 0;
722*4882a593Smuzhiyun unsigned int i;
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun for (i = 0; i < dispc->feat->num_vps; ++i)
725*4882a593Smuzhiyun enable |= dispc_k3_vp_read_irqenable(dispc, i);
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun for (i = 0; i < dispc->feat->num_planes; ++i)
728*4882a593Smuzhiyun enable |= dispc_k3_vid_read_irqenable(dispc, i);
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun return enable;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
dispc_k3_set_irqenable(struct dispc_device * dispc,dispc_irq_t mask)733*4882a593Smuzhiyun static void dispc_k3_set_irqenable(struct dispc_device *dispc,
734*4882a593Smuzhiyun dispc_irq_t mask)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun unsigned int i;
737*4882a593Smuzhiyun u32 main_enable = 0, main_disable = 0;
738*4882a593Smuzhiyun dispc_irq_t old_mask;
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun old_mask = dispc_k3_read_irqenable(dispc);
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun /* clear the irqstatus for newly enabled irqs */
743*4882a593Smuzhiyun dispc_k3_clear_irqstatus(dispc, (old_mask ^ mask) & mask);
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun for (i = 0; i < dispc->feat->num_vps; ++i) {
746*4882a593Smuzhiyun dispc_k3_vp_set_irqenable(dispc, i, mask);
747*4882a593Smuzhiyun if (mask & DSS_IRQ_VP_MASK(i))
748*4882a593Smuzhiyun main_enable |= BIT(i); /* VP IRQ */
749*4882a593Smuzhiyun else
750*4882a593Smuzhiyun main_disable |= BIT(i); /* VP IRQ */
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun for (i = 0; i < dispc->feat->num_planes; ++i) {
754*4882a593Smuzhiyun dispc_k3_vid_set_irqenable(dispc, i, mask);
755*4882a593Smuzhiyun if (mask & DSS_IRQ_PLANE_MASK(i))
756*4882a593Smuzhiyun main_enable |= BIT(i + 4); /* VID IRQ */
757*4882a593Smuzhiyun else
758*4882a593Smuzhiyun main_disable |= BIT(i + 4); /* VID IRQ */
759*4882a593Smuzhiyun }
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun if (main_enable)
762*4882a593Smuzhiyun dispc_write(dispc, DISPC_IRQENABLE_SET, main_enable);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun if (main_disable)
765*4882a593Smuzhiyun dispc_write(dispc, DISPC_IRQENABLE_CLR, main_disable);
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun /* Flush posted writes */
768*4882a593Smuzhiyun dispc_read(dispc, DISPC_IRQENABLE_SET);
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun
dispc_read_and_clear_irqstatus(struct dispc_device * dispc)771*4882a593Smuzhiyun dispc_irq_t dispc_read_and_clear_irqstatus(struct dispc_device *dispc)
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun switch (dispc->feat->subrev) {
774*4882a593Smuzhiyun case DISPC_K2G:
775*4882a593Smuzhiyun return dispc_k2g_read_and_clear_irqstatus(dispc);
776*4882a593Smuzhiyun case DISPC_AM65X:
777*4882a593Smuzhiyun case DISPC_J721E:
778*4882a593Smuzhiyun return dispc_k3_read_and_clear_irqstatus(dispc);
779*4882a593Smuzhiyun default:
780*4882a593Smuzhiyun WARN_ON(1);
781*4882a593Smuzhiyun return 0;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun
dispc_set_irqenable(struct dispc_device * dispc,dispc_irq_t mask)785*4882a593Smuzhiyun void dispc_set_irqenable(struct dispc_device *dispc, dispc_irq_t mask)
786*4882a593Smuzhiyun {
787*4882a593Smuzhiyun switch (dispc->feat->subrev) {
788*4882a593Smuzhiyun case DISPC_K2G:
789*4882a593Smuzhiyun dispc_k2g_set_irqenable(dispc, mask);
790*4882a593Smuzhiyun break;
791*4882a593Smuzhiyun case DISPC_AM65X:
792*4882a593Smuzhiyun case DISPC_J721E:
793*4882a593Smuzhiyun dispc_k3_set_irqenable(dispc, mask);
794*4882a593Smuzhiyun break;
795*4882a593Smuzhiyun default:
796*4882a593Smuzhiyun WARN_ON(1);
797*4882a593Smuzhiyun break;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun enum dispc_oldi_mode_reg_val { SPWG_18 = 0, JEIDA_24 = 1, SPWG_24 = 2 };
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun struct dispc_bus_format {
804*4882a593Smuzhiyun u32 bus_fmt;
805*4882a593Smuzhiyun u32 data_width;
806*4882a593Smuzhiyun bool is_oldi_fmt;
807*4882a593Smuzhiyun enum dispc_oldi_mode_reg_val oldi_mode_reg_val;
808*4882a593Smuzhiyun };
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun static const struct dispc_bus_format dispc_bus_formats[] = {
811*4882a593Smuzhiyun { MEDIA_BUS_FMT_RGB444_1X12, 12, false, 0 },
812*4882a593Smuzhiyun { MEDIA_BUS_FMT_RGB565_1X16, 16, false, 0 },
813*4882a593Smuzhiyun { MEDIA_BUS_FMT_RGB666_1X18, 18, false, 0 },
814*4882a593Smuzhiyun { MEDIA_BUS_FMT_RGB888_1X24, 24, false, 0 },
815*4882a593Smuzhiyun { MEDIA_BUS_FMT_RGB101010_1X30, 30, false, 0 },
816*4882a593Smuzhiyun { MEDIA_BUS_FMT_RGB121212_1X36, 36, false, 0 },
817*4882a593Smuzhiyun { MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, 18, true, SPWG_18 },
818*4882a593Smuzhiyun { MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 24, true, SPWG_24 },
819*4882a593Smuzhiyun { MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA, 24, true, JEIDA_24 },
820*4882a593Smuzhiyun };
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun static const
dispc_vp_find_bus_fmt(struct dispc_device * dispc,u32 hw_videoport,u32 bus_fmt,u32 bus_flags)823*4882a593Smuzhiyun struct dispc_bus_format *dispc_vp_find_bus_fmt(struct dispc_device *dispc,
824*4882a593Smuzhiyun u32 hw_videoport,
825*4882a593Smuzhiyun u32 bus_fmt, u32 bus_flags)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun unsigned int i;
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(dispc_bus_formats); ++i) {
830*4882a593Smuzhiyun if (dispc_bus_formats[i].bus_fmt == bus_fmt)
831*4882a593Smuzhiyun return &dispc_bus_formats[i];
832*4882a593Smuzhiyun }
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun return NULL;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
dispc_vp_bus_check(struct dispc_device * dispc,u32 hw_videoport,const struct drm_crtc_state * state)837*4882a593Smuzhiyun int dispc_vp_bus_check(struct dispc_device *dispc, u32 hw_videoport,
838*4882a593Smuzhiyun const struct drm_crtc_state *state)
839*4882a593Smuzhiyun {
840*4882a593Smuzhiyun const struct tidss_crtc_state *tstate = to_tidss_crtc_state(state);
841*4882a593Smuzhiyun const struct dispc_bus_format *fmt;
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun fmt = dispc_vp_find_bus_fmt(dispc, hw_videoport, tstate->bus_format,
844*4882a593Smuzhiyun tstate->bus_flags);
845*4882a593Smuzhiyun if (!fmt) {
846*4882a593Smuzhiyun dev_dbg(dispc->dev, "%s: Unsupported bus format: %u\n",
847*4882a593Smuzhiyun __func__, tstate->bus_format);
848*4882a593Smuzhiyun return -EINVAL;
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun if (dispc->feat->vp_bus_type[hw_videoport] != DISPC_VP_OLDI &&
852*4882a593Smuzhiyun fmt->is_oldi_fmt) {
853*4882a593Smuzhiyun dev_dbg(dispc->dev, "%s: %s is not OLDI-port\n",
854*4882a593Smuzhiyun __func__, dispc->feat->vp_name[hw_videoport]);
855*4882a593Smuzhiyun return -EINVAL;
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun return 0;
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun
dispc_oldi_tx_power(struct dispc_device * dispc,bool power)861*4882a593Smuzhiyun static void dispc_oldi_tx_power(struct dispc_device *dispc, bool power)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun u32 val = power ? 0 : OLDI_PWRDN_TX;
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun if (WARN_ON(!dispc->oldi_io_ctrl))
866*4882a593Smuzhiyun return;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun regmap_update_bits(dispc->oldi_io_ctrl, OLDI_DAT0_IO_CTRL,
869*4882a593Smuzhiyun OLDI_PWRDN_TX, val);
870*4882a593Smuzhiyun regmap_update_bits(dispc->oldi_io_ctrl, OLDI_DAT1_IO_CTRL,
871*4882a593Smuzhiyun OLDI_PWRDN_TX, val);
872*4882a593Smuzhiyun regmap_update_bits(dispc->oldi_io_ctrl, OLDI_DAT2_IO_CTRL,
873*4882a593Smuzhiyun OLDI_PWRDN_TX, val);
874*4882a593Smuzhiyun regmap_update_bits(dispc->oldi_io_ctrl, OLDI_DAT3_IO_CTRL,
875*4882a593Smuzhiyun OLDI_PWRDN_TX, val);
876*4882a593Smuzhiyun regmap_update_bits(dispc->oldi_io_ctrl, OLDI_CLK_IO_CTRL,
877*4882a593Smuzhiyun OLDI_PWRDN_TX, val);
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun
dispc_set_num_datalines(struct dispc_device * dispc,u32 hw_videoport,int num_lines)880*4882a593Smuzhiyun static void dispc_set_num_datalines(struct dispc_device *dispc,
881*4882a593Smuzhiyun u32 hw_videoport, int num_lines)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun int v;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun switch (num_lines) {
886*4882a593Smuzhiyun case 12:
887*4882a593Smuzhiyun v = 0; break;
888*4882a593Smuzhiyun case 16:
889*4882a593Smuzhiyun v = 1; break;
890*4882a593Smuzhiyun case 18:
891*4882a593Smuzhiyun v = 2; break;
892*4882a593Smuzhiyun case 24:
893*4882a593Smuzhiyun v = 3; break;
894*4882a593Smuzhiyun case 30:
895*4882a593Smuzhiyun v = 4; break;
896*4882a593Smuzhiyun case 36:
897*4882a593Smuzhiyun v = 5; break;
898*4882a593Smuzhiyun default:
899*4882a593Smuzhiyun WARN_ON(1);
900*4882a593Smuzhiyun v = 3;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun VP_REG_FLD_MOD(dispc, hw_videoport, DISPC_VP_CONTROL, v, 10, 8);
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun
dispc_enable_oldi(struct dispc_device * dispc,u32 hw_videoport,const struct dispc_bus_format * fmt)906*4882a593Smuzhiyun static void dispc_enable_oldi(struct dispc_device *dispc, u32 hw_videoport,
907*4882a593Smuzhiyun const struct dispc_bus_format *fmt)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun u32 oldi_cfg = 0;
910*4882a593Smuzhiyun u32 oldi_reset_bit = BIT(5 + hw_videoport);
911*4882a593Smuzhiyun int count = 0;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun /*
914*4882a593Smuzhiyun * For the moment DUALMODESYNC, MASTERSLAVE, MODE, and SRC
915*4882a593Smuzhiyun * bits of DISPC_VP_DSS_OLDI_CFG are set statically to 0.
916*4882a593Smuzhiyun */
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun if (fmt->data_width == 24)
919*4882a593Smuzhiyun oldi_cfg |= BIT(8); /* MSB */
920*4882a593Smuzhiyun else if (fmt->data_width != 18)
921*4882a593Smuzhiyun dev_warn(dispc->dev, "%s: %d port width not supported\n",
922*4882a593Smuzhiyun __func__, fmt->data_width);
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun oldi_cfg |= BIT(7); /* DEPOL */
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun oldi_cfg = FLD_MOD(oldi_cfg, fmt->oldi_mode_reg_val, 3, 1);
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun oldi_cfg |= BIT(12); /* SOFTRST */
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun oldi_cfg |= BIT(0); /* ENABLE */
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun dispc_vp_write(dispc, hw_videoport, DISPC_VP_DSS_OLDI_CFG, oldi_cfg);
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun while (!(oldi_reset_bit & dispc_read(dispc, DSS_SYSSTATUS)) &&
935*4882a593Smuzhiyun count < 10000)
936*4882a593Smuzhiyun count++;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun if (!(oldi_reset_bit & dispc_read(dispc, DSS_SYSSTATUS)))
939*4882a593Smuzhiyun dev_warn(dispc->dev, "%s: timeout waiting OLDI reset done\n",
940*4882a593Smuzhiyun __func__);
941*4882a593Smuzhiyun }
942*4882a593Smuzhiyun
dispc_vp_prepare(struct dispc_device * dispc,u32 hw_videoport,const struct drm_crtc_state * state)943*4882a593Smuzhiyun void dispc_vp_prepare(struct dispc_device *dispc, u32 hw_videoport,
944*4882a593Smuzhiyun const struct drm_crtc_state *state)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun const struct tidss_crtc_state *tstate = to_tidss_crtc_state(state);
947*4882a593Smuzhiyun const struct dispc_bus_format *fmt;
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun fmt = dispc_vp_find_bus_fmt(dispc, hw_videoport, tstate->bus_format,
950*4882a593Smuzhiyun tstate->bus_flags);
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun if (WARN_ON(!fmt))
953*4882a593Smuzhiyun return;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun if (dispc->feat->vp_bus_type[hw_videoport] == DISPC_VP_OLDI) {
956*4882a593Smuzhiyun dispc_oldi_tx_power(dispc, true);
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun dispc_enable_oldi(dispc, hw_videoport, fmt);
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun
dispc_vp_enable(struct dispc_device * dispc,u32 hw_videoport,const struct drm_crtc_state * state)962*4882a593Smuzhiyun void dispc_vp_enable(struct dispc_device *dispc, u32 hw_videoport,
963*4882a593Smuzhiyun const struct drm_crtc_state *state)
964*4882a593Smuzhiyun {
965*4882a593Smuzhiyun const struct drm_display_mode *mode = &state->adjusted_mode;
966*4882a593Smuzhiyun const struct tidss_crtc_state *tstate = to_tidss_crtc_state(state);
967*4882a593Smuzhiyun bool align, onoff, rf, ieo, ipc, ihs, ivs;
968*4882a593Smuzhiyun const struct dispc_bus_format *fmt;
969*4882a593Smuzhiyun u32 hsw, hfp, hbp, vsw, vfp, vbp;
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun fmt = dispc_vp_find_bus_fmt(dispc, hw_videoport, tstate->bus_format,
972*4882a593Smuzhiyun tstate->bus_flags);
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun if (WARN_ON(!fmt))
975*4882a593Smuzhiyun return;
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun dispc_set_num_datalines(dispc, hw_videoport, fmt->data_width);
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun hfp = mode->hsync_start - mode->hdisplay;
980*4882a593Smuzhiyun hsw = mode->hsync_end - mode->hsync_start;
981*4882a593Smuzhiyun hbp = mode->htotal - mode->hsync_end;
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun vfp = mode->vsync_start - mode->vdisplay;
984*4882a593Smuzhiyun vsw = mode->vsync_end - mode->vsync_start;
985*4882a593Smuzhiyun vbp = mode->vtotal - mode->vsync_end;
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun dispc_vp_write(dispc, hw_videoport, DISPC_VP_TIMING_H,
988*4882a593Smuzhiyun FLD_VAL(hsw - 1, 7, 0) |
989*4882a593Smuzhiyun FLD_VAL(hfp - 1, 19, 8) |
990*4882a593Smuzhiyun FLD_VAL(hbp - 1, 31, 20));
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun dispc_vp_write(dispc, hw_videoport, DISPC_VP_TIMING_V,
993*4882a593Smuzhiyun FLD_VAL(vsw - 1, 7, 0) |
994*4882a593Smuzhiyun FLD_VAL(vfp, 19, 8) |
995*4882a593Smuzhiyun FLD_VAL(vbp, 31, 20));
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun ivs = !!(mode->flags & DRM_MODE_FLAG_NVSYNC);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun ihs = !!(mode->flags & DRM_MODE_FLAG_NHSYNC);
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun ieo = !!(tstate->bus_flags & DRM_BUS_FLAG_DE_LOW);
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun ipc = !!(tstate->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE);
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun /* always use the 'rf' setting */
1006*4882a593Smuzhiyun onoff = true;
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun rf = !!(tstate->bus_flags & DRM_BUS_FLAG_SYNC_DRIVE_POSEDGE);
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun /* always use aligned syncs */
1011*4882a593Smuzhiyun align = true;
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun /* always use DE_HIGH for OLDI */
1014*4882a593Smuzhiyun if (dispc->feat->vp_bus_type[hw_videoport] == DISPC_VP_OLDI)
1015*4882a593Smuzhiyun ieo = false;
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun dispc_vp_write(dispc, hw_videoport, DISPC_VP_POL_FREQ,
1018*4882a593Smuzhiyun FLD_VAL(align, 18, 18) |
1019*4882a593Smuzhiyun FLD_VAL(onoff, 17, 17) |
1020*4882a593Smuzhiyun FLD_VAL(rf, 16, 16) |
1021*4882a593Smuzhiyun FLD_VAL(ieo, 15, 15) |
1022*4882a593Smuzhiyun FLD_VAL(ipc, 14, 14) |
1023*4882a593Smuzhiyun FLD_VAL(ihs, 13, 13) |
1024*4882a593Smuzhiyun FLD_VAL(ivs, 12, 12));
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun dispc_vp_write(dispc, hw_videoport, DISPC_VP_SIZE_SCREEN,
1027*4882a593Smuzhiyun FLD_VAL(mode->hdisplay - 1, 11, 0) |
1028*4882a593Smuzhiyun FLD_VAL(mode->vdisplay - 1, 27, 16));
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun VP_REG_FLD_MOD(dispc, hw_videoport, DISPC_VP_CONTROL, 1, 0, 0);
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun
dispc_vp_disable(struct dispc_device * dispc,u32 hw_videoport)1033*4882a593Smuzhiyun void dispc_vp_disable(struct dispc_device *dispc, u32 hw_videoport)
1034*4882a593Smuzhiyun {
1035*4882a593Smuzhiyun VP_REG_FLD_MOD(dispc, hw_videoport, DISPC_VP_CONTROL, 0, 0, 0);
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun
dispc_vp_unprepare(struct dispc_device * dispc,u32 hw_videoport)1038*4882a593Smuzhiyun void dispc_vp_unprepare(struct dispc_device *dispc, u32 hw_videoport)
1039*4882a593Smuzhiyun {
1040*4882a593Smuzhiyun if (dispc->feat->vp_bus_type[hw_videoport] == DISPC_VP_OLDI) {
1041*4882a593Smuzhiyun dispc_vp_write(dispc, hw_videoport, DISPC_VP_DSS_OLDI_CFG, 0);
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun dispc_oldi_tx_power(dispc, false);
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun }
1046*4882a593Smuzhiyun
dispc_vp_go_busy(struct dispc_device * dispc,u32 hw_videoport)1047*4882a593Smuzhiyun bool dispc_vp_go_busy(struct dispc_device *dispc, u32 hw_videoport)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun return VP_REG_GET(dispc, hw_videoport, DISPC_VP_CONTROL, 5, 5);
1050*4882a593Smuzhiyun }
1051*4882a593Smuzhiyun
dispc_vp_go(struct dispc_device * dispc,u32 hw_videoport)1052*4882a593Smuzhiyun void dispc_vp_go(struct dispc_device *dispc, u32 hw_videoport)
1053*4882a593Smuzhiyun {
1054*4882a593Smuzhiyun WARN_ON(VP_REG_GET(dispc, hw_videoport, DISPC_VP_CONTROL, 5, 5));
1055*4882a593Smuzhiyun VP_REG_FLD_MOD(dispc, hw_videoport, DISPC_VP_CONTROL, 1, 5, 5);
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun enum c8_to_c12_mode { C8_TO_C12_REPLICATE, C8_TO_C12_MAX, C8_TO_C12_MIN };
1059*4882a593Smuzhiyun
c8_to_c12(u8 c8,enum c8_to_c12_mode mode)1060*4882a593Smuzhiyun static u16 c8_to_c12(u8 c8, enum c8_to_c12_mode mode)
1061*4882a593Smuzhiyun {
1062*4882a593Smuzhiyun u16 c12;
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun c12 = c8 << 4;
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun switch (mode) {
1067*4882a593Smuzhiyun case C8_TO_C12_REPLICATE:
1068*4882a593Smuzhiyun /* Copy c8 4 MSB to 4 LSB for full scale c12 */
1069*4882a593Smuzhiyun c12 |= c8 >> 4;
1070*4882a593Smuzhiyun break;
1071*4882a593Smuzhiyun case C8_TO_C12_MAX:
1072*4882a593Smuzhiyun c12 |= 0xF;
1073*4882a593Smuzhiyun break;
1074*4882a593Smuzhiyun default:
1075*4882a593Smuzhiyun case C8_TO_C12_MIN:
1076*4882a593Smuzhiyun break;
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun return c12;
1080*4882a593Smuzhiyun }
1081*4882a593Smuzhiyun
argb8888_to_argb12121212(u32 argb8888,enum c8_to_c12_mode m)1082*4882a593Smuzhiyun static u64 argb8888_to_argb12121212(u32 argb8888, enum c8_to_c12_mode m)
1083*4882a593Smuzhiyun {
1084*4882a593Smuzhiyun u8 a, r, g, b;
1085*4882a593Smuzhiyun u64 v;
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun a = (argb8888 >> 24) & 0xff;
1088*4882a593Smuzhiyun r = (argb8888 >> 16) & 0xff;
1089*4882a593Smuzhiyun g = (argb8888 >> 8) & 0xff;
1090*4882a593Smuzhiyun b = (argb8888 >> 0) & 0xff;
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun v = ((u64)c8_to_c12(a, m) << 36) | ((u64)c8_to_c12(r, m) << 24) |
1093*4882a593Smuzhiyun ((u64)c8_to_c12(g, m) << 12) | (u64)c8_to_c12(b, m);
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun return v;
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun
dispc_vp_set_default_color(struct dispc_device * dispc,u32 hw_videoport,u32 default_color)1098*4882a593Smuzhiyun static void dispc_vp_set_default_color(struct dispc_device *dispc,
1099*4882a593Smuzhiyun u32 hw_videoport, u32 default_color)
1100*4882a593Smuzhiyun {
1101*4882a593Smuzhiyun u64 v;
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun v = argb8888_to_argb12121212(default_color, C8_TO_C12_REPLICATE);
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun dispc_ovr_write(dispc, hw_videoport,
1106*4882a593Smuzhiyun DISPC_OVR_DEFAULT_COLOR, v & 0xffffffff);
1107*4882a593Smuzhiyun dispc_ovr_write(dispc, hw_videoport,
1108*4882a593Smuzhiyun DISPC_OVR_DEFAULT_COLOR2, (v >> 32) & 0xffff);
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun
dispc_vp_mode_valid(struct dispc_device * dispc,u32 hw_videoport,const struct drm_display_mode * mode)1111*4882a593Smuzhiyun enum drm_mode_status dispc_vp_mode_valid(struct dispc_device *dispc,
1112*4882a593Smuzhiyun u32 hw_videoport,
1113*4882a593Smuzhiyun const struct drm_display_mode *mode)
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun u32 hsw, hfp, hbp, vsw, vfp, vbp;
1116*4882a593Smuzhiyun enum dispc_vp_bus_type bus_type;
1117*4882a593Smuzhiyun int max_pclk;
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun bus_type = dispc->feat->vp_bus_type[hw_videoport];
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun max_pclk = dispc->feat->max_pclk_khz[bus_type];
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun if (WARN_ON(max_pclk == 0))
1124*4882a593Smuzhiyun return MODE_BAD;
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun if (mode->clock < dispc->feat->min_pclk_khz)
1127*4882a593Smuzhiyun return MODE_CLOCK_LOW;
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun if (mode->clock > max_pclk)
1130*4882a593Smuzhiyun return MODE_CLOCK_HIGH;
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun if (mode->hdisplay > 4096)
1133*4882a593Smuzhiyun return MODE_BAD;
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun if (mode->vdisplay > 4096)
1136*4882a593Smuzhiyun return MODE_BAD;
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun /* TODO: add interlace support */
1139*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1140*4882a593Smuzhiyun return MODE_NO_INTERLACE;
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun /*
1143*4882a593Smuzhiyun * Enforce the output width is divisible by 2. Actually this
1144*4882a593Smuzhiyun * is only needed in following cases:
1145*4882a593Smuzhiyun * - YUV output selected (BT656, BT1120)
1146*4882a593Smuzhiyun * - Dithering enabled
1147*4882a593Smuzhiyun * - TDM with TDMCycleFormat == 3
1148*4882a593Smuzhiyun * But for simplicity we enforce that always.
1149*4882a593Smuzhiyun */
1150*4882a593Smuzhiyun if ((mode->hdisplay % 2) != 0)
1151*4882a593Smuzhiyun return MODE_BAD_HVALUE;
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun hfp = mode->hsync_start - mode->hdisplay;
1154*4882a593Smuzhiyun hsw = mode->hsync_end - mode->hsync_start;
1155*4882a593Smuzhiyun hbp = mode->htotal - mode->hsync_end;
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun vfp = mode->vsync_start - mode->vdisplay;
1158*4882a593Smuzhiyun vsw = mode->vsync_end - mode->vsync_start;
1159*4882a593Smuzhiyun vbp = mode->vtotal - mode->vsync_end;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun if (hsw < 1 || hsw > 256 ||
1162*4882a593Smuzhiyun hfp < 1 || hfp > 4096 ||
1163*4882a593Smuzhiyun hbp < 1 || hbp > 4096)
1164*4882a593Smuzhiyun return MODE_BAD_HVALUE;
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun if (vsw < 1 || vsw > 256 ||
1167*4882a593Smuzhiyun vfp > 4095 || vbp > 4095)
1168*4882a593Smuzhiyun return MODE_BAD_VVALUE;
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun if (dispc->memory_bandwidth_limit) {
1171*4882a593Smuzhiyun const unsigned int bpp = 4;
1172*4882a593Smuzhiyun u64 bandwidth;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun bandwidth = 1000 * mode->clock;
1175*4882a593Smuzhiyun bandwidth = bandwidth * mode->hdisplay * mode->vdisplay * bpp;
1176*4882a593Smuzhiyun bandwidth = div_u64(bandwidth, mode->htotal * mode->vtotal);
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun if (dispc->memory_bandwidth_limit < bandwidth)
1179*4882a593Smuzhiyun return MODE_BAD;
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun return MODE_OK;
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun
dispc_vp_enable_clk(struct dispc_device * dispc,u32 hw_videoport)1185*4882a593Smuzhiyun int dispc_vp_enable_clk(struct dispc_device *dispc, u32 hw_videoport)
1186*4882a593Smuzhiyun {
1187*4882a593Smuzhiyun int ret = clk_prepare_enable(dispc->vp_clk[hw_videoport]);
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun if (ret)
1190*4882a593Smuzhiyun dev_err(dispc->dev, "%s: enabling clk failed: %d\n", __func__,
1191*4882a593Smuzhiyun ret);
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun return ret;
1194*4882a593Smuzhiyun }
1195*4882a593Smuzhiyun
dispc_vp_disable_clk(struct dispc_device * dispc,u32 hw_videoport)1196*4882a593Smuzhiyun void dispc_vp_disable_clk(struct dispc_device *dispc, u32 hw_videoport)
1197*4882a593Smuzhiyun {
1198*4882a593Smuzhiyun clk_disable_unprepare(dispc->vp_clk[hw_videoport]);
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun /*
1202*4882a593Smuzhiyun * Calculate the percentage difference between the requested pixel clock rate
1203*4882a593Smuzhiyun * and the effective rate resulting from calculating the clock divider value.
1204*4882a593Smuzhiyun */
1205*4882a593Smuzhiyun static
dispc_pclk_diff(unsigned long rate,unsigned long real_rate)1206*4882a593Smuzhiyun unsigned int dispc_pclk_diff(unsigned long rate, unsigned long real_rate)
1207*4882a593Smuzhiyun {
1208*4882a593Smuzhiyun int r = rate / 100, rr = real_rate / 100;
1209*4882a593Smuzhiyun
1210*4882a593Smuzhiyun return (unsigned int)(abs(((rr - r) * 100) / r));
1211*4882a593Smuzhiyun }
1212*4882a593Smuzhiyun
dispc_vp_set_clk_rate(struct dispc_device * dispc,u32 hw_videoport,unsigned long rate)1213*4882a593Smuzhiyun int dispc_vp_set_clk_rate(struct dispc_device *dispc, u32 hw_videoport,
1214*4882a593Smuzhiyun unsigned long rate)
1215*4882a593Smuzhiyun {
1216*4882a593Smuzhiyun int r;
1217*4882a593Smuzhiyun unsigned long new_rate;
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun r = clk_set_rate(dispc->vp_clk[hw_videoport], rate);
1220*4882a593Smuzhiyun if (r) {
1221*4882a593Smuzhiyun dev_err(dispc->dev, "vp%d: failed to set clk rate to %lu\n",
1222*4882a593Smuzhiyun hw_videoport, rate);
1223*4882a593Smuzhiyun return r;
1224*4882a593Smuzhiyun }
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun new_rate = clk_get_rate(dispc->vp_clk[hw_videoport]);
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun if (dispc_pclk_diff(rate, new_rate) > 5)
1229*4882a593Smuzhiyun dev_warn(dispc->dev,
1230*4882a593Smuzhiyun "vp%d: Clock rate %lu differs over 5%% from requested %lu\n",
1231*4882a593Smuzhiyun hw_videoport, new_rate, rate);
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun dev_dbg(dispc->dev, "vp%d: new rate %lu Hz (requested %lu Hz)\n",
1234*4882a593Smuzhiyun hw_videoport, clk_get_rate(dispc->vp_clk[hw_videoport]), rate);
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun return 0;
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun /* OVR */
dispc_k2g_ovr_set_plane(struct dispc_device * dispc,u32 hw_plane,u32 hw_videoport,u32 x,u32 y,u32 layer)1240*4882a593Smuzhiyun static void dispc_k2g_ovr_set_plane(struct dispc_device *dispc,
1241*4882a593Smuzhiyun u32 hw_plane, u32 hw_videoport,
1242*4882a593Smuzhiyun u32 x, u32 y, u32 layer)
1243*4882a593Smuzhiyun {
1244*4882a593Smuzhiyun /* On k2g there is only one plane and no need for ovr */
1245*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane, DISPC_VID_K2G_POSITION,
1246*4882a593Smuzhiyun x | (y << 16));
1247*4882a593Smuzhiyun }
1248*4882a593Smuzhiyun
dispc_am65x_ovr_set_plane(struct dispc_device * dispc,u32 hw_plane,u32 hw_videoport,u32 x,u32 y,u32 layer)1249*4882a593Smuzhiyun static void dispc_am65x_ovr_set_plane(struct dispc_device *dispc,
1250*4882a593Smuzhiyun u32 hw_plane, u32 hw_videoport,
1251*4882a593Smuzhiyun u32 x, u32 y, u32 layer)
1252*4882a593Smuzhiyun {
1253*4882a593Smuzhiyun OVR_REG_FLD_MOD(dispc, hw_videoport, DISPC_OVR_ATTRIBUTES(layer),
1254*4882a593Smuzhiyun hw_plane, 4, 1);
1255*4882a593Smuzhiyun OVR_REG_FLD_MOD(dispc, hw_videoport, DISPC_OVR_ATTRIBUTES(layer),
1256*4882a593Smuzhiyun x, 17, 6);
1257*4882a593Smuzhiyun OVR_REG_FLD_MOD(dispc, hw_videoport, DISPC_OVR_ATTRIBUTES(layer),
1258*4882a593Smuzhiyun y, 30, 19);
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun
dispc_j721e_ovr_set_plane(struct dispc_device * dispc,u32 hw_plane,u32 hw_videoport,u32 x,u32 y,u32 layer)1261*4882a593Smuzhiyun static void dispc_j721e_ovr_set_plane(struct dispc_device *dispc,
1262*4882a593Smuzhiyun u32 hw_plane, u32 hw_videoport,
1263*4882a593Smuzhiyun u32 x, u32 y, u32 layer)
1264*4882a593Smuzhiyun {
1265*4882a593Smuzhiyun OVR_REG_FLD_MOD(dispc, hw_videoport, DISPC_OVR_ATTRIBUTES(layer),
1266*4882a593Smuzhiyun hw_plane, 4, 1);
1267*4882a593Smuzhiyun OVR_REG_FLD_MOD(dispc, hw_videoport, DISPC_OVR_ATTRIBUTES2(layer),
1268*4882a593Smuzhiyun x, 13, 0);
1269*4882a593Smuzhiyun OVR_REG_FLD_MOD(dispc, hw_videoport, DISPC_OVR_ATTRIBUTES2(layer),
1270*4882a593Smuzhiyun y, 29, 16);
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun
dispc_ovr_set_plane(struct dispc_device * dispc,u32 hw_plane,u32 hw_videoport,u32 x,u32 y,u32 layer)1273*4882a593Smuzhiyun void dispc_ovr_set_plane(struct dispc_device *dispc, u32 hw_plane,
1274*4882a593Smuzhiyun u32 hw_videoport, u32 x, u32 y, u32 layer)
1275*4882a593Smuzhiyun {
1276*4882a593Smuzhiyun switch (dispc->feat->subrev) {
1277*4882a593Smuzhiyun case DISPC_K2G:
1278*4882a593Smuzhiyun dispc_k2g_ovr_set_plane(dispc, hw_plane, hw_videoport,
1279*4882a593Smuzhiyun x, y, layer);
1280*4882a593Smuzhiyun break;
1281*4882a593Smuzhiyun case DISPC_AM65X:
1282*4882a593Smuzhiyun dispc_am65x_ovr_set_plane(dispc, hw_plane, hw_videoport,
1283*4882a593Smuzhiyun x, y, layer);
1284*4882a593Smuzhiyun break;
1285*4882a593Smuzhiyun case DISPC_J721E:
1286*4882a593Smuzhiyun dispc_j721e_ovr_set_plane(dispc, hw_plane, hw_videoport,
1287*4882a593Smuzhiyun x, y, layer);
1288*4882a593Smuzhiyun break;
1289*4882a593Smuzhiyun default:
1290*4882a593Smuzhiyun WARN_ON(1);
1291*4882a593Smuzhiyun break;
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun }
1294*4882a593Smuzhiyun
dispc_ovr_enable_layer(struct dispc_device * dispc,u32 hw_videoport,u32 layer,bool enable)1295*4882a593Smuzhiyun void dispc_ovr_enable_layer(struct dispc_device *dispc,
1296*4882a593Smuzhiyun u32 hw_videoport, u32 layer, bool enable)
1297*4882a593Smuzhiyun {
1298*4882a593Smuzhiyun if (dispc->feat->subrev == DISPC_K2G)
1299*4882a593Smuzhiyun return;
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun OVR_REG_FLD_MOD(dispc, hw_videoport, DISPC_OVR_ATTRIBUTES(layer),
1302*4882a593Smuzhiyun !!enable, 0, 0);
1303*4882a593Smuzhiyun }
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun /* CSC */
1306*4882a593Smuzhiyun enum csc_ctm {
1307*4882a593Smuzhiyun CSC_RR, CSC_RG, CSC_RB,
1308*4882a593Smuzhiyun CSC_GR, CSC_GG, CSC_GB,
1309*4882a593Smuzhiyun CSC_BR, CSC_BG, CSC_BB,
1310*4882a593Smuzhiyun };
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun enum csc_yuv2rgb {
1313*4882a593Smuzhiyun CSC_RY, CSC_RCB, CSC_RCR,
1314*4882a593Smuzhiyun CSC_GY, CSC_GCB, CSC_GCR,
1315*4882a593Smuzhiyun CSC_BY, CSC_BCB, CSC_BCR,
1316*4882a593Smuzhiyun };
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun enum csc_rgb2yuv {
1319*4882a593Smuzhiyun CSC_YR, CSC_YG, CSC_YB,
1320*4882a593Smuzhiyun CSC_CBR, CSC_CBG, CSC_CBB,
1321*4882a593Smuzhiyun CSC_CRR, CSC_CRG, CSC_CRB,
1322*4882a593Smuzhiyun };
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun struct dispc_csc_coef {
1325*4882a593Smuzhiyun void (*to_regval)(const struct dispc_csc_coef *csc, u32 *regval);
1326*4882a593Smuzhiyun int m[9];
1327*4882a593Smuzhiyun int preoffset[3];
1328*4882a593Smuzhiyun int postoffset[3];
1329*4882a593Smuzhiyun enum { CLIP_LIMITED_RANGE = 0, CLIP_FULL_RANGE = 1, } cliping;
1330*4882a593Smuzhiyun const char *name;
1331*4882a593Smuzhiyun };
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun #define DISPC_CSC_REGVAL_LEN 8
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun static
dispc_csc_offset_regval(const struct dispc_csc_coef * csc,u32 * regval)1336*4882a593Smuzhiyun void dispc_csc_offset_regval(const struct dispc_csc_coef *csc, u32 *regval)
1337*4882a593Smuzhiyun {
1338*4882a593Smuzhiyun #define OVAL(x, y) (FLD_VAL(x, 15, 3) | FLD_VAL(y, 31, 19))
1339*4882a593Smuzhiyun regval[5] = OVAL(csc->preoffset[0], csc->preoffset[1]);
1340*4882a593Smuzhiyun regval[6] = OVAL(csc->preoffset[2], csc->postoffset[0]);
1341*4882a593Smuzhiyun regval[7] = OVAL(csc->postoffset[1], csc->postoffset[2]);
1342*4882a593Smuzhiyun #undef OVAL
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun #define CVAL(x, y) (FLD_VAL(x, 10, 0) | FLD_VAL(y, 26, 16))
1346*4882a593Smuzhiyun static
dispc_csc_yuv2rgb_regval(const struct dispc_csc_coef * csc,u32 * regval)1347*4882a593Smuzhiyun void dispc_csc_yuv2rgb_regval(const struct dispc_csc_coef *csc, u32 *regval)
1348*4882a593Smuzhiyun {
1349*4882a593Smuzhiyun regval[0] = CVAL(csc->m[CSC_RY], csc->m[CSC_RCR]);
1350*4882a593Smuzhiyun regval[1] = CVAL(csc->m[CSC_RCB], csc->m[CSC_GY]);
1351*4882a593Smuzhiyun regval[2] = CVAL(csc->m[CSC_GCR], csc->m[CSC_GCB]);
1352*4882a593Smuzhiyun regval[3] = CVAL(csc->m[CSC_BY], csc->m[CSC_BCR]);
1353*4882a593Smuzhiyun regval[4] = CVAL(csc->m[CSC_BCB], 0);
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun dispc_csc_offset_regval(csc, regval);
1356*4882a593Smuzhiyun }
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun __maybe_unused static
dispc_csc_rgb2yuv_regval(const struct dispc_csc_coef * csc,u32 * regval)1359*4882a593Smuzhiyun void dispc_csc_rgb2yuv_regval(const struct dispc_csc_coef *csc, u32 *regval)
1360*4882a593Smuzhiyun {
1361*4882a593Smuzhiyun regval[0] = CVAL(csc->m[CSC_YR], csc->m[CSC_YG]);
1362*4882a593Smuzhiyun regval[1] = CVAL(csc->m[CSC_YB], csc->m[CSC_CRR]);
1363*4882a593Smuzhiyun regval[2] = CVAL(csc->m[CSC_CRG], csc->m[CSC_CRB]);
1364*4882a593Smuzhiyun regval[3] = CVAL(csc->m[CSC_CBR], csc->m[CSC_CBG]);
1365*4882a593Smuzhiyun regval[4] = CVAL(csc->m[CSC_CBB], 0);
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun dispc_csc_offset_regval(csc, regval);
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun
dispc_csc_cpr_regval(const struct dispc_csc_coef * csc,u32 * regval)1370*4882a593Smuzhiyun static void dispc_csc_cpr_regval(const struct dispc_csc_coef *csc,
1371*4882a593Smuzhiyun u32 *regval)
1372*4882a593Smuzhiyun {
1373*4882a593Smuzhiyun regval[0] = CVAL(csc->m[CSC_RR], csc->m[CSC_RG]);
1374*4882a593Smuzhiyun regval[1] = CVAL(csc->m[CSC_RB], csc->m[CSC_GR]);
1375*4882a593Smuzhiyun regval[2] = CVAL(csc->m[CSC_GG], csc->m[CSC_GB]);
1376*4882a593Smuzhiyun regval[3] = CVAL(csc->m[CSC_BR], csc->m[CSC_BG]);
1377*4882a593Smuzhiyun regval[4] = CVAL(csc->m[CSC_BB], 0);
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun dispc_csc_offset_regval(csc, regval);
1380*4882a593Smuzhiyun }
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun #undef CVAL
1383*4882a593Smuzhiyun
dispc_k2g_vid_write_csc(struct dispc_device * dispc,u32 hw_plane,const struct dispc_csc_coef * csc)1384*4882a593Smuzhiyun static void dispc_k2g_vid_write_csc(struct dispc_device *dispc, u32 hw_plane,
1385*4882a593Smuzhiyun const struct dispc_csc_coef *csc)
1386*4882a593Smuzhiyun {
1387*4882a593Smuzhiyun static const u16 dispc_vid_csc_coef_reg[] = {
1388*4882a593Smuzhiyun DISPC_VID_CSC_COEF(0), DISPC_VID_CSC_COEF(1),
1389*4882a593Smuzhiyun DISPC_VID_CSC_COEF(2), DISPC_VID_CSC_COEF(3),
1390*4882a593Smuzhiyun DISPC_VID_CSC_COEF(4), DISPC_VID_CSC_COEF(5),
1391*4882a593Smuzhiyun DISPC_VID_CSC_COEF(6), /* K2G has no post offset support */
1392*4882a593Smuzhiyun };
1393*4882a593Smuzhiyun u32 regval[DISPC_CSC_REGVAL_LEN];
1394*4882a593Smuzhiyun unsigned int i;
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun csc->to_regval(csc, regval);
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun if (regval[7] != 0)
1399*4882a593Smuzhiyun dev_warn(dispc->dev, "%s: No post offset support for %s\n",
1400*4882a593Smuzhiyun __func__, csc->name);
1401*4882a593Smuzhiyun
1402*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(dispc_vid_csc_coef_reg); i++)
1403*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane, dispc_vid_csc_coef_reg[i],
1404*4882a593Smuzhiyun regval[i]);
1405*4882a593Smuzhiyun }
1406*4882a593Smuzhiyun
dispc_k3_vid_write_csc(struct dispc_device * dispc,u32 hw_plane,const struct dispc_csc_coef * csc)1407*4882a593Smuzhiyun static void dispc_k3_vid_write_csc(struct dispc_device *dispc, u32 hw_plane,
1408*4882a593Smuzhiyun const struct dispc_csc_coef *csc)
1409*4882a593Smuzhiyun {
1410*4882a593Smuzhiyun static const u16 dispc_vid_csc_coef_reg[DISPC_CSC_REGVAL_LEN] = {
1411*4882a593Smuzhiyun DISPC_VID_CSC_COEF(0), DISPC_VID_CSC_COEF(1),
1412*4882a593Smuzhiyun DISPC_VID_CSC_COEF(2), DISPC_VID_CSC_COEF(3),
1413*4882a593Smuzhiyun DISPC_VID_CSC_COEF(4), DISPC_VID_CSC_COEF(5),
1414*4882a593Smuzhiyun DISPC_VID_CSC_COEF(6), DISPC_VID_CSC_COEF7,
1415*4882a593Smuzhiyun };
1416*4882a593Smuzhiyun u32 regval[DISPC_CSC_REGVAL_LEN];
1417*4882a593Smuzhiyun unsigned int i;
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun csc->to_regval(csc, regval);
1420*4882a593Smuzhiyun
1421*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(dispc_vid_csc_coef_reg); i++)
1422*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane, dispc_vid_csc_coef_reg[i],
1423*4882a593Smuzhiyun regval[i]);
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun /* YUV -> RGB, ITU-R BT.601, full range */
1427*4882a593Smuzhiyun static const struct dispc_csc_coef csc_yuv2rgb_bt601_full = {
1428*4882a593Smuzhiyun dispc_csc_yuv2rgb_regval,
1429*4882a593Smuzhiyun { 256, 0, 358, /* ry, rcb, rcr |1.000 0.000 1.402|*/
1430*4882a593Smuzhiyun 256, -88, -182, /* gy, gcb, gcr |1.000 -0.344 -0.714|*/
1431*4882a593Smuzhiyun 256, 452, 0, }, /* by, bcb, bcr |1.000 1.772 0.000|*/
1432*4882a593Smuzhiyun { 0, -2048, -2048, }, /* full range */
1433*4882a593Smuzhiyun { 0, 0, 0, },
1434*4882a593Smuzhiyun CLIP_FULL_RANGE,
1435*4882a593Smuzhiyun "BT.601 Full",
1436*4882a593Smuzhiyun };
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun /* YUV -> RGB, ITU-R BT.601, limited range */
1439*4882a593Smuzhiyun static const struct dispc_csc_coef csc_yuv2rgb_bt601_lim = {
1440*4882a593Smuzhiyun dispc_csc_yuv2rgb_regval,
1441*4882a593Smuzhiyun { 298, 0, 409, /* ry, rcb, rcr |1.164 0.000 1.596|*/
1442*4882a593Smuzhiyun 298, -100, -208, /* gy, gcb, gcr |1.164 -0.392 -0.813|*/
1443*4882a593Smuzhiyun 298, 516, 0, }, /* by, bcb, bcr |1.164 2.017 0.000|*/
1444*4882a593Smuzhiyun { -256, -2048, -2048, }, /* limited range */
1445*4882a593Smuzhiyun { 0, 0, 0, },
1446*4882a593Smuzhiyun CLIP_FULL_RANGE,
1447*4882a593Smuzhiyun "BT.601 Limited",
1448*4882a593Smuzhiyun };
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun /* YUV -> RGB, ITU-R BT.709, full range */
1451*4882a593Smuzhiyun static const struct dispc_csc_coef csc_yuv2rgb_bt709_full = {
1452*4882a593Smuzhiyun dispc_csc_yuv2rgb_regval,
1453*4882a593Smuzhiyun { 256, 0, 402, /* ry, rcb, rcr |1.000 0.000 1.570|*/
1454*4882a593Smuzhiyun 256, -48, -120, /* gy, gcb, gcr |1.000 -0.187 -0.467|*/
1455*4882a593Smuzhiyun 256, 475, 0, }, /* by, bcb, bcr |1.000 1.856 0.000|*/
1456*4882a593Smuzhiyun { 0, -2048, -2048, }, /* full range */
1457*4882a593Smuzhiyun { 0, 0, 0, },
1458*4882a593Smuzhiyun CLIP_FULL_RANGE,
1459*4882a593Smuzhiyun "BT.709 Full",
1460*4882a593Smuzhiyun };
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun /* YUV -> RGB, ITU-R BT.709, limited range */
1463*4882a593Smuzhiyun static const struct dispc_csc_coef csc_yuv2rgb_bt709_lim = {
1464*4882a593Smuzhiyun dispc_csc_yuv2rgb_regval,
1465*4882a593Smuzhiyun { 298, 0, 459, /* ry, rcb, rcr |1.164 0.000 1.793|*/
1466*4882a593Smuzhiyun 298, -55, -136, /* gy, gcb, gcr |1.164 -0.213 -0.533|*/
1467*4882a593Smuzhiyun 298, 541, 0, }, /* by, bcb, bcr |1.164 2.112 0.000|*/
1468*4882a593Smuzhiyun { -256, -2048, -2048, }, /* limited range */
1469*4882a593Smuzhiyun { 0, 0, 0, },
1470*4882a593Smuzhiyun CLIP_FULL_RANGE,
1471*4882a593Smuzhiyun "BT.709 Limited",
1472*4882a593Smuzhiyun };
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun static const struct {
1475*4882a593Smuzhiyun enum drm_color_encoding encoding;
1476*4882a593Smuzhiyun enum drm_color_range range;
1477*4882a593Smuzhiyun const struct dispc_csc_coef *csc;
1478*4882a593Smuzhiyun } dispc_csc_table[] = {
1479*4882a593Smuzhiyun { DRM_COLOR_YCBCR_BT601, DRM_COLOR_YCBCR_FULL_RANGE,
1480*4882a593Smuzhiyun &csc_yuv2rgb_bt601_full, },
1481*4882a593Smuzhiyun { DRM_COLOR_YCBCR_BT601, DRM_COLOR_YCBCR_LIMITED_RANGE,
1482*4882a593Smuzhiyun &csc_yuv2rgb_bt601_lim, },
1483*4882a593Smuzhiyun { DRM_COLOR_YCBCR_BT709, DRM_COLOR_YCBCR_FULL_RANGE,
1484*4882a593Smuzhiyun &csc_yuv2rgb_bt709_full, },
1485*4882a593Smuzhiyun { DRM_COLOR_YCBCR_BT709, DRM_COLOR_YCBCR_LIMITED_RANGE,
1486*4882a593Smuzhiyun &csc_yuv2rgb_bt709_lim, },
1487*4882a593Smuzhiyun };
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun static const
dispc_find_csc(enum drm_color_encoding encoding,enum drm_color_range range)1490*4882a593Smuzhiyun struct dispc_csc_coef *dispc_find_csc(enum drm_color_encoding encoding,
1491*4882a593Smuzhiyun enum drm_color_range range)
1492*4882a593Smuzhiyun {
1493*4882a593Smuzhiyun unsigned int i;
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(dispc_csc_table); i++) {
1496*4882a593Smuzhiyun if (dispc_csc_table[i].encoding == encoding &&
1497*4882a593Smuzhiyun dispc_csc_table[i].range == range) {
1498*4882a593Smuzhiyun return dispc_csc_table[i].csc;
1499*4882a593Smuzhiyun }
1500*4882a593Smuzhiyun }
1501*4882a593Smuzhiyun return NULL;
1502*4882a593Smuzhiyun }
1503*4882a593Smuzhiyun
dispc_vid_csc_setup(struct dispc_device * dispc,u32 hw_plane,const struct drm_plane_state * state)1504*4882a593Smuzhiyun static void dispc_vid_csc_setup(struct dispc_device *dispc, u32 hw_plane,
1505*4882a593Smuzhiyun const struct drm_plane_state *state)
1506*4882a593Smuzhiyun {
1507*4882a593Smuzhiyun const struct dispc_csc_coef *coef;
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun coef = dispc_find_csc(state->color_encoding, state->color_range);
1510*4882a593Smuzhiyun if (!coef) {
1511*4882a593Smuzhiyun dev_err(dispc->dev, "%s: CSC (%u,%u) not found\n",
1512*4882a593Smuzhiyun __func__, state->color_encoding, state->color_range);
1513*4882a593Smuzhiyun return;
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun if (dispc->feat->subrev == DISPC_K2G)
1517*4882a593Smuzhiyun dispc_k2g_vid_write_csc(dispc, hw_plane, coef);
1518*4882a593Smuzhiyun else
1519*4882a593Smuzhiyun dispc_k3_vid_write_csc(dispc, hw_plane, coef);
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun
dispc_vid_csc_enable(struct dispc_device * dispc,u32 hw_plane,bool enable)1522*4882a593Smuzhiyun static void dispc_vid_csc_enable(struct dispc_device *dispc, u32 hw_plane,
1523*4882a593Smuzhiyun bool enable)
1524*4882a593Smuzhiyun {
1525*4882a593Smuzhiyun VID_REG_FLD_MOD(dispc, hw_plane, DISPC_VID_ATTRIBUTES, !!enable, 9, 9);
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun /* SCALER */
1529*4882a593Smuzhiyun
dispc_calc_fir_inc(u32 in,u32 out)1530*4882a593Smuzhiyun static u32 dispc_calc_fir_inc(u32 in, u32 out)
1531*4882a593Smuzhiyun {
1532*4882a593Smuzhiyun return (u32)div_u64(0x200000ull * in, out);
1533*4882a593Smuzhiyun }
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun enum dispc_vid_fir_coef_set {
1536*4882a593Smuzhiyun DISPC_VID_FIR_COEF_HORIZ,
1537*4882a593Smuzhiyun DISPC_VID_FIR_COEF_HORIZ_UV,
1538*4882a593Smuzhiyun DISPC_VID_FIR_COEF_VERT,
1539*4882a593Smuzhiyun DISPC_VID_FIR_COEF_VERT_UV,
1540*4882a593Smuzhiyun };
1541*4882a593Smuzhiyun
dispc_vid_write_fir_coefs(struct dispc_device * dispc,u32 hw_plane,enum dispc_vid_fir_coef_set coef_set,const struct tidss_scale_coefs * coefs)1542*4882a593Smuzhiyun static void dispc_vid_write_fir_coefs(struct dispc_device *dispc,
1543*4882a593Smuzhiyun u32 hw_plane,
1544*4882a593Smuzhiyun enum dispc_vid_fir_coef_set coef_set,
1545*4882a593Smuzhiyun const struct tidss_scale_coefs *coefs)
1546*4882a593Smuzhiyun {
1547*4882a593Smuzhiyun static const u16 c0_regs[] = {
1548*4882a593Smuzhiyun [DISPC_VID_FIR_COEF_HORIZ] = DISPC_VID_FIR_COEFS_H0,
1549*4882a593Smuzhiyun [DISPC_VID_FIR_COEF_HORIZ_UV] = DISPC_VID_FIR_COEFS_H0_C,
1550*4882a593Smuzhiyun [DISPC_VID_FIR_COEF_VERT] = DISPC_VID_FIR_COEFS_V0,
1551*4882a593Smuzhiyun [DISPC_VID_FIR_COEF_VERT_UV] = DISPC_VID_FIR_COEFS_V0_C,
1552*4882a593Smuzhiyun };
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun static const u16 c12_regs[] = {
1555*4882a593Smuzhiyun [DISPC_VID_FIR_COEF_HORIZ] = DISPC_VID_FIR_COEFS_H12,
1556*4882a593Smuzhiyun [DISPC_VID_FIR_COEF_HORIZ_UV] = DISPC_VID_FIR_COEFS_H12_C,
1557*4882a593Smuzhiyun [DISPC_VID_FIR_COEF_VERT] = DISPC_VID_FIR_COEFS_V12,
1558*4882a593Smuzhiyun [DISPC_VID_FIR_COEF_VERT_UV] = DISPC_VID_FIR_COEFS_V12_C,
1559*4882a593Smuzhiyun };
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun const u16 c0_base = c0_regs[coef_set];
1562*4882a593Smuzhiyun const u16 c12_base = c12_regs[coef_set];
1563*4882a593Smuzhiyun int phase;
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun if (!coefs) {
1566*4882a593Smuzhiyun dev_err(dispc->dev, "%s: No coefficients given.\n", __func__);
1567*4882a593Smuzhiyun return;
1568*4882a593Smuzhiyun }
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun for (phase = 0; phase <= 8; ++phase) {
1571*4882a593Smuzhiyun u16 reg = c0_base + phase * 4;
1572*4882a593Smuzhiyun u16 c0 = coefs->c0[phase];
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane, reg, c0);
1575*4882a593Smuzhiyun }
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun for (phase = 0; phase <= 15; ++phase) {
1578*4882a593Smuzhiyun u16 reg = c12_base + phase * 4;
1579*4882a593Smuzhiyun s16 c1, c2;
1580*4882a593Smuzhiyun u32 c12;
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun c1 = coefs->c1[phase];
1583*4882a593Smuzhiyun c2 = coefs->c2[phase];
1584*4882a593Smuzhiyun c12 = FLD_VAL(c1, 19, 10) | FLD_VAL(c2, 29, 20);
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane, reg, c12);
1587*4882a593Smuzhiyun }
1588*4882a593Smuzhiyun }
1589*4882a593Smuzhiyun
dispc_fourcc_is_yuv(u32 fourcc)1590*4882a593Smuzhiyun static bool dispc_fourcc_is_yuv(u32 fourcc)
1591*4882a593Smuzhiyun {
1592*4882a593Smuzhiyun switch (fourcc) {
1593*4882a593Smuzhiyun case DRM_FORMAT_YUYV:
1594*4882a593Smuzhiyun case DRM_FORMAT_UYVY:
1595*4882a593Smuzhiyun case DRM_FORMAT_NV12:
1596*4882a593Smuzhiyun return true;
1597*4882a593Smuzhiyun default:
1598*4882a593Smuzhiyun return false;
1599*4882a593Smuzhiyun }
1600*4882a593Smuzhiyun }
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun struct dispc_scaling_params {
1603*4882a593Smuzhiyun int xinc, yinc;
1604*4882a593Smuzhiyun u32 in_w, in_h, in_w_uv, in_h_uv;
1605*4882a593Smuzhiyun u32 fir_xinc, fir_yinc, fir_xinc_uv, fir_yinc_uv;
1606*4882a593Smuzhiyun bool scale_x, scale_y;
1607*4882a593Smuzhiyun const struct tidss_scale_coefs *xcoef, *ycoef, *xcoef_uv, *ycoef_uv;
1608*4882a593Smuzhiyun bool five_taps;
1609*4882a593Smuzhiyun };
1610*4882a593Smuzhiyun
dispc_vid_calc_scaling(struct dispc_device * dispc,const struct drm_plane_state * state,struct dispc_scaling_params * sp,bool lite_plane)1611*4882a593Smuzhiyun static int dispc_vid_calc_scaling(struct dispc_device *dispc,
1612*4882a593Smuzhiyun const struct drm_plane_state *state,
1613*4882a593Smuzhiyun struct dispc_scaling_params *sp,
1614*4882a593Smuzhiyun bool lite_plane)
1615*4882a593Smuzhiyun {
1616*4882a593Smuzhiyun const struct dispc_features_scaling *f = &dispc->feat->scaling;
1617*4882a593Smuzhiyun u32 fourcc = state->fb->format->format;
1618*4882a593Smuzhiyun u32 in_width_max_5tap = f->in_width_max_5tap_rgb;
1619*4882a593Smuzhiyun u32 in_width_max_3tap = f->in_width_max_3tap_rgb;
1620*4882a593Smuzhiyun u32 downscale_limit;
1621*4882a593Smuzhiyun u32 in_width_max;
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun memset(sp, 0, sizeof(*sp));
1624*4882a593Smuzhiyun sp->xinc = 1;
1625*4882a593Smuzhiyun sp->yinc = 1;
1626*4882a593Smuzhiyun sp->in_w = state->src_w >> 16;
1627*4882a593Smuzhiyun sp->in_w_uv = sp->in_w;
1628*4882a593Smuzhiyun sp->in_h = state->src_h >> 16;
1629*4882a593Smuzhiyun sp->in_h_uv = sp->in_h;
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun sp->scale_x = sp->in_w != state->crtc_w;
1632*4882a593Smuzhiyun sp->scale_y = sp->in_h != state->crtc_h;
1633*4882a593Smuzhiyun
1634*4882a593Smuzhiyun if (dispc_fourcc_is_yuv(fourcc)) {
1635*4882a593Smuzhiyun in_width_max_5tap = f->in_width_max_5tap_yuv;
1636*4882a593Smuzhiyun in_width_max_3tap = f->in_width_max_3tap_yuv;
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun sp->in_w_uv >>= 1;
1639*4882a593Smuzhiyun sp->scale_x = true;
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun if (fourcc == DRM_FORMAT_NV12) {
1642*4882a593Smuzhiyun sp->in_h_uv >>= 1;
1643*4882a593Smuzhiyun sp->scale_y = true;
1644*4882a593Smuzhiyun }
1645*4882a593Smuzhiyun }
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun /* Skip the rest if no scaling is used */
1648*4882a593Smuzhiyun if ((!sp->scale_x && !sp->scale_y) || lite_plane)
1649*4882a593Smuzhiyun return 0;
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun if (sp->in_w > in_width_max_5tap) {
1652*4882a593Smuzhiyun sp->five_taps = false;
1653*4882a593Smuzhiyun in_width_max = in_width_max_3tap;
1654*4882a593Smuzhiyun downscale_limit = f->downscale_limit_3tap;
1655*4882a593Smuzhiyun } else {
1656*4882a593Smuzhiyun sp->five_taps = true;
1657*4882a593Smuzhiyun in_width_max = in_width_max_5tap;
1658*4882a593Smuzhiyun downscale_limit = f->downscale_limit_5tap;
1659*4882a593Smuzhiyun }
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun if (sp->scale_x) {
1662*4882a593Smuzhiyun sp->fir_xinc = dispc_calc_fir_inc(sp->in_w, state->crtc_w);
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun if (sp->fir_xinc < dispc_calc_fir_inc(1, f->upscale_limit)) {
1665*4882a593Smuzhiyun dev_dbg(dispc->dev,
1666*4882a593Smuzhiyun "%s: X-scaling factor %u/%u > %u\n",
1667*4882a593Smuzhiyun __func__, state->crtc_w, state->src_w >> 16,
1668*4882a593Smuzhiyun f->upscale_limit);
1669*4882a593Smuzhiyun return -EINVAL;
1670*4882a593Smuzhiyun }
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun if (sp->fir_xinc >= dispc_calc_fir_inc(downscale_limit, 1)) {
1673*4882a593Smuzhiyun sp->xinc = DIV_ROUND_UP(DIV_ROUND_UP(sp->in_w,
1674*4882a593Smuzhiyun state->crtc_w),
1675*4882a593Smuzhiyun downscale_limit);
1676*4882a593Smuzhiyun
1677*4882a593Smuzhiyun if (sp->xinc > f->xinc_max) {
1678*4882a593Smuzhiyun dev_dbg(dispc->dev,
1679*4882a593Smuzhiyun "%s: X-scaling factor %u/%u < 1/%u\n",
1680*4882a593Smuzhiyun __func__, state->crtc_w,
1681*4882a593Smuzhiyun state->src_w >> 16,
1682*4882a593Smuzhiyun downscale_limit * f->xinc_max);
1683*4882a593Smuzhiyun return -EINVAL;
1684*4882a593Smuzhiyun }
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun sp->in_w = (state->src_w >> 16) / sp->xinc;
1687*4882a593Smuzhiyun }
1688*4882a593Smuzhiyun
1689*4882a593Smuzhiyun while (sp->in_w > in_width_max) {
1690*4882a593Smuzhiyun sp->xinc++;
1691*4882a593Smuzhiyun sp->in_w = (state->src_w >> 16) / sp->xinc;
1692*4882a593Smuzhiyun }
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun if (sp->xinc > f->xinc_max) {
1695*4882a593Smuzhiyun dev_dbg(dispc->dev,
1696*4882a593Smuzhiyun "%s: Too wide input buffer %u > %u\n", __func__,
1697*4882a593Smuzhiyun state->src_w >> 16, in_width_max * f->xinc_max);
1698*4882a593Smuzhiyun return -EINVAL;
1699*4882a593Smuzhiyun }
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun /*
1702*4882a593Smuzhiyun * We need even line length for YUV formats. Decimation
1703*4882a593Smuzhiyun * can lead to odd length, so we need to make it even
1704*4882a593Smuzhiyun * again.
1705*4882a593Smuzhiyun */
1706*4882a593Smuzhiyun if (dispc_fourcc_is_yuv(fourcc))
1707*4882a593Smuzhiyun sp->in_w &= ~1;
1708*4882a593Smuzhiyun
1709*4882a593Smuzhiyun sp->fir_xinc = dispc_calc_fir_inc(sp->in_w, state->crtc_w);
1710*4882a593Smuzhiyun }
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun if (sp->scale_y) {
1713*4882a593Smuzhiyun sp->fir_yinc = dispc_calc_fir_inc(sp->in_h, state->crtc_h);
1714*4882a593Smuzhiyun
1715*4882a593Smuzhiyun if (sp->fir_yinc < dispc_calc_fir_inc(1, f->upscale_limit)) {
1716*4882a593Smuzhiyun dev_dbg(dispc->dev,
1717*4882a593Smuzhiyun "%s: Y-scaling factor %u/%u > %u\n",
1718*4882a593Smuzhiyun __func__, state->crtc_h, state->src_h >> 16,
1719*4882a593Smuzhiyun f->upscale_limit);
1720*4882a593Smuzhiyun return -EINVAL;
1721*4882a593Smuzhiyun }
1722*4882a593Smuzhiyun
1723*4882a593Smuzhiyun if (sp->fir_yinc >= dispc_calc_fir_inc(downscale_limit, 1)) {
1724*4882a593Smuzhiyun sp->yinc = DIV_ROUND_UP(DIV_ROUND_UP(sp->in_h,
1725*4882a593Smuzhiyun state->crtc_h),
1726*4882a593Smuzhiyun downscale_limit);
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun sp->in_h /= sp->yinc;
1729*4882a593Smuzhiyun sp->fir_yinc = dispc_calc_fir_inc(sp->in_h,
1730*4882a593Smuzhiyun state->crtc_h);
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun }
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun dev_dbg(dispc->dev,
1735*4882a593Smuzhiyun "%s: %ux%u decim %ux%u -> %ux%u firinc %u.%03ux%u.%03u taps %u -> %ux%u\n",
1736*4882a593Smuzhiyun __func__, state->src_w >> 16, state->src_h >> 16,
1737*4882a593Smuzhiyun sp->xinc, sp->yinc, sp->in_w, sp->in_h,
1738*4882a593Smuzhiyun sp->fir_xinc / 0x200000u,
1739*4882a593Smuzhiyun ((sp->fir_xinc & 0x1FFFFFu) * 999u) / 0x1FFFFFu,
1740*4882a593Smuzhiyun sp->fir_yinc / 0x200000u,
1741*4882a593Smuzhiyun ((sp->fir_yinc & 0x1FFFFFu) * 999u) / 0x1FFFFFu,
1742*4882a593Smuzhiyun sp->five_taps ? 5 : 3,
1743*4882a593Smuzhiyun state->crtc_w, state->crtc_h);
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun if (dispc_fourcc_is_yuv(fourcc)) {
1746*4882a593Smuzhiyun if (sp->scale_x) {
1747*4882a593Smuzhiyun sp->in_w_uv /= sp->xinc;
1748*4882a593Smuzhiyun sp->fir_xinc_uv = dispc_calc_fir_inc(sp->in_w_uv,
1749*4882a593Smuzhiyun state->crtc_w);
1750*4882a593Smuzhiyun sp->xcoef_uv = tidss_get_scale_coefs(dispc->dev,
1751*4882a593Smuzhiyun sp->fir_xinc_uv,
1752*4882a593Smuzhiyun true);
1753*4882a593Smuzhiyun }
1754*4882a593Smuzhiyun if (sp->scale_y) {
1755*4882a593Smuzhiyun sp->in_h_uv /= sp->yinc;
1756*4882a593Smuzhiyun sp->fir_yinc_uv = dispc_calc_fir_inc(sp->in_h_uv,
1757*4882a593Smuzhiyun state->crtc_h);
1758*4882a593Smuzhiyun sp->ycoef_uv = tidss_get_scale_coefs(dispc->dev,
1759*4882a593Smuzhiyun sp->fir_yinc_uv,
1760*4882a593Smuzhiyun sp->five_taps);
1761*4882a593Smuzhiyun }
1762*4882a593Smuzhiyun }
1763*4882a593Smuzhiyun
1764*4882a593Smuzhiyun if (sp->scale_x)
1765*4882a593Smuzhiyun sp->xcoef = tidss_get_scale_coefs(dispc->dev, sp->fir_xinc,
1766*4882a593Smuzhiyun true);
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun if (sp->scale_y)
1769*4882a593Smuzhiyun sp->ycoef = tidss_get_scale_coefs(dispc->dev, sp->fir_yinc,
1770*4882a593Smuzhiyun sp->five_taps);
1771*4882a593Smuzhiyun
1772*4882a593Smuzhiyun return 0;
1773*4882a593Smuzhiyun }
1774*4882a593Smuzhiyun
dispc_vid_set_scaling(struct dispc_device * dispc,u32 hw_plane,struct dispc_scaling_params * sp,u32 fourcc)1775*4882a593Smuzhiyun static void dispc_vid_set_scaling(struct dispc_device *dispc,
1776*4882a593Smuzhiyun u32 hw_plane,
1777*4882a593Smuzhiyun struct dispc_scaling_params *sp,
1778*4882a593Smuzhiyun u32 fourcc)
1779*4882a593Smuzhiyun {
1780*4882a593Smuzhiyun /* HORIZONTAL RESIZE ENABLE */
1781*4882a593Smuzhiyun VID_REG_FLD_MOD(dispc, hw_plane, DISPC_VID_ATTRIBUTES,
1782*4882a593Smuzhiyun sp->scale_x, 7, 7);
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun /* VERTICAL RESIZE ENABLE */
1785*4882a593Smuzhiyun VID_REG_FLD_MOD(dispc, hw_plane, DISPC_VID_ATTRIBUTES,
1786*4882a593Smuzhiyun sp->scale_y, 8, 8);
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun /* Skip the rest if no scaling is used */
1789*4882a593Smuzhiyun if (!sp->scale_x && !sp->scale_y)
1790*4882a593Smuzhiyun return;
1791*4882a593Smuzhiyun
1792*4882a593Smuzhiyun /* VERTICAL 5-TAPS */
1793*4882a593Smuzhiyun VID_REG_FLD_MOD(dispc, hw_plane, DISPC_VID_ATTRIBUTES,
1794*4882a593Smuzhiyun sp->five_taps, 21, 21);
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun if (dispc_fourcc_is_yuv(fourcc)) {
1797*4882a593Smuzhiyun if (sp->scale_x) {
1798*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane, DISPC_VID_FIRH2,
1799*4882a593Smuzhiyun sp->fir_xinc_uv);
1800*4882a593Smuzhiyun dispc_vid_write_fir_coefs(dispc, hw_plane,
1801*4882a593Smuzhiyun DISPC_VID_FIR_COEF_HORIZ_UV,
1802*4882a593Smuzhiyun sp->xcoef_uv);
1803*4882a593Smuzhiyun }
1804*4882a593Smuzhiyun if (sp->scale_y) {
1805*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane, DISPC_VID_FIRV2,
1806*4882a593Smuzhiyun sp->fir_yinc_uv);
1807*4882a593Smuzhiyun dispc_vid_write_fir_coefs(dispc, hw_plane,
1808*4882a593Smuzhiyun DISPC_VID_FIR_COEF_VERT_UV,
1809*4882a593Smuzhiyun sp->ycoef_uv);
1810*4882a593Smuzhiyun }
1811*4882a593Smuzhiyun }
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun if (sp->scale_x) {
1814*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane, DISPC_VID_FIRH, sp->fir_xinc);
1815*4882a593Smuzhiyun dispc_vid_write_fir_coefs(dispc, hw_plane,
1816*4882a593Smuzhiyun DISPC_VID_FIR_COEF_HORIZ,
1817*4882a593Smuzhiyun sp->xcoef);
1818*4882a593Smuzhiyun }
1819*4882a593Smuzhiyun
1820*4882a593Smuzhiyun if (sp->scale_y) {
1821*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane, DISPC_VID_FIRV, sp->fir_yinc);
1822*4882a593Smuzhiyun dispc_vid_write_fir_coefs(dispc, hw_plane,
1823*4882a593Smuzhiyun DISPC_VID_FIR_COEF_VERT, sp->ycoef);
1824*4882a593Smuzhiyun }
1825*4882a593Smuzhiyun }
1826*4882a593Smuzhiyun
1827*4882a593Smuzhiyun /* OTHER */
1828*4882a593Smuzhiyun
1829*4882a593Smuzhiyun static const struct {
1830*4882a593Smuzhiyun u32 fourcc;
1831*4882a593Smuzhiyun u8 dss_code;
1832*4882a593Smuzhiyun } dispc_color_formats[] = {
1833*4882a593Smuzhiyun { DRM_FORMAT_ARGB4444, 0x0, },
1834*4882a593Smuzhiyun { DRM_FORMAT_ABGR4444, 0x1, },
1835*4882a593Smuzhiyun { DRM_FORMAT_RGBA4444, 0x2, },
1836*4882a593Smuzhiyun
1837*4882a593Smuzhiyun { DRM_FORMAT_RGB565, 0x3, },
1838*4882a593Smuzhiyun { DRM_FORMAT_BGR565, 0x4, },
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun { DRM_FORMAT_ARGB1555, 0x5, },
1841*4882a593Smuzhiyun { DRM_FORMAT_ABGR1555, 0x6, },
1842*4882a593Smuzhiyun
1843*4882a593Smuzhiyun { DRM_FORMAT_ARGB8888, 0x7, },
1844*4882a593Smuzhiyun { DRM_FORMAT_ABGR8888, 0x8, },
1845*4882a593Smuzhiyun { DRM_FORMAT_RGBA8888, 0x9, },
1846*4882a593Smuzhiyun { DRM_FORMAT_BGRA8888, 0xa, },
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun { DRM_FORMAT_RGB888, 0xb, },
1849*4882a593Smuzhiyun { DRM_FORMAT_BGR888, 0xc, },
1850*4882a593Smuzhiyun
1851*4882a593Smuzhiyun { DRM_FORMAT_ARGB2101010, 0xe, },
1852*4882a593Smuzhiyun { DRM_FORMAT_ABGR2101010, 0xf, },
1853*4882a593Smuzhiyun
1854*4882a593Smuzhiyun { DRM_FORMAT_XRGB4444, 0x20, },
1855*4882a593Smuzhiyun { DRM_FORMAT_XBGR4444, 0x21, },
1856*4882a593Smuzhiyun { DRM_FORMAT_RGBX4444, 0x22, },
1857*4882a593Smuzhiyun
1858*4882a593Smuzhiyun { DRM_FORMAT_ARGB1555, 0x25, },
1859*4882a593Smuzhiyun { DRM_FORMAT_ABGR1555, 0x26, },
1860*4882a593Smuzhiyun
1861*4882a593Smuzhiyun { DRM_FORMAT_XRGB8888, 0x27, },
1862*4882a593Smuzhiyun { DRM_FORMAT_XBGR8888, 0x28, },
1863*4882a593Smuzhiyun { DRM_FORMAT_RGBX8888, 0x29, },
1864*4882a593Smuzhiyun { DRM_FORMAT_BGRX8888, 0x2a, },
1865*4882a593Smuzhiyun
1866*4882a593Smuzhiyun { DRM_FORMAT_XRGB2101010, 0x2e, },
1867*4882a593Smuzhiyun { DRM_FORMAT_XBGR2101010, 0x2f, },
1868*4882a593Smuzhiyun
1869*4882a593Smuzhiyun { DRM_FORMAT_YUYV, 0x3e, },
1870*4882a593Smuzhiyun { DRM_FORMAT_UYVY, 0x3f, },
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun { DRM_FORMAT_NV12, 0x3d, },
1873*4882a593Smuzhiyun };
1874*4882a593Smuzhiyun
dispc_plane_set_pixel_format(struct dispc_device * dispc,u32 hw_plane,u32 fourcc)1875*4882a593Smuzhiyun static void dispc_plane_set_pixel_format(struct dispc_device *dispc,
1876*4882a593Smuzhiyun u32 hw_plane, u32 fourcc)
1877*4882a593Smuzhiyun {
1878*4882a593Smuzhiyun unsigned int i;
1879*4882a593Smuzhiyun
1880*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(dispc_color_formats); ++i) {
1881*4882a593Smuzhiyun if (dispc_color_formats[i].fourcc == fourcc) {
1882*4882a593Smuzhiyun VID_REG_FLD_MOD(dispc, hw_plane, DISPC_VID_ATTRIBUTES,
1883*4882a593Smuzhiyun dispc_color_formats[i].dss_code,
1884*4882a593Smuzhiyun 6, 1);
1885*4882a593Smuzhiyun return;
1886*4882a593Smuzhiyun }
1887*4882a593Smuzhiyun }
1888*4882a593Smuzhiyun
1889*4882a593Smuzhiyun WARN_ON(1);
1890*4882a593Smuzhiyun }
1891*4882a593Smuzhiyun
dispc_plane_formats(struct dispc_device * dispc,unsigned int * len)1892*4882a593Smuzhiyun const u32 *dispc_plane_formats(struct dispc_device *dispc, unsigned int *len)
1893*4882a593Smuzhiyun {
1894*4882a593Smuzhiyun WARN_ON(!dispc->fourccs);
1895*4882a593Smuzhiyun
1896*4882a593Smuzhiyun *len = dispc->num_fourccs;
1897*4882a593Smuzhiyun
1898*4882a593Smuzhiyun return dispc->fourccs;
1899*4882a593Smuzhiyun }
1900*4882a593Smuzhiyun
pixinc(int pixels,u8 ps)1901*4882a593Smuzhiyun static s32 pixinc(int pixels, u8 ps)
1902*4882a593Smuzhiyun {
1903*4882a593Smuzhiyun if (pixels == 1)
1904*4882a593Smuzhiyun return 1;
1905*4882a593Smuzhiyun else if (pixels > 1)
1906*4882a593Smuzhiyun return 1 + (pixels - 1) * ps;
1907*4882a593Smuzhiyun else if (pixels < 0)
1908*4882a593Smuzhiyun return 1 - (-pixels + 1) * ps;
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun WARN_ON(1);
1911*4882a593Smuzhiyun return 0;
1912*4882a593Smuzhiyun }
1913*4882a593Smuzhiyun
dispc_plane_check(struct dispc_device * dispc,u32 hw_plane,const struct drm_plane_state * state,u32 hw_videoport)1914*4882a593Smuzhiyun int dispc_plane_check(struct dispc_device *dispc, u32 hw_plane,
1915*4882a593Smuzhiyun const struct drm_plane_state *state,
1916*4882a593Smuzhiyun u32 hw_videoport)
1917*4882a593Smuzhiyun {
1918*4882a593Smuzhiyun bool lite = dispc->feat->vid_lite[hw_plane];
1919*4882a593Smuzhiyun u32 fourcc = state->fb->format->format;
1920*4882a593Smuzhiyun bool need_scaling = state->src_w >> 16 != state->crtc_w ||
1921*4882a593Smuzhiyun state->src_h >> 16 != state->crtc_h;
1922*4882a593Smuzhiyun struct dispc_scaling_params scaling;
1923*4882a593Smuzhiyun int ret;
1924*4882a593Smuzhiyun
1925*4882a593Smuzhiyun if (dispc_fourcc_is_yuv(fourcc)) {
1926*4882a593Smuzhiyun if (!dispc_find_csc(state->color_encoding,
1927*4882a593Smuzhiyun state->color_range)) {
1928*4882a593Smuzhiyun dev_dbg(dispc->dev,
1929*4882a593Smuzhiyun "%s: Unsupported CSC (%u,%u) for HW plane %u\n",
1930*4882a593Smuzhiyun __func__, state->color_encoding,
1931*4882a593Smuzhiyun state->color_range, hw_plane);
1932*4882a593Smuzhiyun return -EINVAL;
1933*4882a593Smuzhiyun }
1934*4882a593Smuzhiyun }
1935*4882a593Smuzhiyun
1936*4882a593Smuzhiyun if (need_scaling) {
1937*4882a593Smuzhiyun if (lite) {
1938*4882a593Smuzhiyun dev_dbg(dispc->dev,
1939*4882a593Smuzhiyun "%s: Lite plane %u can't scale %ux%u!=%ux%u\n",
1940*4882a593Smuzhiyun __func__, hw_plane,
1941*4882a593Smuzhiyun state->src_w >> 16, state->src_h >> 16,
1942*4882a593Smuzhiyun state->crtc_w, state->crtc_h);
1943*4882a593Smuzhiyun return -EINVAL;
1944*4882a593Smuzhiyun }
1945*4882a593Smuzhiyun ret = dispc_vid_calc_scaling(dispc, state, &scaling, false);
1946*4882a593Smuzhiyun if (ret)
1947*4882a593Smuzhiyun return ret;
1948*4882a593Smuzhiyun }
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun return 0;
1951*4882a593Smuzhiyun }
1952*4882a593Smuzhiyun
1953*4882a593Smuzhiyun static
dispc_plane_state_paddr(const struct drm_plane_state * state)1954*4882a593Smuzhiyun dma_addr_t dispc_plane_state_paddr(const struct drm_plane_state *state)
1955*4882a593Smuzhiyun {
1956*4882a593Smuzhiyun struct drm_framebuffer *fb = state->fb;
1957*4882a593Smuzhiyun struct drm_gem_cma_object *gem;
1958*4882a593Smuzhiyun u32 x = state->src_x >> 16;
1959*4882a593Smuzhiyun u32 y = state->src_y >> 16;
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun gem = drm_fb_cma_get_gem_obj(state->fb, 0);
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun return gem->paddr + fb->offsets[0] + x * fb->format->cpp[0] +
1964*4882a593Smuzhiyun y * fb->pitches[0];
1965*4882a593Smuzhiyun }
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun static
dispc_plane_state_p_uv_addr(const struct drm_plane_state * state)1968*4882a593Smuzhiyun dma_addr_t dispc_plane_state_p_uv_addr(const struct drm_plane_state *state)
1969*4882a593Smuzhiyun {
1970*4882a593Smuzhiyun struct drm_framebuffer *fb = state->fb;
1971*4882a593Smuzhiyun struct drm_gem_cma_object *gem;
1972*4882a593Smuzhiyun u32 x = state->src_x >> 16;
1973*4882a593Smuzhiyun u32 y = state->src_y >> 16;
1974*4882a593Smuzhiyun
1975*4882a593Smuzhiyun if (WARN_ON(state->fb->format->num_planes != 2))
1976*4882a593Smuzhiyun return 0;
1977*4882a593Smuzhiyun
1978*4882a593Smuzhiyun gem = drm_fb_cma_get_gem_obj(fb, 1);
1979*4882a593Smuzhiyun
1980*4882a593Smuzhiyun return gem->paddr + fb->offsets[1] +
1981*4882a593Smuzhiyun (x * fb->format->cpp[1] / fb->format->hsub) +
1982*4882a593Smuzhiyun (y * fb->pitches[1] / fb->format->vsub);
1983*4882a593Smuzhiyun }
1984*4882a593Smuzhiyun
dispc_plane_setup(struct dispc_device * dispc,u32 hw_plane,const struct drm_plane_state * state,u32 hw_videoport)1985*4882a593Smuzhiyun int dispc_plane_setup(struct dispc_device *dispc, u32 hw_plane,
1986*4882a593Smuzhiyun const struct drm_plane_state *state,
1987*4882a593Smuzhiyun u32 hw_videoport)
1988*4882a593Smuzhiyun {
1989*4882a593Smuzhiyun bool lite = dispc->feat->vid_lite[hw_plane];
1990*4882a593Smuzhiyun u32 fourcc = state->fb->format->format;
1991*4882a593Smuzhiyun u16 cpp = state->fb->format->cpp[0];
1992*4882a593Smuzhiyun u32 fb_width = state->fb->pitches[0] / cpp;
1993*4882a593Smuzhiyun dma_addr_t paddr = dispc_plane_state_paddr(state);
1994*4882a593Smuzhiyun struct dispc_scaling_params scale;
1995*4882a593Smuzhiyun
1996*4882a593Smuzhiyun dispc_vid_calc_scaling(dispc, state, &scale, lite);
1997*4882a593Smuzhiyun
1998*4882a593Smuzhiyun dispc_plane_set_pixel_format(dispc, hw_plane, fourcc);
1999*4882a593Smuzhiyun
2000*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane, DISPC_VID_BA_0, paddr & 0xffffffff);
2001*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane, DISPC_VID_BA_EXT_0, (u64)paddr >> 32);
2002*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane, DISPC_VID_BA_1, paddr & 0xffffffff);
2003*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane, DISPC_VID_BA_EXT_1, (u64)paddr >> 32);
2004*4882a593Smuzhiyun
2005*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane, DISPC_VID_PICTURE_SIZE,
2006*4882a593Smuzhiyun (scale.in_w - 1) | ((scale.in_h - 1) << 16));
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun /* For YUV422 format we use the macropixel size for pixel inc */
2009*4882a593Smuzhiyun if (fourcc == DRM_FORMAT_YUYV || fourcc == DRM_FORMAT_UYVY)
2010*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane, DISPC_VID_PIXEL_INC,
2011*4882a593Smuzhiyun pixinc(scale.xinc, cpp * 2));
2012*4882a593Smuzhiyun else
2013*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane, DISPC_VID_PIXEL_INC,
2014*4882a593Smuzhiyun pixinc(scale.xinc, cpp));
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane, DISPC_VID_ROW_INC,
2017*4882a593Smuzhiyun pixinc(1 + (scale.yinc * fb_width -
2018*4882a593Smuzhiyun scale.xinc * scale.in_w),
2019*4882a593Smuzhiyun cpp));
2020*4882a593Smuzhiyun
2021*4882a593Smuzhiyun if (state->fb->format->num_planes == 2) {
2022*4882a593Smuzhiyun u16 cpp_uv = state->fb->format->cpp[1];
2023*4882a593Smuzhiyun u32 fb_width_uv = state->fb->pitches[1] / cpp_uv;
2024*4882a593Smuzhiyun dma_addr_t p_uv_addr = dispc_plane_state_p_uv_addr(state);
2025*4882a593Smuzhiyun
2026*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane,
2027*4882a593Smuzhiyun DISPC_VID_BA_UV_0, p_uv_addr & 0xffffffff);
2028*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane,
2029*4882a593Smuzhiyun DISPC_VID_BA_UV_EXT_0, (u64)p_uv_addr >> 32);
2030*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane,
2031*4882a593Smuzhiyun DISPC_VID_BA_UV_1, p_uv_addr & 0xffffffff);
2032*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane,
2033*4882a593Smuzhiyun DISPC_VID_BA_UV_EXT_1, (u64)p_uv_addr >> 32);
2034*4882a593Smuzhiyun
2035*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane, DISPC_VID_ROW_INC_UV,
2036*4882a593Smuzhiyun pixinc(1 + (scale.yinc * fb_width_uv -
2037*4882a593Smuzhiyun scale.xinc * scale.in_w_uv),
2038*4882a593Smuzhiyun cpp_uv));
2039*4882a593Smuzhiyun }
2040*4882a593Smuzhiyun
2041*4882a593Smuzhiyun if (!lite) {
2042*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane, DISPC_VID_SIZE,
2043*4882a593Smuzhiyun (state->crtc_w - 1) |
2044*4882a593Smuzhiyun ((state->crtc_h - 1) << 16));
2045*4882a593Smuzhiyun
2046*4882a593Smuzhiyun dispc_vid_set_scaling(dispc, hw_plane, &scale, fourcc);
2047*4882a593Smuzhiyun }
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun /* enable YUV->RGB color conversion */
2050*4882a593Smuzhiyun if (dispc_fourcc_is_yuv(fourcc)) {
2051*4882a593Smuzhiyun dispc_vid_csc_setup(dispc, hw_plane, state);
2052*4882a593Smuzhiyun dispc_vid_csc_enable(dispc, hw_plane, true);
2053*4882a593Smuzhiyun } else {
2054*4882a593Smuzhiyun dispc_vid_csc_enable(dispc, hw_plane, false);
2055*4882a593Smuzhiyun }
2056*4882a593Smuzhiyun
2057*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane, DISPC_VID_GLOBAL_ALPHA,
2058*4882a593Smuzhiyun 0xFF & (state->alpha >> 8));
2059*4882a593Smuzhiyun
2060*4882a593Smuzhiyun if (state->pixel_blend_mode == DRM_MODE_BLEND_PREMULTI)
2061*4882a593Smuzhiyun VID_REG_FLD_MOD(dispc, hw_plane, DISPC_VID_ATTRIBUTES, 1,
2062*4882a593Smuzhiyun 28, 28);
2063*4882a593Smuzhiyun else
2064*4882a593Smuzhiyun VID_REG_FLD_MOD(dispc, hw_plane, DISPC_VID_ATTRIBUTES, 0,
2065*4882a593Smuzhiyun 28, 28);
2066*4882a593Smuzhiyun
2067*4882a593Smuzhiyun return 0;
2068*4882a593Smuzhiyun }
2069*4882a593Smuzhiyun
dispc_plane_enable(struct dispc_device * dispc,u32 hw_plane,bool enable)2070*4882a593Smuzhiyun int dispc_plane_enable(struct dispc_device *dispc, u32 hw_plane, bool enable)
2071*4882a593Smuzhiyun {
2072*4882a593Smuzhiyun VID_REG_FLD_MOD(dispc, hw_plane, DISPC_VID_ATTRIBUTES, !!enable, 0, 0);
2073*4882a593Smuzhiyun
2074*4882a593Smuzhiyun return 0;
2075*4882a593Smuzhiyun }
2076*4882a593Smuzhiyun
dispc_vid_get_fifo_size(struct dispc_device * dispc,u32 hw_plane)2077*4882a593Smuzhiyun static u32 dispc_vid_get_fifo_size(struct dispc_device *dispc, u32 hw_plane)
2078*4882a593Smuzhiyun {
2079*4882a593Smuzhiyun return VID_REG_GET(dispc, hw_plane, DISPC_VID_BUF_SIZE_STATUS, 15, 0);
2080*4882a593Smuzhiyun }
2081*4882a593Smuzhiyun
dispc_vid_set_mflag_threshold(struct dispc_device * dispc,u32 hw_plane,u32 low,u32 high)2082*4882a593Smuzhiyun static void dispc_vid_set_mflag_threshold(struct dispc_device *dispc,
2083*4882a593Smuzhiyun u32 hw_plane, u32 low, u32 high)
2084*4882a593Smuzhiyun {
2085*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane, DISPC_VID_MFLAG_THRESHOLD,
2086*4882a593Smuzhiyun FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0));
2087*4882a593Smuzhiyun }
2088*4882a593Smuzhiyun
dispc_vid_set_buf_threshold(struct dispc_device * dispc,u32 hw_plane,u32 low,u32 high)2089*4882a593Smuzhiyun static void dispc_vid_set_buf_threshold(struct dispc_device *dispc,
2090*4882a593Smuzhiyun u32 hw_plane, u32 low, u32 high)
2091*4882a593Smuzhiyun {
2092*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane, DISPC_VID_BUF_THRESHOLD,
2093*4882a593Smuzhiyun FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0));
2094*4882a593Smuzhiyun }
2095*4882a593Smuzhiyun
dispc_k2g_plane_init(struct dispc_device * dispc)2096*4882a593Smuzhiyun static void dispc_k2g_plane_init(struct dispc_device *dispc)
2097*4882a593Smuzhiyun {
2098*4882a593Smuzhiyun unsigned int hw_plane;
2099*4882a593Smuzhiyun
2100*4882a593Smuzhiyun dev_dbg(dispc->dev, "%s()\n", __func__);
2101*4882a593Smuzhiyun
2102*4882a593Smuzhiyun /* MFLAG_CTRL = ENABLED */
2103*4882a593Smuzhiyun REG_FLD_MOD(dispc, DISPC_GLOBAL_MFLAG_ATTRIBUTE, 2, 1, 0);
2104*4882a593Smuzhiyun /* MFLAG_START = MFLAGNORMALSTARTMODE */
2105*4882a593Smuzhiyun REG_FLD_MOD(dispc, DISPC_GLOBAL_MFLAG_ATTRIBUTE, 0, 6, 6);
2106*4882a593Smuzhiyun
2107*4882a593Smuzhiyun for (hw_plane = 0; hw_plane < dispc->feat->num_planes; hw_plane++) {
2108*4882a593Smuzhiyun u32 size = dispc_vid_get_fifo_size(dispc, hw_plane);
2109*4882a593Smuzhiyun u32 thr_low, thr_high;
2110*4882a593Smuzhiyun u32 mflag_low, mflag_high;
2111*4882a593Smuzhiyun u32 preload;
2112*4882a593Smuzhiyun
2113*4882a593Smuzhiyun thr_high = size - 1;
2114*4882a593Smuzhiyun thr_low = size / 2;
2115*4882a593Smuzhiyun
2116*4882a593Smuzhiyun mflag_high = size * 2 / 3;
2117*4882a593Smuzhiyun mflag_low = size / 3;
2118*4882a593Smuzhiyun
2119*4882a593Smuzhiyun preload = thr_low;
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun dev_dbg(dispc->dev,
2122*4882a593Smuzhiyun "%s: bufsize %u, buf_threshold %u/%u, mflag threshold %u/%u preload %u\n",
2123*4882a593Smuzhiyun dispc->feat->vid_name[hw_plane],
2124*4882a593Smuzhiyun size,
2125*4882a593Smuzhiyun thr_high, thr_low,
2126*4882a593Smuzhiyun mflag_high, mflag_low,
2127*4882a593Smuzhiyun preload);
2128*4882a593Smuzhiyun
2129*4882a593Smuzhiyun dispc_vid_set_buf_threshold(dispc, hw_plane,
2130*4882a593Smuzhiyun thr_low, thr_high);
2131*4882a593Smuzhiyun dispc_vid_set_mflag_threshold(dispc, hw_plane,
2132*4882a593Smuzhiyun mflag_low, mflag_high);
2133*4882a593Smuzhiyun
2134*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane, DISPC_VID_PRELOAD, preload);
2135*4882a593Smuzhiyun
2136*4882a593Smuzhiyun /*
2137*4882a593Smuzhiyun * Prefetch up to fifo high-threshold value to minimize the
2138*4882a593Smuzhiyun * possibility of underflows. Note that this means the PRELOAD
2139*4882a593Smuzhiyun * register is ignored.
2140*4882a593Smuzhiyun */
2141*4882a593Smuzhiyun VID_REG_FLD_MOD(dispc, hw_plane, DISPC_VID_ATTRIBUTES, 1,
2142*4882a593Smuzhiyun 19, 19);
2143*4882a593Smuzhiyun }
2144*4882a593Smuzhiyun }
2145*4882a593Smuzhiyun
dispc_k3_plane_init(struct dispc_device * dispc)2146*4882a593Smuzhiyun static void dispc_k3_plane_init(struct dispc_device *dispc)
2147*4882a593Smuzhiyun {
2148*4882a593Smuzhiyun unsigned int hw_plane;
2149*4882a593Smuzhiyun u32 cba_lo_pri = 1;
2150*4882a593Smuzhiyun u32 cba_hi_pri = 0;
2151*4882a593Smuzhiyun
2152*4882a593Smuzhiyun dev_dbg(dispc->dev, "%s()\n", __func__);
2153*4882a593Smuzhiyun
2154*4882a593Smuzhiyun REG_FLD_MOD(dispc, DSS_CBA_CFG, cba_lo_pri, 2, 0);
2155*4882a593Smuzhiyun REG_FLD_MOD(dispc, DSS_CBA_CFG, cba_hi_pri, 5, 3);
2156*4882a593Smuzhiyun
2157*4882a593Smuzhiyun /* MFLAG_CTRL = ENABLED */
2158*4882a593Smuzhiyun REG_FLD_MOD(dispc, DISPC_GLOBAL_MFLAG_ATTRIBUTE, 2, 1, 0);
2159*4882a593Smuzhiyun /* MFLAG_START = MFLAGNORMALSTARTMODE */
2160*4882a593Smuzhiyun REG_FLD_MOD(dispc, DISPC_GLOBAL_MFLAG_ATTRIBUTE, 0, 6, 6);
2161*4882a593Smuzhiyun
2162*4882a593Smuzhiyun for (hw_plane = 0; hw_plane < dispc->feat->num_planes; hw_plane++) {
2163*4882a593Smuzhiyun u32 size = dispc_vid_get_fifo_size(dispc, hw_plane);
2164*4882a593Smuzhiyun u32 thr_low, thr_high;
2165*4882a593Smuzhiyun u32 mflag_low, mflag_high;
2166*4882a593Smuzhiyun u32 preload;
2167*4882a593Smuzhiyun
2168*4882a593Smuzhiyun thr_high = size - 1;
2169*4882a593Smuzhiyun thr_low = size / 2;
2170*4882a593Smuzhiyun
2171*4882a593Smuzhiyun mflag_high = size * 2 / 3;
2172*4882a593Smuzhiyun mflag_low = size / 3;
2173*4882a593Smuzhiyun
2174*4882a593Smuzhiyun preload = thr_low;
2175*4882a593Smuzhiyun
2176*4882a593Smuzhiyun dev_dbg(dispc->dev,
2177*4882a593Smuzhiyun "%s: bufsize %u, buf_threshold %u/%u, mflag threshold %u/%u preload %u\n",
2178*4882a593Smuzhiyun dispc->feat->vid_name[hw_plane],
2179*4882a593Smuzhiyun size,
2180*4882a593Smuzhiyun thr_high, thr_low,
2181*4882a593Smuzhiyun mflag_high, mflag_low,
2182*4882a593Smuzhiyun preload);
2183*4882a593Smuzhiyun
2184*4882a593Smuzhiyun dispc_vid_set_buf_threshold(dispc, hw_plane,
2185*4882a593Smuzhiyun thr_low, thr_high);
2186*4882a593Smuzhiyun dispc_vid_set_mflag_threshold(dispc, hw_plane,
2187*4882a593Smuzhiyun mflag_low, mflag_high);
2188*4882a593Smuzhiyun
2189*4882a593Smuzhiyun dispc_vid_write(dispc, hw_plane, DISPC_VID_PRELOAD, preload);
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun /* Prefech up to PRELOAD value */
2192*4882a593Smuzhiyun VID_REG_FLD_MOD(dispc, hw_plane, DISPC_VID_ATTRIBUTES, 0,
2193*4882a593Smuzhiyun 19, 19);
2194*4882a593Smuzhiyun }
2195*4882a593Smuzhiyun }
2196*4882a593Smuzhiyun
dispc_plane_init(struct dispc_device * dispc)2197*4882a593Smuzhiyun static void dispc_plane_init(struct dispc_device *dispc)
2198*4882a593Smuzhiyun {
2199*4882a593Smuzhiyun switch (dispc->feat->subrev) {
2200*4882a593Smuzhiyun case DISPC_K2G:
2201*4882a593Smuzhiyun dispc_k2g_plane_init(dispc);
2202*4882a593Smuzhiyun break;
2203*4882a593Smuzhiyun case DISPC_AM65X:
2204*4882a593Smuzhiyun case DISPC_J721E:
2205*4882a593Smuzhiyun dispc_k3_plane_init(dispc);
2206*4882a593Smuzhiyun break;
2207*4882a593Smuzhiyun default:
2208*4882a593Smuzhiyun WARN_ON(1);
2209*4882a593Smuzhiyun }
2210*4882a593Smuzhiyun }
2211*4882a593Smuzhiyun
dispc_vp_init(struct dispc_device * dispc)2212*4882a593Smuzhiyun static void dispc_vp_init(struct dispc_device *dispc)
2213*4882a593Smuzhiyun {
2214*4882a593Smuzhiyun unsigned int i;
2215*4882a593Smuzhiyun
2216*4882a593Smuzhiyun dev_dbg(dispc->dev, "%s()\n", __func__);
2217*4882a593Smuzhiyun
2218*4882a593Smuzhiyun /* Enable the gamma Shadow bit-field for all VPs*/
2219*4882a593Smuzhiyun for (i = 0; i < dispc->feat->num_vps; i++)
2220*4882a593Smuzhiyun VP_REG_FLD_MOD(dispc, i, DISPC_VP_CONFIG, 1, 2, 2);
2221*4882a593Smuzhiyun }
2222*4882a593Smuzhiyun
dispc_initial_config(struct dispc_device * dispc)2223*4882a593Smuzhiyun static void dispc_initial_config(struct dispc_device *dispc)
2224*4882a593Smuzhiyun {
2225*4882a593Smuzhiyun dispc_plane_init(dispc);
2226*4882a593Smuzhiyun dispc_vp_init(dispc);
2227*4882a593Smuzhiyun
2228*4882a593Smuzhiyun /* Note: Hardcoded DPI routing on J721E for now */
2229*4882a593Smuzhiyun if (dispc->feat->subrev == DISPC_J721E) {
2230*4882a593Smuzhiyun dispc_write(dispc, DISPC_CONNECTIONS,
2231*4882a593Smuzhiyun FLD_VAL(2, 3, 0) | /* VP1 to DPI0 */
2232*4882a593Smuzhiyun FLD_VAL(8, 7, 4) /* VP3 to DPI1 */
2233*4882a593Smuzhiyun );
2234*4882a593Smuzhiyun }
2235*4882a593Smuzhiyun }
2236*4882a593Smuzhiyun
dispc_k2g_vp_write_gamma_table(struct dispc_device * dispc,u32 hw_videoport)2237*4882a593Smuzhiyun static void dispc_k2g_vp_write_gamma_table(struct dispc_device *dispc,
2238*4882a593Smuzhiyun u32 hw_videoport)
2239*4882a593Smuzhiyun {
2240*4882a593Smuzhiyun u32 *table = dispc->vp_data[hw_videoport].gamma_table;
2241*4882a593Smuzhiyun u32 hwlen = dispc->feat->vp_feat.color.gamma_size;
2242*4882a593Smuzhiyun unsigned int i;
2243*4882a593Smuzhiyun
2244*4882a593Smuzhiyun dev_dbg(dispc->dev, "%s: hw_videoport %d\n", __func__, hw_videoport);
2245*4882a593Smuzhiyun
2246*4882a593Smuzhiyun if (WARN_ON(dispc->feat->vp_feat.color.gamma_type != TIDSS_GAMMA_8BIT))
2247*4882a593Smuzhiyun return;
2248*4882a593Smuzhiyun
2249*4882a593Smuzhiyun for (i = 0; i < hwlen; ++i) {
2250*4882a593Smuzhiyun u32 v = table[i];
2251*4882a593Smuzhiyun
2252*4882a593Smuzhiyun v |= i << 24;
2253*4882a593Smuzhiyun
2254*4882a593Smuzhiyun dispc_vp_write(dispc, hw_videoport, DISPC_VP_K2G_GAMMA_TABLE,
2255*4882a593Smuzhiyun v);
2256*4882a593Smuzhiyun }
2257*4882a593Smuzhiyun }
2258*4882a593Smuzhiyun
dispc_am65x_vp_write_gamma_table(struct dispc_device * dispc,u32 hw_videoport)2259*4882a593Smuzhiyun static void dispc_am65x_vp_write_gamma_table(struct dispc_device *dispc,
2260*4882a593Smuzhiyun u32 hw_videoport)
2261*4882a593Smuzhiyun {
2262*4882a593Smuzhiyun u32 *table = dispc->vp_data[hw_videoport].gamma_table;
2263*4882a593Smuzhiyun u32 hwlen = dispc->feat->vp_feat.color.gamma_size;
2264*4882a593Smuzhiyun unsigned int i;
2265*4882a593Smuzhiyun
2266*4882a593Smuzhiyun dev_dbg(dispc->dev, "%s: hw_videoport %d\n", __func__, hw_videoport);
2267*4882a593Smuzhiyun
2268*4882a593Smuzhiyun if (WARN_ON(dispc->feat->vp_feat.color.gamma_type != TIDSS_GAMMA_8BIT))
2269*4882a593Smuzhiyun return;
2270*4882a593Smuzhiyun
2271*4882a593Smuzhiyun for (i = 0; i < hwlen; ++i) {
2272*4882a593Smuzhiyun u32 v = table[i];
2273*4882a593Smuzhiyun
2274*4882a593Smuzhiyun v |= i << 24;
2275*4882a593Smuzhiyun
2276*4882a593Smuzhiyun dispc_vp_write(dispc, hw_videoport, DISPC_VP_GAMMA_TABLE, v);
2277*4882a593Smuzhiyun }
2278*4882a593Smuzhiyun }
2279*4882a593Smuzhiyun
dispc_j721e_vp_write_gamma_table(struct dispc_device * dispc,u32 hw_videoport)2280*4882a593Smuzhiyun static void dispc_j721e_vp_write_gamma_table(struct dispc_device *dispc,
2281*4882a593Smuzhiyun u32 hw_videoport)
2282*4882a593Smuzhiyun {
2283*4882a593Smuzhiyun u32 *table = dispc->vp_data[hw_videoport].gamma_table;
2284*4882a593Smuzhiyun u32 hwlen = dispc->feat->vp_feat.color.gamma_size;
2285*4882a593Smuzhiyun unsigned int i;
2286*4882a593Smuzhiyun
2287*4882a593Smuzhiyun dev_dbg(dispc->dev, "%s: hw_videoport %d\n", __func__, hw_videoport);
2288*4882a593Smuzhiyun
2289*4882a593Smuzhiyun if (WARN_ON(dispc->feat->vp_feat.color.gamma_type != TIDSS_GAMMA_10BIT))
2290*4882a593Smuzhiyun return;
2291*4882a593Smuzhiyun
2292*4882a593Smuzhiyun for (i = 0; i < hwlen; ++i) {
2293*4882a593Smuzhiyun u32 v = table[i];
2294*4882a593Smuzhiyun
2295*4882a593Smuzhiyun if (i == 0)
2296*4882a593Smuzhiyun v |= 1 << 31;
2297*4882a593Smuzhiyun
2298*4882a593Smuzhiyun dispc_vp_write(dispc, hw_videoport, DISPC_VP_GAMMA_TABLE, v);
2299*4882a593Smuzhiyun }
2300*4882a593Smuzhiyun }
2301*4882a593Smuzhiyun
dispc_vp_write_gamma_table(struct dispc_device * dispc,u32 hw_videoport)2302*4882a593Smuzhiyun static void dispc_vp_write_gamma_table(struct dispc_device *dispc,
2303*4882a593Smuzhiyun u32 hw_videoport)
2304*4882a593Smuzhiyun {
2305*4882a593Smuzhiyun switch (dispc->feat->subrev) {
2306*4882a593Smuzhiyun case DISPC_K2G:
2307*4882a593Smuzhiyun dispc_k2g_vp_write_gamma_table(dispc, hw_videoport);
2308*4882a593Smuzhiyun break;
2309*4882a593Smuzhiyun case DISPC_AM65X:
2310*4882a593Smuzhiyun dispc_am65x_vp_write_gamma_table(dispc, hw_videoport);
2311*4882a593Smuzhiyun break;
2312*4882a593Smuzhiyun case DISPC_J721E:
2313*4882a593Smuzhiyun dispc_j721e_vp_write_gamma_table(dispc, hw_videoport);
2314*4882a593Smuzhiyun break;
2315*4882a593Smuzhiyun default:
2316*4882a593Smuzhiyun WARN_ON(1);
2317*4882a593Smuzhiyun break;
2318*4882a593Smuzhiyun }
2319*4882a593Smuzhiyun }
2320*4882a593Smuzhiyun
2321*4882a593Smuzhiyun static const struct drm_color_lut dispc_vp_gamma_default_lut[] = {
2322*4882a593Smuzhiyun { .red = 0, .green = 0, .blue = 0, },
2323*4882a593Smuzhiyun { .red = U16_MAX, .green = U16_MAX, .blue = U16_MAX, },
2324*4882a593Smuzhiyun };
2325*4882a593Smuzhiyun
dispc_vp_set_gamma(struct dispc_device * dispc,u32 hw_videoport,const struct drm_color_lut * lut,unsigned int length)2326*4882a593Smuzhiyun static void dispc_vp_set_gamma(struct dispc_device *dispc,
2327*4882a593Smuzhiyun u32 hw_videoport,
2328*4882a593Smuzhiyun const struct drm_color_lut *lut,
2329*4882a593Smuzhiyun unsigned int length)
2330*4882a593Smuzhiyun {
2331*4882a593Smuzhiyun u32 *table = dispc->vp_data[hw_videoport].gamma_table;
2332*4882a593Smuzhiyun u32 hwlen = dispc->feat->vp_feat.color.gamma_size;
2333*4882a593Smuzhiyun u32 hwbits;
2334*4882a593Smuzhiyun unsigned int i;
2335*4882a593Smuzhiyun
2336*4882a593Smuzhiyun dev_dbg(dispc->dev, "%s: hw_videoport %d, lut len %u, hw len %u\n",
2337*4882a593Smuzhiyun __func__, hw_videoport, length, hwlen);
2338*4882a593Smuzhiyun
2339*4882a593Smuzhiyun if (dispc->feat->vp_feat.color.gamma_type == TIDSS_GAMMA_10BIT)
2340*4882a593Smuzhiyun hwbits = 10;
2341*4882a593Smuzhiyun else
2342*4882a593Smuzhiyun hwbits = 8;
2343*4882a593Smuzhiyun
2344*4882a593Smuzhiyun if (!lut || length < 2) {
2345*4882a593Smuzhiyun lut = dispc_vp_gamma_default_lut;
2346*4882a593Smuzhiyun length = ARRAY_SIZE(dispc_vp_gamma_default_lut);
2347*4882a593Smuzhiyun }
2348*4882a593Smuzhiyun
2349*4882a593Smuzhiyun for (i = 0; i < length - 1; ++i) {
2350*4882a593Smuzhiyun unsigned int first = i * (hwlen - 1) / (length - 1);
2351*4882a593Smuzhiyun unsigned int last = (i + 1) * (hwlen - 1) / (length - 1);
2352*4882a593Smuzhiyun unsigned int w = last - first;
2353*4882a593Smuzhiyun u16 r, g, b;
2354*4882a593Smuzhiyun unsigned int j;
2355*4882a593Smuzhiyun
2356*4882a593Smuzhiyun if (w == 0)
2357*4882a593Smuzhiyun continue;
2358*4882a593Smuzhiyun
2359*4882a593Smuzhiyun for (j = 0; j <= w; j++) {
2360*4882a593Smuzhiyun r = (lut[i].red * (w - j) + lut[i + 1].red * j) / w;
2361*4882a593Smuzhiyun g = (lut[i].green * (w - j) + lut[i + 1].green * j) / w;
2362*4882a593Smuzhiyun b = (lut[i].blue * (w - j) + lut[i + 1].blue * j) / w;
2363*4882a593Smuzhiyun
2364*4882a593Smuzhiyun r >>= 16 - hwbits;
2365*4882a593Smuzhiyun g >>= 16 - hwbits;
2366*4882a593Smuzhiyun b >>= 16 - hwbits;
2367*4882a593Smuzhiyun
2368*4882a593Smuzhiyun table[first + j] = (r << (hwbits * 2)) |
2369*4882a593Smuzhiyun (g << hwbits) | b;
2370*4882a593Smuzhiyun }
2371*4882a593Smuzhiyun }
2372*4882a593Smuzhiyun
2373*4882a593Smuzhiyun dispc_vp_write_gamma_table(dispc, hw_videoport);
2374*4882a593Smuzhiyun }
2375*4882a593Smuzhiyun
dispc_S31_32_to_s2_8(s64 coef)2376*4882a593Smuzhiyun static s16 dispc_S31_32_to_s2_8(s64 coef)
2377*4882a593Smuzhiyun {
2378*4882a593Smuzhiyun u64 sign_bit = 1ULL << 63;
2379*4882a593Smuzhiyun u64 cbits = (u64)coef;
2380*4882a593Smuzhiyun s16 ret;
2381*4882a593Smuzhiyun
2382*4882a593Smuzhiyun if (cbits & sign_bit)
2383*4882a593Smuzhiyun ret = -clamp_val(((cbits & ~sign_bit) >> 24), 0, 0x200);
2384*4882a593Smuzhiyun else
2385*4882a593Smuzhiyun ret = clamp_val(((cbits & ~sign_bit) >> 24), 0, 0x1FF);
2386*4882a593Smuzhiyun
2387*4882a593Smuzhiyun return ret;
2388*4882a593Smuzhiyun }
2389*4882a593Smuzhiyun
dispc_k2g_cpr_from_ctm(const struct drm_color_ctm * ctm,struct dispc_csc_coef * cpr)2390*4882a593Smuzhiyun static void dispc_k2g_cpr_from_ctm(const struct drm_color_ctm *ctm,
2391*4882a593Smuzhiyun struct dispc_csc_coef *cpr)
2392*4882a593Smuzhiyun {
2393*4882a593Smuzhiyun memset(cpr, 0, sizeof(*cpr));
2394*4882a593Smuzhiyun
2395*4882a593Smuzhiyun cpr->to_regval = dispc_csc_cpr_regval;
2396*4882a593Smuzhiyun cpr->m[CSC_RR] = dispc_S31_32_to_s2_8(ctm->matrix[0]);
2397*4882a593Smuzhiyun cpr->m[CSC_RG] = dispc_S31_32_to_s2_8(ctm->matrix[1]);
2398*4882a593Smuzhiyun cpr->m[CSC_RB] = dispc_S31_32_to_s2_8(ctm->matrix[2]);
2399*4882a593Smuzhiyun cpr->m[CSC_GR] = dispc_S31_32_to_s2_8(ctm->matrix[3]);
2400*4882a593Smuzhiyun cpr->m[CSC_GG] = dispc_S31_32_to_s2_8(ctm->matrix[4]);
2401*4882a593Smuzhiyun cpr->m[CSC_GB] = dispc_S31_32_to_s2_8(ctm->matrix[5]);
2402*4882a593Smuzhiyun cpr->m[CSC_BR] = dispc_S31_32_to_s2_8(ctm->matrix[6]);
2403*4882a593Smuzhiyun cpr->m[CSC_BG] = dispc_S31_32_to_s2_8(ctm->matrix[7]);
2404*4882a593Smuzhiyun cpr->m[CSC_BB] = dispc_S31_32_to_s2_8(ctm->matrix[8]);
2405*4882a593Smuzhiyun }
2406*4882a593Smuzhiyun
2407*4882a593Smuzhiyun #define CVAL(xR, xG, xB) (FLD_VAL(xR, 9, 0) | FLD_VAL(xG, 20, 11) | \
2408*4882a593Smuzhiyun FLD_VAL(xB, 31, 22))
2409*4882a593Smuzhiyun
dispc_k2g_vp_csc_cpr_regval(const struct dispc_csc_coef * csc,u32 * regval)2410*4882a593Smuzhiyun static void dispc_k2g_vp_csc_cpr_regval(const struct dispc_csc_coef *csc,
2411*4882a593Smuzhiyun u32 *regval)
2412*4882a593Smuzhiyun {
2413*4882a593Smuzhiyun regval[0] = CVAL(csc->m[CSC_BB], csc->m[CSC_BG], csc->m[CSC_BR]);
2414*4882a593Smuzhiyun regval[1] = CVAL(csc->m[CSC_GB], csc->m[CSC_GG], csc->m[CSC_GR]);
2415*4882a593Smuzhiyun regval[2] = CVAL(csc->m[CSC_RB], csc->m[CSC_RG], csc->m[CSC_RR]);
2416*4882a593Smuzhiyun }
2417*4882a593Smuzhiyun
2418*4882a593Smuzhiyun #undef CVAL
2419*4882a593Smuzhiyun
dispc_k2g_vp_write_csc(struct dispc_device * dispc,u32 hw_videoport,const struct dispc_csc_coef * csc)2420*4882a593Smuzhiyun static void dispc_k2g_vp_write_csc(struct dispc_device *dispc, u32 hw_videoport,
2421*4882a593Smuzhiyun const struct dispc_csc_coef *csc)
2422*4882a593Smuzhiyun {
2423*4882a593Smuzhiyun static const u16 dispc_vp_cpr_coef_reg[] = {
2424*4882a593Smuzhiyun DISPC_VP_CSC_COEF0, DISPC_VP_CSC_COEF1, DISPC_VP_CSC_COEF2,
2425*4882a593Smuzhiyun /* K2G CPR is packed to three registers. */
2426*4882a593Smuzhiyun };
2427*4882a593Smuzhiyun u32 regval[DISPC_CSC_REGVAL_LEN];
2428*4882a593Smuzhiyun unsigned int i;
2429*4882a593Smuzhiyun
2430*4882a593Smuzhiyun dispc_k2g_vp_csc_cpr_regval(csc, regval);
2431*4882a593Smuzhiyun
2432*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(dispc_vp_cpr_coef_reg); i++)
2433*4882a593Smuzhiyun dispc_vp_write(dispc, hw_videoport, dispc_vp_cpr_coef_reg[i],
2434*4882a593Smuzhiyun regval[i]);
2435*4882a593Smuzhiyun }
2436*4882a593Smuzhiyun
dispc_k2g_vp_set_ctm(struct dispc_device * dispc,u32 hw_videoport,struct drm_color_ctm * ctm)2437*4882a593Smuzhiyun static void dispc_k2g_vp_set_ctm(struct dispc_device *dispc, u32 hw_videoport,
2438*4882a593Smuzhiyun struct drm_color_ctm *ctm)
2439*4882a593Smuzhiyun {
2440*4882a593Smuzhiyun u32 cprenable = 0;
2441*4882a593Smuzhiyun
2442*4882a593Smuzhiyun if (ctm) {
2443*4882a593Smuzhiyun struct dispc_csc_coef cpr;
2444*4882a593Smuzhiyun
2445*4882a593Smuzhiyun dispc_k2g_cpr_from_ctm(ctm, &cpr);
2446*4882a593Smuzhiyun dispc_k2g_vp_write_csc(dispc, hw_videoport, &cpr);
2447*4882a593Smuzhiyun cprenable = 1;
2448*4882a593Smuzhiyun }
2449*4882a593Smuzhiyun
2450*4882a593Smuzhiyun VP_REG_FLD_MOD(dispc, hw_videoport, DISPC_VP_CONFIG,
2451*4882a593Smuzhiyun cprenable, 15, 15);
2452*4882a593Smuzhiyun }
2453*4882a593Smuzhiyun
dispc_S31_32_to_s3_8(s64 coef)2454*4882a593Smuzhiyun static s16 dispc_S31_32_to_s3_8(s64 coef)
2455*4882a593Smuzhiyun {
2456*4882a593Smuzhiyun u64 sign_bit = 1ULL << 63;
2457*4882a593Smuzhiyun u64 cbits = (u64)coef;
2458*4882a593Smuzhiyun s16 ret;
2459*4882a593Smuzhiyun
2460*4882a593Smuzhiyun if (cbits & sign_bit)
2461*4882a593Smuzhiyun ret = -clamp_val(((cbits & ~sign_bit) >> 24), 0, 0x400);
2462*4882a593Smuzhiyun else
2463*4882a593Smuzhiyun ret = clamp_val(((cbits & ~sign_bit) >> 24), 0, 0x3FF);
2464*4882a593Smuzhiyun
2465*4882a593Smuzhiyun return ret;
2466*4882a593Smuzhiyun }
2467*4882a593Smuzhiyun
dispc_csc_from_ctm(const struct drm_color_ctm * ctm,struct dispc_csc_coef * cpr)2468*4882a593Smuzhiyun static void dispc_csc_from_ctm(const struct drm_color_ctm *ctm,
2469*4882a593Smuzhiyun struct dispc_csc_coef *cpr)
2470*4882a593Smuzhiyun {
2471*4882a593Smuzhiyun memset(cpr, 0, sizeof(*cpr));
2472*4882a593Smuzhiyun
2473*4882a593Smuzhiyun cpr->to_regval = dispc_csc_cpr_regval;
2474*4882a593Smuzhiyun cpr->m[CSC_RR] = dispc_S31_32_to_s3_8(ctm->matrix[0]);
2475*4882a593Smuzhiyun cpr->m[CSC_RG] = dispc_S31_32_to_s3_8(ctm->matrix[1]);
2476*4882a593Smuzhiyun cpr->m[CSC_RB] = dispc_S31_32_to_s3_8(ctm->matrix[2]);
2477*4882a593Smuzhiyun cpr->m[CSC_GR] = dispc_S31_32_to_s3_8(ctm->matrix[3]);
2478*4882a593Smuzhiyun cpr->m[CSC_GG] = dispc_S31_32_to_s3_8(ctm->matrix[4]);
2479*4882a593Smuzhiyun cpr->m[CSC_GB] = dispc_S31_32_to_s3_8(ctm->matrix[5]);
2480*4882a593Smuzhiyun cpr->m[CSC_BR] = dispc_S31_32_to_s3_8(ctm->matrix[6]);
2481*4882a593Smuzhiyun cpr->m[CSC_BG] = dispc_S31_32_to_s3_8(ctm->matrix[7]);
2482*4882a593Smuzhiyun cpr->m[CSC_BB] = dispc_S31_32_to_s3_8(ctm->matrix[8]);
2483*4882a593Smuzhiyun }
2484*4882a593Smuzhiyun
dispc_k3_vp_write_csc(struct dispc_device * dispc,u32 hw_videoport,const struct dispc_csc_coef * csc)2485*4882a593Smuzhiyun static void dispc_k3_vp_write_csc(struct dispc_device *dispc, u32 hw_videoport,
2486*4882a593Smuzhiyun const struct dispc_csc_coef *csc)
2487*4882a593Smuzhiyun {
2488*4882a593Smuzhiyun static const u16 dispc_vp_csc_coef_reg[DISPC_CSC_REGVAL_LEN] = {
2489*4882a593Smuzhiyun DISPC_VP_CSC_COEF0, DISPC_VP_CSC_COEF1, DISPC_VP_CSC_COEF2,
2490*4882a593Smuzhiyun DISPC_VP_CSC_COEF3, DISPC_VP_CSC_COEF4, DISPC_VP_CSC_COEF5,
2491*4882a593Smuzhiyun DISPC_VP_CSC_COEF6, DISPC_VP_CSC_COEF7,
2492*4882a593Smuzhiyun };
2493*4882a593Smuzhiyun u32 regval[DISPC_CSC_REGVAL_LEN];
2494*4882a593Smuzhiyun unsigned int i;
2495*4882a593Smuzhiyun
2496*4882a593Smuzhiyun csc->to_regval(csc, regval);
2497*4882a593Smuzhiyun
2498*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(regval); i++)
2499*4882a593Smuzhiyun dispc_vp_write(dispc, hw_videoport, dispc_vp_csc_coef_reg[i],
2500*4882a593Smuzhiyun regval[i]);
2501*4882a593Smuzhiyun }
2502*4882a593Smuzhiyun
dispc_k3_vp_set_ctm(struct dispc_device * dispc,u32 hw_videoport,struct drm_color_ctm * ctm)2503*4882a593Smuzhiyun static void dispc_k3_vp_set_ctm(struct dispc_device *dispc, u32 hw_videoport,
2504*4882a593Smuzhiyun struct drm_color_ctm *ctm)
2505*4882a593Smuzhiyun {
2506*4882a593Smuzhiyun u32 colorconvenable = 0;
2507*4882a593Smuzhiyun
2508*4882a593Smuzhiyun if (ctm) {
2509*4882a593Smuzhiyun struct dispc_csc_coef csc;
2510*4882a593Smuzhiyun
2511*4882a593Smuzhiyun dispc_csc_from_ctm(ctm, &csc);
2512*4882a593Smuzhiyun dispc_k3_vp_write_csc(dispc, hw_videoport, &csc);
2513*4882a593Smuzhiyun colorconvenable = 1;
2514*4882a593Smuzhiyun }
2515*4882a593Smuzhiyun
2516*4882a593Smuzhiyun VP_REG_FLD_MOD(dispc, hw_videoport, DISPC_VP_CONFIG,
2517*4882a593Smuzhiyun colorconvenable, 24, 24);
2518*4882a593Smuzhiyun }
2519*4882a593Smuzhiyun
dispc_vp_set_color_mgmt(struct dispc_device * dispc,u32 hw_videoport,const struct drm_crtc_state * state,bool newmodeset)2520*4882a593Smuzhiyun static void dispc_vp_set_color_mgmt(struct dispc_device *dispc,
2521*4882a593Smuzhiyun u32 hw_videoport,
2522*4882a593Smuzhiyun const struct drm_crtc_state *state,
2523*4882a593Smuzhiyun bool newmodeset)
2524*4882a593Smuzhiyun {
2525*4882a593Smuzhiyun struct drm_color_lut *lut = NULL;
2526*4882a593Smuzhiyun struct drm_color_ctm *ctm = NULL;
2527*4882a593Smuzhiyun unsigned int length = 0;
2528*4882a593Smuzhiyun
2529*4882a593Smuzhiyun if (!(state->color_mgmt_changed || newmodeset))
2530*4882a593Smuzhiyun return;
2531*4882a593Smuzhiyun
2532*4882a593Smuzhiyun if (state->gamma_lut) {
2533*4882a593Smuzhiyun lut = (struct drm_color_lut *)state->gamma_lut->data;
2534*4882a593Smuzhiyun length = state->gamma_lut->length / sizeof(*lut);
2535*4882a593Smuzhiyun }
2536*4882a593Smuzhiyun
2537*4882a593Smuzhiyun dispc_vp_set_gamma(dispc, hw_videoport, lut, length);
2538*4882a593Smuzhiyun
2539*4882a593Smuzhiyun if (state->ctm)
2540*4882a593Smuzhiyun ctm = (struct drm_color_ctm *)state->ctm->data;
2541*4882a593Smuzhiyun
2542*4882a593Smuzhiyun if (dispc->feat->subrev == DISPC_K2G)
2543*4882a593Smuzhiyun dispc_k2g_vp_set_ctm(dispc, hw_videoport, ctm);
2544*4882a593Smuzhiyun else
2545*4882a593Smuzhiyun dispc_k3_vp_set_ctm(dispc, hw_videoport, ctm);
2546*4882a593Smuzhiyun }
2547*4882a593Smuzhiyun
dispc_vp_setup(struct dispc_device * dispc,u32 hw_videoport,const struct drm_crtc_state * state,bool newmodeset)2548*4882a593Smuzhiyun void dispc_vp_setup(struct dispc_device *dispc, u32 hw_videoport,
2549*4882a593Smuzhiyun const struct drm_crtc_state *state, bool newmodeset)
2550*4882a593Smuzhiyun {
2551*4882a593Smuzhiyun dispc_vp_set_default_color(dispc, hw_videoport, 0);
2552*4882a593Smuzhiyun dispc_vp_set_color_mgmt(dispc, hw_videoport, state, newmodeset);
2553*4882a593Smuzhiyun }
2554*4882a593Smuzhiyun
dispc_runtime_suspend(struct dispc_device * dispc)2555*4882a593Smuzhiyun int dispc_runtime_suspend(struct dispc_device *dispc)
2556*4882a593Smuzhiyun {
2557*4882a593Smuzhiyun dev_dbg(dispc->dev, "suspend\n");
2558*4882a593Smuzhiyun
2559*4882a593Smuzhiyun dispc->is_enabled = false;
2560*4882a593Smuzhiyun
2561*4882a593Smuzhiyun clk_disable_unprepare(dispc->fclk);
2562*4882a593Smuzhiyun
2563*4882a593Smuzhiyun return 0;
2564*4882a593Smuzhiyun }
2565*4882a593Smuzhiyun
dispc_runtime_resume(struct dispc_device * dispc)2566*4882a593Smuzhiyun int dispc_runtime_resume(struct dispc_device *dispc)
2567*4882a593Smuzhiyun {
2568*4882a593Smuzhiyun dev_dbg(dispc->dev, "resume\n");
2569*4882a593Smuzhiyun
2570*4882a593Smuzhiyun clk_prepare_enable(dispc->fclk);
2571*4882a593Smuzhiyun
2572*4882a593Smuzhiyun if (REG_GET(dispc, DSS_SYSSTATUS, 0, 0) == 0)
2573*4882a593Smuzhiyun dev_warn(dispc->dev, "DSS FUNC RESET not done!\n");
2574*4882a593Smuzhiyun
2575*4882a593Smuzhiyun dev_dbg(dispc->dev, "OMAP DSS7 rev 0x%x\n",
2576*4882a593Smuzhiyun dispc_read(dispc, DSS_REVISION));
2577*4882a593Smuzhiyun
2578*4882a593Smuzhiyun dev_dbg(dispc->dev, "VP RESETDONE %d,%d,%d\n",
2579*4882a593Smuzhiyun REG_GET(dispc, DSS_SYSSTATUS, 1, 1),
2580*4882a593Smuzhiyun REG_GET(dispc, DSS_SYSSTATUS, 2, 2),
2581*4882a593Smuzhiyun REG_GET(dispc, DSS_SYSSTATUS, 3, 3));
2582*4882a593Smuzhiyun
2583*4882a593Smuzhiyun if (dispc->feat->subrev == DISPC_AM65X)
2584*4882a593Smuzhiyun dev_dbg(dispc->dev, "OLDI RESETDONE %d,%d,%d\n",
2585*4882a593Smuzhiyun REG_GET(dispc, DSS_SYSSTATUS, 5, 5),
2586*4882a593Smuzhiyun REG_GET(dispc, DSS_SYSSTATUS, 6, 6),
2587*4882a593Smuzhiyun REG_GET(dispc, DSS_SYSSTATUS, 7, 7));
2588*4882a593Smuzhiyun
2589*4882a593Smuzhiyun dev_dbg(dispc->dev, "DISPC IDLE %d\n",
2590*4882a593Smuzhiyun REG_GET(dispc, DSS_SYSSTATUS, 9, 9));
2591*4882a593Smuzhiyun
2592*4882a593Smuzhiyun dispc_initial_config(dispc);
2593*4882a593Smuzhiyun
2594*4882a593Smuzhiyun dispc->is_enabled = true;
2595*4882a593Smuzhiyun
2596*4882a593Smuzhiyun tidss_irq_resume(dispc->tidss);
2597*4882a593Smuzhiyun
2598*4882a593Smuzhiyun return 0;
2599*4882a593Smuzhiyun }
2600*4882a593Smuzhiyun
dispc_remove(struct tidss_device * tidss)2601*4882a593Smuzhiyun void dispc_remove(struct tidss_device *tidss)
2602*4882a593Smuzhiyun {
2603*4882a593Smuzhiyun dev_dbg(tidss->dev, "%s\n", __func__);
2604*4882a593Smuzhiyun
2605*4882a593Smuzhiyun tidss->dispc = NULL;
2606*4882a593Smuzhiyun }
2607*4882a593Smuzhiyun
dispc_iomap_resource(struct platform_device * pdev,const char * name,void __iomem ** base)2608*4882a593Smuzhiyun static int dispc_iomap_resource(struct platform_device *pdev, const char *name,
2609*4882a593Smuzhiyun void __iomem **base)
2610*4882a593Smuzhiyun {
2611*4882a593Smuzhiyun struct resource *res;
2612*4882a593Smuzhiyun void __iomem *b;
2613*4882a593Smuzhiyun
2614*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
2615*4882a593Smuzhiyun if (!res) {
2616*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot get mem resource '%s'\n", name);
2617*4882a593Smuzhiyun return -EINVAL;
2618*4882a593Smuzhiyun }
2619*4882a593Smuzhiyun
2620*4882a593Smuzhiyun b = devm_ioremap_resource(&pdev->dev, res);
2621*4882a593Smuzhiyun if (IS_ERR(b)) {
2622*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot ioremap resource '%s'\n", name);
2623*4882a593Smuzhiyun return PTR_ERR(b);
2624*4882a593Smuzhiyun }
2625*4882a593Smuzhiyun
2626*4882a593Smuzhiyun *base = b;
2627*4882a593Smuzhiyun
2628*4882a593Smuzhiyun return 0;
2629*4882a593Smuzhiyun }
2630*4882a593Smuzhiyun
dispc_init_am65x_oldi_io_ctrl(struct device * dev,struct dispc_device * dispc)2631*4882a593Smuzhiyun static int dispc_init_am65x_oldi_io_ctrl(struct device *dev,
2632*4882a593Smuzhiyun struct dispc_device *dispc)
2633*4882a593Smuzhiyun {
2634*4882a593Smuzhiyun dispc->oldi_io_ctrl =
2635*4882a593Smuzhiyun syscon_regmap_lookup_by_phandle(dev->of_node,
2636*4882a593Smuzhiyun "ti,am65x-oldi-io-ctrl");
2637*4882a593Smuzhiyun if (PTR_ERR(dispc->oldi_io_ctrl) == -ENODEV) {
2638*4882a593Smuzhiyun dispc->oldi_io_ctrl = NULL;
2639*4882a593Smuzhiyun } else if (IS_ERR(dispc->oldi_io_ctrl)) {
2640*4882a593Smuzhiyun dev_err(dev, "%s: syscon_regmap_lookup_by_phandle failed %ld\n",
2641*4882a593Smuzhiyun __func__, PTR_ERR(dispc->oldi_io_ctrl));
2642*4882a593Smuzhiyun return PTR_ERR(dispc->oldi_io_ctrl);
2643*4882a593Smuzhiyun }
2644*4882a593Smuzhiyun return 0;
2645*4882a593Smuzhiyun }
2646*4882a593Smuzhiyun
dispc_init_errata(struct dispc_device * dispc)2647*4882a593Smuzhiyun static void dispc_init_errata(struct dispc_device *dispc)
2648*4882a593Smuzhiyun {
2649*4882a593Smuzhiyun static const struct soc_device_attribute am65x_sr10_soc_devices[] = {
2650*4882a593Smuzhiyun { .family = "AM65X", .revision = "SR1.0" },
2651*4882a593Smuzhiyun { /* sentinel */ }
2652*4882a593Smuzhiyun };
2653*4882a593Smuzhiyun
2654*4882a593Smuzhiyun if (soc_device_match(am65x_sr10_soc_devices)) {
2655*4882a593Smuzhiyun dispc->errata.i2000 = true;
2656*4882a593Smuzhiyun dev_info(dispc->dev, "WA for erratum i2000: YUV formats disabled\n");
2657*4882a593Smuzhiyun }
2658*4882a593Smuzhiyun }
2659*4882a593Smuzhiyun
dispc_init(struct tidss_device * tidss)2660*4882a593Smuzhiyun int dispc_init(struct tidss_device *tidss)
2661*4882a593Smuzhiyun {
2662*4882a593Smuzhiyun struct device *dev = tidss->dev;
2663*4882a593Smuzhiyun struct platform_device *pdev = to_platform_device(dev);
2664*4882a593Smuzhiyun struct dispc_device *dispc;
2665*4882a593Smuzhiyun const struct dispc_features *feat;
2666*4882a593Smuzhiyun unsigned int i, num_fourccs;
2667*4882a593Smuzhiyun int r = 0;
2668*4882a593Smuzhiyun
2669*4882a593Smuzhiyun dev_dbg(dev, "%s\n", __func__);
2670*4882a593Smuzhiyun
2671*4882a593Smuzhiyun feat = tidss->feat;
2672*4882a593Smuzhiyun
2673*4882a593Smuzhiyun if (feat->subrev != DISPC_K2G) {
2674*4882a593Smuzhiyun r = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(48));
2675*4882a593Smuzhiyun if (r)
2676*4882a593Smuzhiyun dev_warn(dev, "cannot set DMA masks to 48-bit\n");
2677*4882a593Smuzhiyun }
2678*4882a593Smuzhiyun
2679*4882a593Smuzhiyun dispc = devm_kzalloc(dev, sizeof(*dispc), GFP_KERNEL);
2680*4882a593Smuzhiyun if (!dispc)
2681*4882a593Smuzhiyun return -ENOMEM;
2682*4882a593Smuzhiyun
2683*4882a593Smuzhiyun dispc->tidss = tidss;
2684*4882a593Smuzhiyun dispc->dev = dev;
2685*4882a593Smuzhiyun dispc->feat = feat;
2686*4882a593Smuzhiyun
2687*4882a593Smuzhiyun dispc_init_errata(dispc);
2688*4882a593Smuzhiyun
2689*4882a593Smuzhiyun dispc->fourccs = devm_kcalloc(dev, ARRAY_SIZE(dispc_color_formats),
2690*4882a593Smuzhiyun sizeof(*dispc->fourccs), GFP_KERNEL);
2691*4882a593Smuzhiyun if (!dispc->fourccs)
2692*4882a593Smuzhiyun return -ENOMEM;
2693*4882a593Smuzhiyun
2694*4882a593Smuzhiyun num_fourccs = 0;
2695*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(dispc_color_formats); ++i) {
2696*4882a593Smuzhiyun if (dispc->errata.i2000 &&
2697*4882a593Smuzhiyun dispc_fourcc_is_yuv(dispc_color_formats[i].fourcc)) {
2698*4882a593Smuzhiyun continue;
2699*4882a593Smuzhiyun }
2700*4882a593Smuzhiyun dispc->fourccs[num_fourccs++] = dispc_color_formats[i].fourcc;
2701*4882a593Smuzhiyun }
2702*4882a593Smuzhiyun
2703*4882a593Smuzhiyun dispc->num_fourccs = num_fourccs;
2704*4882a593Smuzhiyun
2705*4882a593Smuzhiyun dispc_common_regmap = dispc->feat->common_regs;
2706*4882a593Smuzhiyun
2707*4882a593Smuzhiyun r = dispc_iomap_resource(pdev, dispc->feat->common,
2708*4882a593Smuzhiyun &dispc->base_common);
2709*4882a593Smuzhiyun if (r)
2710*4882a593Smuzhiyun return r;
2711*4882a593Smuzhiyun
2712*4882a593Smuzhiyun for (i = 0; i < dispc->feat->num_planes; i++) {
2713*4882a593Smuzhiyun r = dispc_iomap_resource(pdev, dispc->feat->vid_name[i],
2714*4882a593Smuzhiyun &dispc->base_vid[i]);
2715*4882a593Smuzhiyun if (r)
2716*4882a593Smuzhiyun return r;
2717*4882a593Smuzhiyun }
2718*4882a593Smuzhiyun
2719*4882a593Smuzhiyun for (i = 0; i < dispc->feat->num_vps; i++) {
2720*4882a593Smuzhiyun u32 gamma_size = dispc->feat->vp_feat.color.gamma_size;
2721*4882a593Smuzhiyun u32 *gamma_table;
2722*4882a593Smuzhiyun struct clk *clk;
2723*4882a593Smuzhiyun
2724*4882a593Smuzhiyun r = dispc_iomap_resource(pdev, dispc->feat->ovr_name[i],
2725*4882a593Smuzhiyun &dispc->base_ovr[i]);
2726*4882a593Smuzhiyun if (r)
2727*4882a593Smuzhiyun return r;
2728*4882a593Smuzhiyun
2729*4882a593Smuzhiyun r = dispc_iomap_resource(pdev, dispc->feat->vp_name[i],
2730*4882a593Smuzhiyun &dispc->base_vp[i]);
2731*4882a593Smuzhiyun if (r)
2732*4882a593Smuzhiyun return r;
2733*4882a593Smuzhiyun
2734*4882a593Smuzhiyun clk = devm_clk_get(dev, dispc->feat->vpclk_name[i]);
2735*4882a593Smuzhiyun if (IS_ERR(clk)) {
2736*4882a593Smuzhiyun dev_err(dev, "%s: Failed to get clk %s:%ld\n", __func__,
2737*4882a593Smuzhiyun dispc->feat->vpclk_name[i], PTR_ERR(clk));
2738*4882a593Smuzhiyun return PTR_ERR(clk);
2739*4882a593Smuzhiyun }
2740*4882a593Smuzhiyun dispc->vp_clk[i] = clk;
2741*4882a593Smuzhiyun
2742*4882a593Smuzhiyun gamma_table = devm_kmalloc_array(dev, gamma_size,
2743*4882a593Smuzhiyun sizeof(*gamma_table),
2744*4882a593Smuzhiyun GFP_KERNEL);
2745*4882a593Smuzhiyun if (!gamma_table)
2746*4882a593Smuzhiyun return -ENOMEM;
2747*4882a593Smuzhiyun dispc->vp_data[i].gamma_table = gamma_table;
2748*4882a593Smuzhiyun }
2749*4882a593Smuzhiyun
2750*4882a593Smuzhiyun if (feat->subrev == DISPC_AM65X) {
2751*4882a593Smuzhiyun r = dispc_init_am65x_oldi_io_ctrl(dev, dispc);
2752*4882a593Smuzhiyun if (r)
2753*4882a593Smuzhiyun return r;
2754*4882a593Smuzhiyun }
2755*4882a593Smuzhiyun
2756*4882a593Smuzhiyun dispc->fclk = devm_clk_get(dev, "fck");
2757*4882a593Smuzhiyun if (IS_ERR(dispc->fclk)) {
2758*4882a593Smuzhiyun dev_err(dev, "%s: Failed to get fclk: %ld\n",
2759*4882a593Smuzhiyun __func__, PTR_ERR(dispc->fclk));
2760*4882a593Smuzhiyun return PTR_ERR(dispc->fclk);
2761*4882a593Smuzhiyun }
2762*4882a593Smuzhiyun dev_dbg(dev, "DSS fclk %lu Hz\n", clk_get_rate(dispc->fclk));
2763*4882a593Smuzhiyun
2764*4882a593Smuzhiyun of_property_read_u32(dispc->dev->of_node, "max-memory-bandwidth",
2765*4882a593Smuzhiyun &dispc->memory_bandwidth_limit);
2766*4882a593Smuzhiyun
2767*4882a593Smuzhiyun tidss->dispc = dispc;
2768*4882a593Smuzhiyun
2769*4882a593Smuzhiyun return 0;
2770*4882a593Smuzhiyun }
2771