xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/tegra/sor.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2013 NVIDIA Corporation
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/clk-provider.h>
8*4882a593Smuzhiyun #include <linux/debugfs.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of_device.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/pm_runtime.h>
14*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
15*4882a593Smuzhiyun #include <linux/reset.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <soc/tegra/pmc.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
20*4882a593Smuzhiyun #include <drm/drm_debugfs.h>
21*4882a593Smuzhiyun #include <drm/drm_dp_helper.h>
22*4882a593Smuzhiyun #include <drm/drm_file.h>
23*4882a593Smuzhiyun #include <drm/drm_panel.h>
24*4882a593Smuzhiyun #include <drm/drm_scdc_helper.h>
25*4882a593Smuzhiyun #include <drm/drm_simple_kms_helper.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include "dc.h"
28*4882a593Smuzhiyun #include "dp.h"
29*4882a593Smuzhiyun #include "drm.h"
30*4882a593Smuzhiyun #include "hda.h"
31*4882a593Smuzhiyun #include "sor.h"
32*4882a593Smuzhiyun #include "trace.h"
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define SOR_REKEY 0x38
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun struct tegra_sor_hdmi_settings {
37*4882a593Smuzhiyun 	unsigned long frequency;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	u8 vcocap;
40*4882a593Smuzhiyun 	u8 filter;
41*4882a593Smuzhiyun 	u8 ichpmp;
42*4882a593Smuzhiyun 	u8 loadadj;
43*4882a593Smuzhiyun 	u8 tmds_termadj;
44*4882a593Smuzhiyun 	u8 tx_pu_value;
45*4882a593Smuzhiyun 	u8 bg_temp_coef;
46*4882a593Smuzhiyun 	u8 bg_vref_level;
47*4882a593Smuzhiyun 	u8 avdd10_level;
48*4882a593Smuzhiyun 	u8 avdd14_level;
49*4882a593Smuzhiyun 	u8 sparepll;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	u8 drive_current[4];
52*4882a593Smuzhiyun 	u8 preemphasis[4];
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #if 1
56*4882a593Smuzhiyun static const struct tegra_sor_hdmi_settings tegra210_sor_hdmi_defaults[] = {
57*4882a593Smuzhiyun 	{
58*4882a593Smuzhiyun 		.frequency = 54000000,
59*4882a593Smuzhiyun 		.vcocap = 0x0,
60*4882a593Smuzhiyun 		.filter = 0x0,
61*4882a593Smuzhiyun 		.ichpmp = 0x1,
62*4882a593Smuzhiyun 		.loadadj = 0x3,
63*4882a593Smuzhiyun 		.tmds_termadj = 0x9,
64*4882a593Smuzhiyun 		.tx_pu_value = 0x10,
65*4882a593Smuzhiyun 		.bg_temp_coef = 0x3,
66*4882a593Smuzhiyun 		.bg_vref_level = 0x8,
67*4882a593Smuzhiyun 		.avdd10_level = 0x4,
68*4882a593Smuzhiyun 		.avdd14_level = 0x4,
69*4882a593Smuzhiyun 		.sparepll = 0x0,
70*4882a593Smuzhiyun 		.drive_current = { 0x33, 0x3a, 0x3a, 0x3a },
71*4882a593Smuzhiyun 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
72*4882a593Smuzhiyun 	}, {
73*4882a593Smuzhiyun 		.frequency = 75000000,
74*4882a593Smuzhiyun 		.vcocap = 0x3,
75*4882a593Smuzhiyun 		.filter = 0x0,
76*4882a593Smuzhiyun 		.ichpmp = 0x1,
77*4882a593Smuzhiyun 		.loadadj = 0x3,
78*4882a593Smuzhiyun 		.tmds_termadj = 0x9,
79*4882a593Smuzhiyun 		.tx_pu_value = 0x40,
80*4882a593Smuzhiyun 		.bg_temp_coef = 0x3,
81*4882a593Smuzhiyun 		.bg_vref_level = 0x8,
82*4882a593Smuzhiyun 		.avdd10_level = 0x4,
83*4882a593Smuzhiyun 		.avdd14_level = 0x4,
84*4882a593Smuzhiyun 		.sparepll = 0x0,
85*4882a593Smuzhiyun 		.drive_current = { 0x33, 0x3a, 0x3a, 0x3a },
86*4882a593Smuzhiyun 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
87*4882a593Smuzhiyun 	}, {
88*4882a593Smuzhiyun 		.frequency = 150000000,
89*4882a593Smuzhiyun 		.vcocap = 0x3,
90*4882a593Smuzhiyun 		.filter = 0x0,
91*4882a593Smuzhiyun 		.ichpmp = 0x1,
92*4882a593Smuzhiyun 		.loadadj = 0x3,
93*4882a593Smuzhiyun 		.tmds_termadj = 0x9,
94*4882a593Smuzhiyun 		.tx_pu_value = 0x66,
95*4882a593Smuzhiyun 		.bg_temp_coef = 0x3,
96*4882a593Smuzhiyun 		.bg_vref_level = 0x8,
97*4882a593Smuzhiyun 		.avdd10_level = 0x4,
98*4882a593Smuzhiyun 		.avdd14_level = 0x4,
99*4882a593Smuzhiyun 		.sparepll = 0x0,
100*4882a593Smuzhiyun 		.drive_current = { 0x33, 0x3a, 0x3a, 0x3a },
101*4882a593Smuzhiyun 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
102*4882a593Smuzhiyun 	}, {
103*4882a593Smuzhiyun 		.frequency = 300000000,
104*4882a593Smuzhiyun 		.vcocap = 0x3,
105*4882a593Smuzhiyun 		.filter = 0x0,
106*4882a593Smuzhiyun 		.ichpmp = 0x1,
107*4882a593Smuzhiyun 		.loadadj = 0x3,
108*4882a593Smuzhiyun 		.tmds_termadj = 0x9,
109*4882a593Smuzhiyun 		.tx_pu_value = 0x66,
110*4882a593Smuzhiyun 		.bg_temp_coef = 0x3,
111*4882a593Smuzhiyun 		.bg_vref_level = 0xa,
112*4882a593Smuzhiyun 		.avdd10_level = 0x4,
113*4882a593Smuzhiyun 		.avdd14_level = 0x4,
114*4882a593Smuzhiyun 		.sparepll = 0x0,
115*4882a593Smuzhiyun 		.drive_current = { 0x33, 0x3f, 0x3f, 0x3f },
116*4882a593Smuzhiyun 		.preemphasis = { 0x00, 0x17, 0x17, 0x17 },
117*4882a593Smuzhiyun 	}, {
118*4882a593Smuzhiyun 		.frequency = 600000000,
119*4882a593Smuzhiyun 		.vcocap = 0x3,
120*4882a593Smuzhiyun 		.filter = 0x0,
121*4882a593Smuzhiyun 		.ichpmp = 0x1,
122*4882a593Smuzhiyun 		.loadadj = 0x3,
123*4882a593Smuzhiyun 		.tmds_termadj = 0x9,
124*4882a593Smuzhiyun 		.tx_pu_value = 0x66,
125*4882a593Smuzhiyun 		.bg_temp_coef = 0x3,
126*4882a593Smuzhiyun 		.bg_vref_level = 0x8,
127*4882a593Smuzhiyun 		.avdd10_level = 0x4,
128*4882a593Smuzhiyun 		.avdd14_level = 0x4,
129*4882a593Smuzhiyun 		.sparepll = 0x0,
130*4882a593Smuzhiyun 		.drive_current = { 0x33, 0x3f, 0x3f, 0x3f },
131*4882a593Smuzhiyun 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
132*4882a593Smuzhiyun 	},
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun #else
135*4882a593Smuzhiyun static const struct tegra_sor_hdmi_settings tegra210_sor_hdmi_defaults[] = {
136*4882a593Smuzhiyun 	{
137*4882a593Smuzhiyun 		.frequency = 75000000,
138*4882a593Smuzhiyun 		.vcocap = 0x3,
139*4882a593Smuzhiyun 		.filter = 0x0,
140*4882a593Smuzhiyun 		.ichpmp = 0x1,
141*4882a593Smuzhiyun 		.loadadj = 0x3,
142*4882a593Smuzhiyun 		.tmds_termadj = 0x9,
143*4882a593Smuzhiyun 		.tx_pu_value = 0x40,
144*4882a593Smuzhiyun 		.bg_temp_coef = 0x3,
145*4882a593Smuzhiyun 		.bg_vref_level = 0x8,
146*4882a593Smuzhiyun 		.avdd10_level = 0x4,
147*4882a593Smuzhiyun 		.avdd14_level = 0x4,
148*4882a593Smuzhiyun 		.sparepll = 0x0,
149*4882a593Smuzhiyun 		.drive_current = { 0x29, 0x29, 0x29, 0x29 },
150*4882a593Smuzhiyun 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
151*4882a593Smuzhiyun 	}, {
152*4882a593Smuzhiyun 		.frequency = 150000000,
153*4882a593Smuzhiyun 		.vcocap = 0x3,
154*4882a593Smuzhiyun 		.filter = 0x0,
155*4882a593Smuzhiyun 		.ichpmp = 0x1,
156*4882a593Smuzhiyun 		.loadadj = 0x3,
157*4882a593Smuzhiyun 		.tmds_termadj = 0x9,
158*4882a593Smuzhiyun 		.tx_pu_value = 0x66,
159*4882a593Smuzhiyun 		.bg_temp_coef = 0x3,
160*4882a593Smuzhiyun 		.bg_vref_level = 0x8,
161*4882a593Smuzhiyun 		.avdd10_level = 0x4,
162*4882a593Smuzhiyun 		.avdd14_level = 0x4,
163*4882a593Smuzhiyun 		.sparepll = 0x0,
164*4882a593Smuzhiyun 		.drive_current = { 0x30, 0x37, 0x37, 0x37 },
165*4882a593Smuzhiyun 		.preemphasis = { 0x01, 0x02, 0x02, 0x02 },
166*4882a593Smuzhiyun 	}, {
167*4882a593Smuzhiyun 		.frequency = 300000000,
168*4882a593Smuzhiyun 		.vcocap = 0x3,
169*4882a593Smuzhiyun 		.filter = 0x0,
170*4882a593Smuzhiyun 		.ichpmp = 0x6,
171*4882a593Smuzhiyun 		.loadadj = 0x3,
172*4882a593Smuzhiyun 		.tmds_termadj = 0x9,
173*4882a593Smuzhiyun 		.tx_pu_value = 0x66,
174*4882a593Smuzhiyun 		.bg_temp_coef = 0x3,
175*4882a593Smuzhiyun 		.bg_vref_level = 0xf,
176*4882a593Smuzhiyun 		.avdd10_level = 0x4,
177*4882a593Smuzhiyun 		.avdd14_level = 0x4,
178*4882a593Smuzhiyun 		.sparepll = 0x0,
179*4882a593Smuzhiyun 		.drive_current = { 0x30, 0x37, 0x37, 0x37 },
180*4882a593Smuzhiyun 		.preemphasis = { 0x10, 0x3e, 0x3e, 0x3e },
181*4882a593Smuzhiyun 	}, {
182*4882a593Smuzhiyun 		.frequency = 600000000,
183*4882a593Smuzhiyun 		.vcocap = 0x3,
184*4882a593Smuzhiyun 		.filter = 0x0,
185*4882a593Smuzhiyun 		.ichpmp = 0xa,
186*4882a593Smuzhiyun 		.loadadj = 0x3,
187*4882a593Smuzhiyun 		.tmds_termadj = 0xb,
188*4882a593Smuzhiyun 		.tx_pu_value = 0x66,
189*4882a593Smuzhiyun 		.bg_temp_coef = 0x3,
190*4882a593Smuzhiyun 		.bg_vref_level = 0xe,
191*4882a593Smuzhiyun 		.avdd10_level = 0x4,
192*4882a593Smuzhiyun 		.avdd14_level = 0x4,
193*4882a593Smuzhiyun 		.sparepll = 0x0,
194*4882a593Smuzhiyun 		.drive_current = { 0x35, 0x3e, 0x3e, 0x3e },
195*4882a593Smuzhiyun 		.preemphasis = { 0x02, 0x3f, 0x3f, 0x3f },
196*4882a593Smuzhiyun 	},
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun #endif
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun static const struct tegra_sor_hdmi_settings tegra186_sor_hdmi_defaults[] = {
201*4882a593Smuzhiyun 	{
202*4882a593Smuzhiyun 		.frequency = 54000000,
203*4882a593Smuzhiyun 		.vcocap = 0,
204*4882a593Smuzhiyun 		.filter = 5,
205*4882a593Smuzhiyun 		.ichpmp = 5,
206*4882a593Smuzhiyun 		.loadadj = 3,
207*4882a593Smuzhiyun 		.tmds_termadj = 0xf,
208*4882a593Smuzhiyun 		.tx_pu_value = 0,
209*4882a593Smuzhiyun 		.bg_temp_coef = 3,
210*4882a593Smuzhiyun 		.bg_vref_level = 8,
211*4882a593Smuzhiyun 		.avdd10_level = 4,
212*4882a593Smuzhiyun 		.avdd14_level = 4,
213*4882a593Smuzhiyun 		.sparepll = 0x54,
214*4882a593Smuzhiyun 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x33 },
215*4882a593Smuzhiyun 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
216*4882a593Smuzhiyun 	}, {
217*4882a593Smuzhiyun 		.frequency = 75000000,
218*4882a593Smuzhiyun 		.vcocap = 1,
219*4882a593Smuzhiyun 		.filter = 5,
220*4882a593Smuzhiyun 		.ichpmp = 5,
221*4882a593Smuzhiyun 		.loadadj = 3,
222*4882a593Smuzhiyun 		.tmds_termadj = 0xf,
223*4882a593Smuzhiyun 		.tx_pu_value = 0,
224*4882a593Smuzhiyun 		.bg_temp_coef = 3,
225*4882a593Smuzhiyun 		.bg_vref_level = 8,
226*4882a593Smuzhiyun 		.avdd10_level = 4,
227*4882a593Smuzhiyun 		.avdd14_level = 4,
228*4882a593Smuzhiyun 		.sparepll = 0x44,
229*4882a593Smuzhiyun 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x33 },
230*4882a593Smuzhiyun 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
231*4882a593Smuzhiyun 	}, {
232*4882a593Smuzhiyun 		.frequency = 150000000,
233*4882a593Smuzhiyun 		.vcocap = 3,
234*4882a593Smuzhiyun 		.filter = 5,
235*4882a593Smuzhiyun 		.ichpmp = 5,
236*4882a593Smuzhiyun 		.loadadj = 3,
237*4882a593Smuzhiyun 		.tmds_termadj = 15,
238*4882a593Smuzhiyun 		.tx_pu_value = 0x66 /* 0 */,
239*4882a593Smuzhiyun 		.bg_temp_coef = 3,
240*4882a593Smuzhiyun 		.bg_vref_level = 8,
241*4882a593Smuzhiyun 		.avdd10_level = 4,
242*4882a593Smuzhiyun 		.avdd14_level = 4,
243*4882a593Smuzhiyun 		.sparepll = 0x00, /* 0x34 */
244*4882a593Smuzhiyun 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x37 },
245*4882a593Smuzhiyun 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
246*4882a593Smuzhiyun 	}, {
247*4882a593Smuzhiyun 		.frequency = 300000000,
248*4882a593Smuzhiyun 		.vcocap = 3,
249*4882a593Smuzhiyun 		.filter = 5,
250*4882a593Smuzhiyun 		.ichpmp = 5,
251*4882a593Smuzhiyun 		.loadadj = 3,
252*4882a593Smuzhiyun 		.tmds_termadj = 15,
253*4882a593Smuzhiyun 		.tx_pu_value = 64,
254*4882a593Smuzhiyun 		.bg_temp_coef = 3,
255*4882a593Smuzhiyun 		.bg_vref_level = 8,
256*4882a593Smuzhiyun 		.avdd10_level = 4,
257*4882a593Smuzhiyun 		.avdd14_level = 4,
258*4882a593Smuzhiyun 		.sparepll = 0x34,
259*4882a593Smuzhiyun 		.drive_current = { 0x3d, 0x3d, 0x3d, 0x33 },
260*4882a593Smuzhiyun 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
261*4882a593Smuzhiyun 	}, {
262*4882a593Smuzhiyun 		.frequency = 600000000,
263*4882a593Smuzhiyun 		.vcocap = 3,
264*4882a593Smuzhiyun 		.filter = 5,
265*4882a593Smuzhiyun 		.ichpmp = 5,
266*4882a593Smuzhiyun 		.loadadj = 3,
267*4882a593Smuzhiyun 		.tmds_termadj = 12,
268*4882a593Smuzhiyun 		.tx_pu_value = 96,
269*4882a593Smuzhiyun 		.bg_temp_coef = 3,
270*4882a593Smuzhiyun 		.bg_vref_level = 8,
271*4882a593Smuzhiyun 		.avdd10_level = 4,
272*4882a593Smuzhiyun 		.avdd14_level = 4,
273*4882a593Smuzhiyun 		.sparepll = 0x34,
274*4882a593Smuzhiyun 		.drive_current = { 0x3d, 0x3d, 0x3d, 0x33 },
275*4882a593Smuzhiyun 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
276*4882a593Smuzhiyun 	}
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun static const struct tegra_sor_hdmi_settings tegra194_sor_hdmi_defaults[] = {
280*4882a593Smuzhiyun 	{
281*4882a593Smuzhiyun 		.frequency = 54000000,
282*4882a593Smuzhiyun 		.vcocap = 0,
283*4882a593Smuzhiyun 		.filter = 5,
284*4882a593Smuzhiyun 		.ichpmp = 5,
285*4882a593Smuzhiyun 		.loadadj = 3,
286*4882a593Smuzhiyun 		.tmds_termadj = 0xf,
287*4882a593Smuzhiyun 		.tx_pu_value = 0,
288*4882a593Smuzhiyun 		.bg_temp_coef = 3,
289*4882a593Smuzhiyun 		.bg_vref_level = 8,
290*4882a593Smuzhiyun 		.avdd10_level = 4,
291*4882a593Smuzhiyun 		.avdd14_level = 4,
292*4882a593Smuzhiyun 		.sparepll = 0x54,
293*4882a593Smuzhiyun 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x33 },
294*4882a593Smuzhiyun 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
295*4882a593Smuzhiyun 	}, {
296*4882a593Smuzhiyun 		.frequency = 75000000,
297*4882a593Smuzhiyun 		.vcocap = 1,
298*4882a593Smuzhiyun 		.filter = 5,
299*4882a593Smuzhiyun 		.ichpmp = 5,
300*4882a593Smuzhiyun 		.loadadj = 3,
301*4882a593Smuzhiyun 		.tmds_termadj = 0xf,
302*4882a593Smuzhiyun 		.tx_pu_value = 0,
303*4882a593Smuzhiyun 		.bg_temp_coef = 3,
304*4882a593Smuzhiyun 		.bg_vref_level = 8,
305*4882a593Smuzhiyun 		.avdd10_level = 4,
306*4882a593Smuzhiyun 		.avdd14_level = 4,
307*4882a593Smuzhiyun 		.sparepll = 0x44,
308*4882a593Smuzhiyun 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x33 },
309*4882a593Smuzhiyun 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
310*4882a593Smuzhiyun 	}, {
311*4882a593Smuzhiyun 		.frequency = 150000000,
312*4882a593Smuzhiyun 		.vcocap = 3,
313*4882a593Smuzhiyun 		.filter = 5,
314*4882a593Smuzhiyun 		.ichpmp = 5,
315*4882a593Smuzhiyun 		.loadadj = 3,
316*4882a593Smuzhiyun 		.tmds_termadj = 15,
317*4882a593Smuzhiyun 		.tx_pu_value = 0x66 /* 0 */,
318*4882a593Smuzhiyun 		.bg_temp_coef = 3,
319*4882a593Smuzhiyun 		.bg_vref_level = 8,
320*4882a593Smuzhiyun 		.avdd10_level = 4,
321*4882a593Smuzhiyun 		.avdd14_level = 4,
322*4882a593Smuzhiyun 		.sparepll = 0x00, /* 0x34 */
323*4882a593Smuzhiyun 		.drive_current = { 0x3a, 0x3a, 0x3a, 0x37 },
324*4882a593Smuzhiyun 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
325*4882a593Smuzhiyun 	}, {
326*4882a593Smuzhiyun 		.frequency = 300000000,
327*4882a593Smuzhiyun 		.vcocap = 3,
328*4882a593Smuzhiyun 		.filter = 5,
329*4882a593Smuzhiyun 		.ichpmp = 5,
330*4882a593Smuzhiyun 		.loadadj = 3,
331*4882a593Smuzhiyun 		.tmds_termadj = 15,
332*4882a593Smuzhiyun 		.tx_pu_value = 64,
333*4882a593Smuzhiyun 		.bg_temp_coef = 3,
334*4882a593Smuzhiyun 		.bg_vref_level = 8,
335*4882a593Smuzhiyun 		.avdd10_level = 4,
336*4882a593Smuzhiyun 		.avdd14_level = 4,
337*4882a593Smuzhiyun 		.sparepll = 0x34,
338*4882a593Smuzhiyun 		.drive_current = { 0x3d, 0x3d, 0x3d, 0x33 },
339*4882a593Smuzhiyun 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
340*4882a593Smuzhiyun 	}, {
341*4882a593Smuzhiyun 		.frequency = 600000000,
342*4882a593Smuzhiyun 		.vcocap = 3,
343*4882a593Smuzhiyun 		.filter = 5,
344*4882a593Smuzhiyun 		.ichpmp = 5,
345*4882a593Smuzhiyun 		.loadadj = 3,
346*4882a593Smuzhiyun 		.tmds_termadj = 12,
347*4882a593Smuzhiyun 		.tx_pu_value = 96,
348*4882a593Smuzhiyun 		.bg_temp_coef = 3,
349*4882a593Smuzhiyun 		.bg_vref_level = 8,
350*4882a593Smuzhiyun 		.avdd10_level = 4,
351*4882a593Smuzhiyun 		.avdd14_level = 4,
352*4882a593Smuzhiyun 		.sparepll = 0x34,
353*4882a593Smuzhiyun 		.drive_current = { 0x3d, 0x3d, 0x3d, 0x33 },
354*4882a593Smuzhiyun 		.preemphasis = { 0x00, 0x00, 0x00, 0x00 },
355*4882a593Smuzhiyun 	}
356*4882a593Smuzhiyun };
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun struct tegra_sor_regs {
359*4882a593Smuzhiyun 	unsigned int head_state0;
360*4882a593Smuzhiyun 	unsigned int head_state1;
361*4882a593Smuzhiyun 	unsigned int head_state2;
362*4882a593Smuzhiyun 	unsigned int head_state3;
363*4882a593Smuzhiyun 	unsigned int head_state4;
364*4882a593Smuzhiyun 	unsigned int head_state5;
365*4882a593Smuzhiyun 	unsigned int pll0;
366*4882a593Smuzhiyun 	unsigned int pll1;
367*4882a593Smuzhiyun 	unsigned int pll2;
368*4882a593Smuzhiyun 	unsigned int pll3;
369*4882a593Smuzhiyun 	unsigned int dp_padctl0;
370*4882a593Smuzhiyun 	unsigned int dp_padctl2;
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun struct tegra_sor_soc {
374*4882a593Smuzhiyun 	bool supports_lvds;
375*4882a593Smuzhiyun 	bool supports_hdmi;
376*4882a593Smuzhiyun 	bool supports_dp;
377*4882a593Smuzhiyun 	bool supports_audio;
378*4882a593Smuzhiyun 	bool supports_hdcp;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	const struct tegra_sor_regs *regs;
381*4882a593Smuzhiyun 	bool has_nvdisplay;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	const struct tegra_sor_hdmi_settings *settings;
384*4882a593Smuzhiyun 	unsigned int num_settings;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	const u8 *xbar_cfg;
387*4882a593Smuzhiyun 	const u8 *lane_map;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	const u8 (*voltage_swing)[4][4];
390*4882a593Smuzhiyun 	const u8 (*pre_emphasis)[4][4];
391*4882a593Smuzhiyun 	const u8 (*post_cursor)[4][4];
392*4882a593Smuzhiyun 	const u8 (*tx_pu)[4][4];
393*4882a593Smuzhiyun };
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun struct tegra_sor;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun struct tegra_sor_ops {
398*4882a593Smuzhiyun 	const char *name;
399*4882a593Smuzhiyun 	int (*probe)(struct tegra_sor *sor);
400*4882a593Smuzhiyun 	void (*audio_enable)(struct tegra_sor *sor);
401*4882a593Smuzhiyun 	void (*audio_disable)(struct tegra_sor *sor);
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun struct tegra_sor {
405*4882a593Smuzhiyun 	struct host1x_client client;
406*4882a593Smuzhiyun 	struct tegra_output output;
407*4882a593Smuzhiyun 	struct device *dev;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	const struct tegra_sor_soc *soc;
410*4882a593Smuzhiyun 	void __iomem *regs;
411*4882a593Smuzhiyun 	unsigned int index;
412*4882a593Smuzhiyun 	unsigned int irq;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	struct reset_control *rst;
415*4882a593Smuzhiyun 	struct clk *clk_parent;
416*4882a593Smuzhiyun 	struct clk *clk_safe;
417*4882a593Smuzhiyun 	struct clk *clk_out;
418*4882a593Smuzhiyun 	struct clk *clk_pad;
419*4882a593Smuzhiyun 	struct clk *clk_dp;
420*4882a593Smuzhiyun 	struct clk *clk;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	u8 xbar_cfg[5];
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	struct drm_dp_link link;
425*4882a593Smuzhiyun 	struct drm_dp_aux *aux;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	struct drm_info_list *debugfs_files;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	const struct tegra_sor_ops *ops;
430*4882a593Smuzhiyun 	enum tegra_io_pad pad;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	/* for HDMI 2.0 */
433*4882a593Smuzhiyun 	struct tegra_sor_hdmi_settings *settings;
434*4882a593Smuzhiyun 	unsigned int num_settings;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	struct regulator *avdd_io_supply;
437*4882a593Smuzhiyun 	struct regulator *vdd_pll_supply;
438*4882a593Smuzhiyun 	struct regulator *hdmi_supply;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	struct delayed_work scdc;
441*4882a593Smuzhiyun 	bool scdc_enabled;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	struct tegra_hda_format format;
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun struct tegra_sor_state {
447*4882a593Smuzhiyun 	struct drm_connector_state base;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	unsigned int link_speed;
450*4882a593Smuzhiyun 	unsigned long pclk;
451*4882a593Smuzhiyun 	unsigned int bpc;
452*4882a593Smuzhiyun };
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun static inline struct tegra_sor_state *
to_sor_state(struct drm_connector_state * state)455*4882a593Smuzhiyun to_sor_state(struct drm_connector_state *state)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun 	return container_of(state, struct tegra_sor_state, base);
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun struct tegra_sor_config {
461*4882a593Smuzhiyun 	u32 bits_per_pixel;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	u32 active_polarity;
464*4882a593Smuzhiyun 	u32 active_count;
465*4882a593Smuzhiyun 	u32 tu_size;
466*4882a593Smuzhiyun 	u32 active_frac;
467*4882a593Smuzhiyun 	u32 watermark;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	u32 hblank_symbols;
470*4882a593Smuzhiyun 	u32 vblank_symbols;
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun static inline struct tegra_sor *
host1x_client_to_sor(struct host1x_client * client)474*4882a593Smuzhiyun host1x_client_to_sor(struct host1x_client *client)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	return container_of(client, struct tegra_sor, client);
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun 
to_sor(struct tegra_output * output)479*4882a593Smuzhiyun static inline struct tegra_sor *to_sor(struct tegra_output *output)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun 	return container_of(output, struct tegra_sor, output);
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun 
tegra_sor_readl(struct tegra_sor * sor,unsigned int offset)484*4882a593Smuzhiyun static inline u32 tegra_sor_readl(struct tegra_sor *sor, unsigned int offset)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun 	u32 value = readl(sor->regs + (offset << 2));
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	trace_sor_readl(sor->dev, offset, value);
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	return value;
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun 
tegra_sor_writel(struct tegra_sor * sor,u32 value,unsigned int offset)493*4882a593Smuzhiyun static inline void tegra_sor_writel(struct tegra_sor *sor, u32 value,
494*4882a593Smuzhiyun 				    unsigned int offset)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun 	trace_sor_writel(sor->dev, offset, value);
497*4882a593Smuzhiyun 	writel(value, sor->regs + (offset << 2));
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun 
tegra_sor_set_parent_clock(struct tegra_sor * sor,struct clk * parent)500*4882a593Smuzhiyun static int tegra_sor_set_parent_clock(struct tegra_sor *sor, struct clk *parent)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun 	int err;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	clk_disable_unprepare(sor->clk);
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	err = clk_set_parent(sor->clk_out, parent);
507*4882a593Smuzhiyun 	if (err < 0)
508*4882a593Smuzhiyun 		return err;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	err = clk_prepare_enable(sor->clk);
511*4882a593Smuzhiyun 	if (err < 0)
512*4882a593Smuzhiyun 		return err;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	return 0;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun struct tegra_clk_sor_pad {
518*4882a593Smuzhiyun 	struct clk_hw hw;
519*4882a593Smuzhiyun 	struct tegra_sor *sor;
520*4882a593Smuzhiyun };
521*4882a593Smuzhiyun 
to_pad(struct clk_hw * hw)522*4882a593Smuzhiyun static inline struct tegra_clk_sor_pad *to_pad(struct clk_hw *hw)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun 	return container_of(hw, struct tegra_clk_sor_pad, hw);
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun static const char * const tegra_clk_sor_pad_parents[2][2] = {
528*4882a593Smuzhiyun 	{ "pll_d_out0", "pll_dp" },
529*4882a593Smuzhiyun 	{ "pll_d2_out0", "pll_dp" },
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun /*
533*4882a593Smuzhiyun  * Implementing ->set_parent() here isn't really required because the parent
534*4882a593Smuzhiyun  * will be explicitly selected in the driver code via the DP_CLK_SEL mux in
535*4882a593Smuzhiyun  * the SOR_CLK_CNTRL register. This is primarily for compatibility with the
536*4882a593Smuzhiyun  * Tegra186 and later SoC generations where the BPMP implements this clock
537*4882a593Smuzhiyun  * and doesn't expose the mux via the common clock framework.
538*4882a593Smuzhiyun  */
539*4882a593Smuzhiyun 
tegra_clk_sor_pad_set_parent(struct clk_hw * hw,u8 index)540*4882a593Smuzhiyun static int tegra_clk_sor_pad_set_parent(struct clk_hw *hw, u8 index)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun 	struct tegra_clk_sor_pad *pad = to_pad(hw);
543*4882a593Smuzhiyun 	struct tegra_sor *sor = pad->sor;
544*4882a593Smuzhiyun 	u32 value;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
547*4882a593Smuzhiyun 	value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK;
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	switch (index) {
550*4882a593Smuzhiyun 	case 0:
551*4882a593Smuzhiyun 		value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK;
552*4882a593Smuzhiyun 		break;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	case 1:
555*4882a593Smuzhiyun 		value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK;
556*4882a593Smuzhiyun 		break;
557*4882a593Smuzhiyun 	}
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	return 0;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun 
tegra_clk_sor_pad_get_parent(struct clk_hw * hw)564*4882a593Smuzhiyun static u8 tegra_clk_sor_pad_get_parent(struct clk_hw *hw)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun 	struct tegra_clk_sor_pad *pad = to_pad(hw);
567*4882a593Smuzhiyun 	struct tegra_sor *sor = pad->sor;
568*4882a593Smuzhiyun 	u8 parent = U8_MAX;
569*4882a593Smuzhiyun 	u32 value;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	switch (value & SOR_CLK_CNTRL_DP_CLK_SEL_MASK) {
574*4882a593Smuzhiyun 	case SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK:
575*4882a593Smuzhiyun 	case SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_PCLK:
576*4882a593Smuzhiyun 		parent = 0;
577*4882a593Smuzhiyun 		break;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	case SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK:
580*4882a593Smuzhiyun 	case SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_DPCLK:
581*4882a593Smuzhiyun 		parent = 1;
582*4882a593Smuzhiyun 		break;
583*4882a593Smuzhiyun 	}
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	return parent;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun static const struct clk_ops tegra_clk_sor_pad_ops = {
589*4882a593Smuzhiyun 	.set_parent = tegra_clk_sor_pad_set_parent,
590*4882a593Smuzhiyun 	.get_parent = tegra_clk_sor_pad_get_parent,
591*4882a593Smuzhiyun };
592*4882a593Smuzhiyun 
tegra_clk_sor_pad_register(struct tegra_sor * sor,const char * name)593*4882a593Smuzhiyun static struct clk *tegra_clk_sor_pad_register(struct tegra_sor *sor,
594*4882a593Smuzhiyun 					      const char *name)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun 	struct tegra_clk_sor_pad *pad;
597*4882a593Smuzhiyun 	struct clk_init_data init;
598*4882a593Smuzhiyun 	struct clk *clk;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	pad = devm_kzalloc(sor->dev, sizeof(*pad), GFP_KERNEL);
601*4882a593Smuzhiyun 	if (!pad)
602*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	pad->sor = sor;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	init.name = name;
607*4882a593Smuzhiyun 	init.flags = 0;
608*4882a593Smuzhiyun 	init.parent_names = tegra_clk_sor_pad_parents[sor->index];
609*4882a593Smuzhiyun 	init.num_parents = ARRAY_SIZE(tegra_clk_sor_pad_parents[sor->index]);
610*4882a593Smuzhiyun 	init.ops = &tegra_clk_sor_pad_ops;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	pad->hw.init = &init;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	clk = devm_clk_register(sor->dev, &pad->hw);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	return clk;
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun 
tegra_sor_filter_rates(struct tegra_sor * sor)619*4882a593Smuzhiyun static void tegra_sor_filter_rates(struct tegra_sor *sor)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun 	struct drm_dp_link *link = &sor->link;
622*4882a593Smuzhiyun 	unsigned int i;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	/* Tegra only supports RBR, HBR and HBR2 */
625*4882a593Smuzhiyun 	for (i = 0; i < link->num_rates; i++) {
626*4882a593Smuzhiyun 		switch (link->rates[i]) {
627*4882a593Smuzhiyun 		case 1620000:
628*4882a593Smuzhiyun 		case 2700000:
629*4882a593Smuzhiyun 		case 5400000:
630*4882a593Smuzhiyun 			break;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 		default:
633*4882a593Smuzhiyun 			DRM_DEBUG_KMS("link rate %lu kHz not supported\n",
634*4882a593Smuzhiyun 				      link->rates[i]);
635*4882a593Smuzhiyun 			link->rates[i] = 0;
636*4882a593Smuzhiyun 			break;
637*4882a593Smuzhiyun 		}
638*4882a593Smuzhiyun 	}
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	drm_dp_link_update_rates(link);
641*4882a593Smuzhiyun }
642*4882a593Smuzhiyun 
tegra_sor_power_up_lanes(struct tegra_sor * sor,unsigned int lanes)643*4882a593Smuzhiyun static int tegra_sor_power_up_lanes(struct tegra_sor *sor, unsigned int lanes)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun 	unsigned long timeout;
646*4882a593Smuzhiyun 	u32 value;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	/*
649*4882a593Smuzhiyun 	 * Clear or set the PD_TXD bit corresponding to each lane, depending
650*4882a593Smuzhiyun 	 * on whether it is used or not.
651*4882a593Smuzhiyun 	 */
652*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	if (lanes <= 2)
655*4882a593Smuzhiyun 		value &= ~(SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[3]) |
656*4882a593Smuzhiyun 			   SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[2]));
657*4882a593Smuzhiyun 	else
658*4882a593Smuzhiyun 		value |= SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[3]) |
659*4882a593Smuzhiyun 			 SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[2]);
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	if (lanes <= 1)
662*4882a593Smuzhiyun 		value &= ~SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[1]);
663*4882a593Smuzhiyun 	else
664*4882a593Smuzhiyun 		value |= SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[1]);
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	if (lanes == 0)
667*4882a593Smuzhiyun 		value &= ~SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[0]);
668*4882a593Smuzhiyun 	else
669*4882a593Smuzhiyun 		value |= SOR_DP_PADCTL_PD_TXD(sor->soc->lane_map[0]);
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	/* start lane sequencer */
674*4882a593Smuzhiyun 	value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_DOWN |
675*4882a593Smuzhiyun 		SOR_LANE_SEQ_CTL_POWER_STATE_UP;
676*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(250);
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
681*4882a593Smuzhiyun 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
682*4882a593Smuzhiyun 		if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0)
683*4882a593Smuzhiyun 			break;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 		usleep_range(250, 1000);
686*4882a593Smuzhiyun 	}
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	if ((value & SOR_LANE_SEQ_CTL_TRIGGER) != 0)
689*4882a593Smuzhiyun 		return -ETIMEDOUT;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	return 0;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun 
tegra_sor_power_down_lanes(struct tegra_sor * sor)694*4882a593Smuzhiyun static int tegra_sor_power_down_lanes(struct tegra_sor *sor)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun 	unsigned long timeout;
697*4882a593Smuzhiyun 	u32 value;
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	/* power down all lanes */
700*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
701*4882a593Smuzhiyun 	value &= ~(SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_0 |
702*4882a593Smuzhiyun 		   SOR_DP_PADCTL_PD_TXD_1 | SOR_DP_PADCTL_PD_TXD_2);
703*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	/* start lane sequencer */
706*4882a593Smuzhiyun 	value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_UP |
707*4882a593Smuzhiyun 		SOR_LANE_SEQ_CTL_POWER_STATE_DOWN;
708*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(250);
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
713*4882a593Smuzhiyun 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
714*4882a593Smuzhiyun 		if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0)
715*4882a593Smuzhiyun 			break;
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 		usleep_range(25, 100);
718*4882a593Smuzhiyun 	}
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	if ((value & SOR_LANE_SEQ_CTL_TRIGGER) != 0)
721*4882a593Smuzhiyun 		return -ETIMEDOUT;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	return 0;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun 
tegra_sor_dp_precharge(struct tegra_sor * sor,unsigned int lanes)726*4882a593Smuzhiyun static void tegra_sor_dp_precharge(struct tegra_sor *sor, unsigned int lanes)
727*4882a593Smuzhiyun {
728*4882a593Smuzhiyun 	u32 value;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	/* pre-charge all used lanes */
731*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	if (lanes <= 2)
734*4882a593Smuzhiyun 		value &= ~(SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[3]) |
735*4882a593Smuzhiyun 			   SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[2]));
736*4882a593Smuzhiyun 	else
737*4882a593Smuzhiyun 		value |= SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[3]) |
738*4882a593Smuzhiyun 			 SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[2]);
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	if (lanes <= 1)
741*4882a593Smuzhiyun 		value &= ~SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[1]);
742*4882a593Smuzhiyun 	else
743*4882a593Smuzhiyun 		value |= SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[1]);
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	if (lanes == 0)
746*4882a593Smuzhiyun 		value &= ~SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[0]);
747*4882a593Smuzhiyun 	else
748*4882a593Smuzhiyun 		value |= SOR_DP_PADCTL_CM_TXD(sor->soc->lane_map[0]);
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	usleep_range(15, 100);
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
755*4882a593Smuzhiyun 	value &= ~(SOR_DP_PADCTL_CM_TXD_3 | SOR_DP_PADCTL_CM_TXD_2 |
756*4882a593Smuzhiyun 		   SOR_DP_PADCTL_CM_TXD_1 | SOR_DP_PADCTL_CM_TXD_0);
757*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun 
tegra_sor_dp_term_calibrate(struct tegra_sor * sor)760*4882a593Smuzhiyun static void tegra_sor_dp_term_calibrate(struct tegra_sor *sor)
761*4882a593Smuzhiyun {
762*4882a593Smuzhiyun 	u32 mask = 0x08, adj = 0, value;
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	/* enable pad calibration logic */
765*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
766*4882a593Smuzhiyun 	value &= ~SOR_DP_PADCTL_PAD_CAL_PD;
767*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->pll1);
770*4882a593Smuzhiyun 	value |= SOR_PLL1_TMDS_TERM;
771*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->pll1);
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	while (mask) {
774*4882a593Smuzhiyun 		adj |= mask;
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 		value = tegra_sor_readl(sor, sor->soc->regs->pll1);
777*4882a593Smuzhiyun 		value &= ~SOR_PLL1_TMDS_TERMADJ_MASK;
778*4882a593Smuzhiyun 		value |= SOR_PLL1_TMDS_TERMADJ(adj);
779*4882a593Smuzhiyun 		tegra_sor_writel(sor, value, sor->soc->regs->pll1);
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 		usleep_range(100, 200);
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 		value = tegra_sor_readl(sor, sor->soc->regs->pll1);
784*4882a593Smuzhiyun 		if (value & SOR_PLL1_TERM_COMPOUT)
785*4882a593Smuzhiyun 			adj &= ~mask;
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 		mask >>= 1;
788*4882a593Smuzhiyun 	}
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->pll1);
791*4882a593Smuzhiyun 	value &= ~SOR_PLL1_TMDS_TERMADJ_MASK;
792*4882a593Smuzhiyun 	value |= SOR_PLL1_TMDS_TERMADJ(adj);
793*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->pll1);
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	/* disable pad calibration logic */
796*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
797*4882a593Smuzhiyun 	value |= SOR_DP_PADCTL_PAD_CAL_PD;
798*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun 
tegra_sor_dp_link_apply_training(struct drm_dp_link * link)801*4882a593Smuzhiyun static int tegra_sor_dp_link_apply_training(struct drm_dp_link *link)
802*4882a593Smuzhiyun {
803*4882a593Smuzhiyun 	struct tegra_sor *sor = container_of(link, struct tegra_sor, link);
804*4882a593Smuzhiyun 	u32 voltage_swing = 0, pre_emphasis = 0, post_cursor = 0;
805*4882a593Smuzhiyun 	const struct tegra_sor_soc *soc = sor->soc;
806*4882a593Smuzhiyun 	u32 pattern = 0, tx_pu = 0, value;
807*4882a593Smuzhiyun 	unsigned int i;
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	for (value = 0, i = 0; i < link->lanes; i++) {
810*4882a593Smuzhiyun 		u8 vs = link->train.request.voltage_swing[i];
811*4882a593Smuzhiyun 		u8 pe = link->train.request.pre_emphasis[i];
812*4882a593Smuzhiyun 		u8 pc = link->train.request.post_cursor[i];
813*4882a593Smuzhiyun 		u8 shift = sor->soc->lane_map[i] << 3;
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 		voltage_swing |= soc->voltage_swing[pc][vs][pe] << shift;
816*4882a593Smuzhiyun 		pre_emphasis |= soc->pre_emphasis[pc][vs][pe] << shift;
817*4882a593Smuzhiyun 		post_cursor |= soc->post_cursor[pc][vs][pe] << shift;
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 		if (sor->soc->tx_pu[pc][vs][pe] > tx_pu)
820*4882a593Smuzhiyun 			tx_pu = sor->soc->tx_pu[pc][vs][pe];
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 		switch (link->train.pattern) {
823*4882a593Smuzhiyun 		case DP_TRAINING_PATTERN_DISABLE:
824*4882a593Smuzhiyun 			value = SOR_DP_TPG_SCRAMBLER_GALIOS |
825*4882a593Smuzhiyun 				SOR_DP_TPG_PATTERN_NONE;
826*4882a593Smuzhiyun 			break;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 		case DP_TRAINING_PATTERN_1:
829*4882a593Smuzhiyun 			value = SOR_DP_TPG_SCRAMBLER_NONE |
830*4882a593Smuzhiyun 				SOR_DP_TPG_PATTERN_TRAIN1;
831*4882a593Smuzhiyun 			break;
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 		case DP_TRAINING_PATTERN_2:
834*4882a593Smuzhiyun 			value = SOR_DP_TPG_SCRAMBLER_NONE |
835*4882a593Smuzhiyun 				SOR_DP_TPG_PATTERN_TRAIN2;
836*4882a593Smuzhiyun 			break;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 		case DP_TRAINING_PATTERN_3:
839*4882a593Smuzhiyun 			value = SOR_DP_TPG_SCRAMBLER_NONE |
840*4882a593Smuzhiyun 				SOR_DP_TPG_PATTERN_TRAIN3;
841*4882a593Smuzhiyun 			break;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 		default:
844*4882a593Smuzhiyun 			return -EINVAL;
845*4882a593Smuzhiyun 		}
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 		if (link->caps.channel_coding)
848*4882a593Smuzhiyun 			value |= SOR_DP_TPG_CHANNEL_CODING;
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 		pattern = pattern << 8 | value;
851*4882a593Smuzhiyun 	}
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	tegra_sor_writel(sor, voltage_swing, SOR_LANE_DRIVE_CURRENT0);
854*4882a593Smuzhiyun 	tegra_sor_writel(sor, pre_emphasis, SOR_LANE_PREEMPHASIS0);
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	if (link->caps.tps3_supported)
857*4882a593Smuzhiyun 		tegra_sor_writel(sor, post_cursor, SOR_LANE_POSTCURSOR0);
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	tegra_sor_writel(sor, pattern, SOR_DP_TPG);
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
862*4882a593Smuzhiyun 	value &= ~SOR_DP_PADCTL_TX_PU_MASK;
863*4882a593Smuzhiyun 	value |= SOR_DP_PADCTL_TX_PU_ENABLE;
864*4882a593Smuzhiyun 	value |= SOR_DP_PADCTL_TX_PU(tx_pu);
865*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	usleep_range(20, 100);
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	return 0;
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun 
tegra_sor_dp_link_configure(struct drm_dp_link * link)872*4882a593Smuzhiyun static int tegra_sor_dp_link_configure(struct drm_dp_link *link)
873*4882a593Smuzhiyun {
874*4882a593Smuzhiyun 	struct tegra_sor *sor = container_of(link, struct tegra_sor, link);
875*4882a593Smuzhiyun 	unsigned int rate, lanes;
876*4882a593Smuzhiyun 	u32 value;
877*4882a593Smuzhiyun 	int err;
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	rate = drm_dp_link_rate_to_bw_code(link->rate);
880*4882a593Smuzhiyun 	lanes = link->lanes;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	/* configure link speed and lane count */
883*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
884*4882a593Smuzhiyun 	value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
885*4882a593Smuzhiyun 	value |= SOR_CLK_CNTRL_DP_LINK_SPEED(rate);
886*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
889*4882a593Smuzhiyun 	value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK;
890*4882a593Smuzhiyun 	value |= SOR_DP_LINKCTL_LANE_COUNT(lanes);
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	if (link->caps.enhanced_framing)
893*4882a593Smuzhiyun 		value |= SOR_DP_LINKCTL_ENHANCED_FRAME;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	usleep_range(400, 1000);
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	/* configure load pulse position adjustment */
900*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->pll1);
901*4882a593Smuzhiyun 	value &= ~SOR_PLL1_LOADADJ_MASK;
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	switch (rate) {
904*4882a593Smuzhiyun 	case DP_LINK_BW_1_62:
905*4882a593Smuzhiyun 		value |= SOR_PLL1_LOADADJ(0x3);
906*4882a593Smuzhiyun 		break;
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	case DP_LINK_BW_2_7:
909*4882a593Smuzhiyun 		value |= SOR_PLL1_LOADADJ(0x4);
910*4882a593Smuzhiyun 		break;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	case DP_LINK_BW_5_4:
913*4882a593Smuzhiyun 		value |= SOR_PLL1_LOADADJ(0x6);
914*4882a593Smuzhiyun 		break;
915*4882a593Smuzhiyun 	}
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->pll1);
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	/* use alternate scrambler reset for eDP */
920*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_DP_SPARE0);
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	if (link->edp == 0)
923*4882a593Smuzhiyun 		value &= ~SOR_DP_SPARE_PANEL_INTERNAL;
924*4882a593Smuzhiyun 	else
925*4882a593Smuzhiyun 		value |= SOR_DP_SPARE_PANEL_INTERNAL;
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_DP_SPARE0);
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	err = tegra_sor_power_down_lanes(sor);
930*4882a593Smuzhiyun 	if (err < 0) {
931*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to power down lanes: %d\n", err);
932*4882a593Smuzhiyun 		return err;
933*4882a593Smuzhiyun 	}
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	/* power up and pre-charge lanes */
936*4882a593Smuzhiyun 	err = tegra_sor_power_up_lanes(sor, lanes);
937*4882a593Smuzhiyun 	if (err < 0) {
938*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to power up %u lane%s: %d\n",
939*4882a593Smuzhiyun 			lanes, (lanes != 1) ? "s" : "", err);
940*4882a593Smuzhiyun 		return err;
941*4882a593Smuzhiyun 	}
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	tegra_sor_dp_precharge(sor, lanes);
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	return 0;
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun static const struct drm_dp_link_ops tegra_sor_dp_link_ops = {
949*4882a593Smuzhiyun 	.apply_training = tegra_sor_dp_link_apply_training,
950*4882a593Smuzhiyun 	.configure = tegra_sor_dp_link_configure,
951*4882a593Smuzhiyun };
952*4882a593Smuzhiyun 
tegra_sor_super_update(struct tegra_sor * sor)953*4882a593Smuzhiyun static void tegra_sor_super_update(struct tegra_sor *sor)
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun 	tegra_sor_writel(sor, 0, SOR_SUPER_STATE0);
956*4882a593Smuzhiyun 	tegra_sor_writel(sor, 1, SOR_SUPER_STATE0);
957*4882a593Smuzhiyun 	tegra_sor_writel(sor, 0, SOR_SUPER_STATE0);
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun 
tegra_sor_update(struct tegra_sor * sor)960*4882a593Smuzhiyun static void tegra_sor_update(struct tegra_sor *sor)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun 	tegra_sor_writel(sor, 0, SOR_STATE0);
963*4882a593Smuzhiyun 	tegra_sor_writel(sor, 1, SOR_STATE0);
964*4882a593Smuzhiyun 	tegra_sor_writel(sor, 0, SOR_STATE0);
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun 
tegra_sor_setup_pwm(struct tegra_sor * sor,unsigned long timeout)967*4882a593Smuzhiyun static int tegra_sor_setup_pwm(struct tegra_sor *sor, unsigned long timeout)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun 	u32 value;
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_PWM_DIV);
972*4882a593Smuzhiyun 	value &= ~SOR_PWM_DIV_MASK;
973*4882a593Smuzhiyun 	value |= 0x400; /* period */
974*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_PWM_DIV);
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_PWM_CTL);
977*4882a593Smuzhiyun 	value &= ~SOR_PWM_CTL_DUTY_CYCLE_MASK;
978*4882a593Smuzhiyun 	value |= 0x400; /* duty cycle */
979*4882a593Smuzhiyun 	value &= ~SOR_PWM_CTL_CLK_SEL; /* clock source: PCLK */
980*4882a593Smuzhiyun 	value |= SOR_PWM_CTL_TRIGGER;
981*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_PWM_CTL);
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(timeout);
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
986*4882a593Smuzhiyun 		value = tegra_sor_readl(sor, SOR_PWM_CTL);
987*4882a593Smuzhiyun 		if ((value & SOR_PWM_CTL_TRIGGER) == 0)
988*4882a593Smuzhiyun 			return 0;
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 		usleep_range(25, 100);
991*4882a593Smuzhiyun 	}
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	return -ETIMEDOUT;
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun 
tegra_sor_attach(struct tegra_sor * sor)996*4882a593Smuzhiyun static int tegra_sor_attach(struct tegra_sor *sor)
997*4882a593Smuzhiyun {
998*4882a593Smuzhiyun 	unsigned long value, timeout;
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	/* wake up in normal mode */
1001*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
1002*4882a593Smuzhiyun 	value |= SOR_SUPER_STATE_HEAD_MODE_AWAKE;
1003*4882a593Smuzhiyun 	value |= SOR_SUPER_STATE_MODE_NORMAL;
1004*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
1005*4882a593Smuzhiyun 	tegra_sor_super_update(sor);
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	/* attach */
1008*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
1009*4882a593Smuzhiyun 	value |= SOR_SUPER_STATE_ATTACHED;
1010*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
1011*4882a593Smuzhiyun 	tegra_sor_super_update(sor);
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(250);
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
1016*4882a593Smuzhiyun 		value = tegra_sor_readl(sor, SOR_TEST);
1017*4882a593Smuzhiyun 		if ((value & SOR_TEST_ATTACHED) != 0)
1018*4882a593Smuzhiyun 			return 0;
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 		usleep_range(25, 100);
1021*4882a593Smuzhiyun 	}
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	return -ETIMEDOUT;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun 
tegra_sor_wakeup(struct tegra_sor * sor)1026*4882a593Smuzhiyun static int tegra_sor_wakeup(struct tegra_sor *sor)
1027*4882a593Smuzhiyun {
1028*4882a593Smuzhiyun 	unsigned long value, timeout;
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(250);
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	/* wait for head to wake up */
1033*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
1034*4882a593Smuzhiyun 		value = tegra_sor_readl(sor, SOR_TEST);
1035*4882a593Smuzhiyun 		value &= SOR_TEST_HEAD_MODE_MASK;
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 		if (value == SOR_TEST_HEAD_MODE_AWAKE)
1038*4882a593Smuzhiyun 			return 0;
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 		usleep_range(25, 100);
1041*4882a593Smuzhiyun 	}
1042*4882a593Smuzhiyun 
1043*4882a593Smuzhiyun 	return -ETIMEDOUT;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun 
tegra_sor_power_up(struct tegra_sor * sor,unsigned long timeout)1046*4882a593Smuzhiyun static int tegra_sor_power_up(struct tegra_sor *sor, unsigned long timeout)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun 	u32 value;
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_PWR);
1051*4882a593Smuzhiyun 	value |= SOR_PWR_TRIGGER | SOR_PWR_NORMAL_STATE_PU;
1052*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_PWR);
1053*4882a593Smuzhiyun 
1054*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(timeout);
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
1057*4882a593Smuzhiyun 		value = tegra_sor_readl(sor, SOR_PWR);
1058*4882a593Smuzhiyun 		if ((value & SOR_PWR_TRIGGER) == 0)
1059*4882a593Smuzhiyun 			return 0;
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 		usleep_range(25, 100);
1062*4882a593Smuzhiyun 	}
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	return -ETIMEDOUT;
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun struct tegra_sor_params {
1068*4882a593Smuzhiyun 	/* number of link clocks per line */
1069*4882a593Smuzhiyun 	unsigned int num_clocks;
1070*4882a593Smuzhiyun 	/* ratio between input and output */
1071*4882a593Smuzhiyun 	u64 ratio;
1072*4882a593Smuzhiyun 	/* precision factor */
1073*4882a593Smuzhiyun 	u64 precision;
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	unsigned int active_polarity;
1076*4882a593Smuzhiyun 	unsigned int active_count;
1077*4882a593Smuzhiyun 	unsigned int active_frac;
1078*4882a593Smuzhiyun 	unsigned int tu_size;
1079*4882a593Smuzhiyun 	unsigned int error;
1080*4882a593Smuzhiyun };
1081*4882a593Smuzhiyun 
tegra_sor_compute_params(struct tegra_sor * sor,struct tegra_sor_params * params,unsigned int tu_size)1082*4882a593Smuzhiyun static int tegra_sor_compute_params(struct tegra_sor *sor,
1083*4882a593Smuzhiyun 				    struct tegra_sor_params *params,
1084*4882a593Smuzhiyun 				    unsigned int tu_size)
1085*4882a593Smuzhiyun {
1086*4882a593Smuzhiyun 	u64 active_sym, active_count, frac, approx;
1087*4882a593Smuzhiyun 	u32 active_polarity, active_frac = 0;
1088*4882a593Smuzhiyun 	const u64 f = params->precision;
1089*4882a593Smuzhiyun 	s64 error;
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	active_sym = params->ratio * tu_size;
1092*4882a593Smuzhiyun 	active_count = div_u64(active_sym, f) * f;
1093*4882a593Smuzhiyun 	frac = active_sym - active_count;
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	/* fraction < 0.5 */
1096*4882a593Smuzhiyun 	if (frac >= (f / 2)) {
1097*4882a593Smuzhiyun 		active_polarity = 1;
1098*4882a593Smuzhiyun 		frac = f - frac;
1099*4882a593Smuzhiyun 	} else {
1100*4882a593Smuzhiyun 		active_polarity = 0;
1101*4882a593Smuzhiyun 	}
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	if (frac != 0) {
1104*4882a593Smuzhiyun 		frac = div_u64(f * f,  frac); /* 1/fraction */
1105*4882a593Smuzhiyun 		if (frac <= (15 * f)) {
1106*4882a593Smuzhiyun 			active_frac = div_u64(frac, f);
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 			/* round up */
1109*4882a593Smuzhiyun 			if (active_polarity)
1110*4882a593Smuzhiyun 				active_frac++;
1111*4882a593Smuzhiyun 		} else {
1112*4882a593Smuzhiyun 			active_frac = active_polarity ? 1 : 15;
1113*4882a593Smuzhiyun 		}
1114*4882a593Smuzhiyun 	}
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	if (active_frac == 1)
1117*4882a593Smuzhiyun 		active_polarity = 0;
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	if (active_polarity == 1) {
1120*4882a593Smuzhiyun 		if (active_frac) {
1121*4882a593Smuzhiyun 			approx = active_count + (active_frac * (f - 1)) * f;
1122*4882a593Smuzhiyun 			approx = div_u64(approx, active_frac * f);
1123*4882a593Smuzhiyun 		} else {
1124*4882a593Smuzhiyun 			approx = active_count + f;
1125*4882a593Smuzhiyun 		}
1126*4882a593Smuzhiyun 	} else {
1127*4882a593Smuzhiyun 		if (active_frac)
1128*4882a593Smuzhiyun 			approx = active_count + div_u64(f, active_frac);
1129*4882a593Smuzhiyun 		else
1130*4882a593Smuzhiyun 			approx = active_count;
1131*4882a593Smuzhiyun 	}
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	error = div_s64(active_sym - approx, tu_size);
1134*4882a593Smuzhiyun 	error *= params->num_clocks;
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	if (error <= 0 && abs(error) < params->error) {
1137*4882a593Smuzhiyun 		params->active_count = div_u64(active_count, f);
1138*4882a593Smuzhiyun 		params->active_polarity = active_polarity;
1139*4882a593Smuzhiyun 		params->active_frac = active_frac;
1140*4882a593Smuzhiyun 		params->error = abs(error);
1141*4882a593Smuzhiyun 		params->tu_size = tu_size;
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 		if (error == 0)
1144*4882a593Smuzhiyun 			return true;
1145*4882a593Smuzhiyun 	}
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	return false;
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun 
tegra_sor_compute_config(struct tegra_sor * sor,const struct drm_display_mode * mode,struct tegra_sor_config * config,struct drm_dp_link * link)1150*4882a593Smuzhiyun static int tegra_sor_compute_config(struct tegra_sor *sor,
1151*4882a593Smuzhiyun 				    const struct drm_display_mode *mode,
1152*4882a593Smuzhiyun 				    struct tegra_sor_config *config,
1153*4882a593Smuzhiyun 				    struct drm_dp_link *link)
1154*4882a593Smuzhiyun {
1155*4882a593Smuzhiyun 	const u64 f = 100000, link_rate = link->rate * 1000;
1156*4882a593Smuzhiyun 	const u64 pclk = mode->clock * 1000;
1157*4882a593Smuzhiyun 	u64 input, output, watermark, num;
1158*4882a593Smuzhiyun 	struct tegra_sor_params params;
1159*4882a593Smuzhiyun 	u32 num_syms_per_line;
1160*4882a593Smuzhiyun 	unsigned int i;
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	if (!link_rate || !link->lanes || !pclk || !config->bits_per_pixel)
1163*4882a593Smuzhiyun 		return -EINVAL;
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 	input = pclk * config->bits_per_pixel;
1166*4882a593Smuzhiyun 	output = link_rate * 8 * link->lanes;
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	if (input >= output)
1169*4882a593Smuzhiyun 		return -ERANGE;
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	memset(&params, 0, sizeof(params));
1172*4882a593Smuzhiyun 	params.ratio = div64_u64(input * f, output);
1173*4882a593Smuzhiyun 	params.num_clocks = div_u64(link_rate * mode->hdisplay, pclk);
1174*4882a593Smuzhiyun 	params.precision = f;
1175*4882a593Smuzhiyun 	params.error = 64 * f;
1176*4882a593Smuzhiyun 	params.tu_size = 64;
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	for (i = params.tu_size; i >= 32; i--)
1179*4882a593Smuzhiyun 		if (tegra_sor_compute_params(sor, &params, i))
1180*4882a593Smuzhiyun 			break;
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	if (params.active_frac == 0) {
1183*4882a593Smuzhiyun 		config->active_polarity = 0;
1184*4882a593Smuzhiyun 		config->active_count = params.active_count;
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 		if (!params.active_polarity)
1187*4882a593Smuzhiyun 			config->active_count--;
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 		config->tu_size = params.tu_size;
1190*4882a593Smuzhiyun 		config->active_frac = 1;
1191*4882a593Smuzhiyun 	} else {
1192*4882a593Smuzhiyun 		config->active_polarity = params.active_polarity;
1193*4882a593Smuzhiyun 		config->active_count = params.active_count;
1194*4882a593Smuzhiyun 		config->active_frac = params.active_frac;
1195*4882a593Smuzhiyun 		config->tu_size = params.tu_size;
1196*4882a593Smuzhiyun 	}
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	dev_dbg(sor->dev,
1199*4882a593Smuzhiyun 		"polarity: %d active count: %d tu size: %d active frac: %d\n",
1200*4882a593Smuzhiyun 		config->active_polarity, config->active_count,
1201*4882a593Smuzhiyun 		config->tu_size, config->active_frac);
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	watermark = params.ratio * config->tu_size * (f - params.ratio);
1204*4882a593Smuzhiyun 	watermark = div_u64(watermark, f);
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	watermark = div_u64(watermark + params.error, f);
1207*4882a593Smuzhiyun 	config->watermark = watermark + (config->bits_per_pixel / 8) + 2;
1208*4882a593Smuzhiyun 	num_syms_per_line = (mode->hdisplay * config->bits_per_pixel) *
1209*4882a593Smuzhiyun 			    (link->lanes * 8);
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	if (config->watermark > 30) {
1212*4882a593Smuzhiyun 		config->watermark = 30;
1213*4882a593Smuzhiyun 		dev_err(sor->dev,
1214*4882a593Smuzhiyun 			"unable to compute TU size, forcing watermark to %u\n",
1215*4882a593Smuzhiyun 			config->watermark);
1216*4882a593Smuzhiyun 	} else if (config->watermark > num_syms_per_line) {
1217*4882a593Smuzhiyun 		config->watermark = num_syms_per_line;
1218*4882a593Smuzhiyun 		dev_err(sor->dev, "watermark too high, forcing to %u\n",
1219*4882a593Smuzhiyun 			config->watermark);
1220*4882a593Smuzhiyun 	}
1221*4882a593Smuzhiyun 
1222*4882a593Smuzhiyun 	/* compute the number of symbols per horizontal blanking interval */
1223*4882a593Smuzhiyun 	num = ((mode->htotal - mode->hdisplay) - 7) * link_rate;
1224*4882a593Smuzhiyun 	config->hblank_symbols = div_u64(num, pclk);
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	if (link->caps.enhanced_framing)
1227*4882a593Smuzhiyun 		config->hblank_symbols -= 3;
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	config->hblank_symbols -= 12 / link->lanes;
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	/* compute the number of symbols per vertical blanking interval */
1232*4882a593Smuzhiyun 	num = (mode->hdisplay - 25) * link_rate;
1233*4882a593Smuzhiyun 	config->vblank_symbols = div_u64(num, pclk);
1234*4882a593Smuzhiyun 	config->vblank_symbols -= 36 / link->lanes + 4;
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 	dev_dbg(sor->dev, "blank symbols: H:%u V:%u\n", config->hblank_symbols,
1237*4882a593Smuzhiyun 		config->vblank_symbols);
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	return 0;
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun 
tegra_sor_apply_config(struct tegra_sor * sor,const struct tegra_sor_config * config)1242*4882a593Smuzhiyun static void tegra_sor_apply_config(struct tegra_sor *sor,
1243*4882a593Smuzhiyun 				   const struct tegra_sor_config *config)
1244*4882a593Smuzhiyun {
1245*4882a593Smuzhiyun 	u32 value;
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
1248*4882a593Smuzhiyun 	value &= ~SOR_DP_LINKCTL_TU_SIZE_MASK;
1249*4882a593Smuzhiyun 	value |= SOR_DP_LINKCTL_TU_SIZE(config->tu_size);
1250*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_DP_CONFIG0);
1253*4882a593Smuzhiyun 	value &= ~SOR_DP_CONFIG_WATERMARK_MASK;
1254*4882a593Smuzhiyun 	value |= SOR_DP_CONFIG_WATERMARK(config->watermark);
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun 	value &= ~SOR_DP_CONFIG_ACTIVE_SYM_COUNT_MASK;
1257*4882a593Smuzhiyun 	value |= SOR_DP_CONFIG_ACTIVE_SYM_COUNT(config->active_count);
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	value &= ~SOR_DP_CONFIG_ACTIVE_SYM_FRAC_MASK;
1260*4882a593Smuzhiyun 	value |= SOR_DP_CONFIG_ACTIVE_SYM_FRAC(config->active_frac);
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	if (config->active_polarity)
1263*4882a593Smuzhiyun 		value |= SOR_DP_CONFIG_ACTIVE_SYM_POLARITY;
1264*4882a593Smuzhiyun 	else
1265*4882a593Smuzhiyun 		value &= ~SOR_DP_CONFIG_ACTIVE_SYM_POLARITY;
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun 	value |= SOR_DP_CONFIG_ACTIVE_SYM_ENABLE;
1268*4882a593Smuzhiyun 	value |= SOR_DP_CONFIG_DISPARITY_NEGATIVE;
1269*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_DP_CONFIG0);
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_DP_AUDIO_HBLANK_SYMBOLS);
1272*4882a593Smuzhiyun 	value &= ~SOR_DP_AUDIO_HBLANK_SYMBOLS_MASK;
1273*4882a593Smuzhiyun 	value |= config->hblank_symbols & 0xffff;
1274*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_DP_AUDIO_HBLANK_SYMBOLS);
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_DP_AUDIO_VBLANK_SYMBOLS);
1277*4882a593Smuzhiyun 	value &= ~SOR_DP_AUDIO_VBLANK_SYMBOLS_MASK;
1278*4882a593Smuzhiyun 	value |= config->vblank_symbols & 0xffff;
1279*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_DP_AUDIO_VBLANK_SYMBOLS);
1280*4882a593Smuzhiyun }
1281*4882a593Smuzhiyun 
tegra_sor_mode_set(struct tegra_sor * sor,const struct drm_display_mode * mode,struct tegra_sor_state * state)1282*4882a593Smuzhiyun static void tegra_sor_mode_set(struct tegra_sor *sor,
1283*4882a593Smuzhiyun 			       const struct drm_display_mode *mode,
1284*4882a593Smuzhiyun 			       struct tegra_sor_state *state)
1285*4882a593Smuzhiyun {
1286*4882a593Smuzhiyun 	struct tegra_dc *dc = to_tegra_dc(sor->output.encoder.crtc);
1287*4882a593Smuzhiyun 	unsigned int vbe, vse, hbe, hse, vbs, hbs;
1288*4882a593Smuzhiyun 	u32 value;
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_STATE1);
1291*4882a593Smuzhiyun 	value &= ~SOR_STATE_ASY_PIXELDEPTH_MASK;
1292*4882a593Smuzhiyun 	value &= ~SOR_STATE_ASY_CRC_MODE_MASK;
1293*4882a593Smuzhiyun 	value &= ~SOR_STATE_ASY_OWNER_MASK;
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	value |= SOR_STATE_ASY_CRC_MODE_COMPLETE |
1296*4882a593Smuzhiyun 		 SOR_STATE_ASY_OWNER(dc->pipe + 1);
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_PHSYNC)
1299*4882a593Smuzhiyun 		value &= ~SOR_STATE_ASY_HSYNCPOL;
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
1302*4882a593Smuzhiyun 		value |= SOR_STATE_ASY_HSYNCPOL;
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_PVSYNC)
1305*4882a593Smuzhiyun 		value &= ~SOR_STATE_ASY_VSYNCPOL;
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
1308*4882a593Smuzhiyun 		value |= SOR_STATE_ASY_VSYNCPOL;
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	switch (state->bpc) {
1311*4882a593Smuzhiyun 	case 16:
1312*4882a593Smuzhiyun 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_48_444;
1313*4882a593Smuzhiyun 		break;
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	case 12:
1316*4882a593Smuzhiyun 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_36_444;
1317*4882a593Smuzhiyun 		break;
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	case 10:
1320*4882a593Smuzhiyun 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_30_444;
1321*4882a593Smuzhiyun 		break;
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	case 8:
1324*4882a593Smuzhiyun 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_24_444;
1325*4882a593Smuzhiyun 		break;
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun 	case 6:
1328*4882a593Smuzhiyun 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_18_444;
1329*4882a593Smuzhiyun 		break;
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 	default:
1332*4882a593Smuzhiyun 		value |= SOR_STATE_ASY_PIXELDEPTH_BPP_24_444;
1333*4882a593Smuzhiyun 		break;
1334*4882a593Smuzhiyun 	}
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_STATE1);
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	/*
1339*4882a593Smuzhiyun 	 * TODO: The video timing programming below doesn't seem to match the
1340*4882a593Smuzhiyun 	 * register definitions.
1341*4882a593Smuzhiyun 	 */
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 	value = ((mode->vtotal & 0x7fff) << 16) | (mode->htotal & 0x7fff);
1344*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->head_state1 + dc->pipe);
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	/* sync end = sync width - 1 */
1347*4882a593Smuzhiyun 	vse = mode->vsync_end - mode->vsync_start - 1;
1348*4882a593Smuzhiyun 	hse = mode->hsync_end - mode->hsync_start - 1;
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	value = ((vse & 0x7fff) << 16) | (hse & 0x7fff);
1351*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->head_state2 + dc->pipe);
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	/* blank end = sync end + back porch */
1354*4882a593Smuzhiyun 	vbe = vse + (mode->vtotal - mode->vsync_end);
1355*4882a593Smuzhiyun 	hbe = hse + (mode->htotal - mode->hsync_end);
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun 	value = ((vbe & 0x7fff) << 16) | (hbe & 0x7fff);
1358*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->head_state3 + dc->pipe);
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	/* blank start = blank end + active */
1361*4882a593Smuzhiyun 	vbs = vbe + mode->vdisplay;
1362*4882a593Smuzhiyun 	hbs = hbe + mode->hdisplay;
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun 	value = ((vbs & 0x7fff) << 16) | (hbs & 0x7fff);
1365*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->head_state4 + dc->pipe);
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	/* XXX interlacing support */
1368*4882a593Smuzhiyun 	tegra_sor_writel(sor, 0x001, sor->soc->regs->head_state5 + dc->pipe);
1369*4882a593Smuzhiyun }
1370*4882a593Smuzhiyun 
tegra_sor_detach(struct tegra_sor * sor)1371*4882a593Smuzhiyun static int tegra_sor_detach(struct tegra_sor *sor)
1372*4882a593Smuzhiyun {
1373*4882a593Smuzhiyun 	unsigned long value, timeout;
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	/* switch to safe mode */
1376*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
1377*4882a593Smuzhiyun 	value &= ~SOR_SUPER_STATE_MODE_NORMAL;
1378*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
1379*4882a593Smuzhiyun 	tegra_sor_super_update(sor);
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(250);
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
1384*4882a593Smuzhiyun 		value = tegra_sor_readl(sor, SOR_PWR);
1385*4882a593Smuzhiyun 		if (value & SOR_PWR_MODE_SAFE)
1386*4882a593Smuzhiyun 			break;
1387*4882a593Smuzhiyun 	}
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 	if ((value & SOR_PWR_MODE_SAFE) == 0)
1390*4882a593Smuzhiyun 		return -ETIMEDOUT;
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun 	/* go to sleep */
1393*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
1394*4882a593Smuzhiyun 	value &= ~SOR_SUPER_STATE_HEAD_MODE_MASK;
1395*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
1396*4882a593Smuzhiyun 	tegra_sor_super_update(sor);
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun 	/* detach */
1399*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_SUPER_STATE1);
1400*4882a593Smuzhiyun 	value &= ~SOR_SUPER_STATE_ATTACHED;
1401*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_SUPER_STATE1);
1402*4882a593Smuzhiyun 	tegra_sor_super_update(sor);
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(250);
1405*4882a593Smuzhiyun 
1406*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
1407*4882a593Smuzhiyun 		value = tegra_sor_readl(sor, SOR_TEST);
1408*4882a593Smuzhiyun 		if ((value & SOR_TEST_ATTACHED) == 0)
1409*4882a593Smuzhiyun 			break;
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 		usleep_range(25, 100);
1412*4882a593Smuzhiyun 	}
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	if ((value & SOR_TEST_ATTACHED) != 0)
1415*4882a593Smuzhiyun 		return -ETIMEDOUT;
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun 	return 0;
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun 
tegra_sor_power_down(struct tegra_sor * sor)1420*4882a593Smuzhiyun static int tegra_sor_power_down(struct tegra_sor *sor)
1421*4882a593Smuzhiyun {
1422*4882a593Smuzhiyun 	unsigned long value, timeout;
1423*4882a593Smuzhiyun 	int err;
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_PWR);
1426*4882a593Smuzhiyun 	value &= ~SOR_PWR_NORMAL_STATE_PU;
1427*4882a593Smuzhiyun 	value |= SOR_PWR_TRIGGER;
1428*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_PWR);
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(250);
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
1433*4882a593Smuzhiyun 		value = tegra_sor_readl(sor, SOR_PWR);
1434*4882a593Smuzhiyun 		if ((value & SOR_PWR_TRIGGER) == 0)
1435*4882a593Smuzhiyun 			return 0;
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 		usleep_range(25, 100);
1438*4882a593Smuzhiyun 	}
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	if ((value & SOR_PWR_TRIGGER) != 0)
1441*4882a593Smuzhiyun 		return -ETIMEDOUT;
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	/* switch to safe parent clock */
1444*4882a593Smuzhiyun 	err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
1445*4882a593Smuzhiyun 	if (err < 0) {
1446*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to set safe parent clock: %d\n", err);
1447*4882a593Smuzhiyun 		return err;
1448*4882a593Smuzhiyun 	}
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1451*4882a593Smuzhiyun 	value |= SOR_PLL2_PORT_POWERDOWN;
1452*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 	usleep_range(20, 100);
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->pll0);
1457*4882a593Smuzhiyun 	value |= SOR_PLL0_VCOPD | SOR_PLL0_PWR;
1458*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
1461*4882a593Smuzhiyun 	value |= SOR_PLL2_SEQ_PLLCAPPD;
1462*4882a593Smuzhiyun 	value |= SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
1463*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 	usleep_range(20, 100);
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 	return 0;
1468*4882a593Smuzhiyun }
1469*4882a593Smuzhiyun 
tegra_sor_crc_wait(struct tegra_sor * sor,unsigned long timeout)1470*4882a593Smuzhiyun static int tegra_sor_crc_wait(struct tegra_sor *sor, unsigned long timeout)
1471*4882a593Smuzhiyun {
1472*4882a593Smuzhiyun 	u32 value;
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(timeout);
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
1477*4882a593Smuzhiyun 		value = tegra_sor_readl(sor, SOR_CRCA);
1478*4882a593Smuzhiyun 		if (value & SOR_CRCA_VALID)
1479*4882a593Smuzhiyun 			return 0;
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 		usleep_range(100, 200);
1482*4882a593Smuzhiyun 	}
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	return -ETIMEDOUT;
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun 
tegra_sor_show_crc(struct seq_file * s,void * data)1487*4882a593Smuzhiyun static int tegra_sor_show_crc(struct seq_file *s, void *data)
1488*4882a593Smuzhiyun {
1489*4882a593Smuzhiyun 	struct drm_info_node *node = s->private;
1490*4882a593Smuzhiyun 	struct tegra_sor *sor = node->info_ent->data;
1491*4882a593Smuzhiyun 	struct drm_crtc *crtc = sor->output.encoder.crtc;
1492*4882a593Smuzhiyun 	struct drm_device *drm = node->minor->dev;
1493*4882a593Smuzhiyun 	int err = 0;
1494*4882a593Smuzhiyun 	u32 value;
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 	drm_modeset_lock_all(drm);
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	if (!crtc || !crtc->state->active) {
1499*4882a593Smuzhiyun 		err = -EBUSY;
1500*4882a593Smuzhiyun 		goto unlock;
1501*4882a593Smuzhiyun 	}
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_STATE1);
1504*4882a593Smuzhiyun 	value &= ~SOR_STATE_ASY_CRC_MODE_MASK;
1505*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_STATE1);
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_CRC_CNTRL);
1508*4882a593Smuzhiyun 	value |= SOR_CRC_CNTRL_ENABLE;
1509*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_CRC_CNTRL);
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_TEST);
1512*4882a593Smuzhiyun 	value &= ~SOR_TEST_CRC_POST_SERIALIZE;
1513*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_TEST);
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	err = tegra_sor_crc_wait(sor, 100);
1516*4882a593Smuzhiyun 	if (err < 0)
1517*4882a593Smuzhiyun 		goto unlock;
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	tegra_sor_writel(sor, SOR_CRCA_RESET, SOR_CRCA);
1520*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_CRCB);
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 	seq_printf(s, "%08x\n", value);
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun unlock:
1525*4882a593Smuzhiyun 	drm_modeset_unlock_all(drm);
1526*4882a593Smuzhiyun 	return err;
1527*4882a593Smuzhiyun }
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun #define DEBUGFS_REG32(_name) { .name = #_name, .offset = _name }
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun static const struct debugfs_reg32 tegra_sor_regs[] = {
1532*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_CTXSW),
1533*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_SUPER_STATE0),
1534*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_SUPER_STATE1),
1535*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_STATE0),
1536*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_STATE1),
1537*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_HEAD_STATE0(0)),
1538*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_HEAD_STATE0(1)),
1539*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_HEAD_STATE1(0)),
1540*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_HEAD_STATE1(1)),
1541*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_HEAD_STATE2(0)),
1542*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_HEAD_STATE2(1)),
1543*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_HEAD_STATE3(0)),
1544*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_HEAD_STATE3(1)),
1545*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_HEAD_STATE4(0)),
1546*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_HEAD_STATE4(1)),
1547*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_HEAD_STATE5(0)),
1548*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_HEAD_STATE5(1)),
1549*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_CRC_CNTRL),
1550*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_DEBUG_MVID),
1551*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_CLK_CNTRL),
1552*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_CAP),
1553*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_PWR),
1554*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_TEST),
1555*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_PLL0),
1556*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_PLL1),
1557*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_PLL2),
1558*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_PLL3),
1559*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_CSTM),
1560*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_LVDS),
1561*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_CRCA),
1562*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_CRCB),
1563*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_BLANK),
1564*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_SEQ_CTL),
1565*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_LANE_SEQ_CTL),
1566*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_SEQ_INST(0)),
1567*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_SEQ_INST(1)),
1568*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_SEQ_INST(2)),
1569*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_SEQ_INST(3)),
1570*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_SEQ_INST(4)),
1571*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_SEQ_INST(5)),
1572*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_SEQ_INST(6)),
1573*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_SEQ_INST(7)),
1574*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_SEQ_INST(8)),
1575*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_SEQ_INST(9)),
1576*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_SEQ_INST(10)),
1577*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_SEQ_INST(11)),
1578*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_SEQ_INST(12)),
1579*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_SEQ_INST(13)),
1580*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_SEQ_INST(14)),
1581*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_SEQ_INST(15)),
1582*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_PWM_DIV),
1583*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_PWM_CTL),
1584*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_VCRC_A0),
1585*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_VCRC_A1),
1586*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_VCRC_B0),
1587*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_VCRC_B1),
1588*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_CCRC_A0),
1589*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_CCRC_A1),
1590*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_CCRC_B0),
1591*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_CCRC_B1),
1592*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_EDATA_A0),
1593*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_EDATA_A1),
1594*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_EDATA_B0),
1595*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_EDATA_B1),
1596*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_COUNT_A0),
1597*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_COUNT_A1),
1598*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_COUNT_B0),
1599*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_COUNT_B1),
1600*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DEBUG_A0),
1601*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DEBUG_A1),
1602*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DEBUG_B0),
1603*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DEBUG_B1),
1604*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_TRIG),
1605*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_MSCHECK),
1606*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_XBAR_CTRL),
1607*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_XBAR_POL),
1608*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_LINKCTL0),
1609*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_LINKCTL1),
1610*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_LANE_DRIVE_CURRENT0),
1611*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_LANE_DRIVE_CURRENT1),
1612*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_LANE4_DRIVE_CURRENT0),
1613*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_LANE4_DRIVE_CURRENT1),
1614*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_LANE_PREEMPHASIS0),
1615*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_LANE_PREEMPHASIS1),
1616*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_LANE4_PREEMPHASIS0),
1617*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_LANE4_PREEMPHASIS1),
1618*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_LANE_POSTCURSOR0),
1619*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_LANE_POSTCURSOR1),
1620*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_CONFIG0),
1621*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_CONFIG1),
1622*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_MN0),
1623*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_MN1),
1624*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_PADCTL0),
1625*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_PADCTL1),
1626*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_PADCTL2),
1627*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_DEBUG0),
1628*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_DEBUG1),
1629*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_SPARE0),
1630*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_SPARE1),
1631*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_AUDIO_CTRL),
1632*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_AUDIO_HBLANK_SYMBOLS),
1633*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_AUDIO_VBLANK_SYMBOLS),
1634*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_HEADER),
1635*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK0),
1636*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK1),
1637*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK2),
1638*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK3),
1639*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK4),
1640*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK5),
1641*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_GENERIC_INFOFRAME_SUBPACK6),
1642*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_TPG),
1643*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_TPG_CONFIG),
1644*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_LQ_CSTM0),
1645*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_LQ_CSTM1),
1646*4882a593Smuzhiyun 	DEBUGFS_REG32(SOR_DP_LQ_CSTM2),
1647*4882a593Smuzhiyun };
1648*4882a593Smuzhiyun 
tegra_sor_show_regs(struct seq_file * s,void * data)1649*4882a593Smuzhiyun static int tegra_sor_show_regs(struct seq_file *s, void *data)
1650*4882a593Smuzhiyun {
1651*4882a593Smuzhiyun 	struct drm_info_node *node = s->private;
1652*4882a593Smuzhiyun 	struct tegra_sor *sor = node->info_ent->data;
1653*4882a593Smuzhiyun 	struct drm_crtc *crtc = sor->output.encoder.crtc;
1654*4882a593Smuzhiyun 	struct drm_device *drm = node->minor->dev;
1655*4882a593Smuzhiyun 	unsigned int i;
1656*4882a593Smuzhiyun 	int err = 0;
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun 	drm_modeset_lock_all(drm);
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun 	if (!crtc || !crtc->state->active) {
1661*4882a593Smuzhiyun 		err = -EBUSY;
1662*4882a593Smuzhiyun 		goto unlock;
1663*4882a593Smuzhiyun 	}
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(tegra_sor_regs); i++) {
1666*4882a593Smuzhiyun 		unsigned int offset = tegra_sor_regs[i].offset;
1667*4882a593Smuzhiyun 
1668*4882a593Smuzhiyun 		seq_printf(s, "%-38s %#05x %08x\n", tegra_sor_regs[i].name,
1669*4882a593Smuzhiyun 			   offset, tegra_sor_readl(sor, offset));
1670*4882a593Smuzhiyun 	}
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun unlock:
1673*4882a593Smuzhiyun 	drm_modeset_unlock_all(drm);
1674*4882a593Smuzhiyun 	return err;
1675*4882a593Smuzhiyun }
1676*4882a593Smuzhiyun 
1677*4882a593Smuzhiyun static const struct drm_info_list debugfs_files[] = {
1678*4882a593Smuzhiyun 	{ "crc", tegra_sor_show_crc, 0, NULL },
1679*4882a593Smuzhiyun 	{ "regs", tegra_sor_show_regs, 0, NULL },
1680*4882a593Smuzhiyun };
1681*4882a593Smuzhiyun 
tegra_sor_late_register(struct drm_connector * connector)1682*4882a593Smuzhiyun static int tegra_sor_late_register(struct drm_connector *connector)
1683*4882a593Smuzhiyun {
1684*4882a593Smuzhiyun 	struct tegra_output *output = connector_to_output(connector);
1685*4882a593Smuzhiyun 	unsigned int i, count = ARRAY_SIZE(debugfs_files);
1686*4882a593Smuzhiyun 	struct drm_minor *minor = connector->dev->primary;
1687*4882a593Smuzhiyun 	struct dentry *root = connector->debugfs_entry;
1688*4882a593Smuzhiyun 	struct tegra_sor *sor = to_sor(output);
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun 	sor->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
1691*4882a593Smuzhiyun 				     GFP_KERNEL);
1692*4882a593Smuzhiyun 	if (!sor->debugfs_files)
1693*4882a593Smuzhiyun 		return -ENOMEM;
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun 	for (i = 0; i < count; i++)
1696*4882a593Smuzhiyun 		sor->debugfs_files[i].data = sor;
1697*4882a593Smuzhiyun 
1698*4882a593Smuzhiyun 	drm_debugfs_create_files(sor->debugfs_files, count, root, minor);
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun 	return 0;
1701*4882a593Smuzhiyun }
1702*4882a593Smuzhiyun 
tegra_sor_early_unregister(struct drm_connector * connector)1703*4882a593Smuzhiyun static void tegra_sor_early_unregister(struct drm_connector *connector)
1704*4882a593Smuzhiyun {
1705*4882a593Smuzhiyun 	struct tegra_output *output = connector_to_output(connector);
1706*4882a593Smuzhiyun 	unsigned int count = ARRAY_SIZE(debugfs_files);
1707*4882a593Smuzhiyun 	struct tegra_sor *sor = to_sor(output);
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun 	drm_debugfs_remove_files(sor->debugfs_files, count,
1710*4882a593Smuzhiyun 				 connector->dev->primary);
1711*4882a593Smuzhiyun 	kfree(sor->debugfs_files);
1712*4882a593Smuzhiyun 	sor->debugfs_files = NULL;
1713*4882a593Smuzhiyun }
1714*4882a593Smuzhiyun 
tegra_sor_connector_reset(struct drm_connector * connector)1715*4882a593Smuzhiyun static void tegra_sor_connector_reset(struct drm_connector *connector)
1716*4882a593Smuzhiyun {
1717*4882a593Smuzhiyun 	struct tegra_sor_state *state;
1718*4882a593Smuzhiyun 
1719*4882a593Smuzhiyun 	state = kzalloc(sizeof(*state), GFP_KERNEL);
1720*4882a593Smuzhiyun 	if (!state)
1721*4882a593Smuzhiyun 		return;
1722*4882a593Smuzhiyun 
1723*4882a593Smuzhiyun 	if (connector->state) {
1724*4882a593Smuzhiyun 		__drm_atomic_helper_connector_destroy_state(connector->state);
1725*4882a593Smuzhiyun 		kfree(connector->state);
1726*4882a593Smuzhiyun 	}
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun 	__drm_atomic_helper_connector_reset(connector, &state->base);
1729*4882a593Smuzhiyun }
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun static enum drm_connector_status
tegra_sor_connector_detect(struct drm_connector * connector,bool force)1732*4882a593Smuzhiyun tegra_sor_connector_detect(struct drm_connector *connector, bool force)
1733*4882a593Smuzhiyun {
1734*4882a593Smuzhiyun 	struct tegra_output *output = connector_to_output(connector);
1735*4882a593Smuzhiyun 	struct tegra_sor *sor = to_sor(output);
1736*4882a593Smuzhiyun 
1737*4882a593Smuzhiyun 	if (sor->aux)
1738*4882a593Smuzhiyun 		return drm_dp_aux_detect(sor->aux);
1739*4882a593Smuzhiyun 
1740*4882a593Smuzhiyun 	return tegra_output_connector_detect(connector, force);
1741*4882a593Smuzhiyun }
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun static struct drm_connector_state *
tegra_sor_connector_duplicate_state(struct drm_connector * connector)1744*4882a593Smuzhiyun tegra_sor_connector_duplicate_state(struct drm_connector *connector)
1745*4882a593Smuzhiyun {
1746*4882a593Smuzhiyun 	struct tegra_sor_state *state = to_sor_state(connector->state);
1747*4882a593Smuzhiyun 	struct tegra_sor_state *copy;
1748*4882a593Smuzhiyun 
1749*4882a593Smuzhiyun 	copy = kmemdup(state, sizeof(*state), GFP_KERNEL);
1750*4882a593Smuzhiyun 	if (!copy)
1751*4882a593Smuzhiyun 		return NULL;
1752*4882a593Smuzhiyun 
1753*4882a593Smuzhiyun 	__drm_atomic_helper_connector_duplicate_state(connector, &copy->base);
1754*4882a593Smuzhiyun 
1755*4882a593Smuzhiyun 	return &copy->base;
1756*4882a593Smuzhiyun }
1757*4882a593Smuzhiyun 
1758*4882a593Smuzhiyun static const struct drm_connector_funcs tegra_sor_connector_funcs = {
1759*4882a593Smuzhiyun 	.reset = tegra_sor_connector_reset,
1760*4882a593Smuzhiyun 	.detect = tegra_sor_connector_detect,
1761*4882a593Smuzhiyun 	.fill_modes = drm_helper_probe_single_connector_modes,
1762*4882a593Smuzhiyun 	.destroy = tegra_output_connector_destroy,
1763*4882a593Smuzhiyun 	.atomic_duplicate_state = tegra_sor_connector_duplicate_state,
1764*4882a593Smuzhiyun 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1765*4882a593Smuzhiyun 	.late_register = tegra_sor_late_register,
1766*4882a593Smuzhiyun 	.early_unregister = tegra_sor_early_unregister,
1767*4882a593Smuzhiyun };
1768*4882a593Smuzhiyun 
tegra_sor_connector_get_modes(struct drm_connector * connector)1769*4882a593Smuzhiyun static int tegra_sor_connector_get_modes(struct drm_connector *connector)
1770*4882a593Smuzhiyun {
1771*4882a593Smuzhiyun 	struct tegra_output *output = connector_to_output(connector);
1772*4882a593Smuzhiyun 	struct tegra_sor *sor = to_sor(output);
1773*4882a593Smuzhiyun 	int err;
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun 	if (sor->aux)
1776*4882a593Smuzhiyun 		drm_dp_aux_enable(sor->aux);
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun 	err = tegra_output_connector_get_modes(connector);
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun 	if (sor->aux)
1781*4882a593Smuzhiyun 		drm_dp_aux_disable(sor->aux);
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun 	return err;
1784*4882a593Smuzhiyun }
1785*4882a593Smuzhiyun 
1786*4882a593Smuzhiyun static enum drm_mode_status
tegra_sor_connector_mode_valid(struct drm_connector * connector,struct drm_display_mode * mode)1787*4882a593Smuzhiyun tegra_sor_connector_mode_valid(struct drm_connector *connector,
1788*4882a593Smuzhiyun 			       struct drm_display_mode *mode)
1789*4882a593Smuzhiyun {
1790*4882a593Smuzhiyun 	return MODE_OK;
1791*4882a593Smuzhiyun }
1792*4882a593Smuzhiyun 
1793*4882a593Smuzhiyun static const struct drm_connector_helper_funcs tegra_sor_connector_helper_funcs = {
1794*4882a593Smuzhiyun 	.get_modes = tegra_sor_connector_get_modes,
1795*4882a593Smuzhiyun 	.mode_valid = tegra_sor_connector_mode_valid,
1796*4882a593Smuzhiyun };
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun static int
tegra_sor_encoder_atomic_check(struct drm_encoder * encoder,struct drm_crtc_state * crtc_state,struct drm_connector_state * conn_state)1799*4882a593Smuzhiyun tegra_sor_encoder_atomic_check(struct drm_encoder *encoder,
1800*4882a593Smuzhiyun 			       struct drm_crtc_state *crtc_state,
1801*4882a593Smuzhiyun 			       struct drm_connector_state *conn_state)
1802*4882a593Smuzhiyun {
1803*4882a593Smuzhiyun 	struct tegra_output *output = encoder_to_output(encoder);
1804*4882a593Smuzhiyun 	struct tegra_sor_state *state = to_sor_state(conn_state);
1805*4882a593Smuzhiyun 	struct tegra_dc *dc = to_tegra_dc(conn_state->crtc);
1806*4882a593Smuzhiyun 	unsigned long pclk = crtc_state->mode.clock * 1000;
1807*4882a593Smuzhiyun 	struct tegra_sor *sor = to_sor(output);
1808*4882a593Smuzhiyun 	struct drm_display_info *info;
1809*4882a593Smuzhiyun 	int err;
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun 	info = &output->connector.display_info;
1812*4882a593Smuzhiyun 
1813*4882a593Smuzhiyun 	/*
1814*4882a593Smuzhiyun 	 * For HBR2 modes, the SOR brick needs to use the x20 multiplier, so
1815*4882a593Smuzhiyun 	 * the pixel clock must be corrected accordingly.
1816*4882a593Smuzhiyun 	 */
1817*4882a593Smuzhiyun 	if (pclk >= 340000000) {
1818*4882a593Smuzhiyun 		state->link_speed = 20;
1819*4882a593Smuzhiyun 		state->pclk = pclk / 2;
1820*4882a593Smuzhiyun 	} else {
1821*4882a593Smuzhiyun 		state->link_speed = 10;
1822*4882a593Smuzhiyun 		state->pclk = pclk;
1823*4882a593Smuzhiyun 	}
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun 	err = tegra_dc_state_setup_clock(dc, crtc_state, sor->clk_parent,
1826*4882a593Smuzhiyun 					 pclk, 0);
1827*4882a593Smuzhiyun 	if (err < 0) {
1828*4882a593Smuzhiyun 		dev_err(output->dev, "failed to setup CRTC state: %d\n", err);
1829*4882a593Smuzhiyun 		return err;
1830*4882a593Smuzhiyun 	}
1831*4882a593Smuzhiyun 
1832*4882a593Smuzhiyun 	switch (info->bpc) {
1833*4882a593Smuzhiyun 	case 8:
1834*4882a593Smuzhiyun 	case 6:
1835*4882a593Smuzhiyun 		state->bpc = info->bpc;
1836*4882a593Smuzhiyun 		break;
1837*4882a593Smuzhiyun 
1838*4882a593Smuzhiyun 	default:
1839*4882a593Smuzhiyun 		DRM_DEBUG_KMS("%u bits-per-color not supported\n", info->bpc);
1840*4882a593Smuzhiyun 		state->bpc = 8;
1841*4882a593Smuzhiyun 		break;
1842*4882a593Smuzhiyun 	}
1843*4882a593Smuzhiyun 
1844*4882a593Smuzhiyun 	return 0;
1845*4882a593Smuzhiyun }
1846*4882a593Smuzhiyun 
tegra_sor_hdmi_subpack(const u8 * ptr,size_t size)1847*4882a593Smuzhiyun static inline u32 tegra_sor_hdmi_subpack(const u8 *ptr, size_t size)
1848*4882a593Smuzhiyun {
1849*4882a593Smuzhiyun 	u32 value = 0;
1850*4882a593Smuzhiyun 	size_t i;
1851*4882a593Smuzhiyun 
1852*4882a593Smuzhiyun 	for (i = size; i > 0; i--)
1853*4882a593Smuzhiyun 		value = (value << 8) | ptr[i - 1];
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun 	return value;
1856*4882a593Smuzhiyun }
1857*4882a593Smuzhiyun 
tegra_sor_hdmi_write_infopack(struct tegra_sor * sor,const void * data,size_t size)1858*4882a593Smuzhiyun static void tegra_sor_hdmi_write_infopack(struct tegra_sor *sor,
1859*4882a593Smuzhiyun 					  const void *data, size_t size)
1860*4882a593Smuzhiyun {
1861*4882a593Smuzhiyun 	const u8 *ptr = data;
1862*4882a593Smuzhiyun 	unsigned long offset;
1863*4882a593Smuzhiyun 	size_t i, j;
1864*4882a593Smuzhiyun 	u32 value;
1865*4882a593Smuzhiyun 
1866*4882a593Smuzhiyun 	switch (ptr[0]) {
1867*4882a593Smuzhiyun 	case HDMI_INFOFRAME_TYPE_AVI:
1868*4882a593Smuzhiyun 		offset = SOR_HDMI_AVI_INFOFRAME_HEADER;
1869*4882a593Smuzhiyun 		break;
1870*4882a593Smuzhiyun 
1871*4882a593Smuzhiyun 	case HDMI_INFOFRAME_TYPE_AUDIO:
1872*4882a593Smuzhiyun 		offset = SOR_HDMI_AUDIO_INFOFRAME_HEADER;
1873*4882a593Smuzhiyun 		break;
1874*4882a593Smuzhiyun 
1875*4882a593Smuzhiyun 	case HDMI_INFOFRAME_TYPE_VENDOR:
1876*4882a593Smuzhiyun 		offset = SOR_HDMI_VSI_INFOFRAME_HEADER;
1877*4882a593Smuzhiyun 		break;
1878*4882a593Smuzhiyun 
1879*4882a593Smuzhiyun 	default:
1880*4882a593Smuzhiyun 		dev_err(sor->dev, "unsupported infoframe type: %02x\n",
1881*4882a593Smuzhiyun 			ptr[0]);
1882*4882a593Smuzhiyun 		return;
1883*4882a593Smuzhiyun 	}
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun 	value = INFOFRAME_HEADER_TYPE(ptr[0]) |
1886*4882a593Smuzhiyun 		INFOFRAME_HEADER_VERSION(ptr[1]) |
1887*4882a593Smuzhiyun 		INFOFRAME_HEADER_LEN(ptr[2]);
1888*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, offset);
1889*4882a593Smuzhiyun 	offset++;
1890*4882a593Smuzhiyun 
1891*4882a593Smuzhiyun 	/*
1892*4882a593Smuzhiyun 	 * Each subpack contains 7 bytes, divided into:
1893*4882a593Smuzhiyun 	 * - subpack_low: bytes 0 - 3
1894*4882a593Smuzhiyun 	 * - subpack_high: bytes 4 - 6 (with byte 7 padded to 0x00)
1895*4882a593Smuzhiyun 	 */
1896*4882a593Smuzhiyun 	for (i = 3, j = 0; i < size; i += 7, j += 8) {
1897*4882a593Smuzhiyun 		size_t rem = size - i, num = min_t(size_t, rem, 4);
1898*4882a593Smuzhiyun 
1899*4882a593Smuzhiyun 		value = tegra_sor_hdmi_subpack(&ptr[i], num);
1900*4882a593Smuzhiyun 		tegra_sor_writel(sor, value, offset++);
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun 		num = min_t(size_t, rem - num, 3);
1903*4882a593Smuzhiyun 
1904*4882a593Smuzhiyun 		value = tegra_sor_hdmi_subpack(&ptr[i + 4], num);
1905*4882a593Smuzhiyun 		tegra_sor_writel(sor, value, offset++);
1906*4882a593Smuzhiyun 	}
1907*4882a593Smuzhiyun }
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun static int
tegra_sor_hdmi_setup_avi_infoframe(struct tegra_sor * sor,const struct drm_display_mode * mode)1910*4882a593Smuzhiyun tegra_sor_hdmi_setup_avi_infoframe(struct tegra_sor *sor,
1911*4882a593Smuzhiyun 				   const struct drm_display_mode *mode)
1912*4882a593Smuzhiyun {
1913*4882a593Smuzhiyun 	u8 buffer[HDMI_INFOFRAME_SIZE(AVI)];
1914*4882a593Smuzhiyun 	struct hdmi_avi_infoframe frame;
1915*4882a593Smuzhiyun 	u32 value;
1916*4882a593Smuzhiyun 	int err;
1917*4882a593Smuzhiyun 
1918*4882a593Smuzhiyun 	/* disable AVI infoframe */
1919*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_HDMI_AVI_INFOFRAME_CTRL);
1920*4882a593Smuzhiyun 	value &= ~INFOFRAME_CTRL_SINGLE;
1921*4882a593Smuzhiyun 	value &= ~INFOFRAME_CTRL_OTHER;
1922*4882a593Smuzhiyun 	value &= ~INFOFRAME_CTRL_ENABLE;
1923*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_HDMI_AVI_INFOFRAME_CTRL);
1924*4882a593Smuzhiyun 
1925*4882a593Smuzhiyun 	err = drm_hdmi_avi_infoframe_from_display_mode(&frame,
1926*4882a593Smuzhiyun 						       &sor->output.connector, mode);
1927*4882a593Smuzhiyun 	if (err < 0) {
1928*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to setup AVI infoframe: %d\n", err);
1929*4882a593Smuzhiyun 		return err;
1930*4882a593Smuzhiyun 	}
1931*4882a593Smuzhiyun 
1932*4882a593Smuzhiyun 	err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
1933*4882a593Smuzhiyun 	if (err < 0) {
1934*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to pack AVI infoframe: %d\n", err);
1935*4882a593Smuzhiyun 		return err;
1936*4882a593Smuzhiyun 	}
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun 	tegra_sor_hdmi_write_infopack(sor, buffer, err);
1939*4882a593Smuzhiyun 
1940*4882a593Smuzhiyun 	/* enable AVI infoframe */
1941*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_HDMI_AVI_INFOFRAME_CTRL);
1942*4882a593Smuzhiyun 	value |= INFOFRAME_CTRL_CHECKSUM_ENABLE;
1943*4882a593Smuzhiyun 	value |= INFOFRAME_CTRL_ENABLE;
1944*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_HDMI_AVI_INFOFRAME_CTRL);
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun 	return 0;
1947*4882a593Smuzhiyun }
1948*4882a593Smuzhiyun 
tegra_sor_write_eld(struct tegra_sor * sor)1949*4882a593Smuzhiyun static void tegra_sor_write_eld(struct tegra_sor *sor)
1950*4882a593Smuzhiyun {
1951*4882a593Smuzhiyun 	size_t length = drm_eld_size(sor->output.connector.eld), i;
1952*4882a593Smuzhiyun 
1953*4882a593Smuzhiyun 	for (i = 0; i < length; i++)
1954*4882a593Smuzhiyun 		tegra_sor_writel(sor, i << 8 | sor->output.connector.eld[i],
1955*4882a593Smuzhiyun 				 SOR_AUDIO_HDA_ELD_BUFWR);
1956*4882a593Smuzhiyun 
1957*4882a593Smuzhiyun 	/*
1958*4882a593Smuzhiyun 	 * The HDA codec will always report an ELD buffer size of 96 bytes and
1959*4882a593Smuzhiyun 	 * the HDA codec driver will check that each byte read from the buffer
1960*4882a593Smuzhiyun 	 * is valid. Therefore every byte must be written, even if no 96 bytes
1961*4882a593Smuzhiyun 	 * were parsed from EDID.
1962*4882a593Smuzhiyun 	 */
1963*4882a593Smuzhiyun 	for (i = length; i < 96; i++)
1964*4882a593Smuzhiyun 		tegra_sor_writel(sor, i << 8 | 0, SOR_AUDIO_HDA_ELD_BUFWR);
1965*4882a593Smuzhiyun }
1966*4882a593Smuzhiyun 
tegra_sor_audio_prepare(struct tegra_sor * sor)1967*4882a593Smuzhiyun static void tegra_sor_audio_prepare(struct tegra_sor *sor)
1968*4882a593Smuzhiyun {
1969*4882a593Smuzhiyun 	u32 value;
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun 	/*
1972*4882a593Smuzhiyun 	 * Enable and unmask the HDA codec SCRATCH0 register interrupt. This
1973*4882a593Smuzhiyun 	 * is used for interoperability between the HDA codec driver and the
1974*4882a593Smuzhiyun 	 * HDMI/DP driver.
1975*4882a593Smuzhiyun 	 */
1976*4882a593Smuzhiyun 	value = SOR_INT_CODEC_SCRATCH1 | SOR_INT_CODEC_SCRATCH0;
1977*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_INT_ENABLE);
1978*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_INT_MASK);
1979*4882a593Smuzhiyun 
1980*4882a593Smuzhiyun 	tegra_sor_write_eld(sor);
1981*4882a593Smuzhiyun 
1982*4882a593Smuzhiyun 	value = SOR_AUDIO_HDA_PRESENSE_ELDV | SOR_AUDIO_HDA_PRESENSE_PD;
1983*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_AUDIO_HDA_PRESENSE);
1984*4882a593Smuzhiyun }
1985*4882a593Smuzhiyun 
tegra_sor_audio_unprepare(struct tegra_sor * sor)1986*4882a593Smuzhiyun static void tegra_sor_audio_unprepare(struct tegra_sor *sor)
1987*4882a593Smuzhiyun {
1988*4882a593Smuzhiyun 	tegra_sor_writel(sor, 0, SOR_AUDIO_HDA_PRESENSE);
1989*4882a593Smuzhiyun 	tegra_sor_writel(sor, 0, SOR_INT_MASK);
1990*4882a593Smuzhiyun 	tegra_sor_writel(sor, 0, SOR_INT_ENABLE);
1991*4882a593Smuzhiyun }
1992*4882a593Smuzhiyun 
tegra_sor_audio_enable(struct tegra_sor * sor)1993*4882a593Smuzhiyun static void tegra_sor_audio_enable(struct tegra_sor *sor)
1994*4882a593Smuzhiyun {
1995*4882a593Smuzhiyun 	u32 value;
1996*4882a593Smuzhiyun 
1997*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_AUDIO_CNTRL);
1998*4882a593Smuzhiyun 
1999*4882a593Smuzhiyun 	/* select HDA audio input */
2000*4882a593Smuzhiyun 	value &= ~SOR_AUDIO_CNTRL_SOURCE_SELECT(SOURCE_SELECT_MASK);
2001*4882a593Smuzhiyun 	value |= SOR_AUDIO_CNTRL_SOURCE_SELECT(SOURCE_SELECT_HDA);
2002*4882a593Smuzhiyun 
2003*4882a593Smuzhiyun 	/* inject null samples */
2004*4882a593Smuzhiyun 	if (sor->format.channels != 2)
2005*4882a593Smuzhiyun 		value &= ~SOR_AUDIO_CNTRL_INJECT_NULLSMPL;
2006*4882a593Smuzhiyun 	else
2007*4882a593Smuzhiyun 		value |= SOR_AUDIO_CNTRL_INJECT_NULLSMPL;
2008*4882a593Smuzhiyun 
2009*4882a593Smuzhiyun 	value |= SOR_AUDIO_CNTRL_AFIFO_FLUSH;
2010*4882a593Smuzhiyun 
2011*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_AUDIO_CNTRL);
2012*4882a593Smuzhiyun 
2013*4882a593Smuzhiyun 	/* enable advertising HBR capability */
2014*4882a593Smuzhiyun 	tegra_sor_writel(sor, SOR_AUDIO_SPARE_HBR_ENABLE, SOR_AUDIO_SPARE);
2015*4882a593Smuzhiyun }
2016*4882a593Smuzhiyun 
tegra_sor_hdmi_enable_audio_infoframe(struct tegra_sor * sor)2017*4882a593Smuzhiyun static int tegra_sor_hdmi_enable_audio_infoframe(struct tegra_sor *sor)
2018*4882a593Smuzhiyun {
2019*4882a593Smuzhiyun 	u8 buffer[HDMI_INFOFRAME_SIZE(AUDIO)];
2020*4882a593Smuzhiyun 	struct hdmi_audio_infoframe frame;
2021*4882a593Smuzhiyun 	u32 value;
2022*4882a593Smuzhiyun 	int err;
2023*4882a593Smuzhiyun 
2024*4882a593Smuzhiyun 	err = hdmi_audio_infoframe_init(&frame);
2025*4882a593Smuzhiyun 	if (err < 0) {
2026*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to setup audio infoframe: %d\n", err);
2027*4882a593Smuzhiyun 		return err;
2028*4882a593Smuzhiyun 	}
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun 	frame.channels = sor->format.channels;
2031*4882a593Smuzhiyun 
2032*4882a593Smuzhiyun 	err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
2033*4882a593Smuzhiyun 	if (err < 0) {
2034*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to pack audio infoframe: %d\n", err);
2035*4882a593Smuzhiyun 		return err;
2036*4882a593Smuzhiyun 	}
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun 	tegra_sor_hdmi_write_infopack(sor, buffer, err);
2039*4882a593Smuzhiyun 
2040*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_HDMI_AUDIO_INFOFRAME_CTRL);
2041*4882a593Smuzhiyun 	value |= INFOFRAME_CTRL_CHECKSUM_ENABLE;
2042*4882a593Smuzhiyun 	value |= INFOFRAME_CTRL_ENABLE;
2043*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_INFOFRAME_CTRL);
2044*4882a593Smuzhiyun 
2045*4882a593Smuzhiyun 	return 0;
2046*4882a593Smuzhiyun }
2047*4882a593Smuzhiyun 
tegra_sor_hdmi_audio_enable(struct tegra_sor * sor)2048*4882a593Smuzhiyun static void tegra_sor_hdmi_audio_enable(struct tegra_sor *sor)
2049*4882a593Smuzhiyun {
2050*4882a593Smuzhiyun 	u32 value;
2051*4882a593Smuzhiyun 
2052*4882a593Smuzhiyun 	tegra_sor_audio_enable(sor);
2053*4882a593Smuzhiyun 
2054*4882a593Smuzhiyun 	tegra_sor_writel(sor, 0, SOR_HDMI_ACR_CTRL);
2055*4882a593Smuzhiyun 
2056*4882a593Smuzhiyun 	value = SOR_HDMI_SPARE_ACR_PRIORITY_HIGH |
2057*4882a593Smuzhiyun 		SOR_HDMI_SPARE_CTS_RESET(1) |
2058*4882a593Smuzhiyun 		SOR_HDMI_SPARE_HW_CTS_ENABLE;
2059*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_HDMI_SPARE);
2060*4882a593Smuzhiyun 
2061*4882a593Smuzhiyun 	/* enable HW CTS */
2062*4882a593Smuzhiyun 	value = SOR_HDMI_ACR_SUBPACK_LOW_SB1(0);
2063*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_HDMI_ACR_0441_SUBPACK_LOW);
2064*4882a593Smuzhiyun 
2065*4882a593Smuzhiyun 	/* allow packet to be sent */
2066*4882a593Smuzhiyun 	value = SOR_HDMI_ACR_SUBPACK_HIGH_ENABLE;
2067*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_HDMI_ACR_0441_SUBPACK_HIGH);
2068*4882a593Smuzhiyun 
2069*4882a593Smuzhiyun 	/* reset N counter and enable lookup */
2070*4882a593Smuzhiyun 	value = SOR_HDMI_AUDIO_N_RESET | SOR_HDMI_AUDIO_N_LOOKUP;
2071*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_N);
2072*4882a593Smuzhiyun 
2073*4882a593Smuzhiyun 	value = (24000 * 4096) / (128 * sor->format.sample_rate / 1000);
2074*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_0320);
2075*4882a593Smuzhiyun 	tegra_sor_writel(sor, 4096, SOR_AUDIO_NVAL_0320);
2076*4882a593Smuzhiyun 
2077*4882a593Smuzhiyun 	tegra_sor_writel(sor, 20000, SOR_AUDIO_AVAL_0441);
2078*4882a593Smuzhiyun 	tegra_sor_writel(sor, 4704, SOR_AUDIO_NVAL_0441);
2079*4882a593Smuzhiyun 
2080*4882a593Smuzhiyun 	tegra_sor_writel(sor, 20000, SOR_AUDIO_AVAL_0882);
2081*4882a593Smuzhiyun 	tegra_sor_writel(sor, 9408, SOR_AUDIO_NVAL_0882);
2082*4882a593Smuzhiyun 
2083*4882a593Smuzhiyun 	tegra_sor_writel(sor, 20000, SOR_AUDIO_AVAL_1764);
2084*4882a593Smuzhiyun 	tegra_sor_writel(sor, 18816, SOR_AUDIO_NVAL_1764);
2085*4882a593Smuzhiyun 
2086*4882a593Smuzhiyun 	value = (24000 * 6144) / (128 * sor->format.sample_rate / 1000);
2087*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_0480);
2088*4882a593Smuzhiyun 	tegra_sor_writel(sor, 6144, SOR_AUDIO_NVAL_0480);
2089*4882a593Smuzhiyun 
2090*4882a593Smuzhiyun 	value = (24000 * 12288) / (128 * sor->format.sample_rate / 1000);
2091*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_0960);
2092*4882a593Smuzhiyun 	tegra_sor_writel(sor, 12288, SOR_AUDIO_NVAL_0960);
2093*4882a593Smuzhiyun 
2094*4882a593Smuzhiyun 	value = (24000 * 24576) / (128 * sor->format.sample_rate / 1000);
2095*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_AUDIO_AVAL_1920);
2096*4882a593Smuzhiyun 	tegra_sor_writel(sor, 24576, SOR_AUDIO_NVAL_1920);
2097*4882a593Smuzhiyun 
2098*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_HDMI_AUDIO_N);
2099*4882a593Smuzhiyun 	value &= ~SOR_HDMI_AUDIO_N_RESET;
2100*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_N);
2101*4882a593Smuzhiyun 
2102*4882a593Smuzhiyun 	tegra_sor_hdmi_enable_audio_infoframe(sor);
2103*4882a593Smuzhiyun }
2104*4882a593Smuzhiyun 
tegra_sor_hdmi_disable_audio_infoframe(struct tegra_sor * sor)2105*4882a593Smuzhiyun static void tegra_sor_hdmi_disable_audio_infoframe(struct tegra_sor *sor)
2106*4882a593Smuzhiyun {
2107*4882a593Smuzhiyun 	u32 value;
2108*4882a593Smuzhiyun 
2109*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_HDMI_AUDIO_INFOFRAME_CTRL);
2110*4882a593Smuzhiyun 	value &= ~INFOFRAME_CTRL_ENABLE;
2111*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_HDMI_AUDIO_INFOFRAME_CTRL);
2112*4882a593Smuzhiyun }
2113*4882a593Smuzhiyun 
tegra_sor_hdmi_audio_disable(struct tegra_sor * sor)2114*4882a593Smuzhiyun static void tegra_sor_hdmi_audio_disable(struct tegra_sor *sor)
2115*4882a593Smuzhiyun {
2116*4882a593Smuzhiyun 	tegra_sor_hdmi_disable_audio_infoframe(sor);
2117*4882a593Smuzhiyun }
2118*4882a593Smuzhiyun 
2119*4882a593Smuzhiyun static struct tegra_sor_hdmi_settings *
tegra_sor_hdmi_find_settings(struct tegra_sor * sor,unsigned long frequency)2120*4882a593Smuzhiyun tegra_sor_hdmi_find_settings(struct tegra_sor *sor, unsigned long frequency)
2121*4882a593Smuzhiyun {
2122*4882a593Smuzhiyun 	unsigned int i;
2123*4882a593Smuzhiyun 
2124*4882a593Smuzhiyun 	for (i = 0; i < sor->num_settings; i++)
2125*4882a593Smuzhiyun 		if (frequency <= sor->settings[i].frequency)
2126*4882a593Smuzhiyun 			return &sor->settings[i];
2127*4882a593Smuzhiyun 
2128*4882a593Smuzhiyun 	return NULL;
2129*4882a593Smuzhiyun }
2130*4882a593Smuzhiyun 
tegra_sor_hdmi_disable_scrambling(struct tegra_sor * sor)2131*4882a593Smuzhiyun static void tegra_sor_hdmi_disable_scrambling(struct tegra_sor *sor)
2132*4882a593Smuzhiyun {
2133*4882a593Smuzhiyun 	u32 value;
2134*4882a593Smuzhiyun 
2135*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_HDMI2_CTRL);
2136*4882a593Smuzhiyun 	value &= ~SOR_HDMI2_CTRL_CLOCK_MODE_DIV_BY_4;
2137*4882a593Smuzhiyun 	value &= ~SOR_HDMI2_CTRL_SCRAMBLE;
2138*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_HDMI2_CTRL);
2139*4882a593Smuzhiyun }
2140*4882a593Smuzhiyun 
tegra_sor_hdmi_scdc_disable(struct tegra_sor * sor)2141*4882a593Smuzhiyun static void tegra_sor_hdmi_scdc_disable(struct tegra_sor *sor)
2142*4882a593Smuzhiyun {
2143*4882a593Smuzhiyun 	struct i2c_adapter *ddc = sor->output.ddc;
2144*4882a593Smuzhiyun 
2145*4882a593Smuzhiyun 	drm_scdc_set_high_tmds_clock_ratio(ddc, false);
2146*4882a593Smuzhiyun 	drm_scdc_set_scrambling(ddc, false);
2147*4882a593Smuzhiyun 
2148*4882a593Smuzhiyun 	tegra_sor_hdmi_disable_scrambling(sor);
2149*4882a593Smuzhiyun }
2150*4882a593Smuzhiyun 
tegra_sor_hdmi_scdc_stop(struct tegra_sor * sor)2151*4882a593Smuzhiyun static void tegra_sor_hdmi_scdc_stop(struct tegra_sor *sor)
2152*4882a593Smuzhiyun {
2153*4882a593Smuzhiyun 	if (sor->scdc_enabled) {
2154*4882a593Smuzhiyun 		cancel_delayed_work_sync(&sor->scdc);
2155*4882a593Smuzhiyun 		tegra_sor_hdmi_scdc_disable(sor);
2156*4882a593Smuzhiyun 	}
2157*4882a593Smuzhiyun }
2158*4882a593Smuzhiyun 
tegra_sor_hdmi_enable_scrambling(struct tegra_sor * sor)2159*4882a593Smuzhiyun static void tegra_sor_hdmi_enable_scrambling(struct tegra_sor *sor)
2160*4882a593Smuzhiyun {
2161*4882a593Smuzhiyun 	u32 value;
2162*4882a593Smuzhiyun 
2163*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_HDMI2_CTRL);
2164*4882a593Smuzhiyun 	value |= SOR_HDMI2_CTRL_CLOCK_MODE_DIV_BY_4;
2165*4882a593Smuzhiyun 	value |= SOR_HDMI2_CTRL_SCRAMBLE;
2166*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_HDMI2_CTRL);
2167*4882a593Smuzhiyun }
2168*4882a593Smuzhiyun 
tegra_sor_hdmi_scdc_enable(struct tegra_sor * sor)2169*4882a593Smuzhiyun static void tegra_sor_hdmi_scdc_enable(struct tegra_sor *sor)
2170*4882a593Smuzhiyun {
2171*4882a593Smuzhiyun 	struct i2c_adapter *ddc = sor->output.ddc;
2172*4882a593Smuzhiyun 
2173*4882a593Smuzhiyun 	drm_scdc_set_high_tmds_clock_ratio(ddc, true);
2174*4882a593Smuzhiyun 	drm_scdc_set_scrambling(ddc, true);
2175*4882a593Smuzhiyun 
2176*4882a593Smuzhiyun 	tegra_sor_hdmi_enable_scrambling(sor);
2177*4882a593Smuzhiyun }
2178*4882a593Smuzhiyun 
tegra_sor_hdmi_scdc_work(struct work_struct * work)2179*4882a593Smuzhiyun static void tegra_sor_hdmi_scdc_work(struct work_struct *work)
2180*4882a593Smuzhiyun {
2181*4882a593Smuzhiyun 	struct tegra_sor *sor = container_of(work, struct tegra_sor, scdc.work);
2182*4882a593Smuzhiyun 	struct i2c_adapter *ddc = sor->output.ddc;
2183*4882a593Smuzhiyun 
2184*4882a593Smuzhiyun 	if (!drm_scdc_get_scrambling_status(ddc)) {
2185*4882a593Smuzhiyun 		DRM_DEBUG_KMS("SCDC not scrambled\n");
2186*4882a593Smuzhiyun 		tegra_sor_hdmi_scdc_enable(sor);
2187*4882a593Smuzhiyun 	}
2188*4882a593Smuzhiyun 
2189*4882a593Smuzhiyun 	schedule_delayed_work(&sor->scdc, msecs_to_jiffies(5000));
2190*4882a593Smuzhiyun }
2191*4882a593Smuzhiyun 
tegra_sor_hdmi_scdc_start(struct tegra_sor * sor)2192*4882a593Smuzhiyun static void tegra_sor_hdmi_scdc_start(struct tegra_sor *sor)
2193*4882a593Smuzhiyun {
2194*4882a593Smuzhiyun 	struct drm_scdc *scdc = &sor->output.connector.display_info.hdmi.scdc;
2195*4882a593Smuzhiyun 	struct drm_display_mode *mode;
2196*4882a593Smuzhiyun 
2197*4882a593Smuzhiyun 	mode = &sor->output.encoder.crtc->state->adjusted_mode;
2198*4882a593Smuzhiyun 
2199*4882a593Smuzhiyun 	if (mode->clock >= 340000 && scdc->supported) {
2200*4882a593Smuzhiyun 		schedule_delayed_work(&sor->scdc, msecs_to_jiffies(5000));
2201*4882a593Smuzhiyun 		tegra_sor_hdmi_scdc_enable(sor);
2202*4882a593Smuzhiyun 		sor->scdc_enabled = true;
2203*4882a593Smuzhiyun 	}
2204*4882a593Smuzhiyun }
2205*4882a593Smuzhiyun 
tegra_sor_hdmi_disable(struct drm_encoder * encoder)2206*4882a593Smuzhiyun static void tegra_sor_hdmi_disable(struct drm_encoder *encoder)
2207*4882a593Smuzhiyun {
2208*4882a593Smuzhiyun 	struct tegra_output *output = encoder_to_output(encoder);
2209*4882a593Smuzhiyun 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
2210*4882a593Smuzhiyun 	struct tegra_sor *sor = to_sor(output);
2211*4882a593Smuzhiyun 	u32 value;
2212*4882a593Smuzhiyun 	int err;
2213*4882a593Smuzhiyun 
2214*4882a593Smuzhiyun 	tegra_sor_audio_unprepare(sor);
2215*4882a593Smuzhiyun 	tegra_sor_hdmi_scdc_stop(sor);
2216*4882a593Smuzhiyun 
2217*4882a593Smuzhiyun 	err = tegra_sor_detach(sor);
2218*4882a593Smuzhiyun 	if (err < 0)
2219*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to detach SOR: %d\n", err);
2220*4882a593Smuzhiyun 
2221*4882a593Smuzhiyun 	tegra_sor_writel(sor, 0, SOR_STATE1);
2222*4882a593Smuzhiyun 	tegra_sor_update(sor);
2223*4882a593Smuzhiyun 
2224*4882a593Smuzhiyun 	/* disable display to SOR clock */
2225*4882a593Smuzhiyun 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
2226*4882a593Smuzhiyun 
2227*4882a593Smuzhiyun 	if (!sor->soc->has_nvdisplay)
2228*4882a593Smuzhiyun 		value &= ~SOR1_TIMING_CYA;
2229*4882a593Smuzhiyun 
2230*4882a593Smuzhiyun 	value &= ~SOR_ENABLE(sor->index);
2231*4882a593Smuzhiyun 
2232*4882a593Smuzhiyun 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
2233*4882a593Smuzhiyun 
2234*4882a593Smuzhiyun 	tegra_dc_commit(dc);
2235*4882a593Smuzhiyun 
2236*4882a593Smuzhiyun 	err = tegra_sor_power_down(sor);
2237*4882a593Smuzhiyun 	if (err < 0)
2238*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to power down SOR: %d\n", err);
2239*4882a593Smuzhiyun 
2240*4882a593Smuzhiyun 	err = tegra_io_pad_power_disable(sor->pad);
2241*4882a593Smuzhiyun 	if (err < 0)
2242*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to power off I/O pad: %d\n", err);
2243*4882a593Smuzhiyun 
2244*4882a593Smuzhiyun 	host1x_client_suspend(&sor->client);
2245*4882a593Smuzhiyun }
2246*4882a593Smuzhiyun 
tegra_sor_hdmi_enable(struct drm_encoder * encoder)2247*4882a593Smuzhiyun static void tegra_sor_hdmi_enable(struct drm_encoder *encoder)
2248*4882a593Smuzhiyun {
2249*4882a593Smuzhiyun 	struct tegra_output *output = encoder_to_output(encoder);
2250*4882a593Smuzhiyun 	unsigned int h_ref_to_sync = 1, pulse_start, max_ac;
2251*4882a593Smuzhiyun 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
2252*4882a593Smuzhiyun 	struct tegra_sor_hdmi_settings *settings;
2253*4882a593Smuzhiyun 	struct tegra_sor *sor = to_sor(output);
2254*4882a593Smuzhiyun 	struct tegra_sor_state *state;
2255*4882a593Smuzhiyun 	struct drm_display_mode *mode;
2256*4882a593Smuzhiyun 	unsigned long rate, pclk;
2257*4882a593Smuzhiyun 	unsigned int div, i;
2258*4882a593Smuzhiyun 	u32 value;
2259*4882a593Smuzhiyun 	int err;
2260*4882a593Smuzhiyun 
2261*4882a593Smuzhiyun 	state = to_sor_state(output->connector.state);
2262*4882a593Smuzhiyun 	mode = &encoder->crtc->state->adjusted_mode;
2263*4882a593Smuzhiyun 	pclk = mode->clock * 1000;
2264*4882a593Smuzhiyun 
2265*4882a593Smuzhiyun 	err = host1x_client_resume(&sor->client);
2266*4882a593Smuzhiyun 	if (err < 0) {
2267*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to resume: %d\n", err);
2268*4882a593Smuzhiyun 		return;
2269*4882a593Smuzhiyun 	}
2270*4882a593Smuzhiyun 
2271*4882a593Smuzhiyun 	/* switch to safe parent clock */
2272*4882a593Smuzhiyun 	err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
2273*4882a593Smuzhiyun 	if (err < 0) {
2274*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to set safe parent clock: %d\n", err);
2275*4882a593Smuzhiyun 		return;
2276*4882a593Smuzhiyun 	}
2277*4882a593Smuzhiyun 
2278*4882a593Smuzhiyun 	div = clk_get_rate(sor->clk) / 1000000 * 4;
2279*4882a593Smuzhiyun 
2280*4882a593Smuzhiyun 	err = tegra_io_pad_power_enable(sor->pad);
2281*4882a593Smuzhiyun 	if (err < 0)
2282*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to power on I/O pad: %d\n", err);
2283*4882a593Smuzhiyun 
2284*4882a593Smuzhiyun 	usleep_range(20, 100);
2285*4882a593Smuzhiyun 
2286*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
2287*4882a593Smuzhiyun 	value &= ~SOR_PLL2_BANDGAP_POWERDOWN;
2288*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
2289*4882a593Smuzhiyun 
2290*4882a593Smuzhiyun 	usleep_range(20, 100);
2291*4882a593Smuzhiyun 
2292*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->pll3);
2293*4882a593Smuzhiyun 	value &= ~SOR_PLL3_PLL_VDD_MODE_3V3;
2294*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->pll3);
2295*4882a593Smuzhiyun 
2296*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->pll0);
2297*4882a593Smuzhiyun 	value &= ~SOR_PLL0_VCOPD;
2298*4882a593Smuzhiyun 	value &= ~SOR_PLL0_PWR;
2299*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
2300*4882a593Smuzhiyun 
2301*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
2302*4882a593Smuzhiyun 	value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
2303*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
2304*4882a593Smuzhiyun 
2305*4882a593Smuzhiyun 	usleep_range(200, 400);
2306*4882a593Smuzhiyun 
2307*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
2308*4882a593Smuzhiyun 	value &= ~SOR_PLL2_POWERDOWN_OVERRIDE;
2309*4882a593Smuzhiyun 	value &= ~SOR_PLL2_PORT_POWERDOWN;
2310*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
2311*4882a593Smuzhiyun 
2312*4882a593Smuzhiyun 	usleep_range(20, 100);
2313*4882a593Smuzhiyun 
2314*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
2315*4882a593Smuzhiyun 	value |= SOR_DP_PADCTL_PD_TXD_3 | SOR_DP_PADCTL_PD_TXD_0 |
2316*4882a593Smuzhiyun 		 SOR_DP_PADCTL_PD_TXD_1 | SOR_DP_PADCTL_PD_TXD_2;
2317*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
2318*4882a593Smuzhiyun 
2319*4882a593Smuzhiyun 	while (true) {
2320*4882a593Smuzhiyun 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
2321*4882a593Smuzhiyun 		if ((value & SOR_LANE_SEQ_CTL_STATE_BUSY) == 0)
2322*4882a593Smuzhiyun 			break;
2323*4882a593Smuzhiyun 
2324*4882a593Smuzhiyun 		usleep_range(250, 1000);
2325*4882a593Smuzhiyun 	}
2326*4882a593Smuzhiyun 
2327*4882a593Smuzhiyun 	value = SOR_LANE_SEQ_CTL_TRIGGER | SOR_LANE_SEQ_CTL_SEQUENCE_DOWN |
2328*4882a593Smuzhiyun 		SOR_LANE_SEQ_CTL_POWER_STATE_UP | SOR_LANE_SEQ_CTL_DELAY(5);
2329*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_LANE_SEQ_CTL);
2330*4882a593Smuzhiyun 
2331*4882a593Smuzhiyun 	while (true) {
2332*4882a593Smuzhiyun 		value = tegra_sor_readl(sor, SOR_LANE_SEQ_CTL);
2333*4882a593Smuzhiyun 		if ((value & SOR_LANE_SEQ_CTL_TRIGGER) == 0)
2334*4882a593Smuzhiyun 			break;
2335*4882a593Smuzhiyun 
2336*4882a593Smuzhiyun 		usleep_range(250, 1000);
2337*4882a593Smuzhiyun 	}
2338*4882a593Smuzhiyun 
2339*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
2340*4882a593Smuzhiyun 	value &= ~SOR_CLK_CNTRL_DP_LINK_SPEED_MASK;
2341*4882a593Smuzhiyun 	value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK;
2342*4882a593Smuzhiyun 
2343*4882a593Smuzhiyun 	if (mode->clock < 340000) {
2344*4882a593Smuzhiyun 		DRM_DEBUG_KMS("setting 2.7 GHz link speed\n");
2345*4882a593Smuzhiyun 		value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G2_70;
2346*4882a593Smuzhiyun 	} else {
2347*4882a593Smuzhiyun 		DRM_DEBUG_KMS("setting 5.4 GHz link speed\n");
2348*4882a593Smuzhiyun 		value |= SOR_CLK_CNTRL_DP_LINK_SPEED_G5_40;
2349*4882a593Smuzhiyun 	}
2350*4882a593Smuzhiyun 
2351*4882a593Smuzhiyun 	value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK;
2352*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
2353*4882a593Smuzhiyun 
2354*4882a593Smuzhiyun 	/* SOR pad PLL stabilization time */
2355*4882a593Smuzhiyun 	usleep_range(250, 1000);
2356*4882a593Smuzhiyun 
2357*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
2358*4882a593Smuzhiyun 	value &= ~SOR_DP_LINKCTL_LANE_COUNT_MASK;
2359*4882a593Smuzhiyun 	value |= SOR_DP_LINKCTL_LANE_COUNT(4);
2360*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
2361*4882a593Smuzhiyun 
2362*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_DP_SPARE0);
2363*4882a593Smuzhiyun 	value &= ~SOR_DP_SPARE_DISP_VIDEO_PREAMBLE;
2364*4882a593Smuzhiyun 	value &= ~SOR_DP_SPARE_PANEL_INTERNAL;
2365*4882a593Smuzhiyun 	value &= ~SOR_DP_SPARE_SEQ_ENABLE;
2366*4882a593Smuzhiyun 	value &= ~SOR_DP_SPARE_MACRO_SOR_CLK;
2367*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_DP_SPARE0);
2368*4882a593Smuzhiyun 
2369*4882a593Smuzhiyun 	value = SOR_SEQ_CTL_PU_PC(0) | SOR_SEQ_CTL_PU_PC_ALT(0) |
2370*4882a593Smuzhiyun 		SOR_SEQ_CTL_PD_PC(8) | SOR_SEQ_CTL_PD_PC_ALT(8);
2371*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_SEQ_CTL);
2372*4882a593Smuzhiyun 
2373*4882a593Smuzhiyun 	value = SOR_SEQ_INST_DRIVE_PWM_OUT_LO | SOR_SEQ_INST_HALT |
2374*4882a593Smuzhiyun 		SOR_SEQ_INST_WAIT_VSYNC | SOR_SEQ_INST_WAIT(1);
2375*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_SEQ_INST(0));
2376*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_SEQ_INST(8));
2377*4882a593Smuzhiyun 
2378*4882a593Smuzhiyun 	if (!sor->soc->has_nvdisplay) {
2379*4882a593Smuzhiyun 		/* program the reference clock */
2380*4882a593Smuzhiyun 		value = SOR_REFCLK_DIV_INT(div) | SOR_REFCLK_DIV_FRAC(div);
2381*4882a593Smuzhiyun 		tegra_sor_writel(sor, value, SOR_REFCLK);
2382*4882a593Smuzhiyun 	}
2383*4882a593Smuzhiyun 
2384*4882a593Smuzhiyun 	/* XXX not in TRM */
2385*4882a593Smuzhiyun 	for (value = 0, i = 0; i < 5; i++)
2386*4882a593Smuzhiyun 		value |= SOR_XBAR_CTRL_LINK0_XSEL(i, sor->xbar_cfg[i]) |
2387*4882a593Smuzhiyun 			 SOR_XBAR_CTRL_LINK1_XSEL(i, i);
2388*4882a593Smuzhiyun 
2389*4882a593Smuzhiyun 	tegra_sor_writel(sor, 0x00000000, SOR_XBAR_POL);
2390*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_XBAR_CTRL);
2391*4882a593Smuzhiyun 
2392*4882a593Smuzhiyun 	/*
2393*4882a593Smuzhiyun 	 * Switch the pad clock to the DP clock. Note that we cannot actually
2394*4882a593Smuzhiyun 	 * do this because Tegra186 and later don't support clk_set_parent()
2395*4882a593Smuzhiyun 	 * on the sorX_pad_clkout clocks. We already do the equivalent above
2396*4882a593Smuzhiyun 	 * using the DP_CLK_SEL mux of the SOR_CLK_CNTRL register.
2397*4882a593Smuzhiyun 	 */
2398*4882a593Smuzhiyun #if 0
2399*4882a593Smuzhiyun 	err = clk_set_parent(sor->clk_pad, sor->clk_dp);
2400*4882a593Smuzhiyun 	if (err < 0) {
2401*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to select pad parent clock: %d\n",
2402*4882a593Smuzhiyun 			err);
2403*4882a593Smuzhiyun 		return;
2404*4882a593Smuzhiyun 	}
2405*4882a593Smuzhiyun #endif
2406*4882a593Smuzhiyun 
2407*4882a593Smuzhiyun 	/* switch the SOR clock to the pad clock */
2408*4882a593Smuzhiyun 	err = tegra_sor_set_parent_clock(sor, sor->clk_pad);
2409*4882a593Smuzhiyun 	if (err < 0) {
2410*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to select SOR parent clock: %d\n",
2411*4882a593Smuzhiyun 			err);
2412*4882a593Smuzhiyun 		return;
2413*4882a593Smuzhiyun 	}
2414*4882a593Smuzhiyun 
2415*4882a593Smuzhiyun 	/* switch the output clock to the parent pixel clock */
2416*4882a593Smuzhiyun 	err = clk_set_parent(sor->clk, sor->clk_parent);
2417*4882a593Smuzhiyun 	if (err < 0) {
2418*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to select output parent clock: %d\n",
2419*4882a593Smuzhiyun 			err);
2420*4882a593Smuzhiyun 		return;
2421*4882a593Smuzhiyun 	}
2422*4882a593Smuzhiyun 
2423*4882a593Smuzhiyun 	/* adjust clock rate for HDMI 2.0 modes */
2424*4882a593Smuzhiyun 	rate = clk_get_rate(sor->clk_parent);
2425*4882a593Smuzhiyun 
2426*4882a593Smuzhiyun 	if (mode->clock >= 340000)
2427*4882a593Smuzhiyun 		rate /= 2;
2428*4882a593Smuzhiyun 
2429*4882a593Smuzhiyun 	DRM_DEBUG_KMS("setting clock to %lu Hz, mode: %lu Hz\n", rate, pclk);
2430*4882a593Smuzhiyun 
2431*4882a593Smuzhiyun 	clk_set_rate(sor->clk, rate);
2432*4882a593Smuzhiyun 
2433*4882a593Smuzhiyun 	if (!sor->soc->has_nvdisplay) {
2434*4882a593Smuzhiyun 		value = SOR_INPUT_CONTROL_HDMI_SRC_SELECT(dc->pipe);
2435*4882a593Smuzhiyun 
2436*4882a593Smuzhiyun 		/* XXX is this the proper check? */
2437*4882a593Smuzhiyun 		if (mode->clock < 75000)
2438*4882a593Smuzhiyun 			value |= SOR_INPUT_CONTROL_ARM_VIDEO_RANGE_LIMITED;
2439*4882a593Smuzhiyun 
2440*4882a593Smuzhiyun 		tegra_sor_writel(sor, value, SOR_INPUT_CONTROL);
2441*4882a593Smuzhiyun 	}
2442*4882a593Smuzhiyun 
2443*4882a593Smuzhiyun 	max_ac = ((mode->htotal - mode->hdisplay) - SOR_REKEY - 18) / 32;
2444*4882a593Smuzhiyun 
2445*4882a593Smuzhiyun 	value = SOR_HDMI_CTRL_ENABLE | SOR_HDMI_CTRL_MAX_AC_PACKET(max_ac) |
2446*4882a593Smuzhiyun 		SOR_HDMI_CTRL_AUDIO_LAYOUT | SOR_HDMI_CTRL_REKEY(SOR_REKEY);
2447*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_HDMI_CTRL);
2448*4882a593Smuzhiyun 
2449*4882a593Smuzhiyun 	if (!dc->soc->has_nvdisplay) {
2450*4882a593Smuzhiyun 		/* H_PULSE2 setup */
2451*4882a593Smuzhiyun 		pulse_start = h_ref_to_sync +
2452*4882a593Smuzhiyun 			      (mode->hsync_end - mode->hsync_start) +
2453*4882a593Smuzhiyun 			      (mode->htotal - mode->hsync_end) - 10;
2454*4882a593Smuzhiyun 
2455*4882a593Smuzhiyun 		value = PULSE_LAST_END_A | PULSE_QUAL_VACTIVE |
2456*4882a593Smuzhiyun 			PULSE_POLARITY_HIGH | PULSE_MODE_NORMAL;
2457*4882a593Smuzhiyun 		tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL);
2458*4882a593Smuzhiyun 
2459*4882a593Smuzhiyun 		value = PULSE_END(pulse_start + 8) | PULSE_START(pulse_start);
2460*4882a593Smuzhiyun 		tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A);
2461*4882a593Smuzhiyun 
2462*4882a593Smuzhiyun 		value = tegra_dc_readl(dc, DC_DISP_DISP_SIGNAL_OPTIONS0);
2463*4882a593Smuzhiyun 		value |= H_PULSE2_ENABLE;
2464*4882a593Smuzhiyun 		tegra_dc_writel(dc, value, DC_DISP_DISP_SIGNAL_OPTIONS0);
2465*4882a593Smuzhiyun 	}
2466*4882a593Smuzhiyun 
2467*4882a593Smuzhiyun 	/* infoframe setup */
2468*4882a593Smuzhiyun 	err = tegra_sor_hdmi_setup_avi_infoframe(sor, mode);
2469*4882a593Smuzhiyun 	if (err < 0)
2470*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to setup AVI infoframe: %d\n", err);
2471*4882a593Smuzhiyun 
2472*4882a593Smuzhiyun 	/* XXX HDMI audio support not implemented yet */
2473*4882a593Smuzhiyun 	tegra_sor_hdmi_disable_audio_infoframe(sor);
2474*4882a593Smuzhiyun 
2475*4882a593Smuzhiyun 	/* use single TMDS protocol */
2476*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_STATE1);
2477*4882a593Smuzhiyun 	value &= ~SOR_STATE_ASY_PROTOCOL_MASK;
2478*4882a593Smuzhiyun 	value |= SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A;
2479*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_STATE1);
2480*4882a593Smuzhiyun 
2481*4882a593Smuzhiyun 	/* power up pad calibration */
2482*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
2483*4882a593Smuzhiyun 	value &= ~SOR_DP_PADCTL_PAD_CAL_PD;
2484*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
2485*4882a593Smuzhiyun 
2486*4882a593Smuzhiyun 	/* production settings */
2487*4882a593Smuzhiyun 	settings = tegra_sor_hdmi_find_settings(sor, mode->clock * 1000);
2488*4882a593Smuzhiyun 	if (!settings) {
2489*4882a593Smuzhiyun 		dev_err(sor->dev, "no settings for pixel clock %d Hz\n",
2490*4882a593Smuzhiyun 			mode->clock * 1000);
2491*4882a593Smuzhiyun 		return;
2492*4882a593Smuzhiyun 	}
2493*4882a593Smuzhiyun 
2494*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->pll0);
2495*4882a593Smuzhiyun 	value &= ~SOR_PLL0_ICHPMP_MASK;
2496*4882a593Smuzhiyun 	value &= ~SOR_PLL0_FILTER_MASK;
2497*4882a593Smuzhiyun 	value &= ~SOR_PLL0_VCOCAP_MASK;
2498*4882a593Smuzhiyun 	value |= SOR_PLL0_ICHPMP(settings->ichpmp);
2499*4882a593Smuzhiyun 	value |= SOR_PLL0_FILTER(settings->filter);
2500*4882a593Smuzhiyun 	value |= SOR_PLL0_VCOCAP(settings->vcocap);
2501*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
2502*4882a593Smuzhiyun 
2503*4882a593Smuzhiyun 	/* XXX not in TRM */
2504*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->pll1);
2505*4882a593Smuzhiyun 	value &= ~SOR_PLL1_LOADADJ_MASK;
2506*4882a593Smuzhiyun 	value &= ~SOR_PLL1_TMDS_TERMADJ_MASK;
2507*4882a593Smuzhiyun 	value |= SOR_PLL1_LOADADJ(settings->loadadj);
2508*4882a593Smuzhiyun 	value |= SOR_PLL1_TMDS_TERMADJ(settings->tmds_termadj);
2509*4882a593Smuzhiyun 	value |= SOR_PLL1_TMDS_TERM;
2510*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->pll1);
2511*4882a593Smuzhiyun 
2512*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->pll3);
2513*4882a593Smuzhiyun 	value &= ~SOR_PLL3_BG_TEMP_COEF_MASK;
2514*4882a593Smuzhiyun 	value &= ~SOR_PLL3_BG_VREF_LEVEL_MASK;
2515*4882a593Smuzhiyun 	value &= ~SOR_PLL3_AVDD10_LEVEL_MASK;
2516*4882a593Smuzhiyun 	value &= ~SOR_PLL3_AVDD14_LEVEL_MASK;
2517*4882a593Smuzhiyun 	value |= SOR_PLL3_BG_TEMP_COEF(settings->bg_temp_coef);
2518*4882a593Smuzhiyun 	value |= SOR_PLL3_BG_VREF_LEVEL(settings->bg_vref_level);
2519*4882a593Smuzhiyun 	value |= SOR_PLL3_AVDD10_LEVEL(settings->avdd10_level);
2520*4882a593Smuzhiyun 	value |= SOR_PLL3_AVDD14_LEVEL(settings->avdd14_level);
2521*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->pll3);
2522*4882a593Smuzhiyun 
2523*4882a593Smuzhiyun 	value = settings->drive_current[3] << 24 |
2524*4882a593Smuzhiyun 		settings->drive_current[2] << 16 |
2525*4882a593Smuzhiyun 		settings->drive_current[1] <<  8 |
2526*4882a593Smuzhiyun 		settings->drive_current[0] <<  0;
2527*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_LANE_DRIVE_CURRENT0);
2528*4882a593Smuzhiyun 
2529*4882a593Smuzhiyun 	value = settings->preemphasis[3] << 24 |
2530*4882a593Smuzhiyun 		settings->preemphasis[2] << 16 |
2531*4882a593Smuzhiyun 		settings->preemphasis[1] <<  8 |
2532*4882a593Smuzhiyun 		settings->preemphasis[0] <<  0;
2533*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_LANE_PREEMPHASIS0);
2534*4882a593Smuzhiyun 
2535*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
2536*4882a593Smuzhiyun 	value &= ~SOR_DP_PADCTL_TX_PU_MASK;
2537*4882a593Smuzhiyun 	value |= SOR_DP_PADCTL_TX_PU_ENABLE;
2538*4882a593Smuzhiyun 	value |= SOR_DP_PADCTL_TX_PU(settings->tx_pu_value);
2539*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
2540*4882a593Smuzhiyun 
2541*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl2);
2542*4882a593Smuzhiyun 	value &= ~SOR_DP_PADCTL_SPAREPLL_MASK;
2543*4882a593Smuzhiyun 	value |= SOR_DP_PADCTL_SPAREPLL(settings->sparepll);
2544*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl2);
2545*4882a593Smuzhiyun 
2546*4882a593Smuzhiyun 	/* power down pad calibration */
2547*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->dp_padctl0);
2548*4882a593Smuzhiyun 	value |= SOR_DP_PADCTL_PAD_CAL_PD;
2549*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->dp_padctl0);
2550*4882a593Smuzhiyun 
2551*4882a593Smuzhiyun 	if (!dc->soc->has_nvdisplay) {
2552*4882a593Smuzhiyun 		/* miscellaneous display controller settings */
2553*4882a593Smuzhiyun 		value = VSYNC_H_POSITION(1);
2554*4882a593Smuzhiyun 		tegra_dc_writel(dc, value, DC_DISP_DISP_TIMING_OPTIONS);
2555*4882a593Smuzhiyun 	}
2556*4882a593Smuzhiyun 
2557*4882a593Smuzhiyun 	value = tegra_dc_readl(dc, DC_DISP_DISP_COLOR_CONTROL);
2558*4882a593Smuzhiyun 	value &= ~DITHER_CONTROL_MASK;
2559*4882a593Smuzhiyun 	value &= ~BASE_COLOR_SIZE_MASK;
2560*4882a593Smuzhiyun 
2561*4882a593Smuzhiyun 	switch (state->bpc) {
2562*4882a593Smuzhiyun 	case 6:
2563*4882a593Smuzhiyun 		value |= BASE_COLOR_SIZE_666;
2564*4882a593Smuzhiyun 		break;
2565*4882a593Smuzhiyun 
2566*4882a593Smuzhiyun 	case 8:
2567*4882a593Smuzhiyun 		value |= BASE_COLOR_SIZE_888;
2568*4882a593Smuzhiyun 		break;
2569*4882a593Smuzhiyun 
2570*4882a593Smuzhiyun 	case 10:
2571*4882a593Smuzhiyun 		value |= BASE_COLOR_SIZE_101010;
2572*4882a593Smuzhiyun 		break;
2573*4882a593Smuzhiyun 
2574*4882a593Smuzhiyun 	case 12:
2575*4882a593Smuzhiyun 		value |= BASE_COLOR_SIZE_121212;
2576*4882a593Smuzhiyun 		break;
2577*4882a593Smuzhiyun 
2578*4882a593Smuzhiyun 	default:
2579*4882a593Smuzhiyun 		WARN(1, "%u bits-per-color not supported\n", state->bpc);
2580*4882a593Smuzhiyun 		value |= BASE_COLOR_SIZE_888;
2581*4882a593Smuzhiyun 		break;
2582*4882a593Smuzhiyun 	}
2583*4882a593Smuzhiyun 
2584*4882a593Smuzhiyun 	tegra_dc_writel(dc, value, DC_DISP_DISP_COLOR_CONTROL);
2585*4882a593Smuzhiyun 
2586*4882a593Smuzhiyun 	/* XXX set display head owner */
2587*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_STATE1);
2588*4882a593Smuzhiyun 	value &= ~SOR_STATE_ASY_OWNER_MASK;
2589*4882a593Smuzhiyun 	value |= SOR_STATE_ASY_OWNER(1 + dc->pipe);
2590*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_STATE1);
2591*4882a593Smuzhiyun 
2592*4882a593Smuzhiyun 	err = tegra_sor_power_up(sor, 250);
2593*4882a593Smuzhiyun 	if (err < 0)
2594*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to power up SOR: %d\n", err);
2595*4882a593Smuzhiyun 
2596*4882a593Smuzhiyun 	/* configure dynamic range of output */
2597*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->head_state0 + dc->pipe);
2598*4882a593Smuzhiyun 	value &= ~SOR_HEAD_STATE_RANGECOMPRESS_MASK;
2599*4882a593Smuzhiyun 	value &= ~SOR_HEAD_STATE_DYNRANGE_MASK;
2600*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->head_state0 + dc->pipe);
2601*4882a593Smuzhiyun 
2602*4882a593Smuzhiyun 	/* configure colorspace */
2603*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->head_state0 + dc->pipe);
2604*4882a593Smuzhiyun 	value &= ~SOR_HEAD_STATE_COLORSPACE_MASK;
2605*4882a593Smuzhiyun 	value |= SOR_HEAD_STATE_COLORSPACE_RGB;
2606*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->head_state0 + dc->pipe);
2607*4882a593Smuzhiyun 
2608*4882a593Smuzhiyun 	tegra_sor_mode_set(sor, mode, state);
2609*4882a593Smuzhiyun 
2610*4882a593Smuzhiyun 	tegra_sor_update(sor);
2611*4882a593Smuzhiyun 
2612*4882a593Smuzhiyun 	/* program preamble timing in SOR (XXX) */
2613*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_DP_SPARE0);
2614*4882a593Smuzhiyun 	value &= ~SOR_DP_SPARE_DISP_VIDEO_PREAMBLE;
2615*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_DP_SPARE0);
2616*4882a593Smuzhiyun 
2617*4882a593Smuzhiyun 	err = tegra_sor_attach(sor);
2618*4882a593Smuzhiyun 	if (err < 0)
2619*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to attach SOR: %d\n", err);
2620*4882a593Smuzhiyun 
2621*4882a593Smuzhiyun 	/* enable display to SOR clock and generate HDMI preamble */
2622*4882a593Smuzhiyun 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
2623*4882a593Smuzhiyun 
2624*4882a593Smuzhiyun 	if (!sor->soc->has_nvdisplay)
2625*4882a593Smuzhiyun 		value |= SOR1_TIMING_CYA;
2626*4882a593Smuzhiyun 
2627*4882a593Smuzhiyun 	value |= SOR_ENABLE(sor->index);
2628*4882a593Smuzhiyun 
2629*4882a593Smuzhiyun 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
2630*4882a593Smuzhiyun 
2631*4882a593Smuzhiyun 	if (dc->soc->has_nvdisplay) {
2632*4882a593Smuzhiyun 		value = tegra_dc_readl(dc, DC_DISP_CORE_SOR_SET_CONTROL(sor->index));
2633*4882a593Smuzhiyun 		value &= ~PROTOCOL_MASK;
2634*4882a593Smuzhiyun 		value |= PROTOCOL_SINGLE_TMDS_A;
2635*4882a593Smuzhiyun 		tegra_dc_writel(dc, value, DC_DISP_CORE_SOR_SET_CONTROL(sor->index));
2636*4882a593Smuzhiyun 	}
2637*4882a593Smuzhiyun 
2638*4882a593Smuzhiyun 	tegra_dc_commit(dc);
2639*4882a593Smuzhiyun 
2640*4882a593Smuzhiyun 	err = tegra_sor_wakeup(sor);
2641*4882a593Smuzhiyun 	if (err < 0)
2642*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to wakeup SOR: %d\n", err);
2643*4882a593Smuzhiyun 
2644*4882a593Smuzhiyun 	tegra_sor_hdmi_scdc_start(sor);
2645*4882a593Smuzhiyun 	tegra_sor_audio_prepare(sor);
2646*4882a593Smuzhiyun }
2647*4882a593Smuzhiyun 
2648*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs tegra_sor_hdmi_helpers = {
2649*4882a593Smuzhiyun 	.disable = tegra_sor_hdmi_disable,
2650*4882a593Smuzhiyun 	.enable = tegra_sor_hdmi_enable,
2651*4882a593Smuzhiyun 	.atomic_check = tegra_sor_encoder_atomic_check,
2652*4882a593Smuzhiyun };
2653*4882a593Smuzhiyun 
tegra_sor_dp_disable(struct drm_encoder * encoder)2654*4882a593Smuzhiyun static void tegra_sor_dp_disable(struct drm_encoder *encoder)
2655*4882a593Smuzhiyun {
2656*4882a593Smuzhiyun 	struct tegra_output *output = encoder_to_output(encoder);
2657*4882a593Smuzhiyun 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
2658*4882a593Smuzhiyun 	struct tegra_sor *sor = to_sor(output);
2659*4882a593Smuzhiyun 	u32 value;
2660*4882a593Smuzhiyun 	int err;
2661*4882a593Smuzhiyun 
2662*4882a593Smuzhiyun 	if (output->panel)
2663*4882a593Smuzhiyun 		drm_panel_disable(output->panel);
2664*4882a593Smuzhiyun 
2665*4882a593Smuzhiyun 	/*
2666*4882a593Smuzhiyun 	 * Do not attempt to power down a DP link if we're not connected since
2667*4882a593Smuzhiyun 	 * the AUX transactions would just be timing out.
2668*4882a593Smuzhiyun 	 */
2669*4882a593Smuzhiyun 	if (output->connector.status != connector_status_disconnected) {
2670*4882a593Smuzhiyun 		err = drm_dp_link_power_down(sor->aux, &sor->link);
2671*4882a593Smuzhiyun 		if (err < 0)
2672*4882a593Smuzhiyun 			dev_err(sor->dev, "failed to power down link: %d\n",
2673*4882a593Smuzhiyun 				err);
2674*4882a593Smuzhiyun 	}
2675*4882a593Smuzhiyun 
2676*4882a593Smuzhiyun 	err = tegra_sor_detach(sor);
2677*4882a593Smuzhiyun 	if (err < 0)
2678*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to detach SOR: %d\n", err);
2679*4882a593Smuzhiyun 
2680*4882a593Smuzhiyun 	tegra_sor_writel(sor, 0, SOR_STATE1);
2681*4882a593Smuzhiyun 	tegra_sor_update(sor);
2682*4882a593Smuzhiyun 
2683*4882a593Smuzhiyun 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
2684*4882a593Smuzhiyun 	value &= ~SOR_ENABLE(sor->index);
2685*4882a593Smuzhiyun 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
2686*4882a593Smuzhiyun 	tegra_dc_commit(dc);
2687*4882a593Smuzhiyun 
2688*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_STATE1);
2689*4882a593Smuzhiyun 	value &= ~SOR_STATE_ASY_PROTOCOL_MASK;
2690*4882a593Smuzhiyun 	value &= ~SOR_STATE_ASY_SUBOWNER_MASK;
2691*4882a593Smuzhiyun 	value &= ~SOR_STATE_ASY_OWNER_MASK;
2692*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_STATE1);
2693*4882a593Smuzhiyun 	tegra_sor_update(sor);
2694*4882a593Smuzhiyun 
2695*4882a593Smuzhiyun 	/* switch to safe parent clock */
2696*4882a593Smuzhiyun 	err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
2697*4882a593Smuzhiyun 	if (err < 0)
2698*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to set safe clock: %d\n", err);
2699*4882a593Smuzhiyun 
2700*4882a593Smuzhiyun 	err = tegra_sor_power_down(sor);
2701*4882a593Smuzhiyun 	if (err < 0)
2702*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to power down SOR: %d\n", err);
2703*4882a593Smuzhiyun 
2704*4882a593Smuzhiyun 	err = tegra_io_pad_power_disable(sor->pad);
2705*4882a593Smuzhiyun 	if (err < 0)
2706*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to power off I/O pad: %d\n", err);
2707*4882a593Smuzhiyun 
2708*4882a593Smuzhiyun 	err = drm_dp_aux_disable(sor->aux);
2709*4882a593Smuzhiyun 	if (err < 0)
2710*4882a593Smuzhiyun 		dev_err(sor->dev, "failed disable DPAUX: %d\n", err);
2711*4882a593Smuzhiyun 
2712*4882a593Smuzhiyun 	if (output->panel)
2713*4882a593Smuzhiyun 		drm_panel_unprepare(output->panel);
2714*4882a593Smuzhiyun 
2715*4882a593Smuzhiyun 	host1x_client_suspend(&sor->client);
2716*4882a593Smuzhiyun }
2717*4882a593Smuzhiyun 
tegra_sor_dp_enable(struct drm_encoder * encoder)2718*4882a593Smuzhiyun static void tegra_sor_dp_enable(struct drm_encoder *encoder)
2719*4882a593Smuzhiyun {
2720*4882a593Smuzhiyun 	struct tegra_output *output = encoder_to_output(encoder);
2721*4882a593Smuzhiyun 	struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
2722*4882a593Smuzhiyun 	struct tegra_sor *sor = to_sor(output);
2723*4882a593Smuzhiyun 	struct tegra_sor_config config;
2724*4882a593Smuzhiyun 	struct tegra_sor_state *state;
2725*4882a593Smuzhiyun 	struct drm_display_mode *mode;
2726*4882a593Smuzhiyun 	struct drm_display_info *info;
2727*4882a593Smuzhiyun 	unsigned int i;
2728*4882a593Smuzhiyun 	u32 value;
2729*4882a593Smuzhiyun 	int err;
2730*4882a593Smuzhiyun 
2731*4882a593Smuzhiyun 	state = to_sor_state(output->connector.state);
2732*4882a593Smuzhiyun 	mode = &encoder->crtc->state->adjusted_mode;
2733*4882a593Smuzhiyun 	info = &output->connector.display_info;
2734*4882a593Smuzhiyun 
2735*4882a593Smuzhiyun 	err = host1x_client_resume(&sor->client);
2736*4882a593Smuzhiyun 	if (err < 0) {
2737*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to resume: %d\n", err);
2738*4882a593Smuzhiyun 		return;
2739*4882a593Smuzhiyun 	}
2740*4882a593Smuzhiyun 
2741*4882a593Smuzhiyun 	/* switch to safe parent clock */
2742*4882a593Smuzhiyun 	err = tegra_sor_set_parent_clock(sor, sor->clk_safe);
2743*4882a593Smuzhiyun 	if (err < 0)
2744*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to set safe parent clock: %d\n", err);
2745*4882a593Smuzhiyun 
2746*4882a593Smuzhiyun 	err = tegra_io_pad_power_enable(sor->pad);
2747*4882a593Smuzhiyun 	if (err < 0)
2748*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to power on LVDS rail: %d\n", err);
2749*4882a593Smuzhiyun 
2750*4882a593Smuzhiyun 	usleep_range(20, 100);
2751*4882a593Smuzhiyun 
2752*4882a593Smuzhiyun 	err = drm_dp_aux_enable(sor->aux);
2753*4882a593Smuzhiyun 	if (err < 0)
2754*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to enable DPAUX: %d\n", err);
2755*4882a593Smuzhiyun 
2756*4882a593Smuzhiyun 	err = drm_dp_link_probe(sor->aux, &sor->link);
2757*4882a593Smuzhiyun 	if (err < 0)
2758*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to probe DP link: %d\n", err);
2759*4882a593Smuzhiyun 
2760*4882a593Smuzhiyun 	tegra_sor_filter_rates(sor);
2761*4882a593Smuzhiyun 
2762*4882a593Smuzhiyun 	err = drm_dp_link_choose(&sor->link, mode, info);
2763*4882a593Smuzhiyun 	if (err < 0)
2764*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to choose link: %d\n", err);
2765*4882a593Smuzhiyun 
2766*4882a593Smuzhiyun 	if (output->panel)
2767*4882a593Smuzhiyun 		drm_panel_prepare(output->panel);
2768*4882a593Smuzhiyun 
2769*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
2770*4882a593Smuzhiyun 	value &= ~SOR_PLL2_BANDGAP_POWERDOWN;
2771*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
2772*4882a593Smuzhiyun 
2773*4882a593Smuzhiyun 	usleep_range(20, 40);
2774*4882a593Smuzhiyun 
2775*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->pll3);
2776*4882a593Smuzhiyun 	value |= SOR_PLL3_PLL_VDD_MODE_3V3;
2777*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->pll3);
2778*4882a593Smuzhiyun 
2779*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->pll0);
2780*4882a593Smuzhiyun 	value &= ~(SOR_PLL0_VCOPD | SOR_PLL0_PWR);
2781*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
2782*4882a593Smuzhiyun 
2783*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
2784*4882a593Smuzhiyun 	value &= ~SOR_PLL2_SEQ_PLLCAPPD_ENFORCE;
2785*4882a593Smuzhiyun 	value |= SOR_PLL2_SEQ_PLLCAPPD;
2786*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
2787*4882a593Smuzhiyun 
2788*4882a593Smuzhiyun 	usleep_range(200, 400);
2789*4882a593Smuzhiyun 
2790*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->pll2);
2791*4882a593Smuzhiyun 	value &= ~SOR_PLL2_POWERDOWN_OVERRIDE;
2792*4882a593Smuzhiyun 	value &= ~SOR_PLL2_PORT_POWERDOWN;
2793*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->pll2);
2794*4882a593Smuzhiyun 
2795*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_CLK_CNTRL);
2796*4882a593Smuzhiyun 	value &= ~SOR_CLK_CNTRL_DP_CLK_SEL_MASK;
2797*4882a593Smuzhiyun 
2798*4882a593Smuzhiyun 	if (output->panel)
2799*4882a593Smuzhiyun 		value |= SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK;
2800*4882a593Smuzhiyun 	else
2801*4882a593Smuzhiyun 		value |= SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_DPCLK;
2802*4882a593Smuzhiyun 
2803*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_CLK_CNTRL);
2804*4882a593Smuzhiyun 
2805*4882a593Smuzhiyun 	usleep_range(200, 400);
2806*4882a593Smuzhiyun 
2807*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_DP_SPARE0);
2808*4882a593Smuzhiyun 	/* XXX not in TRM */
2809*4882a593Smuzhiyun 	if (output->panel)
2810*4882a593Smuzhiyun 		value |= SOR_DP_SPARE_PANEL_INTERNAL;
2811*4882a593Smuzhiyun 	else
2812*4882a593Smuzhiyun 		value &= ~SOR_DP_SPARE_PANEL_INTERNAL;
2813*4882a593Smuzhiyun 
2814*4882a593Smuzhiyun 	value |= SOR_DP_SPARE_SEQ_ENABLE;
2815*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_DP_SPARE0);
2816*4882a593Smuzhiyun 
2817*4882a593Smuzhiyun 	/* XXX not in TRM */
2818*4882a593Smuzhiyun 	tegra_sor_writel(sor, 0, SOR_LVDS);
2819*4882a593Smuzhiyun 
2820*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, sor->soc->regs->pll0);
2821*4882a593Smuzhiyun 	value &= ~SOR_PLL0_ICHPMP_MASK;
2822*4882a593Smuzhiyun 	value &= ~SOR_PLL0_VCOCAP_MASK;
2823*4882a593Smuzhiyun 	value |= SOR_PLL0_ICHPMP(0x1);
2824*4882a593Smuzhiyun 	value |= SOR_PLL0_VCOCAP(0x3);
2825*4882a593Smuzhiyun 	value |= SOR_PLL0_RESISTOR_EXT;
2826*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, sor->soc->regs->pll0);
2827*4882a593Smuzhiyun 
2828*4882a593Smuzhiyun 	/* XXX not in TRM */
2829*4882a593Smuzhiyun 	for (value = 0, i = 0; i < 5; i++)
2830*4882a593Smuzhiyun 		value |= SOR_XBAR_CTRL_LINK0_XSEL(i, sor->soc->xbar_cfg[i]) |
2831*4882a593Smuzhiyun 			 SOR_XBAR_CTRL_LINK1_XSEL(i, i);
2832*4882a593Smuzhiyun 
2833*4882a593Smuzhiyun 	tegra_sor_writel(sor, 0x00000000, SOR_XBAR_POL);
2834*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_XBAR_CTRL);
2835*4882a593Smuzhiyun 
2836*4882a593Smuzhiyun 	/*
2837*4882a593Smuzhiyun 	 * Switch the pad clock to the DP clock. Note that we cannot actually
2838*4882a593Smuzhiyun 	 * do this because Tegra186 and later don't support clk_set_parent()
2839*4882a593Smuzhiyun 	 * on the sorX_pad_clkout clocks. We already do the equivalent above
2840*4882a593Smuzhiyun 	 * using the DP_CLK_SEL mux of the SOR_CLK_CNTRL register.
2841*4882a593Smuzhiyun 	 */
2842*4882a593Smuzhiyun #if 0
2843*4882a593Smuzhiyun 	err = clk_set_parent(sor->clk_pad, sor->clk_parent);
2844*4882a593Smuzhiyun 	if (err < 0) {
2845*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to select pad parent clock: %d\n",
2846*4882a593Smuzhiyun 			err);
2847*4882a593Smuzhiyun 		return;
2848*4882a593Smuzhiyun 	}
2849*4882a593Smuzhiyun #endif
2850*4882a593Smuzhiyun 
2851*4882a593Smuzhiyun 	/* switch the SOR clock to the pad clock */
2852*4882a593Smuzhiyun 	err = tegra_sor_set_parent_clock(sor, sor->clk_pad);
2853*4882a593Smuzhiyun 	if (err < 0) {
2854*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to select SOR parent clock: %d\n",
2855*4882a593Smuzhiyun 			err);
2856*4882a593Smuzhiyun 		return;
2857*4882a593Smuzhiyun 	}
2858*4882a593Smuzhiyun 
2859*4882a593Smuzhiyun 	/* switch the output clock to the parent pixel clock */
2860*4882a593Smuzhiyun 	err = clk_set_parent(sor->clk, sor->clk_parent);
2861*4882a593Smuzhiyun 	if (err < 0) {
2862*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to select output parent clock: %d\n",
2863*4882a593Smuzhiyun 			err);
2864*4882a593Smuzhiyun 		return;
2865*4882a593Smuzhiyun 	}
2866*4882a593Smuzhiyun 
2867*4882a593Smuzhiyun 	/* use DP-A protocol */
2868*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_STATE1);
2869*4882a593Smuzhiyun 	value &= ~SOR_STATE_ASY_PROTOCOL_MASK;
2870*4882a593Smuzhiyun 	value |= SOR_STATE_ASY_PROTOCOL_DP_A;
2871*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_STATE1);
2872*4882a593Smuzhiyun 
2873*4882a593Smuzhiyun 	/* enable port */
2874*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_DP_LINKCTL0);
2875*4882a593Smuzhiyun 	value |= SOR_DP_LINKCTL_ENABLE;
2876*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_DP_LINKCTL0);
2877*4882a593Smuzhiyun 
2878*4882a593Smuzhiyun 	tegra_sor_dp_term_calibrate(sor);
2879*4882a593Smuzhiyun 
2880*4882a593Smuzhiyun 	err = drm_dp_link_train(&sor->link);
2881*4882a593Smuzhiyun 	if (err < 0)
2882*4882a593Smuzhiyun 		dev_err(sor->dev, "link training failed: %d\n", err);
2883*4882a593Smuzhiyun 	else
2884*4882a593Smuzhiyun 		dev_dbg(sor->dev, "link training succeeded\n");
2885*4882a593Smuzhiyun 
2886*4882a593Smuzhiyun 	err = drm_dp_link_power_up(sor->aux, &sor->link);
2887*4882a593Smuzhiyun 	if (err < 0)
2888*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to power up DP link: %d\n", err);
2889*4882a593Smuzhiyun 
2890*4882a593Smuzhiyun 	/* compute configuration */
2891*4882a593Smuzhiyun 	memset(&config, 0, sizeof(config));
2892*4882a593Smuzhiyun 	config.bits_per_pixel = state->bpc * 3;
2893*4882a593Smuzhiyun 
2894*4882a593Smuzhiyun 	err = tegra_sor_compute_config(sor, mode, &config, &sor->link);
2895*4882a593Smuzhiyun 	if (err < 0)
2896*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to compute configuration: %d\n", err);
2897*4882a593Smuzhiyun 
2898*4882a593Smuzhiyun 	tegra_sor_apply_config(sor, &config);
2899*4882a593Smuzhiyun 	tegra_sor_mode_set(sor, mode, state);
2900*4882a593Smuzhiyun 
2901*4882a593Smuzhiyun 	if (output->panel) {
2902*4882a593Smuzhiyun 		/* CSTM (LVDS, link A/B, upper) */
2903*4882a593Smuzhiyun 		value = SOR_CSTM_LVDS | SOR_CSTM_LINK_ACT_A | SOR_CSTM_LINK_ACT_B |
2904*4882a593Smuzhiyun 			SOR_CSTM_UPPER;
2905*4882a593Smuzhiyun 		tegra_sor_writel(sor, value, SOR_CSTM);
2906*4882a593Smuzhiyun 
2907*4882a593Smuzhiyun 		/* PWM setup */
2908*4882a593Smuzhiyun 		err = tegra_sor_setup_pwm(sor, 250);
2909*4882a593Smuzhiyun 		if (err < 0)
2910*4882a593Smuzhiyun 			dev_err(sor->dev, "failed to setup PWM: %d\n", err);
2911*4882a593Smuzhiyun 	}
2912*4882a593Smuzhiyun 
2913*4882a593Smuzhiyun 	tegra_sor_update(sor);
2914*4882a593Smuzhiyun 
2915*4882a593Smuzhiyun 	err = tegra_sor_power_up(sor, 250);
2916*4882a593Smuzhiyun 	if (err < 0)
2917*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to power up SOR: %d\n", err);
2918*4882a593Smuzhiyun 
2919*4882a593Smuzhiyun 	/* attach and wake up */
2920*4882a593Smuzhiyun 	err = tegra_sor_attach(sor);
2921*4882a593Smuzhiyun 	if (err < 0)
2922*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to attach SOR: %d\n", err);
2923*4882a593Smuzhiyun 
2924*4882a593Smuzhiyun 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
2925*4882a593Smuzhiyun 	value |= SOR_ENABLE(sor->index);
2926*4882a593Smuzhiyun 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
2927*4882a593Smuzhiyun 
2928*4882a593Smuzhiyun 	tegra_dc_commit(dc);
2929*4882a593Smuzhiyun 
2930*4882a593Smuzhiyun 	err = tegra_sor_wakeup(sor);
2931*4882a593Smuzhiyun 	if (err < 0)
2932*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to wakeup SOR: %d\n", err);
2933*4882a593Smuzhiyun 
2934*4882a593Smuzhiyun 	if (output->panel)
2935*4882a593Smuzhiyun 		drm_panel_enable(output->panel);
2936*4882a593Smuzhiyun }
2937*4882a593Smuzhiyun 
2938*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs tegra_sor_dp_helpers = {
2939*4882a593Smuzhiyun 	.disable = tegra_sor_dp_disable,
2940*4882a593Smuzhiyun 	.enable = tegra_sor_dp_enable,
2941*4882a593Smuzhiyun 	.atomic_check = tegra_sor_encoder_atomic_check,
2942*4882a593Smuzhiyun };
2943*4882a593Smuzhiyun 
tegra_sor_disable_regulator(void * data)2944*4882a593Smuzhiyun static void tegra_sor_disable_regulator(void *data)
2945*4882a593Smuzhiyun {
2946*4882a593Smuzhiyun 	struct regulator *reg = data;
2947*4882a593Smuzhiyun 
2948*4882a593Smuzhiyun 	regulator_disable(reg);
2949*4882a593Smuzhiyun }
2950*4882a593Smuzhiyun 
tegra_sor_enable_regulator(struct tegra_sor * sor,struct regulator * reg)2951*4882a593Smuzhiyun static int tegra_sor_enable_regulator(struct tegra_sor *sor, struct regulator *reg)
2952*4882a593Smuzhiyun {
2953*4882a593Smuzhiyun 	int err;
2954*4882a593Smuzhiyun 
2955*4882a593Smuzhiyun 	err = regulator_enable(reg);
2956*4882a593Smuzhiyun 	if (err)
2957*4882a593Smuzhiyun 		return err;
2958*4882a593Smuzhiyun 
2959*4882a593Smuzhiyun 	return devm_add_action_or_reset(sor->dev, tegra_sor_disable_regulator, reg);
2960*4882a593Smuzhiyun }
2961*4882a593Smuzhiyun 
tegra_sor_hdmi_probe(struct tegra_sor * sor)2962*4882a593Smuzhiyun static int tegra_sor_hdmi_probe(struct tegra_sor *sor)
2963*4882a593Smuzhiyun {
2964*4882a593Smuzhiyun 	int err;
2965*4882a593Smuzhiyun 
2966*4882a593Smuzhiyun 	sor->avdd_io_supply = devm_regulator_get(sor->dev, "avdd-io-hdmi-dp");
2967*4882a593Smuzhiyun 	if (IS_ERR(sor->avdd_io_supply)) {
2968*4882a593Smuzhiyun 		dev_err(sor->dev, "cannot get AVDD I/O supply: %ld\n",
2969*4882a593Smuzhiyun 			PTR_ERR(sor->avdd_io_supply));
2970*4882a593Smuzhiyun 		return PTR_ERR(sor->avdd_io_supply);
2971*4882a593Smuzhiyun 	}
2972*4882a593Smuzhiyun 
2973*4882a593Smuzhiyun 	err = tegra_sor_enable_regulator(sor, sor->avdd_io_supply);
2974*4882a593Smuzhiyun 	if (err < 0) {
2975*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to enable AVDD I/O supply: %d\n",
2976*4882a593Smuzhiyun 			err);
2977*4882a593Smuzhiyun 		return err;
2978*4882a593Smuzhiyun 	}
2979*4882a593Smuzhiyun 
2980*4882a593Smuzhiyun 	sor->vdd_pll_supply = devm_regulator_get(sor->dev, "vdd-hdmi-dp-pll");
2981*4882a593Smuzhiyun 	if (IS_ERR(sor->vdd_pll_supply)) {
2982*4882a593Smuzhiyun 		dev_err(sor->dev, "cannot get VDD PLL supply: %ld\n",
2983*4882a593Smuzhiyun 			PTR_ERR(sor->vdd_pll_supply));
2984*4882a593Smuzhiyun 		return PTR_ERR(sor->vdd_pll_supply);
2985*4882a593Smuzhiyun 	}
2986*4882a593Smuzhiyun 
2987*4882a593Smuzhiyun 	err = tegra_sor_enable_regulator(sor, sor->vdd_pll_supply);
2988*4882a593Smuzhiyun 	if (err < 0) {
2989*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to enable VDD PLL supply: %d\n",
2990*4882a593Smuzhiyun 			err);
2991*4882a593Smuzhiyun 		return err;
2992*4882a593Smuzhiyun 	}
2993*4882a593Smuzhiyun 
2994*4882a593Smuzhiyun 	sor->hdmi_supply = devm_regulator_get(sor->dev, "hdmi");
2995*4882a593Smuzhiyun 	if (IS_ERR(sor->hdmi_supply)) {
2996*4882a593Smuzhiyun 		dev_err(sor->dev, "cannot get HDMI supply: %ld\n",
2997*4882a593Smuzhiyun 			PTR_ERR(sor->hdmi_supply));
2998*4882a593Smuzhiyun 		return PTR_ERR(sor->hdmi_supply);
2999*4882a593Smuzhiyun 	}
3000*4882a593Smuzhiyun 
3001*4882a593Smuzhiyun 	err = tegra_sor_enable_regulator(sor, sor->hdmi_supply);
3002*4882a593Smuzhiyun 	if (err < 0) {
3003*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to enable HDMI supply: %d\n", err);
3004*4882a593Smuzhiyun 		return err;
3005*4882a593Smuzhiyun 	}
3006*4882a593Smuzhiyun 
3007*4882a593Smuzhiyun 	INIT_DELAYED_WORK(&sor->scdc, tegra_sor_hdmi_scdc_work);
3008*4882a593Smuzhiyun 
3009*4882a593Smuzhiyun 	return 0;
3010*4882a593Smuzhiyun }
3011*4882a593Smuzhiyun 
3012*4882a593Smuzhiyun static const struct tegra_sor_ops tegra_sor_hdmi_ops = {
3013*4882a593Smuzhiyun 	.name = "HDMI",
3014*4882a593Smuzhiyun 	.probe = tegra_sor_hdmi_probe,
3015*4882a593Smuzhiyun 	.audio_enable = tegra_sor_hdmi_audio_enable,
3016*4882a593Smuzhiyun 	.audio_disable = tegra_sor_hdmi_audio_disable,
3017*4882a593Smuzhiyun };
3018*4882a593Smuzhiyun 
tegra_sor_dp_probe(struct tegra_sor * sor)3019*4882a593Smuzhiyun static int tegra_sor_dp_probe(struct tegra_sor *sor)
3020*4882a593Smuzhiyun {
3021*4882a593Smuzhiyun 	int err;
3022*4882a593Smuzhiyun 
3023*4882a593Smuzhiyun 	sor->avdd_io_supply = devm_regulator_get(sor->dev, "avdd-io-hdmi-dp");
3024*4882a593Smuzhiyun 	if (IS_ERR(sor->avdd_io_supply))
3025*4882a593Smuzhiyun 		return PTR_ERR(sor->avdd_io_supply);
3026*4882a593Smuzhiyun 
3027*4882a593Smuzhiyun 	err = tegra_sor_enable_regulator(sor, sor->avdd_io_supply);
3028*4882a593Smuzhiyun 	if (err < 0)
3029*4882a593Smuzhiyun 		return err;
3030*4882a593Smuzhiyun 
3031*4882a593Smuzhiyun 	sor->vdd_pll_supply = devm_regulator_get(sor->dev, "vdd-hdmi-dp-pll");
3032*4882a593Smuzhiyun 	if (IS_ERR(sor->vdd_pll_supply))
3033*4882a593Smuzhiyun 		return PTR_ERR(sor->vdd_pll_supply);
3034*4882a593Smuzhiyun 
3035*4882a593Smuzhiyun 	err = tegra_sor_enable_regulator(sor, sor->vdd_pll_supply);
3036*4882a593Smuzhiyun 	if (err < 0)
3037*4882a593Smuzhiyun 		return err;
3038*4882a593Smuzhiyun 
3039*4882a593Smuzhiyun 	return 0;
3040*4882a593Smuzhiyun }
3041*4882a593Smuzhiyun 
3042*4882a593Smuzhiyun static const struct tegra_sor_ops tegra_sor_dp_ops = {
3043*4882a593Smuzhiyun 	.name = "DP",
3044*4882a593Smuzhiyun 	.probe = tegra_sor_dp_probe,
3045*4882a593Smuzhiyun };
3046*4882a593Smuzhiyun 
tegra_sor_init(struct host1x_client * client)3047*4882a593Smuzhiyun static int tegra_sor_init(struct host1x_client *client)
3048*4882a593Smuzhiyun {
3049*4882a593Smuzhiyun 	struct drm_device *drm = dev_get_drvdata(client->host);
3050*4882a593Smuzhiyun 	const struct drm_encoder_helper_funcs *helpers = NULL;
3051*4882a593Smuzhiyun 	struct tegra_sor *sor = host1x_client_to_sor(client);
3052*4882a593Smuzhiyun 	int connector = DRM_MODE_CONNECTOR_Unknown;
3053*4882a593Smuzhiyun 	int encoder = DRM_MODE_ENCODER_NONE;
3054*4882a593Smuzhiyun 	int err;
3055*4882a593Smuzhiyun 
3056*4882a593Smuzhiyun 	if (!sor->aux) {
3057*4882a593Smuzhiyun 		if (sor->ops == &tegra_sor_hdmi_ops) {
3058*4882a593Smuzhiyun 			connector = DRM_MODE_CONNECTOR_HDMIA;
3059*4882a593Smuzhiyun 			encoder = DRM_MODE_ENCODER_TMDS;
3060*4882a593Smuzhiyun 			helpers = &tegra_sor_hdmi_helpers;
3061*4882a593Smuzhiyun 		} else if (sor->soc->supports_lvds) {
3062*4882a593Smuzhiyun 			connector = DRM_MODE_CONNECTOR_LVDS;
3063*4882a593Smuzhiyun 			encoder = DRM_MODE_ENCODER_LVDS;
3064*4882a593Smuzhiyun 		}
3065*4882a593Smuzhiyun 	} else {
3066*4882a593Smuzhiyun 		if (sor->output.panel) {
3067*4882a593Smuzhiyun 			connector = DRM_MODE_CONNECTOR_eDP;
3068*4882a593Smuzhiyun 			encoder = DRM_MODE_ENCODER_TMDS;
3069*4882a593Smuzhiyun 			helpers = &tegra_sor_dp_helpers;
3070*4882a593Smuzhiyun 		} else {
3071*4882a593Smuzhiyun 			connector = DRM_MODE_CONNECTOR_DisplayPort;
3072*4882a593Smuzhiyun 			encoder = DRM_MODE_ENCODER_TMDS;
3073*4882a593Smuzhiyun 			helpers = &tegra_sor_dp_helpers;
3074*4882a593Smuzhiyun 		}
3075*4882a593Smuzhiyun 
3076*4882a593Smuzhiyun 		sor->link.ops = &tegra_sor_dp_link_ops;
3077*4882a593Smuzhiyun 		sor->link.aux = sor->aux;
3078*4882a593Smuzhiyun 	}
3079*4882a593Smuzhiyun 
3080*4882a593Smuzhiyun 	sor->output.dev = sor->dev;
3081*4882a593Smuzhiyun 
3082*4882a593Smuzhiyun 	drm_connector_init_with_ddc(drm, &sor->output.connector,
3083*4882a593Smuzhiyun 				    &tegra_sor_connector_funcs,
3084*4882a593Smuzhiyun 				    connector,
3085*4882a593Smuzhiyun 				    sor->output.ddc);
3086*4882a593Smuzhiyun 	drm_connector_helper_add(&sor->output.connector,
3087*4882a593Smuzhiyun 				 &tegra_sor_connector_helper_funcs);
3088*4882a593Smuzhiyun 	sor->output.connector.dpms = DRM_MODE_DPMS_OFF;
3089*4882a593Smuzhiyun 
3090*4882a593Smuzhiyun 	drm_simple_encoder_init(drm, &sor->output.encoder, encoder);
3091*4882a593Smuzhiyun 	drm_encoder_helper_add(&sor->output.encoder, helpers);
3092*4882a593Smuzhiyun 
3093*4882a593Smuzhiyun 	drm_connector_attach_encoder(&sor->output.connector,
3094*4882a593Smuzhiyun 					  &sor->output.encoder);
3095*4882a593Smuzhiyun 	drm_connector_register(&sor->output.connector);
3096*4882a593Smuzhiyun 
3097*4882a593Smuzhiyun 	err = tegra_output_init(drm, &sor->output);
3098*4882a593Smuzhiyun 	if (err < 0) {
3099*4882a593Smuzhiyun 		dev_err(client->dev, "failed to initialize output: %d\n", err);
3100*4882a593Smuzhiyun 		return err;
3101*4882a593Smuzhiyun 	}
3102*4882a593Smuzhiyun 
3103*4882a593Smuzhiyun 	tegra_output_find_possible_crtcs(&sor->output, drm);
3104*4882a593Smuzhiyun 
3105*4882a593Smuzhiyun 	if (sor->aux) {
3106*4882a593Smuzhiyun 		err = drm_dp_aux_attach(sor->aux, &sor->output);
3107*4882a593Smuzhiyun 		if (err < 0) {
3108*4882a593Smuzhiyun 			dev_err(sor->dev, "failed to attach DP: %d\n", err);
3109*4882a593Smuzhiyun 			return err;
3110*4882a593Smuzhiyun 		}
3111*4882a593Smuzhiyun 	}
3112*4882a593Smuzhiyun 
3113*4882a593Smuzhiyun 	/*
3114*4882a593Smuzhiyun 	 * XXX: Remove this reset once proper hand-over from firmware to
3115*4882a593Smuzhiyun 	 * kernel is possible.
3116*4882a593Smuzhiyun 	 */
3117*4882a593Smuzhiyun 	if (sor->rst) {
3118*4882a593Smuzhiyun 		err = pm_runtime_resume_and_get(sor->dev);
3119*4882a593Smuzhiyun 		if (err < 0) {
3120*4882a593Smuzhiyun 			dev_err(sor->dev, "failed to get runtime PM: %d\n", err);
3121*4882a593Smuzhiyun 			return err;
3122*4882a593Smuzhiyun 		}
3123*4882a593Smuzhiyun 
3124*4882a593Smuzhiyun 		err = reset_control_acquire(sor->rst);
3125*4882a593Smuzhiyun 		if (err < 0) {
3126*4882a593Smuzhiyun 			dev_err(sor->dev, "failed to acquire SOR reset: %d\n",
3127*4882a593Smuzhiyun 				err);
3128*4882a593Smuzhiyun 			goto rpm_put;
3129*4882a593Smuzhiyun 		}
3130*4882a593Smuzhiyun 
3131*4882a593Smuzhiyun 		err = reset_control_assert(sor->rst);
3132*4882a593Smuzhiyun 		if (err < 0) {
3133*4882a593Smuzhiyun 			dev_err(sor->dev, "failed to assert SOR reset: %d\n",
3134*4882a593Smuzhiyun 				err);
3135*4882a593Smuzhiyun 			goto rpm_put;
3136*4882a593Smuzhiyun 		}
3137*4882a593Smuzhiyun 	}
3138*4882a593Smuzhiyun 
3139*4882a593Smuzhiyun 	err = clk_prepare_enable(sor->clk);
3140*4882a593Smuzhiyun 	if (err < 0) {
3141*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to enable clock: %d\n", err);
3142*4882a593Smuzhiyun 		goto rpm_put;
3143*4882a593Smuzhiyun 	}
3144*4882a593Smuzhiyun 
3145*4882a593Smuzhiyun 	usleep_range(1000, 3000);
3146*4882a593Smuzhiyun 
3147*4882a593Smuzhiyun 	if (sor->rst) {
3148*4882a593Smuzhiyun 		err = reset_control_deassert(sor->rst);
3149*4882a593Smuzhiyun 		if (err < 0) {
3150*4882a593Smuzhiyun 			dev_err(sor->dev, "failed to deassert SOR reset: %d\n",
3151*4882a593Smuzhiyun 				err);
3152*4882a593Smuzhiyun 			clk_disable_unprepare(sor->clk);
3153*4882a593Smuzhiyun 			goto rpm_put;
3154*4882a593Smuzhiyun 		}
3155*4882a593Smuzhiyun 
3156*4882a593Smuzhiyun 		reset_control_release(sor->rst);
3157*4882a593Smuzhiyun 		pm_runtime_put(sor->dev);
3158*4882a593Smuzhiyun 	}
3159*4882a593Smuzhiyun 
3160*4882a593Smuzhiyun 	err = clk_prepare_enable(sor->clk_safe);
3161*4882a593Smuzhiyun 	if (err < 0) {
3162*4882a593Smuzhiyun 		clk_disable_unprepare(sor->clk);
3163*4882a593Smuzhiyun 		return err;
3164*4882a593Smuzhiyun 	}
3165*4882a593Smuzhiyun 
3166*4882a593Smuzhiyun 	err = clk_prepare_enable(sor->clk_dp);
3167*4882a593Smuzhiyun 	if (err < 0) {
3168*4882a593Smuzhiyun 		clk_disable_unprepare(sor->clk_safe);
3169*4882a593Smuzhiyun 		clk_disable_unprepare(sor->clk);
3170*4882a593Smuzhiyun 		return err;
3171*4882a593Smuzhiyun 	}
3172*4882a593Smuzhiyun 
3173*4882a593Smuzhiyun 	return 0;
3174*4882a593Smuzhiyun 
3175*4882a593Smuzhiyun rpm_put:
3176*4882a593Smuzhiyun 	if (sor->rst)
3177*4882a593Smuzhiyun 		pm_runtime_put(sor->dev);
3178*4882a593Smuzhiyun 
3179*4882a593Smuzhiyun 	return err;
3180*4882a593Smuzhiyun }
3181*4882a593Smuzhiyun 
tegra_sor_exit(struct host1x_client * client)3182*4882a593Smuzhiyun static int tegra_sor_exit(struct host1x_client *client)
3183*4882a593Smuzhiyun {
3184*4882a593Smuzhiyun 	struct tegra_sor *sor = host1x_client_to_sor(client);
3185*4882a593Smuzhiyun 	int err;
3186*4882a593Smuzhiyun 
3187*4882a593Smuzhiyun 	tegra_output_exit(&sor->output);
3188*4882a593Smuzhiyun 
3189*4882a593Smuzhiyun 	if (sor->aux) {
3190*4882a593Smuzhiyun 		err = drm_dp_aux_detach(sor->aux);
3191*4882a593Smuzhiyun 		if (err < 0) {
3192*4882a593Smuzhiyun 			dev_err(sor->dev, "failed to detach DP: %d\n", err);
3193*4882a593Smuzhiyun 			return err;
3194*4882a593Smuzhiyun 		}
3195*4882a593Smuzhiyun 	}
3196*4882a593Smuzhiyun 
3197*4882a593Smuzhiyun 	clk_disable_unprepare(sor->clk_safe);
3198*4882a593Smuzhiyun 	clk_disable_unprepare(sor->clk_dp);
3199*4882a593Smuzhiyun 	clk_disable_unprepare(sor->clk);
3200*4882a593Smuzhiyun 
3201*4882a593Smuzhiyun 	return 0;
3202*4882a593Smuzhiyun }
3203*4882a593Smuzhiyun 
tegra_sor_runtime_suspend(struct host1x_client * client)3204*4882a593Smuzhiyun static int tegra_sor_runtime_suspend(struct host1x_client *client)
3205*4882a593Smuzhiyun {
3206*4882a593Smuzhiyun 	struct tegra_sor *sor = host1x_client_to_sor(client);
3207*4882a593Smuzhiyun 	struct device *dev = client->dev;
3208*4882a593Smuzhiyun 	int err;
3209*4882a593Smuzhiyun 
3210*4882a593Smuzhiyun 	if (sor->rst) {
3211*4882a593Smuzhiyun 		err = reset_control_assert(sor->rst);
3212*4882a593Smuzhiyun 		if (err < 0) {
3213*4882a593Smuzhiyun 			dev_err(dev, "failed to assert reset: %d\n", err);
3214*4882a593Smuzhiyun 			return err;
3215*4882a593Smuzhiyun 		}
3216*4882a593Smuzhiyun 
3217*4882a593Smuzhiyun 		reset_control_release(sor->rst);
3218*4882a593Smuzhiyun 	}
3219*4882a593Smuzhiyun 
3220*4882a593Smuzhiyun 	usleep_range(1000, 2000);
3221*4882a593Smuzhiyun 
3222*4882a593Smuzhiyun 	clk_disable_unprepare(sor->clk);
3223*4882a593Smuzhiyun 	pm_runtime_put_sync(dev);
3224*4882a593Smuzhiyun 
3225*4882a593Smuzhiyun 	return 0;
3226*4882a593Smuzhiyun }
3227*4882a593Smuzhiyun 
tegra_sor_runtime_resume(struct host1x_client * client)3228*4882a593Smuzhiyun static int tegra_sor_runtime_resume(struct host1x_client *client)
3229*4882a593Smuzhiyun {
3230*4882a593Smuzhiyun 	struct tegra_sor *sor = host1x_client_to_sor(client);
3231*4882a593Smuzhiyun 	struct device *dev = client->dev;
3232*4882a593Smuzhiyun 	int err;
3233*4882a593Smuzhiyun 
3234*4882a593Smuzhiyun 	err = pm_runtime_resume_and_get(dev);
3235*4882a593Smuzhiyun 	if (err < 0) {
3236*4882a593Smuzhiyun 		dev_err(dev, "failed to get runtime PM: %d\n", err);
3237*4882a593Smuzhiyun 		return err;
3238*4882a593Smuzhiyun 	}
3239*4882a593Smuzhiyun 
3240*4882a593Smuzhiyun 	err = clk_prepare_enable(sor->clk);
3241*4882a593Smuzhiyun 	if (err < 0) {
3242*4882a593Smuzhiyun 		dev_err(dev, "failed to enable clock: %d\n", err);
3243*4882a593Smuzhiyun 		goto put_rpm;
3244*4882a593Smuzhiyun 	}
3245*4882a593Smuzhiyun 
3246*4882a593Smuzhiyun 	usleep_range(1000, 2000);
3247*4882a593Smuzhiyun 
3248*4882a593Smuzhiyun 	if (sor->rst) {
3249*4882a593Smuzhiyun 		err = reset_control_acquire(sor->rst);
3250*4882a593Smuzhiyun 		if (err < 0) {
3251*4882a593Smuzhiyun 			dev_err(dev, "failed to acquire reset: %d\n", err);
3252*4882a593Smuzhiyun 			goto disable_clk;
3253*4882a593Smuzhiyun 		}
3254*4882a593Smuzhiyun 
3255*4882a593Smuzhiyun 		err = reset_control_deassert(sor->rst);
3256*4882a593Smuzhiyun 		if (err < 0) {
3257*4882a593Smuzhiyun 			dev_err(dev, "failed to deassert reset: %d\n", err);
3258*4882a593Smuzhiyun 			goto release_reset;
3259*4882a593Smuzhiyun 		}
3260*4882a593Smuzhiyun 	}
3261*4882a593Smuzhiyun 
3262*4882a593Smuzhiyun 	return 0;
3263*4882a593Smuzhiyun 
3264*4882a593Smuzhiyun release_reset:
3265*4882a593Smuzhiyun 	reset_control_release(sor->rst);
3266*4882a593Smuzhiyun disable_clk:
3267*4882a593Smuzhiyun 	clk_disable_unprepare(sor->clk);
3268*4882a593Smuzhiyun put_rpm:
3269*4882a593Smuzhiyun 	pm_runtime_put_sync(dev);
3270*4882a593Smuzhiyun 	return err;
3271*4882a593Smuzhiyun }
3272*4882a593Smuzhiyun 
3273*4882a593Smuzhiyun static const struct host1x_client_ops sor_client_ops = {
3274*4882a593Smuzhiyun 	.init = tegra_sor_init,
3275*4882a593Smuzhiyun 	.exit = tegra_sor_exit,
3276*4882a593Smuzhiyun 	.suspend = tegra_sor_runtime_suspend,
3277*4882a593Smuzhiyun 	.resume = tegra_sor_runtime_resume,
3278*4882a593Smuzhiyun };
3279*4882a593Smuzhiyun 
3280*4882a593Smuzhiyun static const u8 tegra124_sor_xbar_cfg[5] = {
3281*4882a593Smuzhiyun 	0, 1, 2, 3, 4
3282*4882a593Smuzhiyun };
3283*4882a593Smuzhiyun 
3284*4882a593Smuzhiyun static const struct tegra_sor_regs tegra124_sor_regs = {
3285*4882a593Smuzhiyun 	.head_state0 = 0x05,
3286*4882a593Smuzhiyun 	.head_state1 = 0x07,
3287*4882a593Smuzhiyun 	.head_state2 = 0x09,
3288*4882a593Smuzhiyun 	.head_state3 = 0x0b,
3289*4882a593Smuzhiyun 	.head_state4 = 0x0d,
3290*4882a593Smuzhiyun 	.head_state5 = 0x0f,
3291*4882a593Smuzhiyun 	.pll0 = 0x17,
3292*4882a593Smuzhiyun 	.pll1 = 0x18,
3293*4882a593Smuzhiyun 	.pll2 = 0x19,
3294*4882a593Smuzhiyun 	.pll3 = 0x1a,
3295*4882a593Smuzhiyun 	.dp_padctl0 = 0x5c,
3296*4882a593Smuzhiyun 	.dp_padctl2 = 0x73,
3297*4882a593Smuzhiyun };
3298*4882a593Smuzhiyun 
3299*4882a593Smuzhiyun /* Tegra124 and Tegra132 have lanes 0 and 2 swapped. */
3300*4882a593Smuzhiyun static const u8 tegra124_sor_lane_map[4] = {
3301*4882a593Smuzhiyun 	2, 1, 0, 3,
3302*4882a593Smuzhiyun };
3303*4882a593Smuzhiyun 
3304*4882a593Smuzhiyun static const u8 tegra124_sor_voltage_swing[4][4][4] = {
3305*4882a593Smuzhiyun 	{
3306*4882a593Smuzhiyun 		{ 0x13, 0x19, 0x1e, 0x28 },
3307*4882a593Smuzhiyun 		{ 0x1e, 0x25, 0x2d, },
3308*4882a593Smuzhiyun 		{ 0x28, 0x32, },
3309*4882a593Smuzhiyun 		{ 0x3c, },
3310*4882a593Smuzhiyun 	}, {
3311*4882a593Smuzhiyun 		{ 0x12, 0x17, 0x1b, 0x25 },
3312*4882a593Smuzhiyun 		{ 0x1c, 0x23, 0x2a, },
3313*4882a593Smuzhiyun 		{ 0x25, 0x2f, },
3314*4882a593Smuzhiyun 		{ 0x39, }
3315*4882a593Smuzhiyun 	}, {
3316*4882a593Smuzhiyun 		{ 0x12, 0x16, 0x1a, 0x22 },
3317*4882a593Smuzhiyun 		{ 0x1b, 0x20, 0x27, },
3318*4882a593Smuzhiyun 		{ 0x24, 0x2d, },
3319*4882a593Smuzhiyun 		{ 0x36, },
3320*4882a593Smuzhiyun 	}, {
3321*4882a593Smuzhiyun 		{ 0x11, 0x14, 0x17, 0x1f },
3322*4882a593Smuzhiyun 		{ 0x19, 0x1e, 0x24, },
3323*4882a593Smuzhiyun 		{ 0x22, 0x2a, },
3324*4882a593Smuzhiyun 		{ 0x32, },
3325*4882a593Smuzhiyun 	},
3326*4882a593Smuzhiyun };
3327*4882a593Smuzhiyun 
3328*4882a593Smuzhiyun static const u8 tegra124_sor_pre_emphasis[4][4][4] = {
3329*4882a593Smuzhiyun 	{
3330*4882a593Smuzhiyun 		{ 0x00, 0x09, 0x13, 0x25 },
3331*4882a593Smuzhiyun 		{ 0x00, 0x0f, 0x1e, },
3332*4882a593Smuzhiyun 		{ 0x00, 0x14, },
3333*4882a593Smuzhiyun 		{ 0x00, },
3334*4882a593Smuzhiyun 	}, {
3335*4882a593Smuzhiyun 		{ 0x00, 0x0a, 0x14, 0x28 },
3336*4882a593Smuzhiyun 		{ 0x00, 0x0f, 0x1e, },
3337*4882a593Smuzhiyun 		{ 0x00, 0x14, },
3338*4882a593Smuzhiyun 		{ 0x00 },
3339*4882a593Smuzhiyun 	}, {
3340*4882a593Smuzhiyun 		{ 0x00, 0x0a, 0x14, 0x28 },
3341*4882a593Smuzhiyun 		{ 0x00, 0x0f, 0x1e, },
3342*4882a593Smuzhiyun 		{ 0x00, 0x14, },
3343*4882a593Smuzhiyun 		{ 0x00, },
3344*4882a593Smuzhiyun 	}, {
3345*4882a593Smuzhiyun 		{ 0x00, 0x0a, 0x14, 0x28 },
3346*4882a593Smuzhiyun 		{ 0x00, 0x0f, 0x1e, },
3347*4882a593Smuzhiyun 		{ 0x00, 0x14, },
3348*4882a593Smuzhiyun 		{ 0x00, },
3349*4882a593Smuzhiyun 	},
3350*4882a593Smuzhiyun };
3351*4882a593Smuzhiyun 
3352*4882a593Smuzhiyun static const u8 tegra124_sor_post_cursor[4][4][4] = {
3353*4882a593Smuzhiyun 	{
3354*4882a593Smuzhiyun 		{ 0x00, 0x00, 0x00, 0x00 },
3355*4882a593Smuzhiyun 		{ 0x00, 0x00, 0x00, },
3356*4882a593Smuzhiyun 		{ 0x00, 0x00, },
3357*4882a593Smuzhiyun 		{ 0x00, },
3358*4882a593Smuzhiyun 	}, {
3359*4882a593Smuzhiyun 		{ 0x02, 0x02, 0x04, 0x05 },
3360*4882a593Smuzhiyun 		{ 0x02, 0x04, 0x05, },
3361*4882a593Smuzhiyun 		{ 0x04, 0x05, },
3362*4882a593Smuzhiyun 		{ 0x05, },
3363*4882a593Smuzhiyun 	}, {
3364*4882a593Smuzhiyun 		{ 0x04, 0x05, 0x08, 0x0b },
3365*4882a593Smuzhiyun 		{ 0x05, 0x09, 0x0b, },
3366*4882a593Smuzhiyun 		{ 0x08, 0x0a, },
3367*4882a593Smuzhiyun 		{ 0x0b, },
3368*4882a593Smuzhiyun 	}, {
3369*4882a593Smuzhiyun 		{ 0x05, 0x09, 0x0b, 0x12 },
3370*4882a593Smuzhiyun 		{ 0x09, 0x0d, 0x12, },
3371*4882a593Smuzhiyun 		{ 0x0b, 0x0f, },
3372*4882a593Smuzhiyun 		{ 0x12, },
3373*4882a593Smuzhiyun 	},
3374*4882a593Smuzhiyun };
3375*4882a593Smuzhiyun 
3376*4882a593Smuzhiyun static const u8 tegra124_sor_tx_pu[4][4][4] = {
3377*4882a593Smuzhiyun 	{
3378*4882a593Smuzhiyun 		{ 0x20, 0x30, 0x40, 0x60 },
3379*4882a593Smuzhiyun 		{ 0x30, 0x40, 0x60, },
3380*4882a593Smuzhiyun 		{ 0x40, 0x60, },
3381*4882a593Smuzhiyun 		{ 0x60, },
3382*4882a593Smuzhiyun 	}, {
3383*4882a593Smuzhiyun 		{ 0x20, 0x20, 0x30, 0x50 },
3384*4882a593Smuzhiyun 		{ 0x30, 0x40, 0x50, },
3385*4882a593Smuzhiyun 		{ 0x40, 0x50, },
3386*4882a593Smuzhiyun 		{ 0x60, },
3387*4882a593Smuzhiyun 	}, {
3388*4882a593Smuzhiyun 		{ 0x20, 0x20, 0x30, 0x40, },
3389*4882a593Smuzhiyun 		{ 0x30, 0x30, 0x40, },
3390*4882a593Smuzhiyun 		{ 0x40, 0x50, },
3391*4882a593Smuzhiyun 		{ 0x60, },
3392*4882a593Smuzhiyun 	}, {
3393*4882a593Smuzhiyun 		{ 0x20, 0x20, 0x20, 0x40, },
3394*4882a593Smuzhiyun 		{ 0x30, 0x30, 0x40, },
3395*4882a593Smuzhiyun 		{ 0x40, 0x40, },
3396*4882a593Smuzhiyun 		{ 0x60, },
3397*4882a593Smuzhiyun 	},
3398*4882a593Smuzhiyun };
3399*4882a593Smuzhiyun 
3400*4882a593Smuzhiyun static const struct tegra_sor_soc tegra124_sor = {
3401*4882a593Smuzhiyun 	.supports_lvds = true,
3402*4882a593Smuzhiyun 	.supports_hdmi = false,
3403*4882a593Smuzhiyun 	.supports_dp = true,
3404*4882a593Smuzhiyun 	.supports_audio = false,
3405*4882a593Smuzhiyun 	.supports_hdcp = false,
3406*4882a593Smuzhiyun 	.regs = &tegra124_sor_regs,
3407*4882a593Smuzhiyun 	.has_nvdisplay = false,
3408*4882a593Smuzhiyun 	.xbar_cfg = tegra124_sor_xbar_cfg,
3409*4882a593Smuzhiyun 	.lane_map = tegra124_sor_lane_map,
3410*4882a593Smuzhiyun 	.voltage_swing = tegra124_sor_voltage_swing,
3411*4882a593Smuzhiyun 	.pre_emphasis = tegra124_sor_pre_emphasis,
3412*4882a593Smuzhiyun 	.post_cursor = tegra124_sor_post_cursor,
3413*4882a593Smuzhiyun 	.tx_pu = tegra124_sor_tx_pu,
3414*4882a593Smuzhiyun };
3415*4882a593Smuzhiyun 
3416*4882a593Smuzhiyun static const u8 tegra132_sor_pre_emphasis[4][4][4] = {
3417*4882a593Smuzhiyun 	{
3418*4882a593Smuzhiyun 		{ 0x00, 0x08, 0x12, 0x24 },
3419*4882a593Smuzhiyun 		{ 0x01, 0x0e, 0x1d, },
3420*4882a593Smuzhiyun 		{ 0x01, 0x13, },
3421*4882a593Smuzhiyun 		{ 0x00, },
3422*4882a593Smuzhiyun 	}, {
3423*4882a593Smuzhiyun 		{ 0x00, 0x08, 0x12, 0x24 },
3424*4882a593Smuzhiyun 		{ 0x00, 0x0e, 0x1d, },
3425*4882a593Smuzhiyun 		{ 0x00, 0x13, },
3426*4882a593Smuzhiyun 		{ 0x00 },
3427*4882a593Smuzhiyun 	}, {
3428*4882a593Smuzhiyun 		{ 0x00, 0x08, 0x12, 0x24 },
3429*4882a593Smuzhiyun 		{ 0x00, 0x0e, 0x1d, },
3430*4882a593Smuzhiyun 		{ 0x00, 0x13, },
3431*4882a593Smuzhiyun 		{ 0x00, },
3432*4882a593Smuzhiyun 	}, {
3433*4882a593Smuzhiyun 		{ 0x00, 0x08, 0x12, 0x24 },
3434*4882a593Smuzhiyun 		{ 0x00, 0x0e, 0x1d, },
3435*4882a593Smuzhiyun 		{ 0x00, 0x13, },
3436*4882a593Smuzhiyun 		{ 0x00, },
3437*4882a593Smuzhiyun 	},
3438*4882a593Smuzhiyun };
3439*4882a593Smuzhiyun 
3440*4882a593Smuzhiyun static const struct tegra_sor_soc tegra132_sor = {
3441*4882a593Smuzhiyun 	.supports_lvds = true,
3442*4882a593Smuzhiyun 	.supports_hdmi = false,
3443*4882a593Smuzhiyun 	.supports_dp = true,
3444*4882a593Smuzhiyun 	.supports_audio = false,
3445*4882a593Smuzhiyun 	.supports_hdcp = false,
3446*4882a593Smuzhiyun 	.regs = &tegra124_sor_regs,
3447*4882a593Smuzhiyun 	.has_nvdisplay = false,
3448*4882a593Smuzhiyun 	.xbar_cfg = tegra124_sor_xbar_cfg,
3449*4882a593Smuzhiyun 	.lane_map = tegra124_sor_lane_map,
3450*4882a593Smuzhiyun 	.voltage_swing = tegra124_sor_voltage_swing,
3451*4882a593Smuzhiyun 	.pre_emphasis = tegra132_sor_pre_emphasis,
3452*4882a593Smuzhiyun 	.post_cursor = tegra124_sor_post_cursor,
3453*4882a593Smuzhiyun 	.tx_pu = tegra124_sor_tx_pu,
3454*4882a593Smuzhiyun };
3455*4882a593Smuzhiyun 
3456*4882a593Smuzhiyun static const struct tegra_sor_regs tegra210_sor_regs = {
3457*4882a593Smuzhiyun 	.head_state0 = 0x05,
3458*4882a593Smuzhiyun 	.head_state1 = 0x07,
3459*4882a593Smuzhiyun 	.head_state2 = 0x09,
3460*4882a593Smuzhiyun 	.head_state3 = 0x0b,
3461*4882a593Smuzhiyun 	.head_state4 = 0x0d,
3462*4882a593Smuzhiyun 	.head_state5 = 0x0f,
3463*4882a593Smuzhiyun 	.pll0 = 0x17,
3464*4882a593Smuzhiyun 	.pll1 = 0x18,
3465*4882a593Smuzhiyun 	.pll2 = 0x19,
3466*4882a593Smuzhiyun 	.pll3 = 0x1a,
3467*4882a593Smuzhiyun 	.dp_padctl0 = 0x5c,
3468*4882a593Smuzhiyun 	.dp_padctl2 = 0x73,
3469*4882a593Smuzhiyun };
3470*4882a593Smuzhiyun 
3471*4882a593Smuzhiyun static const u8 tegra210_sor_xbar_cfg[5] = {
3472*4882a593Smuzhiyun 	2, 1, 0, 3, 4
3473*4882a593Smuzhiyun };
3474*4882a593Smuzhiyun 
3475*4882a593Smuzhiyun static const u8 tegra210_sor_lane_map[4] = {
3476*4882a593Smuzhiyun 	0, 1, 2, 3,
3477*4882a593Smuzhiyun };
3478*4882a593Smuzhiyun 
3479*4882a593Smuzhiyun static const struct tegra_sor_soc tegra210_sor = {
3480*4882a593Smuzhiyun 	.supports_lvds = false,
3481*4882a593Smuzhiyun 	.supports_hdmi = false,
3482*4882a593Smuzhiyun 	.supports_dp = true,
3483*4882a593Smuzhiyun 	.supports_audio = false,
3484*4882a593Smuzhiyun 	.supports_hdcp = false,
3485*4882a593Smuzhiyun 
3486*4882a593Smuzhiyun 	.regs = &tegra210_sor_regs,
3487*4882a593Smuzhiyun 	.has_nvdisplay = false,
3488*4882a593Smuzhiyun 
3489*4882a593Smuzhiyun 	.xbar_cfg = tegra210_sor_xbar_cfg,
3490*4882a593Smuzhiyun 	.lane_map = tegra210_sor_lane_map,
3491*4882a593Smuzhiyun 	.voltage_swing = tegra124_sor_voltage_swing,
3492*4882a593Smuzhiyun 	.pre_emphasis = tegra124_sor_pre_emphasis,
3493*4882a593Smuzhiyun 	.post_cursor = tegra124_sor_post_cursor,
3494*4882a593Smuzhiyun 	.tx_pu = tegra124_sor_tx_pu,
3495*4882a593Smuzhiyun };
3496*4882a593Smuzhiyun 
3497*4882a593Smuzhiyun static const struct tegra_sor_soc tegra210_sor1 = {
3498*4882a593Smuzhiyun 	.supports_lvds = false,
3499*4882a593Smuzhiyun 	.supports_hdmi = true,
3500*4882a593Smuzhiyun 	.supports_dp = true,
3501*4882a593Smuzhiyun 	.supports_audio = true,
3502*4882a593Smuzhiyun 	.supports_hdcp = true,
3503*4882a593Smuzhiyun 
3504*4882a593Smuzhiyun 	.regs = &tegra210_sor_regs,
3505*4882a593Smuzhiyun 	.has_nvdisplay = false,
3506*4882a593Smuzhiyun 
3507*4882a593Smuzhiyun 	.num_settings = ARRAY_SIZE(tegra210_sor_hdmi_defaults),
3508*4882a593Smuzhiyun 	.settings = tegra210_sor_hdmi_defaults,
3509*4882a593Smuzhiyun 	.xbar_cfg = tegra210_sor_xbar_cfg,
3510*4882a593Smuzhiyun 	.lane_map = tegra210_sor_lane_map,
3511*4882a593Smuzhiyun 	.voltage_swing = tegra124_sor_voltage_swing,
3512*4882a593Smuzhiyun 	.pre_emphasis = tegra124_sor_pre_emphasis,
3513*4882a593Smuzhiyun 	.post_cursor = tegra124_sor_post_cursor,
3514*4882a593Smuzhiyun 	.tx_pu = tegra124_sor_tx_pu,
3515*4882a593Smuzhiyun };
3516*4882a593Smuzhiyun 
3517*4882a593Smuzhiyun static const struct tegra_sor_regs tegra186_sor_regs = {
3518*4882a593Smuzhiyun 	.head_state0 = 0x151,
3519*4882a593Smuzhiyun 	.head_state1 = 0x154,
3520*4882a593Smuzhiyun 	.head_state2 = 0x157,
3521*4882a593Smuzhiyun 	.head_state3 = 0x15a,
3522*4882a593Smuzhiyun 	.head_state4 = 0x15d,
3523*4882a593Smuzhiyun 	.head_state5 = 0x160,
3524*4882a593Smuzhiyun 	.pll0 = 0x163,
3525*4882a593Smuzhiyun 	.pll1 = 0x164,
3526*4882a593Smuzhiyun 	.pll2 = 0x165,
3527*4882a593Smuzhiyun 	.pll3 = 0x166,
3528*4882a593Smuzhiyun 	.dp_padctl0 = 0x168,
3529*4882a593Smuzhiyun 	.dp_padctl2 = 0x16a,
3530*4882a593Smuzhiyun };
3531*4882a593Smuzhiyun 
3532*4882a593Smuzhiyun static const u8 tegra186_sor_voltage_swing[4][4][4] = {
3533*4882a593Smuzhiyun 	{
3534*4882a593Smuzhiyun 		{ 0x13, 0x19, 0x1e, 0x28 },
3535*4882a593Smuzhiyun 		{ 0x1e, 0x25, 0x2d, },
3536*4882a593Smuzhiyun 		{ 0x28, 0x32, },
3537*4882a593Smuzhiyun 		{ 0x39, },
3538*4882a593Smuzhiyun 	}, {
3539*4882a593Smuzhiyun 		{ 0x12, 0x16, 0x1b, 0x25 },
3540*4882a593Smuzhiyun 		{ 0x1c, 0x23, 0x2a, },
3541*4882a593Smuzhiyun 		{ 0x25, 0x2f, },
3542*4882a593Smuzhiyun 		{ 0x37, }
3543*4882a593Smuzhiyun 	}, {
3544*4882a593Smuzhiyun 		{ 0x12, 0x16, 0x1a, 0x22 },
3545*4882a593Smuzhiyun 		{ 0x1b, 0x20, 0x27, },
3546*4882a593Smuzhiyun 		{ 0x24, 0x2d, },
3547*4882a593Smuzhiyun 		{ 0x35, },
3548*4882a593Smuzhiyun 	}, {
3549*4882a593Smuzhiyun 		{ 0x11, 0x14, 0x17, 0x1f },
3550*4882a593Smuzhiyun 		{ 0x19, 0x1e, 0x24, },
3551*4882a593Smuzhiyun 		{ 0x22, 0x2a, },
3552*4882a593Smuzhiyun 		{ 0x32, },
3553*4882a593Smuzhiyun 	},
3554*4882a593Smuzhiyun };
3555*4882a593Smuzhiyun 
3556*4882a593Smuzhiyun static const u8 tegra186_sor_pre_emphasis[4][4][4] = {
3557*4882a593Smuzhiyun 	{
3558*4882a593Smuzhiyun 		{ 0x00, 0x08, 0x12, 0x24 },
3559*4882a593Smuzhiyun 		{ 0x01, 0x0e, 0x1d, },
3560*4882a593Smuzhiyun 		{ 0x01, 0x13, },
3561*4882a593Smuzhiyun 		{ 0x00, },
3562*4882a593Smuzhiyun 	}, {
3563*4882a593Smuzhiyun 		{ 0x00, 0x08, 0x12, 0x24 },
3564*4882a593Smuzhiyun 		{ 0x00, 0x0e, 0x1d, },
3565*4882a593Smuzhiyun 		{ 0x00, 0x13, },
3566*4882a593Smuzhiyun 		{ 0x00 },
3567*4882a593Smuzhiyun 	}, {
3568*4882a593Smuzhiyun 		{ 0x00, 0x08, 0x14, 0x24 },
3569*4882a593Smuzhiyun 		{ 0x00, 0x0e, 0x1d, },
3570*4882a593Smuzhiyun 		{ 0x00, 0x13, },
3571*4882a593Smuzhiyun 		{ 0x00, },
3572*4882a593Smuzhiyun 	}, {
3573*4882a593Smuzhiyun 		{ 0x00, 0x08, 0x12, 0x24 },
3574*4882a593Smuzhiyun 		{ 0x00, 0x0e, 0x1d, },
3575*4882a593Smuzhiyun 		{ 0x00, 0x13, },
3576*4882a593Smuzhiyun 		{ 0x00, },
3577*4882a593Smuzhiyun 	},
3578*4882a593Smuzhiyun };
3579*4882a593Smuzhiyun 
3580*4882a593Smuzhiyun static const struct tegra_sor_soc tegra186_sor = {
3581*4882a593Smuzhiyun 	.supports_lvds = false,
3582*4882a593Smuzhiyun 	.supports_hdmi = true,
3583*4882a593Smuzhiyun 	.supports_dp = true,
3584*4882a593Smuzhiyun 	.supports_audio = true,
3585*4882a593Smuzhiyun 	.supports_hdcp = true,
3586*4882a593Smuzhiyun 
3587*4882a593Smuzhiyun 	.regs = &tegra186_sor_regs,
3588*4882a593Smuzhiyun 	.has_nvdisplay = true,
3589*4882a593Smuzhiyun 
3590*4882a593Smuzhiyun 	.num_settings = ARRAY_SIZE(tegra186_sor_hdmi_defaults),
3591*4882a593Smuzhiyun 	.settings = tegra186_sor_hdmi_defaults,
3592*4882a593Smuzhiyun 	.xbar_cfg = tegra124_sor_xbar_cfg,
3593*4882a593Smuzhiyun 	.lane_map = tegra124_sor_lane_map,
3594*4882a593Smuzhiyun 	.voltage_swing = tegra186_sor_voltage_swing,
3595*4882a593Smuzhiyun 	.pre_emphasis = tegra186_sor_pre_emphasis,
3596*4882a593Smuzhiyun 	.post_cursor = tegra124_sor_post_cursor,
3597*4882a593Smuzhiyun 	.tx_pu = tegra124_sor_tx_pu,
3598*4882a593Smuzhiyun };
3599*4882a593Smuzhiyun 
3600*4882a593Smuzhiyun static const struct tegra_sor_regs tegra194_sor_regs = {
3601*4882a593Smuzhiyun 	.head_state0 = 0x151,
3602*4882a593Smuzhiyun 	.head_state1 = 0x155,
3603*4882a593Smuzhiyun 	.head_state2 = 0x159,
3604*4882a593Smuzhiyun 	.head_state3 = 0x15d,
3605*4882a593Smuzhiyun 	.head_state4 = 0x161,
3606*4882a593Smuzhiyun 	.head_state5 = 0x165,
3607*4882a593Smuzhiyun 	.pll0 = 0x169,
3608*4882a593Smuzhiyun 	.pll1 = 0x16a,
3609*4882a593Smuzhiyun 	.pll2 = 0x16b,
3610*4882a593Smuzhiyun 	.pll3 = 0x16c,
3611*4882a593Smuzhiyun 	.dp_padctl0 = 0x16e,
3612*4882a593Smuzhiyun 	.dp_padctl2 = 0x16f,
3613*4882a593Smuzhiyun };
3614*4882a593Smuzhiyun 
3615*4882a593Smuzhiyun static const struct tegra_sor_soc tegra194_sor = {
3616*4882a593Smuzhiyun 	.supports_lvds = false,
3617*4882a593Smuzhiyun 	.supports_hdmi = true,
3618*4882a593Smuzhiyun 	.supports_dp = true,
3619*4882a593Smuzhiyun 	.supports_audio = true,
3620*4882a593Smuzhiyun 	.supports_hdcp = true,
3621*4882a593Smuzhiyun 
3622*4882a593Smuzhiyun 	.regs = &tegra194_sor_regs,
3623*4882a593Smuzhiyun 	.has_nvdisplay = true,
3624*4882a593Smuzhiyun 
3625*4882a593Smuzhiyun 	.num_settings = ARRAY_SIZE(tegra194_sor_hdmi_defaults),
3626*4882a593Smuzhiyun 	.settings = tegra194_sor_hdmi_defaults,
3627*4882a593Smuzhiyun 
3628*4882a593Smuzhiyun 	.xbar_cfg = tegra210_sor_xbar_cfg,
3629*4882a593Smuzhiyun 	.lane_map = tegra124_sor_lane_map,
3630*4882a593Smuzhiyun 	.voltage_swing = tegra186_sor_voltage_swing,
3631*4882a593Smuzhiyun 	.pre_emphasis = tegra186_sor_pre_emphasis,
3632*4882a593Smuzhiyun 	.post_cursor = tegra124_sor_post_cursor,
3633*4882a593Smuzhiyun 	.tx_pu = tegra124_sor_tx_pu,
3634*4882a593Smuzhiyun };
3635*4882a593Smuzhiyun 
3636*4882a593Smuzhiyun static const struct of_device_id tegra_sor_of_match[] = {
3637*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra194-sor", .data = &tegra194_sor },
3638*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra186-sor", .data = &tegra186_sor },
3639*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra210-sor1", .data = &tegra210_sor1 },
3640*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra210-sor", .data = &tegra210_sor },
3641*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra132-sor", .data = &tegra132_sor },
3642*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra124-sor", .data = &tegra124_sor },
3643*4882a593Smuzhiyun 	{ },
3644*4882a593Smuzhiyun };
3645*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tegra_sor_of_match);
3646*4882a593Smuzhiyun 
tegra_sor_parse_dt(struct tegra_sor * sor)3647*4882a593Smuzhiyun static int tegra_sor_parse_dt(struct tegra_sor *sor)
3648*4882a593Smuzhiyun {
3649*4882a593Smuzhiyun 	struct device_node *np = sor->dev->of_node;
3650*4882a593Smuzhiyun 	u32 xbar_cfg[5];
3651*4882a593Smuzhiyun 	unsigned int i;
3652*4882a593Smuzhiyun 	u32 value;
3653*4882a593Smuzhiyun 	int err;
3654*4882a593Smuzhiyun 
3655*4882a593Smuzhiyun 	if (sor->soc->has_nvdisplay) {
3656*4882a593Smuzhiyun 		err = of_property_read_u32(np, "nvidia,interface", &value);
3657*4882a593Smuzhiyun 		if (err < 0)
3658*4882a593Smuzhiyun 			return err;
3659*4882a593Smuzhiyun 
3660*4882a593Smuzhiyun 		sor->index = value;
3661*4882a593Smuzhiyun 
3662*4882a593Smuzhiyun 		/*
3663*4882a593Smuzhiyun 		 * override the default that we already set for Tegra210 and
3664*4882a593Smuzhiyun 		 * earlier
3665*4882a593Smuzhiyun 		 */
3666*4882a593Smuzhiyun 		sor->pad = TEGRA_IO_PAD_HDMI_DP0 + sor->index;
3667*4882a593Smuzhiyun 	} else {
3668*4882a593Smuzhiyun 		if (!sor->soc->supports_audio)
3669*4882a593Smuzhiyun 			sor->index = 0;
3670*4882a593Smuzhiyun 		else
3671*4882a593Smuzhiyun 			sor->index = 1;
3672*4882a593Smuzhiyun 	}
3673*4882a593Smuzhiyun 
3674*4882a593Smuzhiyun 	err = of_property_read_u32_array(np, "nvidia,xbar-cfg", xbar_cfg, 5);
3675*4882a593Smuzhiyun 	if (err < 0) {
3676*4882a593Smuzhiyun 		/* fall back to default per-SoC XBAR configuration */
3677*4882a593Smuzhiyun 		for (i = 0; i < 5; i++)
3678*4882a593Smuzhiyun 			sor->xbar_cfg[i] = sor->soc->xbar_cfg[i];
3679*4882a593Smuzhiyun 	} else {
3680*4882a593Smuzhiyun 		/* copy cells to SOR XBAR configuration */
3681*4882a593Smuzhiyun 		for (i = 0; i < 5; i++)
3682*4882a593Smuzhiyun 			sor->xbar_cfg[i] = xbar_cfg[i];
3683*4882a593Smuzhiyun 	}
3684*4882a593Smuzhiyun 
3685*4882a593Smuzhiyun 	return 0;
3686*4882a593Smuzhiyun }
3687*4882a593Smuzhiyun 
tegra_sor_irq(int irq,void * data)3688*4882a593Smuzhiyun static irqreturn_t tegra_sor_irq(int irq, void *data)
3689*4882a593Smuzhiyun {
3690*4882a593Smuzhiyun 	struct tegra_sor *sor = data;
3691*4882a593Smuzhiyun 	u32 value;
3692*4882a593Smuzhiyun 
3693*4882a593Smuzhiyun 	value = tegra_sor_readl(sor, SOR_INT_STATUS);
3694*4882a593Smuzhiyun 	tegra_sor_writel(sor, value, SOR_INT_STATUS);
3695*4882a593Smuzhiyun 
3696*4882a593Smuzhiyun 	if (value & SOR_INT_CODEC_SCRATCH0) {
3697*4882a593Smuzhiyun 		value = tegra_sor_readl(sor, SOR_AUDIO_HDA_CODEC_SCRATCH0);
3698*4882a593Smuzhiyun 
3699*4882a593Smuzhiyun 		if (value & SOR_AUDIO_HDA_CODEC_SCRATCH0_VALID) {
3700*4882a593Smuzhiyun 			unsigned int format;
3701*4882a593Smuzhiyun 
3702*4882a593Smuzhiyun 			format = value & SOR_AUDIO_HDA_CODEC_SCRATCH0_FMT_MASK;
3703*4882a593Smuzhiyun 
3704*4882a593Smuzhiyun 			tegra_hda_parse_format(format, &sor->format);
3705*4882a593Smuzhiyun 
3706*4882a593Smuzhiyun 			if (sor->ops->audio_enable)
3707*4882a593Smuzhiyun 				sor->ops->audio_enable(sor);
3708*4882a593Smuzhiyun 		} else {
3709*4882a593Smuzhiyun 			if (sor->ops->audio_disable)
3710*4882a593Smuzhiyun 				sor->ops->audio_disable(sor);
3711*4882a593Smuzhiyun 		}
3712*4882a593Smuzhiyun 	}
3713*4882a593Smuzhiyun 
3714*4882a593Smuzhiyun 	return IRQ_HANDLED;
3715*4882a593Smuzhiyun }
3716*4882a593Smuzhiyun 
tegra_sor_probe(struct platform_device * pdev)3717*4882a593Smuzhiyun static int tegra_sor_probe(struct platform_device *pdev)
3718*4882a593Smuzhiyun {
3719*4882a593Smuzhiyun 	struct device_node *np;
3720*4882a593Smuzhiyun 	struct tegra_sor *sor;
3721*4882a593Smuzhiyun 	struct resource *regs;
3722*4882a593Smuzhiyun 	int err;
3723*4882a593Smuzhiyun 
3724*4882a593Smuzhiyun 	sor = devm_kzalloc(&pdev->dev, sizeof(*sor), GFP_KERNEL);
3725*4882a593Smuzhiyun 	if (!sor)
3726*4882a593Smuzhiyun 		return -ENOMEM;
3727*4882a593Smuzhiyun 
3728*4882a593Smuzhiyun 	sor->soc = of_device_get_match_data(&pdev->dev);
3729*4882a593Smuzhiyun 	sor->output.dev = sor->dev = &pdev->dev;
3730*4882a593Smuzhiyun 
3731*4882a593Smuzhiyun 	sor->settings = devm_kmemdup(&pdev->dev, sor->soc->settings,
3732*4882a593Smuzhiyun 				     sor->soc->num_settings *
3733*4882a593Smuzhiyun 					sizeof(*sor->settings),
3734*4882a593Smuzhiyun 				     GFP_KERNEL);
3735*4882a593Smuzhiyun 	if (!sor->settings)
3736*4882a593Smuzhiyun 		return -ENOMEM;
3737*4882a593Smuzhiyun 
3738*4882a593Smuzhiyun 	sor->num_settings = sor->soc->num_settings;
3739*4882a593Smuzhiyun 
3740*4882a593Smuzhiyun 	np = of_parse_phandle(pdev->dev.of_node, "nvidia,dpaux", 0);
3741*4882a593Smuzhiyun 	if (np) {
3742*4882a593Smuzhiyun 		sor->aux = drm_dp_aux_find_by_of_node(np);
3743*4882a593Smuzhiyun 		of_node_put(np);
3744*4882a593Smuzhiyun 
3745*4882a593Smuzhiyun 		if (!sor->aux)
3746*4882a593Smuzhiyun 			return -EPROBE_DEFER;
3747*4882a593Smuzhiyun 
3748*4882a593Smuzhiyun 		if (get_device(&sor->aux->ddc.dev)) {
3749*4882a593Smuzhiyun 			if (try_module_get(sor->aux->ddc.owner))
3750*4882a593Smuzhiyun 				sor->output.ddc = &sor->aux->ddc;
3751*4882a593Smuzhiyun 			else
3752*4882a593Smuzhiyun 				put_device(&sor->aux->ddc.dev);
3753*4882a593Smuzhiyun 		}
3754*4882a593Smuzhiyun 	}
3755*4882a593Smuzhiyun 
3756*4882a593Smuzhiyun 	if (!sor->aux) {
3757*4882a593Smuzhiyun 		if (sor->soc->supports_hdmi) {
3758*4882a593Smuzhiyun 			sor->ops = &tegra_sor_hdmi_ops;
3759*4882a593Smuzhiyun 			sor->pad = TEGRA_IO_PAD_HDMI;
3760*4882a593Smuzhiyun 		} else if (sor->soc->supports_lvds) {
3761*4882a593Smuzhiyun 			dev_err(&pdev->dev, "LVDS not supported yet\n");
3762*4882a593Smuzhiyun 			return -ENODEV;
3763*4882a593Smuzhiyun 		} else {
3764*4882a593Smuzhiyun 			dev_err(&pdev->dev, "unknown (non-DP) support\n");
3765*4882a593Smuzhiyun 			return -ENODEV;
3766*4882a593Smuzhiyun 		}
3767*4882a593Smuzhiyun 	} else {
3768*4882a593Smuzhiyun 		np = of_parse_phandle(pdev->dev.of_node, "nvidia,panel", 0);
3769*4882a593Smuzhiyun 		/*
3770*4882a593Smuzhiyun 		 * No need to keep this around since we only use it as a check
3771*4882a593Smuzhiyun 		 * to see if a panel is connected (eDP) or not (DP).
3772*4882a593Smuzhiyun 		 */
3773*4882a593Smuzhiyun 		of_node_put(np);
3774*4882a593Smuzhiyun 
3775*4882a593Smuzhiyun 		sor->ops = &tegra_sor_dp_ops;
3776*4882a593Smuzhiyun 		sor->pad = TEGRA_IO_PAD_LVDS;
3777*4882a593Smuzhiyun 	}
3778*4882a593Smuzhiyun 
3779*4882a593Smuzhiyun 	err = tegra_sor_parse_dt(sor);
3780*4882a593Smuzhiyun 	if (err < 0)
3781*4882a593Smuzhiyun 		return err;
3782*4882a593Smuzhiyun 
3783*4882a593Smuzhiyun 	err = tegra_output_probe(&sor->output);
3784*4882a593Smuzhiyun 	if (err < 0)
3785*4882a593Smuzhiyun 		return dev_err_probe(&pdev->dev, err,
3786*4882a593Smuzhiyun 				     "failed to probe output\n");
3787*4882a593Smuzhiyun 
3788*4882a593Smuzhiyun 	if (sor->ops && sor->ops->probe) {
3789*4882a593Smuzhiyun 		err = sor->ops->probe(sor);
3790*4882a593Smuzhiyun 		if (err < 0) {
3791*4882a593Smuzhiyun 			dev_err(&pdev->dev, "failed to probe %s: %d\n",
3792*4882a593Smuzhiyun 				sor->ops->name, err);
3793*4882a593Smuzhiyun 			goto remove;
3794*4882a593Smuzhiyun 		}
3795*4882a593Smuzhiyun 	}
3796*4882a593Smuzhiyun 
3797*4882a593Smuzhiyun 	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3798*4882a593Smuzhiyun 	sor->regs = devm_ioremap_resource(&pdev->dev, regs);
3799*4882a593Smuzhiyun 	if (IS_ERR(sor->regs)) {
3800*4882a593Smuzhiyun 		err = PTR_ERR(sor->regs);
3801*4882a593Smuzhiyun 		goto remove;
3802*4882a593Smuzhiyun 	}
3803*4882a593Smuzhiyun 
3804*4882a593Smuzhiyun 	err = platform_get_irq(pdev, 0);
3805*4882a593Smuzhiyun 	if (err < 0) {
3806*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get IRQ: %d\n", err);
3807*4882a593Smuzhiyun 		goto remove;
3808*4882a593Smuzhiyun 	}
3809*4882a593Smuzhiyun 
3810*4882a593Smuzhiyun 	sor->irq = err;
3811*4882a593Smuzhiyun 
3812*4882a593Smuzhiyun 	err = devm_request_irq(sor->dev, sor->irq, tegra_sor_irq, 0,
3813*4882a593Smuzhiyun 			       dev_name(sor->dev), sor);
3814*4882a593Smuzhiyun 	if (err < 0) {
3815*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to request IRQ: %d\n", err);
3816*4882a593Smuzhiyun 		goto remove;
3817*4882a593Smuzhiyun 	}
3818*4882a593Smuzhiyun 
3819*4882a593Smuzhiyun 	sor->rst = devm_reset_control_get_exclusive_released(&pdev->dev, "sor");
3820*4882a593Smuzhiyun 	if (IS_ERR(sor->rst)) {
3821*4882a593Smuzhiyun 		err = PTR_ERR(sor->rst);
3822*4882a593Smuzhiyun 
3823*4882a593Smuzhiyun 		if (err != -EBUSY || WARN_ON(!pdev->dev.pm_domain)) {
3824*4882a593Smuzhiyun 			dev_err(&pdev->dev, "failed to get reset control: %d\n",
3825*4882a593Smuzhiyun 				err);
3826*4882a593Smuzhiyun 			goto remove;
3827*4882a593Smuzhiyun 		}
3828*4882a593Smuzhiyun 
3829*4882a593Smuzhiyun 		/*
3830*4882a593Smuzhiyun 		 * At this point, the reset control is most likely being used
3831*4882a593Smuzhiyun 		 * by the generic power domain implementation. With any luck
3832*4882a593Smuzhiyun 		 * the power domain will have taken care of resetting the SOR
3833*4882a593Smuzhiyun 		 * and we don't have to do anything.
3834*4882a593Smuzhiyun 		 */
3835*4882a593Smuzhiyun 		sor->rst = NULL;
3836*4882a593Smuzhiyun 	}
3837*4882a593Smuzhiyun 
3838*4882a593Smuzhiyun 	sor->clk = devm_clk_get(&pdev->dev, NULL);
3839*4882a593Smuzhiyun 	if (IS_ERR(sor->clk)) {
3840*4882a593Smuzhiyun 		err = PTR_ERR(sor->clk);
3841*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get module clock: %d\n", err);
3842*4882a593Smuzhiyun 		goto remove;
3843*4882a593Smuzhiyun 	}
3844*4882a593Smuzhiyun 
3845*4882a593Smuzhiyun 	if (sor->soc->supports_hdmi || sor->soc->supports_dp) {
3846*4882a593Smuzhiyun 		struct device_node *np = pdev->dev.of_node;
3847*4882a593Smuzhiyun 		const char *name;
3848*4882a593Smuzhiyun 
3849*4882a593Smuzhiyun 		/*
3850*4882a593Smuzhiyun 		 * For backwards compatibility with Tegra210 device trees,
3851*4882a593Smuzhiyun 		 * fall back to the old clock name "source" if the new "out"
3852*4882a593Smuzhiyun 		 * clock is not available.
3853*4882a593Smuzhiyun 		 */
3854*4882a593Smuzhiyun 		if (of_property_match_string(np, "clock-names", "out") < 0)
3855*4882a593Smuzhiyun 			name = "source";
3856*4882a593Smuzhiyun 		else
3857*4882a593Smuzhiyun 			name = "out";
3858*4882a593Smuzhiyun 
3859*4882a593Smuzhiyun 		sor->clk_out = devm_clk_get(&pdev->dev, name);
3860*4882a593Smuzhiyun 		if (IS_ERR(sor->clk_out)) {
3861*4882a593Smuzhiyun 			err = PTR_ERR(sor->clk_out);
3862*4882a593Smuzhiyun 			dev_err(sor->dev, "failed to get %s clock: %d\n",
3863*4882a593Smuzhiyun 				name, err);
3864*4882a593Smuzhiyun 			goto remove;
3865*4882a593Smuzhiyun 		}
3866*4882a593Smuzhiyun 	} else {
3867*4882a593Smuzhiyun 		/* fall back to the module clock on SOR0 (eDP/LVDS only) */
3868*4882a593Smuzhiyun 		sor->clk_out = sor->clk;
3869*4882a593Smuzhiyun 	}
3870*4882a593Smuzhiyun 
3871*4882a593Smuzhiyun 	sor->clk_parent = devm_clk_get(&pdev->dev, "parent");
3872*4882a593Smuzhiyun 	if (IS_ERR(sor->clk_parent)) {
3873*4882a593Smuzhiyun 		err = PTR_ERR(sor->clk_parent);
3874*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get parent clock: %d\n", err);
3875*4882a593Smuzhiyun 		goto remove;
3876*4882a593Smuzhiyun 	}
3877*4882a593Smuzhiyun 
3878*4882a593Smuzhiyun 	sor->clk_safe = devm_clk_get(&pdev->dev, "safe");
3879*4882a593Smuzhiyun 	if (IS_ERR(sor->clk_safe)) {
3880*4882a593Smuzhiyun 		err = PTR_ERR(sor->clk_safe);
3881*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get safe clock: %d\n", err);
3882*4882a593Smuzhiyun 		goto remove;
3883*4882a593Smuzhiyun 	}
3884*4882a593Smuzhiyun 
3885*4882a593Smuzhiyun 	sor->clk_dp = devm_clk_get(&pdev->dev, "dp");
3886*4882a593Smuzhiyun 	if (IS_ERR(sor->clk_dp)) {
3887*4882a593Smuzhiyun 		err = PTR_ERR(sor->clk_dp);
3888*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get DP clock: %d\n", err);
3889*4882a593Smuzhiyun 		goto remove;
3890*4882a593Smuzhiyun 	}
3891*4882a593Smuzhiyun 
3892*4882a593Smuzhiyun 	/*
3893*4882a593Smuzhiyun 	 * Starting with Tegra186, the BPMP provides an implementation for
3894*4882a593Smuzhiyun 	 * the pad output clock, so we have to look it up from device tree.
3895*4882a593Smuzhiyun 	 */
3896*4882a593Smuzhiyun 	sor->clk_pad = devm_clk_get(&pdev->dev, "pad");
3897*4882a593Smuzhiyun 	if (IS_ERR(sor->clk_pad)) {
3898*4882a593Smuzhiyun 		if (sor->clk_pad != ERR_PTR(-ENOENT)) {
3899*4882a593Smuzhiyun 			err = PTR_ERR(sor->clk_pad);
3900*4882a593Smuzhiyun 			goto remove;
3901*4882a593Smuzhiyun 		}
3902*4882a593Smuzhiyun 
3903*4882a593Smuzhiyun 		/*
3904*4882a593Smuzhiyun 		 * If the pad output clock is not available, then we assume
3905*4882a593Smuzhiyun 		 * we're on Tegra210 or earlier and have to provide our own
3906*4882a593Smuzhiyun 		 * implementation.
3907*4882a593Smuzhiyun 		 */
3908*4882a593Smuzhiyun 		sor->clk_pad = NULL;
3909*4882a593Smuzhiyun 	}
3910*4882a593Smuzhiyun 
3911*4882a593Smuzhiyun 	/*
3912*4882a593Smuzhiyun 	 * The bootloader may have set up the SOR such that it's module clock
3913*4882a593Smuzhiyun 	 * is sourced by one of the display PLLs. However, that doesn't work
3914*4882a593Smuzhiyun 	 * without properly having set up other bits of the SOR.
3915*4882a593Smuzhiyun 	 */
3916*4882a593Smuzhiyun 	err = clk_set_parent(sor->clk_out, sor->clk_safe);
3917*4882a593Smuzhiyun 	if (err < 0) {
3918*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to use safe clock: %d\n", err);
3919*4882a593Smuzhiyun 		goto remove;
3920*4882a593Smuzhiyun 	}
3921*4882a593Smuzhiyun 
3922*4882a593Smuzhiyun 	platform_set_drvdata(pdev, sor);
3923*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
3924*4882a593Smuzhiyun 
3925*4882a593Smuzhiyun 	host1x_client_init(&sor->client);
3926*4882a593Smuzhiyun 	sor->client.ops = &sor_client_ops;
3927*4882a593Smuzhiyun 	sor->client.dev = &pdev->dev;
3928*4882a593Smuzhiyun 
3929*4882a593Smuzhiyun 	/*
3930*4882a593Smuzhiyun 	 * On Tegra210 and earlier, provide our own implementation for the
3931*4882a593Smuzhiyun 	 * pad output clock.
3932*4882a593Smuzhiyun 	 */
3933*4882a593Smuzhiyun 	if (!sor->clk_pad) {
3934*4882a593Smuzhiyun 		char *name;
3935*4882a593Smuzhiyun 
3936*4882a593Smuzhiyun 		name = devm_kasprintf(sor->dev, GFP_KERNEL, "sor%u_pad_clkout",
3937*4882a593Smuzhiyun 				      sor->index);
3938*4882a593Smuzhiyun 		if (!name) {
3939*4882a593Smuzhiyun 			err = -ENOMEM;
3940*4882a593Smuzhiyun 			goto uninit;
3941*4882a593Smuzhiyun 		}
3942*4882a593Smuzhiyun 
3943*4882a593Smuzhiyun 		err = host1x_client_resume(&sor->client);
3944*4882a593Smuzhiyun 		if (err < 0) {
3945*4882a593Smuzhiyun 			dev_err(sor->dev, "failed to resume: %d\n", err);
3946*4882a593Smuzhiyun 			goto uninit;
3947*4882a593Smuzhiyun 		}
3948*4882a593Smuzhiyun 
3949*4882a593Smuzhiyun 		sor->clk_pad = tegra_clk_sor_pad_register(sor, name);
3950*4882a593Smuzhiyun 		host1x_client_suspend(&sor->client);
3951*4882a593Smuzhiyun 	}
3952*4882a593Smuzhiyun 
3953*4882a593Smuzhiyun 	if (IS_ERR(sor->clk_pad)) {
3954*4882a593Smuzhiyun 		err = PTR_ERR(sor->clk_pad);
3955*4882a593Smuzhiyun 		dev_err(sor->dev, "failed to register SOR pad clock: %d\n",
3956*4882a593Smuzhiyun 			err);
3957*4882a593Smuzhiyun 		goto uninit;
3958*4882a593Smuzhiyun 	}
3959*4882a593Smuzhiyun 
3960*4882a593Smuzhiyun 	err = __host1x_client_register(&sor->client);
3961*4882a593Smuzhiyun 	if (err < 0) {
3962*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to register host1x client: %d\n",
3963*4882a593Smuzhiyun 			err);
3964*4882a593Smuzhiyun 		goto uninit;
3965*4882a593Smuzhiyun 	}
3966*4882a593Smuzhiyun 
3967*4882a593Smuzhiyun 	return 0;
3968*4882a593Smuzhiyun 
3969*4882a593Smuzhiyun uninit:
3970*4882a593Smuzhiyun 	host1x_client_exit(&sor->client);
3971*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
3972*4882a593Smuzhiyun remove:
3973*4882a593Smuzhiyun 	tegra_output_remove(&sor->output);
3974*4882a593Smuzhiyun 	return err;
3975*4882a593Smuzhiyun }
3976*4882a593Smuzhiyun 
tegra_sor_remove(struct platform_device * pdev)3977*4882a593Smuzhiyun static int tegra_sor_remove(struct platform_device *pdev)
3978*4882a593Smuzhiyun {
3979*4882a593Smuzhiyun 	struct tegra_sor *sor = platform_get_drvdata(pdev);
3980*4882a593Smuzhiyun 	int err;
3981*4882a593Smuzhiyun 
3982*4882a593Smuzhiyun 	err = host1x_client_unregister(&sor->client);
3983*4882a593Smuzhiyun 	if (err < 0) {
3984*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
3985*4882a593Smuzhiyun 			err);
3986*4882a593Smuzhiyun 		return err;
3987*4882a593Smuzhiyun 	}
3988*4882a593Smuzhiyun 
3989*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
3990*4882a593Smuzhiyun 
3991*4882a593Smuzhiyun 	tegra_output_remove(&sor->output);
3992*4882a593Smuzhiyun 
3993*4882a593Smuzhiyun 	return 0;
3994*4882a593Smuzhiyun }
3995*4882a593Smuzhiyun 
tegra_sor_suspend(struct device * dev)3996*4882a593Smuzhiyun static int __maybe_unused tegra_sor_suspend(struct device *dev)
3997*4882a593Smuzhiyun {
3998*4882a593Smuzhiyun 	struct tegra_sor *sor = dev_get_drvdata(dev);
3999*4882a593Smuzhiyun 	int err;
4000*4882a593Smuzhiyun 
4001*4882a593Smuzhiyun 	err = tegra_output_suspend(&sor->output);
4002*4882a593Smuzhiyun 	if (err < 0) {
4003*4882a593Smuzhiyun 		dev_err(dev, "failed to suspend output: %d\n", err);
4004*4882a593Smuzhiyun 		return err;
4005*4882a593Smuzhiyun 	}
4006*4882a593Smuzhiyun 
4007*4882a593Smuzhiyun 	if (sor->hdmi_supply) {
4008*4882a593Smuzhiyun 		err = regulator_disable(sor->hdmi_supply);
4009*4882a593Smuzhiyun 		if (err < 0) {
4010*4882a593Smuzhiyun 			tegra_output_resume(&sor->output);
4011*4882a593Smuzhiyun 			return err;
4012*4882a593Smuzhiyun 		}
4013*4882a593Smuzhiyun 	}
4014*4882a593Smuzhiyun 
4015*4882a593Smuzhiyun 	return 0;
4016*4882a593Smuzhiyun }
4017*4882a593Smuzhiyun 
tegra_sor_resume(struct device * dev)4018*4882a593Smuzhiyun static int __maybe_unused tegra_sor_resume(struct device *dev)
4019*4882a593Smuzhiyun {
4020*4882a593Smuzhiyun 	struct tegra_sor *sor = dev_get_drvdata(dev);
4021*4882a593Smuzhiyun 	int err;
4022*4882a593Smuzhiyun 
4023*4882a593Smuzhiyun 	if (sor->hdmi_supply) {
4024*4882a593Smuzhiyun 		err = regulator_enable(sor->hdmi_supply);
4025*4882a593Smuzhiyun 		if (err < 0)
4026*4882a593Smuzhiyun 			return err;
4027*4882a593Smuzhiyun 	}
4028*4882a593Smuzhiyun 
4029*4882a593Smuzhiyun 	err = tegra_output_resume(&sor->output);
4030*4882a593Smuzhiyun 	if (err < 0) {
4031*4882a593Smuzhiyun 		dev_err(dev, "failed to resume output: %d\n", err);
4032*4882a593Smuzhiyun 
4033*4882a593Smuzhiyun 		if (sor->hdmi_supply)
4034*4882a593Smuzhiyun 			regulator_disable(sor->hdmi_supply);
4035*4882a593Smuzhiyun 
4036*4882a593Smuzhiyun 		return err;
4037*4882a593Smuzhiyun 	}
4038*4882a593Smuzhiyun 
4039*4882a593Smuzhiyun 	return 0;
4040*4882a593Smuzhiyun }
4041*4882a593Smuzhiyun 
4042*4882a593Smuzhiyun static const struct dev_pm_ops tegra_sor_pm_ops = {
4043*4882a593Smuzhiyun 	SET_SYSTEM_SLEEP_PM_OPS(tegra_sor_suspend, tegra_sor_resume)
4044*4882a593Smuzhiyun };
4045*4882a593Smuzhiyun 
4046*4882a593Smuzhiyun struct platform_driver tegra_sor_driver = {
4047*4882a593Smuzhiyun 	.driver = {
4048*4882a593Smuzhiyun 		.name = "tegra-sor",
4049*4882a593Smuzhiyun 		.of_match_table = tegra_sor_of_match,
4050*4882a593Smuzhiyun 		.pm = &tegra_sor_pm_ops,
4051*4882a593Smuzhiyun 	},
4052*4882a593Smuzhiyun 	.probe = tegra_sor_probe,
4053*4882a593Smuzhiyun 	.remove = tegra_sor_remove,
4054*4882a593Smuzhiyun };
4055