1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2013 NVIDIA Corporation
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/debugfs.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/host1x.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/of_platform.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/pm_runtime.h>
15*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
16*4882a593Smuzhiyun #include <linux/reset.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <video/mipi_display.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
21*4882a593Smuzhiyun #include <drm/drm_debugfs.h>
22*4882a593Smuzhiyun #include <drm/drm_file.h>
23*4882a593Smuzhiyun #include <drm/drm_mipi_dsi.h>
24*4882a593Smuzhiyun #include <drm/drm_panel.h>
25*4882a593Smuzhiyun #include <drm/drm_simple_kms_helper.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include "dc.h"
28*4882a593Smuzhiyun #include "drm.h"
29*4882a593Smuzhiyun #include "dsi.h"
30*4882a593Smuzhiyun #include "mipi-phy.h"
31*4882a593Smuzhiyun #include "trace.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun struct tegra_dsi_state {
34*4882a593Smuzhiyun struct drm_connector_state base;
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun struct mipi_dphy_timing timing;
37*4882a593Smuzhiyun unsigned long period;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun unsigned int vrefresh;
40*4882a593Smuzhiyun unsigned int lanes;
41*4882a593Smuzhiyun unsigned long pclk;
42*4882a593Smuzhiyun unsigned long bclk;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun enum tegra_dsi_format format;
45*4882a593Smuzhiyun unsigned int mul;
46*4882a593Smuzhiyun unsigned int div;
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun static inline struct tegra_dsi_state *
to_dsi_state(struct drm_connector_state * state)50*4882a593Smuzhiyun to_dsi_state(struct drm_connector_state *state)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun return container_of(state, struct tegra_dsi_state, base);
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun struct tegra_dsi {
56*4882a593Smuzhiyun struct host1x_client client;
57*4882a593Smuzhiyun struct tegra_output output;
58*4882a593Smuzhiyun struct device *dev;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun void __iomem *regs;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun struct reset_control *rst;
63*4882a593Smuzhiyun struct clk *clk_parent;
64*4882a593Smuzhiyun struct clk *clk_lp;
65*4882a593Smuzhiyun struct clk *clk;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun struct drm_info_list *debugfs_files;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun unsigned long flags;
70*4882a593Smuzhiyun enum mipi_dsi_pixel_format format;
71*4882a593Smuzhiyun unsigned int lanes;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun struct tegra_mipi_device *mipi;
74*4882a593Smuzhiyun struct mipi_dsi_host host;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun struct regulator *vdd;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun unsigned int video_fifo_depth;
79*4882a593Smuzhiyun unsigned int host_fifo_depth;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* for ganged-mode support */
82*4882a593Smuzhiyun struct tegra_dsi *master;
83*4882a593Smuzhiyun struct tegra_dsi *slave;
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun static inline struct tegra_dsi *
host1x_client_to_dsi(struct host1x_client * client)87*4882a593Smuzhiyun host1x_client_to_dsi(struct host1x_client *client)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun return container_of(client, struct tegra_dsi, client);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
host_to_tegra(struct mipi_dsi_host * host)92*4882a593Smuzhiyun static inline struct tegra_dsi *host_to_tegra(struct mipi_dsi_host *host)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun return container_of(host, struct tegra_dsi, host);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
to_dsi(struct tegra_output * output)97*4882a593Smuzhiyun static inline struct tegra_dsi *to_dsi(struct tegra_output *output)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun return container_of(output, struct tegra_dsi, output);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
tegra_dsi_get_state(struct tegra_dsi * dsi)102*4882a593Smuzhiyun static struct tegra_dsi_state *tegra_dsi_get_state(struct tegra_dsi *dsi)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun return to_dsi_state(dsi->output.connector.state);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
tegra_dsi_readl(struct tegra_dsi * dsi,unsigned int offset)107*4882a593Smuzhiyun static inline u32 tegra_dsi_readl(struct tegra_dsi *dsi, unsigned int offset)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun u32 value = readl(dsi->regs + (offset << 2));
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun trace_dsi_readl(dsi->dev, offset, value);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun return value;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
tegra_dsi_writel(struct tegra_dsi * dsi,u32 value,unsigned int offset)116*4882a593Smuzhiyun static inline void tegra_dsi_writel(struct tegra_dsi *dsi, u32 value,
117*4882a593Smuzhiyun unsigned int offset)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun trace_dsi_writel(dsi->dev, offset, value);
120*4882a593Smuzhiyun writel(value, dsi->regs + (offset << 2));
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #define DEBUGFS_REG32(_name) { .name = #_name, .offset = _name }
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun static const struct debugfs_reg32 tegra_dsi_regs[] = {
126*4882a593Smuzhiyun DEBUGFS_REG32(DSI_INCR_SYNCPT),
127*4882a593Smuzhiyun DEBUGFS_REG32(DSI_INCR_SYNCPT_CONTROL),
128*4882a593Smuzhiyun DEBUGFS_REG32(DSI_INCR_SYNCPT_ERROR),
129*4882a593Smuzhiyun DEBUGFS_REG32(DSI_CTXSW),
130*4882a593Smuzhiyun DEBUGFS_REG32(DSI_RD_DATA),
131*4882a593Smuzhiyun DEBUGFS_REG32(DSI_WR_DATA),
132*4882a593Smuzhiyun DEBUGFS_REG32(DSI_POWER_CONTROL),
133*4882a593Smuzhiyun DEBUGFS_REG32(DSI_INT_ENABLE),
134*4882a593Smuzhiyun DEBUGFS_REG32(DSI_INT_STATUS),
135*4882a593Smuzhiyun DEBUGFS_REG32(DSI_INT_MASK),
136*4882a593Smuzhiyun DEBUGFS_REG32(DSI_HOST_CONTROL),
137*4882a593Smuzhiyun DEBUGFS_REG32(DSI_CONTROL),
138*4882a593Smuzhiyun DEBUGFS_REG32(DSI_SOL_DELAY),
139*4882a593Smuzhiyun DEBUGFS_REG32(DSI_MAX_THRESHOLD),
140*4882a593Smuzhiyun DEBUGFS_REG32(DSI_TRIGGER),
141*4882a593Smuzhiyun DEBUGFS_REG32(DSI_TX_CRC),
142*4882a593Smuzhiyun DEBUGFS_REG32(DSI_STATUS),
143*4882a593Smuzhiyun DEBUGFS_REG32(DSI_INIT_SEQ_CONTROL),
144*4882a593Smuzhiyun DEBUGFS_REG32(DSI_INIT_SEQ_DATA_0),
145*4882a593Smuzhiyun DEBUGFS_REG32(DSI_INIT_SEQ_DATA_1),
146*4882a593Smuzhiyun DEBUGFS_REG32(DSI_INIT_SEQ_DATA_2),
147*4882a593Smuzhiyun DEBUGFS_REG32(DSI_INIT_SEQ_DATA_3),
148*4882a593Smuzhiyun DEBUGFS_REG32(DSI_INIT_SEQ_DATA_4),
149*4882a593Smuzhiyun DEBUGFS_REG32(DSI_INIT_SEQ_DATA_5),
150*4882a593Smuzhiyun DEBUGFS_REG32(DSI_INIT_SEQ_DATA_6),
151*4882a593Smuzhiyun DEBUGFS_REG32(DSI_INIT_SEQ_DATA_7),
152*4882a593Smuzhiyun DEBUGFS_REG32(DSI_PKT_SEQ_0_LO),
153*4882a593Smuzhiyun DEBUGFS_REG32(DSI_PKT_SEQ_0_HI),
154*4882a593Smuzhiyun DEBUGFS_REG32(DSI_PKT_SEQ_1_LO),
155*4882a593Smuzhiyun DEBUGFS_REG32(DSI_PKT_SEQ_1_HI),
156*4882a593Smuzhiyun DEBUGFS_REG32(DSI_PKT_SEQ_2_LO),
157*4882a593Smuzhiyun DEBUGFS_REG32(DSI_PKT_SEQ_2_HI),
158*4882a593Smuzhiyun DEBUGFS_REG32(DSI_PKT_SEQ_3_LO),
159*4882a593Smuzhiyun DEBUGFS_REG32(DSI_PKT_SEQ_3_HI),
160*4882a593Smuzhiyun DEBUGFS_REG32(DSI_PKT_SEQ_4_LO),
161*4882a593Smuzhiyun DEBUGFS_REG32(DSI_PKT_SEQ_4_HI),
162*4882a593Smuzhiyun DEBUGFS_REG32(DSI_PKT_SEQ_5_LO),
163*4882a593Smuzhiyun DEBUGFS_REG32(DSI_PKT_SEQ_5_HI),
164*4882a593Smuzhiyun DEBUGFS_REG32(DSI_DCS_CMDS),
165*4882a593Smuzhiyun DEBUGFS_REG32(DSI_PKT_LEN_0_1),
166*4882a593Smuzhiyun DEBUGFS_REG32(DSI_PKT_LEN_2_3),
167*4882a593Smuzhiyun DEBUGFS_REG32(DSI_PKT_LEN_4_5),
168*4882a593Smuzhiyun DEBUGFS_REG32(DSI_PKT_LEN_6_7),
169*4882a593Smuzhiyun DEBUGFS_REG32(DSI_PHY_TIMING_0),
170*4882a593Smuzhiyun DEBUGFS_REG32(DSI_PHY_TIMING_1),
171*4882a593Smuzhiyun DEBUGFS_REG32(DSI_PHY_TIMING_2),
172*4882a593Smuzhiyun DEBUGFS_REG32(DSI_BTA_TIMING),
173*4882a593Smuzhiyun DEBUGFS_REG32(DSI_TIMEOUT_0),
174*4882a593Smuzhiyun DEBUGFS_REG32(DSI_TIMEOUT_1),
175*4882a593Smuzhiyun DEBUGFS_REG32(DSI_TO_TALLY),
176*4882a593Smuzhiyun DEBUGFS_REG32(DSI_PAD_CONTROL_0),
177*4882a593Smuzhiyun DEBUGFS_REG32(DSI_PAD_CONTROL_CD),
178*4882a593Smuzhiyun DEBUGFS_REG32(DSI_PAD_CD_STATUS),
179*4882a593Smuzhiyun DEBUGFS_REG32(DSI_VIDEO_MODE_CONTROL),
180*4882a593Smuzhiyun DEBUGFS_REG32(DSI_PAD_CONTROL_1),
181*4882a593Smuzhiyun DEBUGFS_REG32(DSI_PAD_CONTROL_2),
182*4882a593Smuzhiyun DEBUGFS_REG32(DSI_PAD_CONTROL_3),
183*4882a593Smuzhiyun DEBUGFS_REG32(DSI_PAD_CONTROL_4),
184*4882a593Smuzhiyun DEBUGFS_REG32(DSI_GANGED_MODE_CONTROL),
185*4882a593Smuzhiyun DEBUGFS_REG32(DSI_GANGED_MODE_START),
186*4882a593Smuzhiyun DEBUGFS_REG32(DSI_GANGED_MODE_SIZE),
187*4882a593Smuzhiyun DEBUGFS_REG32(DSI_RAW_DATA_BYTE_COUNT),
188*4882a593Smuzhiyun DEBUGFS_REG32(DSI_ULTRA_LOW_POWER_CONTROL),
189*4882a593Smuzhiyun DEBUGFS_REG32(DSI_INIT_SEQ_DATA_8),
190*4882a593Smuzhiyun DEBUGFS_REG32(DSI_INIT_SEQ_DATA_9),
191*4882a593Smuzhiyun DEBUGFS_REG32(DSI_INIT_SEQ_DATA_10),
192*4882a593Smuzhiyun DEBUGFS_REG32(DSI_INIT_SEQ_DATA_11),
193*4882a593Smuzhiyun DEBUGFS_REG32(DSI_INIT_SEQ_DATA_12),
194*4882a593Smuzhiyun DEBUGFS_REG32(DSI_INIT_SEQ_DATA_13),
195*4882a593Smuzhiyun DEBUGFS_REG32(DSI_INIT_SEQ_DATA_14),
196*4882a593Smuzhiyun DEBUGFS_REG32(DSI_INIT_SEQ_DATA_15),
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun
tegra_dsi_show_regs(struct seq_file * s,void * data)199*4882a593Smuzhiyun static int tegra_dsi_show_regs(struct seq_file *s, void *data)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun struct drm_info_node *node = s->private;
202*4882a593Smuzhiyun struct tegra_dsi *dsi = node->info_ent->data;
203*4882a593Smuzhiyun struct drm_crtc *crtc = dsi->output.encoder.crtc;
204*4882a593Smuzhiyun struct drm_device *drm = node->minor->dev;
205*4882a593Smuzhiyun unsigned int i;
206*4882a593Smuzhiyun int err = 0;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun drm_modeset_lock_all(drm);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun if (!crtc || !crtc->state->active) {
211*4882a593Smuzhiyun err = -EBUSY;
212*4882a593Smuzhiyun goto unlock;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(tegra_dsi_regs); i++) {
216*4882a593Smuzhiyun unsigned int offset = tegra_dsi_regs[i].offset;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun seq_printf(s, "%-32s %#05x %08x\n", tegra_dsi_regs[i].name,
219*4882a593Smuzhiyun offset, tegra_dsi_readl(dsi, offset));
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun unlock:
223*4882a593Smuzhiyun drm_modeset_unlock_all(drm);
224*4882a593Smuzhiyun return err;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun static struct drm_info_list debugfs_files[] = {
228*4882a593Smuzhiyun { "regs", tegra_dsi_show_regs, 0, NULL },
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun
tegra_dsi_late_register(struct drm_connector * connector)231*4882a593Smuzhiyun static int tegra_dsi_late_register(struct drm_connector *connector)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun struct tegra_output *output = connector_to_output(connector);
234*4882a593Smuzhiyun unsigned int i, count = ARRAY_SIZE(debugfs_files);
235*4882a593Smuzhiyun struct drm_minor *minor = connector->dev->primary;
236*4882a593Smuzhiyun struct dentry *root = connector->debugfs_entry;
237*4882a593Smuzhiyun struct tegra_dsi *dsi = to_dsi(output);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun dsi->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
240*4882a593Smuzhiyun GFP_KERNEL);
241*4882a593Smuzhiyun if (!dsi->debugfs_files)
242*4882a593Smuzhiyun return -ENOMEM;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun for (i = 0; i < count; i++)
245*4882a593Smuzhiyun dsi->debugfs_files[i].data = dsi;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun drm_debugfs_create_files(dsi->debugfs_files, count, root, minor);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun return 0;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
tegra_dsi_early_unregister(struct drm_connector * connector)252*4882a593Smuzhiyun static void tegra_dsi_early_unregister(struct drm_connector *connector)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun struct tegra_output *output = connector_to_output(connector);
255*4882a593Smuzhiyun unsigned int count = ARRAY_SIZE(debugfs_files);
256*4882a593Smuzhiyun struct tegra_dsi *dsi = to_dsi(output);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun drm_debugfs_remove_files(dsi->debugfs_files, count,
259*4882a593Smuzhiyun connector->dev->primary);
260*4882a593Smuzhiyun kfree(dsi->debugfs_files);
261*4882a593Smuzhiyun dsi->debugfs_files = NULL;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun #define PKT_ID0(id) ((((id) & 0x3f) << 3) | (1 << 9))
265*4882a593Smuzhiyun #define PKT_LEN0(len) (((len) & 0x07) << 0)
266*4882a593Smuzhiyun #define PKT_ID1(id) ((((id) & 0x3f) << 13) | (1 << 19))
267*4882a593Smuzhiyun #define PKT_LEN1(len) (((len) & 0x07) << 10)
268*4882a593Smuzhiyun #define PKT_ID2(id) ((((id) & 0x3f) << 23) | (1 << 29))
269*4882a593Smuzhiyun #define PKT_LEN2(len) (((len) & 0x07) << 20)
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun #define PKT_LP (1 << 30)
272*4882a593Smuzhiyun #define NUM_PKT_SEQ 12
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun /*
275*4882a593Smuzhiyun * non-burst mode with sync pulses
276*4882a593Smuzhiyun */
277*4882a593Smuzhiyun static const u32 pkt_seq_video_non_burst_sync_pulses[NUM_PKT_SEQ] = {
278*4882a593Smuzhiyun [ 0] = PKT_ID0(MIPI_DSI_V_SYNC_START) | PKT_LEN0(0) |
279*4882a593Smuzhiyun PKT_ID1(MIPI_DSI_BLANKING_PACKET) | PKT_LEN1(1) |
280*4882a593Smuzhiyun PKT_ID2(MIPI_DSI_H_SYNC_END) | PKT_LEN2(0) |
281*4882a593Smuzhiyun PKT_LP,
282*4882a593Smuzhiyun [ 1] = 0,
283*4882a593Smuzhiyun [ 2] = PKT_ID0(MIPI_DSI_V_SYNC_END) | PKT_LEN0(0) |
284*4882a593Smuzhiyun PKT_ID1(MIPI_DSI_BLANKING_PACKET) | PKT_LEN1(1) |
285*4882a593Smuzhiyun PKT_ID2(MIPI_DSI_H_SYNC_END) | PKT_LEN2(0) |
286*4882a593Smuzhiyun PKT_LP,
287*4882a593Smuzhiyun [ 3] = 0,
288*4882a593Smuzhiyun [ 4] = PKT_ID0(MIPI_DSI_H_SYNC_START) | PKT_LEN0(0) |
289*4882a593Smuzhiyun PKT_ID1(MIPI_DSI_BLANKING_PACKET) | PKT_LEN1(1) |
290*4882a593Smuzhiyun PKT_ID2(MIPI_DSI_H_SYNC_END) | PKT_LEN2(0) |
291*4882a593Smuzhiyun PKT_LP,
292*4882a593Smuzhiyun [ 5] = 0,
293*4882a593Smuzhiyun [ 6] = PKT_ID0(MIPI_DSI_H_SYNC_START) | PKT_LEN0(0) |
294*4882a593Smuzhiyun PKT_ID1(MIPI_DSI_BLANKING_PACKET) | PKT_LEN1(1) |
295*4882a593Smuzhiyun PKT_ID2(MIPI_DSI_H_SYNC_END) | PKT_LEN2(0),
296*4882a593Smuzhiyun [ 7] = PKT_ID0(MIPI_DSI_BLANKING_PACKET) | PKT_LEN0(2) |
297*4882a593Smuzhiyun PKT_ID1(MIPI_DSI_PACKED_PIXEL_STREAM_24) | PKT_LEN1(3) |
298*4882a593Smuzhiyun PKT_ID2(MIPI_DSI_BLANKING_PACKET) | PKT_LEN2(4),
299*4882a593Smuzhiyun [ 8] = PKT_ID0(MIPI_DSI_H_SYNC_START) | PKT_LEN0(0) |
300*4882a593Smuzhiyun PKT_ID1(MIPI_DSI_BLANKING_PACKET) | PKT_LEN1(1) |
301*4882a593Smuzhiyun PKT_ID2(MIPI_DSI_H_SYNC_END) | PKT_LEN2(0) |
302*4882a593Smuzhiyun PKT_LP,
303*4882a593Smuzhiyun [ 9] = 0,
304*4882a593Smuzhiyun [10] = PKT_ID0(MIPI_DSI_H_SYNC_START) | PKT_LEN0(0) |
305*4882a593Smuzhiyun PKT_ID1(MIPI_DSI_BLANKING_PACKET) | PKT_LEN1(1) |
306*4882a593Smuzhiyun PKT_ID2(MIPI_DSI_H_SYNC_END) | PKT_LEN2(0),
307*4882a593Smuzhiyun [11] = PKT_ID0(MIPI_DSI_BLANKING_PACKET) | PKT_LEN0(2) |
308*4882a593Smuzhiyun PKT_ID1(MIPI_DSI_PACKED_PIXEL_STREAM_24) | PKT_LEN1(3) |
309*4882a593Smuzhiyun PKT_ID2(MIPI_DSI_BLANKING_PACKET) | PKT_LEN2(4),
310*4882a593Smuzhiyun };
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /*
313*4882a593Smuzhiyun * non-burst mode with sync events
314*4882a593Smuzhiyun */
315*4882a593Smuzhiyun static const u32 pkt_seq_video_non_burst_sync_events[NUM_PKT_SEQ] = {
316*4882a593Smuzhiyun [ 0] = PKT_ID0(MIPI_DSI_V_SYNC_START) | PKT_LEN0(0) |
317*4882a593Smuzhiyun PKT_ID1(MIPI_DSI_END_OF_TRANSMISSION) | PKT_LEN1(7) |
318*4882a593Smuzhiyun PKT_LP,
319*4882a593Smuzhiyun [ 1] = 0,
320*4882a593Smuzhiyun [ 2] = PKT_ID0(MIPI_DSI_H_SYNC_START) | PKT_LEN0(0) |
321*4882a593Smuzhiyun PKT_ID1(MIPI_DSI_END_OF_TRANSMISSION) | PKT_LEN1(7) |
322*4882a593Smuzhiyun PKT_LP,
323*4882a593Smuzhiyun [ 3] = 0,
324*4882a593Smuzhiyun [ 4] = PKT_ID0(MIPI_DSI_H_SYNC_START) | PKT_LEN0(0) |
325*4882a593Smuzhiyun PKT_ID1(MIPI_DSI_END_OF_TRANSMISSION) | PKT_LEN1(7) |
326*4882a593Smuzhiyun PKT_LP,
327*4882a593Smuzhiyun [ 5] = 0,
328*4882a593Smuzhiyun [ 6] = PKT_ID0(MIPI_DSI_H_SYNC_START) | PKT_LEN0(0) |
329*4882a593Smuzhiyun PKT_ID1(MIPI_DSI_BLANKING_PACKET) | PKT_LEN1(2) |
330*4882a593Smuzhiyun PKT_ID2(MIPI_DSI_PACKED_PIXEL_STREAM_24) | PKT_LEN2(3),
331*4882a593Smuzhiyun [ 7] = PKT_ID0(MIPI_DSI_BLANKING_PACKET) | PKT_LEN0(4),
332*4882a593Smuzhiyun [ 8] = PKT_ID0(MIPI_DSI_H_SYNC_START) | PKT_LEN0(0) |
333*4882a593Smuzhiyun PKT_ID1(MIPI_DSI_END_OF_TRANSMISSION) | PKT_LEN1(7) |
334*4882a593Smuzhiyun PKT_LP,
335*4882a593Smuzhiyun [ 9] = 0,
336*4882a593Smuzhiyun [10] = PKT_ID0(MIPI_DSI_H_SYNC_START) | PKT_LEN0(0) |
337*4882a593Smuzhiyun PKT_ID1(MIPI_DSI_BLANKING_PACKET) | PKT_LEN1(2) |
338*4882a593Smuzhiyun PKT_ID2(MIPI_DSI_PACKED_PIXEL_STREAM_24) | PKT_LEN2(3),
339*4882a593Smuzhiyun [11] = PKT_ID0(MIPI_DSI_BLANKING_PACKET) | PKT_LEN0(4),
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun static const u32 pkt_seq_command_mode[NUM_PKT_SEQ] = {
343*4882a593Smuzhiyun [ 0] = 0,
344*4882a593Smuzhiyun [ 1] = 0,
345*4882a593Smuzhiyun [ 2] = 0,
346*4882a593Smuzhiyun [ 3] = 0,
347*4882a593Smuzhiyun [ 4] = 0,
348*4882a593Smuzhiyun [ 5] = 0,
349*4882a593Smuzhiyun [ 6] = PKT_ID0(MIPI_DSI_DCS_LONG_WRITE) | PKT_LEN0(3) | PKT_LP,
350*4882a593Smuzhiyun [ 7] = 0,
351*4882a593Smuzhiyun [ 8] = 0,
352*4882a593Smuzhiyun [ 9] = 0,
353*4882a593Smuzhiyun [10] = PKT_ID0(MIPI_DSI_DCS_LONG_WRITE) | PKT_LEN0(5) | PKT_LP,
354*4882a593Smuzhiyun [11] = 0,
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun
tegra_dsi_set_phy_timing(struct tegra_dsi * dsi,unsigned long period,const struct mipi_dphy_timing * timing)357*4882a593Smuzhiyun static void tegra_dsi_set_phy_timing(struct tegra_dsi *dsi,
358*4882a593Smuzhiyun unsigned long period,
359*4882a593Smuzhiyun const struct mipi_dphy_timing *timing)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun u32 value;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun value = DSI_TIMING_FIELD(timing->hsexit, period, 1) << 24 |
364*4882a593Smuzhiyun DSI_TIMING_FIELD(timing->hstrail, period, 0) << 16 |
365*4882a593Smuzhiyun DSI_TIMING_FIELD(timing->hszero, period, 3) << 8 |
366*4882a593Smuzhiyun DSI_TIMING_FIELD(timing->hsprepare, period, 1);
367*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_PHY_TIMING_0);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun value = DSI_TIMING_FIELD(timing->clktrail, period, 1) << 24 |
370*4882a593Smuzhiyun DSI_TIMING_FIELD(timing->clkpost, period, 1) << 16 |
371*4882a593Smuzhiyun DSI_TIMING_FIELD(timing->clkzero, period, 1) << 8 |
372*4882a593Smuzhiyun DSI_TIMING_FIELD(timing->lpx, period, 1);
373*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_PHY_TIMING_1);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun value = DSI_TIMING_FIELD(timing->clkprepare, period, 1) << 16 |
376*4882a593Smuzhiyun DSI_TIMING_FIELD(timing->clkpre, period, 1) << 8 |
377*4882a593Smuzhiyun DSI_TIMING_FIELD(0xff * period, period, 0) << 0;
378*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_PHY_TIMING_2);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun value = DSI_TIMING_FIELD(timing->taget, period, 1) << 16 |
381*4882a593Smuzhiyun DSI_TIMING_FIELD(timing->tasure, period, 1) << 8 |
382*4882a593Smuzhiyun DSI_TIMING_FIELD(timing->tago, period, 1);
383*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_BTA_TIMING);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun if (dsi->slave)
386*4882a593Smuzhiyun tegra_dsi_set_phy_timing(dsi->slave, period, timing);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
tegra_dsi_get_muldiv(enum mipi_dsi_pixel_format format,unsigned int * mulp,unsigned int * divp)389*4882a593Smuzhiyun static int tegra_dsi_get_muldiv(enum mipi_dsi_pixel_format format,
390*4882a593Smuzhiyun unsigned int *mulp, unsigned int *divp)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun switch (format) {
393*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB666_PACKED:
394*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB888:
395*4882a593Smuzhiyun *mulp = 3;
396*4882a593Smuzhiyun *divp = 1;
397*4882a593Smuzhiyun break;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB565:
400*4882a593Smuzhiyun *mulp = 2;
401*4882a593Smuzhiyun *divp = 1;
402*4882a593Smuzhiyun break;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB666:
405*4882a593Smuzhiyun *mulp = 9;
406*4882a593Smuzhiyun *divp = 4;
407*4882a593Smuzhiyun break;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun default:
410*4882a593Smuzhiyun return -EINVAL;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun return 0;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
tegra_dsi_get_format(enum mipi_dsi_pixel_format format,enum tegra_dsi_format * fmt)416*4882a593Smuzhiyun static int tegra_dsi_get_format(enum mipi_dsi_pixel_format format,
417*4882a593Smuzhiyun enum tegra_dsi_format *fmt)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun switch (format) {
420*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB888:
421*4882a593Smuzhiyun *fmt = TEGRA_DSI_FORMAT_24P;
422*4882a593Smuzhiyun break;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB666:
425*4882a593Smuzhiyun *fmt = TEGRA_DSI_FORMAT_18NP;
426*4882a593Smuzhiyun break;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB666_PACKED:
429*4882a593Smuzhiyun *fmt = TEGRA_DSI_FORMAT_18P;
430*4882a593Smuzhiyun break;
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB565:
433*4882a593Smuzhiyun *fmt = TEGRA_DSI_FORMAT_16P;
434*4882a593Smuzhiyun break;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun default:
437*4882a593Smuzhiyun return -EINVAL;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun return 0;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
tegra_dsi_ganged_enable(struct tegra_dsi * dsi,unsigned int start,unsigned int size)443*4882a593Smuzhiyun static void tegra_dsi_ganged_enable(struct tegra_dsi *dsi, unsigned int start,
444*4882a593Smuzhiyun unsigned int size)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun u32 value;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun tegra_dsi_writel(dsi, start, DSI_GANGED_MODE_START);
449*4882a593Smuzhiyun tegra_dsi_writel(dsi, size << 16 | size, DSI_GANGED_MODE_SIZE);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun value = DSI_GANGED_MODE_CONTROL_ENABLE;
452*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_GANGED_MODE_CONTROL);
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
tegra_dsi_enable(struct tegra_dsi * dsi)455*4882a593Smuzhiyun static void tegra_dsi_enable(struct tegra_dsi *dsi)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun u32 value;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun value = tegra_dsi_readl(dsi, DSI_POWER_CONTROL);
460*4882a593Smuzhiyun value |= DSI_POWER_CONTROL_ENABLE;
461*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_POWER_CONTROL);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun if (dsi->slave)
464*4882a593Smuzhiyun tegra_dsi_enable(dsi->slave);
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun
tegra_dsi_get_lanes(struct tegra_dsi * dsi)467*4882a593Smuzhiyun static unsigned int tegra_dsi_get_lanes(struct tegra_dsi *dsi)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun if (dsi->master)
470*4882a593Smuzhiyun return dsi->master->lanes + dsi->lanes;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun if (dsi->slave)
473*4882a593Smuzhiyun return dsi->lanes + dsi->slave->lanes;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun return dsi->lanes;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
tegra_dsi_configure(struct tegra_dsi * dsi,unsigned int pipe,const struct drm_display_mode * mode)478*4882a593Smuzhiyun static void tegra_dsi_configure(struct tegra_dsi *dsi, unsigned int pipe,
479*4882a593Smuzhiyun const struct drm_display_mode *mode)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun unsigned int hact, hsw, hbp, hfp, i, mul, div;
482*4882a593Smuzhiyun struct tegra_dsi_state *state;
483*4882a593Smuzhiyun const u32 *pkt_seq;
484*4882a593Smuzhiyun u32 value;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /* XXX: pass in state into this function? */
487*4882a593Smuzhiyun if (dsi->master)
488*4882a593Smuzhiyun state = tegra_dsi_get_state(dsi->master);
489*4882a593Smuzhiyun else
490*4882a593Smuzhiyun state = tegra_dsi_get_state(dsi);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun mul = state->mul;
493*4882a593Smuzhiyun div = state->div;
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun if (dsi->flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE) {
496*4882a593Smuzhiyun DRM_DEBUG_KMS("Non-burst video mode with sync pulses\n");
497*4882a593Smuzhiyun pkt_seq = pkt_seq_video_non_burst_sync_pulses;
498*4882a593Smuzhiyun } else if (dsi->flags & MIPI_DSI_MODE_VIDEO) {
499*4882a593Smuzhiyun DRM_DEBUG_KMS("Non-burst video mode with sync events\n");
500*4882a593Smuzhiyun pkt_seq = pkt_seq_video_non_burst_sync_events;
501*4882a593Smuzhiyun } else {
502*4882a593Smuzhiyun DRM_DEBUG_KMS("Command mode\n");
503*4882a593Smuzhiyun pkt_seq = pkt_seq_command_mode;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun value = DSI_CONTROL_CHANNEL(0) |
507*4882a593Smuzhiyun DSI_CONTROL_FORMAT(state->format) |
508*4882a593Smuzhiyun DSI_CONTROL_LANES(dsi->lanes - 1) |
509*4882a593Smuzhiyun DSI_CONTROL_SOURCE(pipe);
510*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_CONTROL);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun tegra_dsi_writel(dsi, dsi->video_fifo_depth, DSI_MAX_THRESHOLD);
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun value = DSI_HOST_CONTROL_HS;
515*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_HOST_CONTROL);
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun value = tegra_dsi_readl(dsi, DSI_CONTROL);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun if (dsi->flags & MIPI_DSI_CLOCK_NON_CONTINUOUS)
520*4882a593Smuzhiyun value |= DSI_CONTROL_HS_CLK_CTRL;
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun value &= ~DSI_CONTROL_TX_TRIG(3);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun /* enable DCS commands for command mode */
525*4882a593Smuzhiyun if (dsi->flags & MIPI_DSI_MODE_VIDEO)
526*4882a593Smuzhiyun value &= ~DSI_CONTROL_DCS_ENABLE;
527*4882a593Smuzhiyun else
528*4882a593Smuzhiyun value |= DSI_CONTROL_DCS_ENABLE;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun value |= DSI_CONTROL_VIDEO_ENABLE;
531*4882a593Smuzhiyun value &= ~DSI_CONTROL_HOST_ENABLE;
532*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_CONTROL);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun for (i = 0; i < NUM_PKT_SEQ; i++)
535*4882a593Smuzhiyun tegra_dsi_writel(dsi, pkt_seq[i], DSI_PKT_SEQ_0_LO + i);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun if (dsi->flags & MIPI_DSI_MODE_VIDEO) {
538*4882a593Smuzhiyun /* horizontal active pixels */
539*4882a593Smuzhiyun hact = mode->hdisplay * mul / div;
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun /* horizontal sync width */
542*4882a593Smuzhiyun hsw = (mode->hsync_end - mode->hsync_start) * mul / div;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun /* horizontal back porch */
545*4882a593Smuzhiyun hbp = (mode->htotal - mode->hsync_end) * mul / div;
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun if ((dsi->flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE) == 0)
548*4882a593Smuzhiyun hbp += hsw;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun /* horizontal front porch */
551*4882a593Smuzhiyun hfp = (mode->hsync_start - mode->hdisplay) * mul / div;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun /* subtract packet overhead */
554*4882a593Smuzhiyun hsw -= 10;
555*4882a593Smuzhiyun hbp -= 14;
556*4882a593Smuzhiyun hfp -= 8;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun tegra_dsi_writel(dsi, hsw << 16 | 0, DSI_PKT_LEN_0_1);
559*4882a593Smuzhiyun tegra_dsi_writel(dsi, hact << 16 | hbp, DSI_PKT_LEN_2_3);
560*4882a593Smuzhiyun tegra_dsi_writel(dsi, hfp, DSI_PKT_LEN_4_5);
561*4882a593Smuzhiyun tegra_dsi_writel(dsi, 0x0f0f << 16, DSI_PKT_LEN_6_7);
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun /* set SOL delay (for non-burst mode only) */
564*4882a593Smuzhiyun tegra_dsi_writel(dsi, 8 * mul / div, DSI_SOL_DELAY);
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun /* TODO: implement ganged mode */
567*4882a593Smuzhiyun } else {
568*4882a593Smuzhiyun u16 bytes;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun if (dsi->master || dsi->slave) {
571*4882a593Smuzhiyun /*
572*4882a593Smuzhiyun * For ganged mode, assume symmetric left-right mode.
573*4882a593Smuzhiyun */
574*4882a593Smuzhiyun bytes = 1 + (mode->hdisplay / 2) * mul / div;
575*4882a593Smuzhiyun } else {
576*4882a593Smuzhiyun /* 1 byte (DCS command) + pixel data */
577*4882a593Smuzhiyun bytes = 1 + mode->hdisplay * mul / div;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun tegra_dsi_writel(dsi, 0, DSI_PKT_LEN_0_1);
581*4882a593Smuzhiyun tegra_dsi_writel(dsi, bytes << 16, DSI_PKT_LEN_2_3);
582*4882a593Smuzhiyun tegra_dsi_writel(dsi, bytes << 16, DSI_PKT_LEN_4_5);
583*4882a593Smuzhiyun tegra_dsi_writel(dsi, 0, DSI_PKT_LEN_6_7);
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun value = MIPI_DCS_WRITE_MEMORY_START << 8 |
586*4882a593Smuzhiyun MIPI_DCS_WRITE_MEMORY_CONTINUE;
587*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_DCS_CMDS);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun /* set SOL delay */
590*4882a593Smuzhiyun if (dsi->master || dsi->slave) {
591*4882a593Smuzhiyun unsigned long delay, bclk, bclk_ganged;
592*4882a593Smuzhiyun unsigned int lanes = state->lanes;
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun /* SOL to valid, valid to FIFO and FIFO write delay */
595*4882a593Smuzhiyun delay = 4 + 4 + 2;
596*4882a593Smuzhiyun delay = DIV_ROUND_UP(delay * mul, div * lanes);
597*4882a593Smuzhiyun /* FIFO read delay */
598*4882a593Smuzhiyun delay = delay + 6;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun bclk = DIV_ROUND_UP(mode->htotal * mul, div * lanes);
601*4882a593Smuzhiyun bclk_ganged = DIV_ROUND_UP(bclk * lanes / 2, lanes);
602*4882a593Smuzhiyun value = bclk - bclk_ganged + delay + 20;
603*4882a593Smuzhiyun } else {
604*4882a593Smuzhiyun /* TODO: revisit for non-ganged mode */
605*4882a593Smuzhiyun value = 8 * mul / div;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_SOL_DELAY);
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun if (dsi->slave) {
612*4882a593Smuzhiyun tegra_dsi_configure(dsi->slave, pipe, mode);
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun /*
615*4882a593Smuzhiyun * TODO: Support modes other than symmetrical left-right
616*4882a593Smuzhiyun * split.
617*4882a593Smuzhiyun */
618*4882a593Smuzhiyun tegra_dsi_ganged_enable(dsi, 0, mode->hdisplay / 2);
619*4882a593Smuzhiyun tegra_dsi_ganged_enable(dsi->slave, mode->hdisplay / 2,
620*4882a593Smuzhiyun mode->hdisplay / 2);
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
tegra_dsi_wait_idle(struct tegra_dsi * dsi,unsigned long timeout)624*4882a593Smuzhiyun static int tegra_dsi_wait_idle(struct tegra_dsi *dsi, unsigned long timeout)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun u32 value;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun timeout = jiffies + msecs_to_jiffies(timeout);
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun while (time_before(jiffies, timeout)) {
631*4882a593Smuzhiyun value = tegra_dsi_readl(dsi, DSI_STATUS);
632*4882a593Smuzhiyun if (value & DSI_STATUS_IDLE)
633*4882a593Smuzhiyun return 0;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun usleep_range(1000, 2000);
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun return -ETIMEDOUT;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun
tegra_dsi_video_disable(struct tegra_dsi * dsi)641*4882a593Smuzhiyun static void tegra_dsi_video_disable(struct tegra_dsi *dsi)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun u32 value;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun value = tegra_dsi_readl(dsi, DSI_CONTROL);
646*4882a593Smuzhiyun value &= ~DSI_CONTROL_VIDEO_ENABLE;
647*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_CONTROL);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun if (dsi->slave)
650*4882a593Smuzhiyun tegra_dsi_video_disable(dsi->slave);
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun
tegra_dsi_ganged_disable(struct tegra_dsi * dsi)653*4882a593Smuzhiyun static void tegra_dsi_ganged_disable(struct tegra_dsi *dsi)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun tegra_dsi_writel(dsi, 0, DSI_GANGED_MODE_START);
656*4882a593Smuzhiyun tegra_dsi_writel(dsi, 0, DSI_GANGED_MODE_SIZE);
657*4882a593Smuzhiyun tegra_dsi_writel(dsi, 0, DSI_GANGED_MODE_CONTROL);
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun
tegra_dsi_pad_enable(struct tegra_dsi * dsi)660*4882a593Smuzhiyun static int tegra_dsi_pad_enable(struct tegra_dsi *dsi)
661*4882a593Smuzhiyun {
662*4882a593Smuzhiyun u32 value;
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun value = DSI_PAD_CONTROL_VS1_PULLDN(0) | DSI_PAD_CONTROL_VS1_PDIO(0);
665*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_PAD_CONTROL_0);
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun return 0;
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun
tegra_dsi_pad_calibrate(struct tegra_dsi * dsi)670*4882a593Smuzhiyun static int tegra_dsi_pad_calibrate(struct tegra_dsi *dsi)
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun u32 value;
673*4882a593Smuzhiyun int err;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun /*
676*4882a593Smuzhiyun * XXX Is this still needed? The module reset is deasserted right
677*4882a593Smuzhiyun * before this function is called.
678*4882a593Smuzhiyun */
679*4882a593Smuzhiyun tegra_dsi_writel(dsi, 0, DSI_PAD_CONTROL_0);
680*4882a593Smuzhiyun tegra_dsi_writel(dsi, 0, DSI_PAD_CONTROL_1);
681*4882a593Smuzhiyun tegra_dsi_writel(dsi, 0, DSI_PAD_CONTROL_2);
682*4882a593Smuzhiyun tegra_dsi_writel(dsi, 0, DSI_PAD_CONTROL_3);
683*4882a593Smuzhiyun tegra_dsi_writel(dsi, 0, DSI_PAD_CONTROL_4);
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun /* start calibration */
686*4882a593Smuzhiyun tegra_dsi_pad_enable(dsi);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun value = DSI_PAD_SLEW_UP(0x7) | DSI_PAD_SLEW_DN(0x7) |
689*4882a593Smuzhiyun DSI_PAD_LP_UP(0x1) | DSI_PAD_LP_DN(0x1) |
690*4882a593Smuzhiyun DSI_PAD_OUT_CLK(0x0);
691*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_PAD_CONTROL_2);
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun value = DSI_PAD_PREEMP_PD_CLK(0x3) | DSI_PAD_PREEMP_PU_CLK(0x3) |
694*4882a593Smuzhiyun DSI_PAD_PREEMP_PD(0x03) | DSI_PAD_PREEMP_PU(0x3);
695*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_PAD_CONTROL_3);
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun err = tegra_mipi_start_calibration(dsi->mipi);
698*4882a593Smuzhiyun if (err < 0)
699*4882a593Smuzhiyun return err;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun return tegra_mipi_finish_calibration(dsi->mipi);
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun
tegra_dsi_set_timeout(struct tegra_dsi * dsi,unsigned long bclk,unsigned int vrefresh)704*4882a593Smuzhiyun static void tegra_dsi_set_timeout(struct tegra_dsi *dsi, unsigned long bclk,
705*4882a593Smuzhiyun unsigned int vrefresh)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun unsigned int timeout;
708*4882a593Smuzhiyun u32 value;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun /* one frame high-speed transmission timeout */
711*4882a593Smuzhiyun timeout = (bclk / vrefresh) / 512;
712*4882a593Smuzhiyun value = DSI_TIMEOUT_LRX(0x2000) | DSI_TIMEOUT_HTX(timeout);
713*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_TIMEOUT_0);
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun /* 2 ms peripheral timeout for panel */
716*4882a593Smuzhiyun timeout = 2 * bclk / 512 * 1000;
717*4882a593Smuzhiyun value = DSI_TIMEOUT_PR(timeout) | DSI_TIMEOUT_TA(0x2000);
718*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_TIMEOUT_1);
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun value = DSI_TALLY_TA(0) | DSI_TALLY_LRX(0) | DSI_TALLY_HTX(0);
721*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_TO_TALLY);
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun if (dsi->slave)
724*4882a593Smuzhiyun tegra_dsi_set_timeout(dsi->slave, bclk, vrefresh);
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
tegra_dsi_disable(struct tegra_dsi * dsi)727*4882a593Smuzhiyun static void tegra_dsi_disable(struct tegra_dsi *dsi)
728*4882a593Smuzhiyun {
729*4882a593Smuzhiyun u32 value;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun if (dsi->slave) {
732*4882a593Smuzhiyun tegra_dsi_ganged_disable(dsi->slave);
733*4882a593Smuzhiyun tegra_dsi_ganged_disable(dsi);
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun value = tegra_dsi_readl(dsi, DSI_POWER_CONTROL);
737*4882a593Smuzhiyun value &= ~DSI_POWER_CONTROL_ENABLE;
738*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_POWER_CONTROL);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun if (dsi->slave)
741*4882a593Smuzhiyun tegra_dsi_disable(dsi->slave);
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun usleep_range(5000, 10000);
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
tegra_dsi_soft_reset(struct tegra_dsi * dsi)746*4882a593Smuzhiyun static void tegra_dsi_soft_reset(struct tegra_dsi *dsi)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun u32 value;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun value = tegra_dsi_readl(dsi, DSI_POWER_CONTROL);
751*4882a593Smuzhiyun value &= ~DSI_POWER_CONTROL_ENABLE;
752*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_POWER_CONTROL);
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun usleep_range(300, 1000);
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun value = tegra_dsi_readl(dsi, DSI_POWER_CONTROL);
757*4882a593Smuzhiyun value |= DSI_POWER_CONTROL_ENABLE;
758*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_POWER_CONTROL);
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun usleep_range(300, 1000);
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun value = tegra_dsi_readl(dsi, DSI_TRIGGER);
763*4882a593Smuzhiyun if (value)
764*4882a593Smuzhiyun tegra_dsi_writel(dsi, 0, DSI_TRIGGER);
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun if (dsi->slave)
767*4882a593Smuzhiyun tegra_dsi_soft_reset(dsi->slave);
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
tegra_dsi_connector_reset(struct drm_connector * connector)770*4882a593Smuzhiyun static void tegra_dsi_connector_reset(struct drm_connector *connector)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun struct tegra_dsi_state *state = kzalloc(sizeof(*state), GFP_KERNEL);
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun if (!state)
775*4882a593Smuzhiyun return;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun if (connector->state) {
778*4882a593Smuzhiyun __drm_atomic_helper_connector_destroy_state(connector->state);
779*4882a593Smuzhiyun kfree(connector->state);
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun __drm_atomic_helper_connector_reset(connector, &state->base);
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun static struct drm_connector_state *
tegra_dsi_connector_duplicate_state(struct drm_connector * connector)786*4882a593Smuzhiyun tegra_dsi_connector_duplicate_state(struct drm_connector *connector)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun struct tegra_dsi_state *state = to_dsi_state(connector->state);
789*4882a593Smuzhiyun struct tegra_dsi_state *copy;
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun copy = kmemdup(state, sizeof(*state), GFP_KERNEL);
792*4882a593Smuzhiyun if (!copy)
793*4882a593Smuzhiyun return NULL;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun __drm_atomic_helper_connector_duplicate_state(connector,
796*4882a593Smuzhiyun ©->base);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun return ©->base;
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun static const struct drm_connector_funcs tegra_dsi_connector_funcs = {
802*4882a593Smuzhiyun .reset = tegra_dsi_connector_reset,
803*4882a593Smuzhiyun .detect = tegra_output_connector_detect,
804*4882a593Smuzhiyun .fill_modes = drm_helper_probe_single_connector_modes,
805*4882a593Smuzhiyun .destroy = tegra_output_connector_destroy,
806*4882a593Smuzhiyun .atomic_duplicate_state = tegra_dsi_connector_duplicate_state,
807*4882a593Smuzhiyun .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
808*4882a593Smuzhiyun .late_register = tegra_dsi_late_register,
809*4882a593Smuzhiyun .early_unregister = tegra_dsi_early_unregister,
810*4882a593Smuzhiyun };
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun static enum drm_mode_status
tegra_dsi_connector_mode_valid(struct drm_connector * connector,struct drm_display_mode * mode)813*4882a593Smuzhiyun tegra_dsi_connector_mode_valid(struct drm_connector *connector,
814*4882a593Smuzhiyun struct drm_display_mode *mode)
815*4882a593Smuzhiyun {
816*4882a593Smuzhiyun return MODE_OK;
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun static const struct drm_connector_helper_funcs tegra_dsi_connector_helper_funcs = {
820*4882a593Smuzhiyun .get_modes = tegra_output_connector_get_modes,
821*4882a593Smuzhiyun .mode_valid = tegra_dsi_connector_mode_valid,
822*4882a593Smuzhiyun };
823*4882a593Smuzhiyun
tegra_dsi_unprepare(struct tegra_dsi * dsi)824*4882a593Smuzhiyun static void tegra_dsi_unprepare(struct tegra_dsi *dsi)
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun int err;
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun if (dsi->slave)
829*4882a593Smuzhiyun tegra_dsi_unprepare(dsi->slave);
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun err = tegra_mipi_disable(dsi->mipi);
832*4882a593Smuzhiyun if (err < 0)
833*4882a593Smuzhiyun dev_err(dsi->dev, "failed to disable MIPI calibration: %d\n",
834*4882a593Smuzhiyun err);
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun err = host1x_client_suspend(&dsi->client);
837*4882a593Smuzhiyun if (err < 0)
838*4882a593Smuzhiyun dev_err(dsi->dev, "failed to suspend: %d\n", err);
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun
tegra_dsi_encoder_disable(struct drm_encoder * encoder)841*4882a593Smuzhiyun static void tegra_dsi_encoder_disable(struct drm_encoder *encoder)
842*4882a593Smuzhiyun {
843*4882a593Smuzhiyun struct tegra_output *output = encoder_to_output(encoder);
844*4882a593Smuzhiyun struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
845*4882a593Smuzhiyun struct tegra_dsi *dsi = to_dsi(output);
846*4882a593Smuzhiyun u32 value;
847*4882a593Smuzhiyun int err;
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun if (output->panel)
850*4882a593Smuzhiyun drm_panel_disable(output->panel);
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun tegra_dsi_video_disable(dsi);
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun /*
855*4882a593Smuzhiyun * The following accesses registers of the display controller, so make
856*4882a593Smuzhiyun * sure it's only executed when the output is attached to one.
857*4882a593Smuzhiyun */
858*4882a593Smuzhiyun if (dc) {
859*4882a593Smuzhiyun value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
860*4882a593Smuzhiyun value &= ~DSI_ENABLE;
861*4882a593Smuzhiyun tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun tegra_dc_commit(dc);
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun err = tegra_dsi_wait_idle(dsi, 100);
867*4882a593Smuzhiyun if (err < 0)
868*4882a593Smuzhiyun dev_dbg(dsi->dev, "failed to idle DSI: %d\n", err);
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun tegra_dsi_soft_reset(dsi);
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun if (output->panel)
873*4882a593Smuzhiyun drm_panel_unprepare(output->panel);
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun tegra_dsi_disable(dsi);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun tegra_dsi_unprepare(dsi);
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun
tegra_dsi_prepare(struct tegra_dsi * dsi)880*4882a593Smuzhiyun static int tegra_dsi_prepare(struct tegra_dsi *dsi)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun int err;
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun err = host1x_client_resume(&dsi->client);
885*4882a593Smuzhiyun if (err < 0) {
886*4882a593Smuzhiyun dev_err(dsi->dev, "failed to resume: %d\n", err);
887*4882a593Smuzhiyun return err;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun err = tegra_mipi_enable(dsi->mipi);
891*4882a593Smuzhiyun if (err < 0)
892*4882a593Smuzhiyun dev_err(dsi->dev, "failed to enable MIPI calibration: %d\n",
893*4882a593Smuzhiyun err);
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun err = tegra_dsi_pad_calibrate(dsi);
896*4882a593Smuzhiyun if (err < 0)
897*4882a593Smuzhiyun dev_err(dsi->dev, "MIPI calibration failed: %d\n", err);
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun if (dsi->slave)
900*4882a593Smuzhiyun tegra_dsi_prepare(dsi->slave);
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun return 0;
903*4882a593Smuzhiyun }
904*4882a593Smuzhiyun
tegra_dsi_encoder_enable(struct drm_encoder * encoder)905*4882a593Smuzhiyun static void tegra_dsi_encoder_enable(struct drm_encoder *encoder)
906*4882a593Smuzhiyun {
907*4882a593Smuzhiyun struct drm_display_mode *mode = &encoder->crtc->state->adjusted_mode;
908*4882a593Smuzhiyun struct tegra_output *output = encoder_to_output(encoder);
909*4882a593Smuzhiyun struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
910*4882a593Smuzhiyun struct tegra_dsi *dsi = to_dsi(output);
911*4882a593Smuzhiyun struct tegra_dsi_state *state;
912*4882a593Smuzhiyun u32 value;
913*4882a593Smuzhiyun int err;
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun err = tegra_dsi_prepare(dsi);
916*4882a593Smuzhiyun if (err < 0) {
917*4882a593Smuzhiyun dev_err(dsi->dev, "failed to prepare: %d\n", err);
918*4882a593Smuzhiyun return;
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun state = tegra_dsi_get_state(dsi);
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun tegra_dsi_set_timeout(dsi, state->bclk, state->vrefresh);
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun /*
926*4882a593Smuzhiyun * The D-PHY timing fields are expressed in byte-clock cycles, so
927*4882a593Smuzhiyun * multiply the period by 8.
928*4882a593Smuzhiyun */
929*4882a593Smuzhiyun tegra_dsi_set_phy_timing(dsi, state->period * 8, &state->timing);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun if (output->panel)
932*4882a593Smuzhiyun drm_panel_prepare(output->panel);
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun tegra_dsi_configure(dsi, dc->pipe, mode);
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun /* enable display controller */
937*4882a593Smuzhiyun value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
938*4882a593Smuzhiyun value |= DSI_ENABLE;
939*4882a593Smuzhiyun tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun tegra_dc_commit(dc);
942*4882a593Smuzhiyun
943*4882a593Smuzhiyun /* enable DSI controller */
944*4882a593Smuzhiyun tegra_dsi_enable(dsi);
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun if (output->panel)
947*4882a593Smuzhiyun drm_panel_enable(output->panel);
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun static int
tegra_dsi_encoder_atomic_check(struct drm_encoder * encoder,struct drm_crtc_state * crtc_state,struct drm_connector_state * conn_state)951*4882a593Smuzhiyun tegra_dsi_encoder_atomic_check(struct drm_encoder *encoder,
952*4882a593Smuzhiyun struct drm_crtc_state *crtc_state,
953*4882a593Smuzhiyun struct drm_connector_state *conn_state)
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun struct tegra_output *output = encoder_to_output(encoder);
956*4882a593Smuzhiyun struct tegra_dsi_state *state = to_dsi_state(conn_state);
957*4882a593Smuzhiyun struct tegra_dc *dc = to_tegra_dc(conn_state->crtc);
958*4882a593Smuzhiyun struct tegra_dsi *dsi = to_dsi(output);
959*4882a593Smuzhiyun unsigned int scdiv;
960*4882a593Smuzhiyun unsigned long plld;
961*4882a593Smuzhiyun int err;
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun state->pclk = crtc_state->mode.clock * 1000;
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun err = tegra_dsi_get_muldiv(dsi->format, &state->mul, &state->div);
966*4882a593Smuzhiyun if (err < 0)
967*4882a593Smuzhiyun return err;
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun state->lanes = tegra_dsi_get_lanes(dsi);
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun err = tegra_dsi_get_format(dsi->format, &state->format);
972*4882a593Smuzhiyun if (err < 0)
973*4882a593Smuzhiyun return err;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun state->vrefresh = drm_mode_vrefresh(&crtc_state->mode);
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun /* compute byte clock */
978*4882a593Smuzhiyun state->bclk = (state->pclk * state->mul) / (state->div * state->lanes);
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun DRM_DEBUG_KMS("mul: %u, div: %u, lanes: %u\n", state->mul, state->div,
981*4882a593Smuzhiyun state->lanes);
982*4882a593Smuzhiyun DRM_DEBUG_KMS("format: %u, vrefresh: %u\n", state->format,
983*4882a593Smuzhiyun state->vrefresh);
984*4882a593Smuzhiyun DRM_DEBUG_KMS("bclk: %lu\n", state->bclk);
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun /*
987*4882a593Smuzhiyun * Compute bit clock and round up to the next MHz.
988*4882a593Smuzhiyun */
989*4882a593Smuzhiyun plld = DIV_ROUND_UP(state->bclk * 8, USEC_PER_SEC) * USEC_PER_SEC;
990*4882a593Smuzhiyun state->period = DIV_ROUND_CLOSEST(NSEC_PER_SEC, plld);
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun err = mipi_dphy_timing_get_default(&state->timing, state->period);
993*4882a593Smuzhiyun if (err < 0)
994*4882a593Smuzhiyun return err;
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun err = mipi_dphy_timing_validate(&state->timing, state->period);
997*4882a593Smuzhiyun if (err < 0) {
998*4882a593Smuzhiyun dev_err(dsi->dev, "failed to validate D-PHY timing: %d\n", err);
999*4882a593Smuzhiyun return err;
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun /*
1003*4882a593Smuzhiyun * We divide the frequency by two here, but we make up for that by
1004*4882a593Smuzhiyun * setting the shift clock divider (further below) to half of the
1005*4882a593Smuzhiyun * correct value.
1006*4882a593Smuzhiyun */
1007*4882a593Smuzhiyun plld /= 2;
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun /*
1010*4882a593Smuzhiyun * Derive pixel clock from bit clock using the shift clock divider.
1011*4882a593Smuzhiyun * Note that this is only half of what we would expect, but we need
1012*4882a593Smuzhiyun * that to make up for the fact that we divided the bit clock by a
1013*4882a593Smuzhiyun * factor of two above.
1014*4882a593Smuzhiyun *
1015*4882a593Smuzhiyun * It's not clear exactly why this is necessary, but the display is
1016*4882a593Smuzhiyun * not working properly otherwise. Perhaps the PLLs cannot generate
1017*4882a593Smuzhiyun * frequencies sufficiently high.
1018*4882a593Smuzhiyun */
1019*4882a593Smuzhiyun scdiv = ((8 * state->mul) / (state->div * state->lanes)) - 2;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun err = tegra_dc_state_setup_clock(dc, crtc_state, dsi->clk_parent,
1022*4882a593Smuzhiyun plld, scdiv);
1023*4882a593Smuzhiyun if (err < 0) {
1024*4882a593Smuzhiyun dev_err(output->dev, "failed to setup CRTC state: %d\n", err);
1025*4882a593Smuzhiyun return err;
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun return err;
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs tegra_dsi_encoder_helper_funcs = {
1032*4882a593Smuzhiyun .disable = tegra_dsi_encoder_disable,
1033*4882a593Smuzhiyun .enable = tegra_dsi_encoder_enable,
1034*4882a593Smuzhiyun .atomic_check = tegra_dsi_encoder_atomic_check,
1035*4882a593Smuzhiyun };
1036*4882a593Smuzhiyun
tegra_dsi_init(struct host1x_client * client)1037*4882a593Smuzhiyun static int tegra_dsi_init(struct host1x_client *client)
1038*4882a593Smuzhiyun {
1039*4882a593Smuzhiyun struct drm_device *drm = dev_get_drvdata(client->host);
1040*4882a593Smuzhiyun struct tegra_dsi *dsi = host1x_client_to_dsi(client);
1041*4882a593Smuzhiyun int err;
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun /* Gangsters must not register their own outputs. */
1044*4882a593Smuzhiyun if (!dsi->master) {
1045*4882a593Smuzhiyun dsi->output.dev = client->dev;
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun drm_connector_init(drm, &dsi->output.connector,
1048*4882a593Smuzhiyun &tegra_dsi_connector_funcs,
1049*4882a593Smuzhiyun DRM_MODE_CONNECTOR_DSI);
1050*4882a593Smuzhiyun drm_connector_helper_add(&dsi->output.connector,
1051*4882a593Smuzhiyun &tegra_dsi_connector_helper_funcs);
1052*4882a593Smuzhiyun dsi->output.connector.dpms = DRM_MODE_DPMS_OFF;
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun drm_simple_encoder_init(drm, &dsi->output.encoder,
1055*4882a593Smuzhiyun DRM_MODE_ENCODER_DSI);
1056*4882a593Smuzhiyun drm_encoder_helper_add(&dsi->output.encoder,
1057*4882a593Smuzhiyun &tegra_dsi_encoder_helper_funcs);
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun drm_connector_attach_encoder(&dsi->output.connector,
1060*4882a593Smuzhiyun &dsi->output.encoder);
1061*4882a593Smuzhiyun drm_connector_register(&dsi->output.connector);
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun err = tegra_output_init(drm, &dsi->output);
1064*4882a593Smuzhiyun if (err < 0)
1065*4882a593Smuzhiyun dev_err(dsi->dev, "failed to initialize output: %d\n",
1066*4882a593Smuzhiyun err);
1067*4882a593Smuzhiyun
1068*4882a593Smuzhiyun dsi->output.encoder.possible_crtcs = 0x3;
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun return 0;
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun
tegra_dsi_exit(struct host1x_client * client)1074*4882a593Smuzhiyun static int tegra_dsi_exit(struct host1x_client *client)
1075*4882a593Smuzhiyun {
1076*4882a593Smuzhiyun struct tegra_dsi *dsi = host1x_client_to_dsi(client);
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun tegra_output_exit(&dsi->output);
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun return 0;
1081*4882a593Smuzhiyun }
1082*4882a593Smuzhiyun
tegra_dsi_runtime_suspend(struct host1x_client * client)1083*4882a593Smuzhiyun static int tegra_dsi_runtime_suspend(struct host1x_client *client)
1084*4882a593Smuzhiyun {
1085*4882a593Smuzhiyun struct tegra_dsi *dsi = host1x_client_to_dsi(client);
1086*4882a593Smuzhiyun struct device *dev = client->dev;
1087*4882a593Smuzhiyun int err;
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun if (dsi->rst) {
1090*4882a593Smuzhiyun err = reset_control_assert(dsi->rst);
1091*4882a593Smuzhiyun if (err < 0) {
1092*4882a593Smuzhiyun dev_err(dev, "failed to assert reset: %d\n", err);
1093*4882a593Smuzhiyun return err;
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun usleep_range(1000, 2000);
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun clk_disable_unprepare(dsi->clk_lp);
1100*4882a593Smuzhiyun clk_disable_unprepare(dsi->clk);
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun regulator_disable(dsi->vdd);
1103*4882a593Smuzhiyun pm_runtime_put_sync(dev);
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun return 0;
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun
tegra_dsi_runtime_resume(struct host1x_client * client)1108*4882a593Smuzhiyun static int tegra_dsi_runtime_resume(struct host1x_client *client)
1109*4882a593Smuzhiyun {
1110*4882a593Smuzhiyun struct tegra_dsi *dsi = host1x_client_to_dsi(client);
1111*4882a593Smuzhiyun struct device *dev = client->dev;
1112*4882a593Smuzhiyun int err;
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun err = pm_runtime_resume_and_get(dev);
1115*4882a593Smuzhiyun if (err < 0) {
1116*4882a593Smuzhiyun dev_err(dev, "failed to get runtime PM: %d\n", err);
1117*4882a593Smuzhiyun return err;
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun err = regulator_enable(dsi->vdd);
1121*4882a593Smuzhiyun if (err < 0) {
1122*4882a593Smuzhiyun dev_err(dev, "failed to enable VDD supply: %d\n", err);
1123*4882a593Smuzhiyun goto put_rpm;
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun err = clk_prepare_enable(dsi->clk);
1127*4882a593Smuzhiyun if (err < 0) {
1128*4882a593Smuzhiyun dev_err(dev, "cannot enable DSI clock: %d\n", err);
1129*4882a593Smuzhiyun goto disable_vdd;
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun err = clk_prepare_enable(dsi->clk_lp);
1133*4882a593Smuzhiyun if (err < 0) {
1134*4882a593Smuzhiyun dev_err(dev, "cannot enable low-power clock: %d\n", err);
1135*4882a593Smuzhiyun goto disable_clk;
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun usleep_range(1000, 2000);
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun if (dsi->rst) {
1141*4882a593Smuzhiyun err = reset_control_deassert(dsi->rst);
1142*4882a593Smuzhiyun if (err < 0) {
1143*4882a593Smuzhiyun dev_err(dev, "cannot assert reset: %d\n", err);
1144*4882a593Smuzhiyun goto disable_clk_lp;
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun return 0;
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun disable_clk_lp:
1151*4882a593Smuzhiyun clk_disable_unprepare(dsi->clk_lp);
1152*4882a593Smuzhiyun disable_clk:
1153*4882a593Smuzhiyun clk_disable_unprepare(dsi->clk);
1154*4882a593Smuzhiyun disable_vdd:
1155*4882a593Smuzhiyun regulator_disable(dsi->vdd);
1156*4882a593Smuzhiyun put_rpm:
1157*4882a593Smuzhiyun pm_runtime_put_sync(dev);
1158*4882a593Smuzhiyun return err;
1159*4882a593Smuzhiyun }
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun static const struct host1x_client_ops dsi_client_ops = {
1162*4882a593Smuzhiyun .init = tegra_dsi_init,
1163*4882a593Smuzhiyun .exit = tegra_dsi_exit,
1164*4882a593Smuzhiyun .suspend = tegra_dsi_runtime_suspend,
1165*4882a593Smuzhiyun .resume = tegra_dsi_runtime_resume,
1166*4882a593Smuzhiyun };
1167*4882a593Smuzhiyun
tegra_dsi_setup_clocks(struct tegra_dsi * dsi)1168*4882a593Smuzhiyun static int tegra_dsi_setup_clocks(struct tegra_dsi *dsi)
1169*4882a593Smuzhiyun {
1170*4882a593Smuzhiyun struct clk *parent;
1171*4882a593Smuzhiyun int err;
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun parent = clk_get_parent(dsi->clk);
1174*4882a593Smuzhiyun if (!parent)
1175*4882a593Smuzhiyun return -EINVAL;
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun err = clk_set_parent(parent, dsi->clk_parent);
1178*4882a593Smuzhiyun if (err < 0)
1179*4882a593Smuzhiyun return err;
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun return 0;
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun static const char * const error_report[16] = {
1185*4882a593Smuzhiyun "SoT Error",
1186*4882a593Smuzhiyun "SoT Sync Error",
1187*4882a593Smuzhiyun "EoT Sync Error",
1188*4882a593Smuzhiyun "Escape Mode Entry Command Error",
1189*4882a593Smuzhiyun "Low-Power Transmit Sync Error",
1190*4882a593Smuzhiyun "Peripheral Timeout Error",
1191*4882a593Smuzhiyun "False Control Error",
1192*4882a593Smuzhiyun "Contention Detected",
1193*4882a593Smuzhiyun "ECC Error, single-bit",
1194*4882a593Smuzhiyun "ECC Error, multi-bit",
1195*4882a593Smuzhiyun "Checksum Error",
1196*4882a593Smuzhiyun "DSI Data Type Not Recognized",
1197*4882a593Smuzhiyun "DSI VC ID Invalid",
1198*4882a593Smuzhiyun "Invalid Transmission Length",
1199*4882a593Smuzhiyun "Reserved",
1200*4882a593Smuzhiyun "DSI Protocol Violation",
1201*4882a593Smuzhiyun };
1202*4882a593Smuzhiyun
tegra_dsi_read_response(struct tegra_dsi * dsi,const struct mipi_dsi_msg * msg,size_t count)1203*4882a593Smuzhiyun static ssize_t tegra_dsi_read_response(struct tegra_dsi *dsi,
1204*4882a593Smuzhiyun const struct mipi_dsi_msg *msg,
1205*4882a593Smuzhiyun size_t count)
1206*4882a593Smuzhiyun {
1207*4882a593Smuzhiyun u8 *rx = msg->rx_buf;
1208*4882a593Smuzhiyun unsigned int i, j, k;
1209*4882a593Smuzhiyun size_t size = 0;
1210*4882a593Smuzhiyun u16 errors;
1211*4882a593Smuzhiyun u32 value;
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun /* read and parse packet header */
1214*4882a593Smuzhiyun value = tegra_dsi_readl(dsi, DSI_RD_DATA);
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun switch (value & 0x3f) {
1217*4882a593Smuzhiyun case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
1218*4882a593Smuzhiyun errors = (value >> 8) & 0xffff;
1219*4882a593Smuzhiyun dev_dbg(dsi->dev, "Acknowledge and error report: %04x\n",
1220*4882a593Smuzhiyun errors);
1221*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(error_report); i++)
1222*4882a593Smuzhiyun if (errors & BIT(i))
1223*4882a593Smuzhiyun dev_dbg(dsi->dev, " %2u: %s\n", i,
1224*4882a593Smuzhiyun error_report[i]);
1225*4882a593Smuzhiyun break;
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
1228*4882a593Smuzhiyun rx[0] = (value >> 8) & 0xff;
1229*4882a593Smuzhiyun size = 1;
1230*4882a593Smuzhiyun break;
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
1233*4882a593Smuzhiyun rx[0] = (value >> 8) & 0xff;
1234*4882a593Smuzhiyun rx[1] = (value >> 16) & 0xff;
1235*4882a593Smuzhiyun size = 2;
1236*4882a593Smuzhiyun break;
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun case MIPI_DSI_RX_DCS_LONG_READ_RESPONSE:
1239*4882a593Smuzhiyun size = ((value >> 8) & 0xff00) | ((value >> 8) & 0xff);
1240*4882a593Smuzhiyun break;
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun case MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE:
1243*4882a593Smuzhiyun size = ((value >> 8) & 0xff00) | ((value >> 8) & 0xff);
1244*4882a593Smuzhiyun break;
1245*4882a593Smuzhiyun
1246*4882a593Smuzhiyun default:
1247*4882a593Smuzhiyun dev_err(dsi->dev, "unhandled response type: %02x\n",
1248*4882a593Smuzhiyun value & 0x3f);
1249*4882a593Smuzhiyun return -EPROTO;
1250*4882a593Smuzhiyun }
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun size = min(size, msg->rx_len);
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun if (msg->rx_buf && size > 0) {
1255*4882a593Smuzhiyun for (i = 0, j = 0; i < count - 1; i++, j += 4) {
1256*4882a593Smuzhiyun u8 *rx = msg->rx_buf + j;
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun value = tegra_dsi_readl(dsi, DSI_RD_DATA);
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun for (k = 0; k < 4 && (j + k) < msg->rx_len; k++)
1261*4882a593Smuzhiyun rx[j + k] = (value >> (k << 3)) & 0xff;
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun return size;
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun
tegra_dsi_transmit(struct tegra_dsi * dsi,unsigned long timeout)1268*4882a593Smuzhiyun static int tegra_dsi_transmit(struct tegra_dsi *dsi, unsigned long timeout)
1269*4882a593Smuzhiyun {
1270*4882a593Smuzhiyun tegra_dsi_writel(dsi, DSI_TRIGGER_HOST, DSI_TRIGGER);
1271*4882a593Smuzhiyun
1272*4882a593Smuzhiyun timeout = jiffies + msecs_to_jiffies(timeout);
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun while (time_before(jiffies, timeout)) {
1275*4882a593Smuzhiyun u32 value = tegra_dsi_readl(dsi, DSI_TRIGGER);
1276*4882a593Smuzhiyun if ((value & DSI_TRIGGER_HOST) == 0)
1277*4882a593Smuzhiyun return 0;
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun usleep_range(1000, 2000);
1280*4882a593Smuzhiyun }
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun DRM_DEBUG_KMS("timeout waiting for transmission to complete\n");
1283*4882a593Smuzhiyun return -ETIMEDOUT;
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun
tegra_dsi_wait_for_response(struct tegra_dsi * dsi,unsigned long timeout)1286*4882a593Smuzhiyun static int tegra_dsi_wait_for_response(struct tegra_dsi *dsi,
1287*4882a593Smuzhiyun unsigned long timeout)
1288*4882a593Smuzhiyun {
1289*4882a593Smuzhiyun timeout = jiffies + msecs_to_jiffies(250);
1290*4882a593Smuzhiyun
1291*4882a593Smuzhiyun while (time_before(jiffies, timeout)) {
1292*4882a593Smuzhiyun u32 value = tegra_dsi_readl(dsi, DSI_STATUS);
1293*4882a593Smuzhiyun u8 count = value & 0x1f;
1294*4882a593Smuzhiyun
1295*4882a593Smuzhiyun if (count > 0)
1296*4882a593Smuzhiyun return count;
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun usleep_range(1000, 2000);
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun DRM_DEBUG_KMS("peripheral returned no data\n");
1302*4882a593Smuzhiyun return -ETIMEDOUT;
1303*4882a593Smuzhiyun }
1304*4882a593Smuzhiyun
tegra_dsi_writesl(struct tegra_dsi * dsi,unsigned long offset,const void * buffer,size_t size)1305*4882a593Smuzhiyun static void tegra_dsi_writesl(struct tegra_dsi *dsi, unsigned long offset,
1306*4882a593Smuzhiyun const void *buffer, size_t size)
1307*4882a593Smuzhiyun {
1308*4882a593Smuzhiyun const u8 *buf = buffer;
1309*4882a593Smuzhiyun size_t i, j;
1310*4882a593Smuzhiyun u32 value;
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun for (j = 0; j < size; j += 4) {
1313*4882a593Smuzhiyun value = 0;
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun for (i = 0; i < 4 && j + i < size; i++)
1316*4882a593Smuzhiyun value |= buf[j + i] << (i << 3);
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_WR_DATA);
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun
tegra_dsi_host_transfer(struct mipi_dsi_host * host,const struct mipi_dsi_msg * msg)1322*4882a593Smuzhiyun static ssize_t tegra_dsi_host_transfer(struct mipi_dsi_host *host,
1323*4882a593Smuzhiyun const struct mipi_dsi_msg *msg)
1324*4882a593Smuzhiyun {
1325*4882a593Smuzhiyun struct tegra_dsi *dsi = host_to_tegra(host);
1326*4882a593Smuzhiyun struct mipi_dsi_packet packet;
1327*4882a593Smuzhiyun const u8 *header;
1328*4882a593Smuzhiyun size_t count;
1329*4882a593Smuzhiyun ssize_t err;
1330*4882a593Smuzhiyun u32 value;
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun err = mipi_dsi_create_packet(&packet, msg);
1333*4882a593Smuzhiyun if (err < 0)
1334*4882a593Smuzhiyun return err;
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun header = packet.header;
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun /* maximum FIFO depth is 1920 words */
1339*4882a593Smuzhiyun if (packet.size > dsi->video_fifo_depth * 4)
1340*4882a593Smuzhiyun return -ENOSPC;
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun /* reset underflow/overflow flags */
1343*4882a593Smuzhiyun value = tegra_dsi_readl(dsi, DSI_STATUS);
1344*4882a593Smuzhiyun if (value & (DSI_STATUS_UNDERFLOW | DSI_STATUS_OVERFLOW)) {
1345*4882a593Smuzhiyun value = DSI_HOST_CONTROL_FIFO_RESET;
1346*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_HOST_CONTROL);
1347*4882a593Smuzhiyun usleep_range(10, 20);
1348*4882a593Smuzhiyun }
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun value = tegra_dsi_readl(dsi, DSI_POWER_CONTROL);
1351*4882a593Smuzhiyun value |= DSI_POWER_CONTROL_ENABLE;
1352*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_POWER_CONTROL);
1353*4882a593Smuzhiyun
1354*4882a593Smuzhiyun usleep_range(5000, 10000);
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun value = DSI_HOST_CONTROL_CRC_RESET | DSI_HOST_CONTROL_TX_TRIG_HOST |
1357*4882a593Smuzhiyun DSI_HOST_CONTROL_CS | DSI_HOST_CONTROL_ECC;
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun if ((msg->flags & MIPI_DSI_MSG_USE_LPM) == 0)
1360*4882a593Smuzhiyun value |= DSI_HOST_CONTROL_HS;
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun /*
1363*4882a593Smuzhiyun * The host FIFO has a maximum of 64 words, so larger transmissions
1364*4882a593Smuzhiyun * need to use the video FIFO.
1365*4882a593Smuzhiyun */
1366*4882a593Smuzhiyun if (packet.size > dsi->host_fifo_depth * 4)
1367*4882a593Smuzhiyun value |= DSI_HOST_CONTROL_FIFO_SEL;
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_HOST_CONTROL);
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun /*
1372*4882a593Smuzhiyun * For reads and messages with explicitly requested ACK, generate a
1373*4882a593Smuzhiyun * BTA sequence after the transmission of the packet.
1374*4882a593Smuzhiyun */
1375*4882a593Smuzhiyun if ((msg->flags & MIPI_DSI_MSG_REQ_ACK) ||
1376*4882a593Smuzhiyun (msg->rx_buf && msg->rx_len > 0)) {
1377*4882a593Smuzhiyun value = tegra_dsi_readl(dsi, DSI_HOST_CONTROL);
1378*4882a593Smuzhiyun value |= DSI_HOST_CONTROL_PKT_BTA;
1379*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_HOST_CONTROL);
1380*4882a593Smuzhiyun }
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun value = DSI_CONTROL_LANES(0) | DSI_CONTROL_HOST_ENABLE;
1383*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_CONTROL);
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun /* write packet header, ECC is generated by hardware */
1386*4882a593Smuzhiyun value = header[2] << 16 | header[1] << 8 | header[0];
1387*4882a593Smuzhiyun tegra_dsi_writel(dsi, value, DSI_WR_DATA);
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun /* write payload (if any) */
1390*4882a593Smuzhiyun if (packet.payload_length > 0)
1391*4882a593Smuzhiyun tegra_dsi_writesl(dsi, DSI_WR_DATA, packet.payload,
1392*4882a593Smuzhiyun packet.payload_length);
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun err = tegra_dsi_transmit(dsi, 250);
1395*4882a593Smuzhiyun if (err < 0)
1396*4882a593Smuzhiyun return err;
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun if ((msg->flags & MIPI_DSI_MSG_REQ_ACK) ||
1399*4882a593Smuzhiyun (msg->rx_buf && msg->rx_len > 0)) {
1400*4882a593Smuzhiyun err = tegra_dsi_wait_for_response(dsi, 250);
1401*4882a593Smuzhiyun if (err < 0)
1402*4882a593Smuzhiyun return err;
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun count = err;
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun value = tegra_dsi_readl(dsi, DSI_RD_DATA);
1407*4882a593Smuzhiyun switch (value) {
1408*4882a593Smuzhiyun case 0x84:
1409*4882a593Smuzhiyun /*
1410*4882a593Smuzhiyun dev_dbg(dsi->dev, "ACK\n");
1411*4882a593Smuzhiyun */
1412*4882a593Smuzhiyun break;
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun case 0x87:
1415*4882a593Smuzhiyun /*
1416*4882a593Smuzhiyun dev_dbg(dsi->dev, "ESCAPE\n");
1417*4882a593Smuzhiyun */
1418*4882a593Smuzhiyun break;
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun default:
1421*4882a593Smuzhiyun dev_err(dsi->dev, "unknown status: %08x\n", value);
1422*4882a593Smuzhiyun break;
1423*4882a593Smuzhiyun }
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun if (count > 1) {
1426*4882a593Smuzhiyun err = tegra_dsi_read_response(dsi, msg, count);
1427*4882a593Smuzhiyun if (err < 0)
1428*4882a593Smuzhiyun dev_err(dsi->dev,
1429*4882a593Smuzhiyun "failed to parse response: %zd\n",
1430*4882a593Smuzhiyun err);
1431*4882a593Smuzhiyun else {
1432*4882a593Smuzhiyun /*
1433*4882a593Smuzhiyun * For read commands, return the number of
1434*4882a593Smuzhiyun * bytes returned by the peripheral.
1435*4882a593Smuzhiyun */
1436*4882a593Smuzhiyun count = err;
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun }
1439*4882a593Smuzhiyun } else {
1440*4882a593Smuzhiyun /*
1441*4882a593Smuzhiyun * For write commands, we have transmitted the 4-byte header
1442*4882a593Smuzhiyun * plus the variable-length payload.
1443*4882a593Smuzhiyun */
1444*4882a593Smuzhiyun count = 4 + packet.payload_length;
1445*4882a593Smuzhiyun }
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun return count;
1448*4882a593Smuzhiyun }
1449*4882a593Smuzhiyun
tegra_dsi_ganged_setup(struct tegra_dsi * dsi)1450*4882a593Smuzhiyun static int tegra_dsi_ganged_setup(struct tegra_dsi *dsi)
1451*4882a593Smuzhiyun {
1452*4882a593Smuzhiyun struct clk *parent;
1453*4882a593Smuzhiyun int err;
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun /* make sure both DSI controllers share the same PLL */
1456*4882a593Smuzhiyun parent = clk_get_parent(dsi->slave->clk);
1457*4882a593Smuzhiyun if (!parent)
1458*4882a593Smuzhiyun return -EINVAL;
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun err = clk_set_parent(parent, dsi->clk_parent);
1461*4882a593Smuzhiyun if (err < 0)
1462*4882a593Smuzhiyun return err;
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun return 0;
1465*4882a593Smuzhiyun }
1466*4882a593Smuzhiyun
tegra_dsi_host_attach(struct mipi_dsi_host * host,struct mipi_dsi_device * device)1467*4882a593Smuzhiyun static int tegra_dsi_host_attach(struct mipi_dsi_host *host,
1468*4882a593Smuzhiyun struct mipi_dsi_device *device)
1469*4882a593Smuzhiyun {
1470*4882a593Smuzhiyun struct tegra_dsi *dsi = host_to_tegra(host);
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun dsi->flags = device->mode_flags;
1473*4882a593Smuzhiyun dsi->format = device->format;
1474*4882a593Smuzhiyun dsi->lanes = device->lanes;
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun if (dsi->slave) {
1477*4882a593Smuzhiyun int err;
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun dev_dbg(dsi->dev, "attaching dual-channel device %s\n",
1480*4882a593Smuzhiyun dev_name(&device->dev));
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun err = tegra_dsi_ganged_setup(dsi);
1483*4882a593Smuzhiyun if (err < 0) {
1484*4882a593Smuzhiyun dev_err(dsi->dev, "failed to set up ganged mode: %d\n",
1485*4882a593Smuzhiyun err);
1486*4882a593Smuzhiyun return err;
1487*4882a593Smuzhiyun }
1488*4882a593Smuzhiyun }
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun /*
1491*4882a593Smuzhiyun * Slaves don't have a panel associated with them, so they provide
1492*4882a593Smuzhiyun * merely the second channel.
1493*4882a593Smuzhiyun */
1494*4882a593Smuzhiyun if (!dsi->master) {
1495*4882a593Smuzhiyun struct tegra_output *output = &dsi->output;
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun output->panel = of_drm_find_panel(device->dev.of_node);
1498*4882a593Smuzhiyun if (IS_ERR(output->panel))
1499*4882a593Smuzhiyun output->panel = NULL;
1500*4882a593Smuzhiyun
1501*4882a593Smuzhiyun if (output->panel && output->connector.dev)
1502*4882a593Smuzhiyun drm_helper_hpd_irq_event(output->connector.dev);
1503*4882a593Smuzhiyun }
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun return 0;
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun
tegra_dsi_host_detach(struct mipi_dsi_host * host,struct mipi_dsi_device * device)1508*4882a593Smuzhiyun static int tegra_dsi_host_detach(struct mipi_dsi_host *host,
1509*4882a593Smuzhiyun struct mipi_dsi_device *device)
1510*4882a593Smuzhiyun {
1511*4882a593Smuzhiyun struct tegra_dsi *dsi = host_to_tegra(host);
1512*4882a593Smuzhiyun struct tegra_output *output = &dsi->output;
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun if (output->panel && &device->dev == output->panel->dev) {
1515*4882a593Smuzhiyun output->panel = NULL;
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun if (output->connector.dev)
1518*4882a593Smuzhiyun drm_helper_hpd_irq_event(output->connector.dev);
1519*4882a593Smuzhiyun }
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun return 0;
1522*4882a593Smuzhiyun }
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun static const struct mipi_dsi_host_ops tegra_dsi_host_ops = {
1525*4882a593Smuzhiyun .attach = tegra_dsi_host_attach,
1526*4882a593Smuzhiyun .detach = tegra_dsi_host_detach,
1527*4882a593Smuzhiyun .transfer = tegra_dsi_host_transfer,
1528*4882a593Smuzhiyun };
1529*4882a593Smuzhiyun
tegra_dsi_ganged_probe(struct tegra_dsi * dsi)1530*4882a593Smuzhiyun static int tegra_dsi_ganged_probe(struct tegra_dsi *dsi)
1531*4882a593Smuzhiyun {
1532*4882a593Smuzhiyun struct device_node *np;
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun np = of_parse_phandle(dsi->dev->of_node, "nvidia,ganged-mode", 0);
1535*4882a593Smuzhiyun if (np) {
1536*4882a593Smuzhiyun struct platform_device *gangster = of_find_device_by_node(np);
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun dsi->slave = platform_get_drvdata(gangster);
1539*4882a593Smuzhiyun of_node_put(np);
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun if (!dsi->slave) {
1542*4882a593Smuzhiyun put_device(&gangster->dev);
1543*4882a593Smuzhiyun return -EPROBE_DEFER;
1544*4882a593Smuzhiyun }
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun dsi->slave->master = dsi;
1547*4882a593Smuzhiyun }
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun return 0;
1550*4882a593Smuzhiyun }
1551*4882a593Smuzhiyun
tegra_dsi_probe(struct platform_device * pdev)1552*4882a593Smuzhiyun static int tegra_dsi_probe(struct platform_device *pdev)
1553*4882a593Smuzhiyun {
1554*4882a593Smuzhiyun struct tegra_dsi *dsi;
1555*4882a593Smuzhiyun struct resource *regs;
1556*4882a593Smuzhiyun int err;
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun dsi = devm_kzalloc(&pdev->dev, sizeof(*dsi), GFP_KERNEL);
1559*4882a593Smuzhiyun if (!dsi)
1560*4882a593Smuzhiyun return -ENOMEM;
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun dsi->output.dev = dsi->dev = &pdev->dev;
1563*4882a593Smuzhiyun dsi->video_fifo_depth = 1920;
1564*4882a593Smuzhiyun dsi->host_fifo_depth = 64;
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun err = tegra_dsi_ganged_probe(dsi);
1567*4882a593Smuzhiyun if (err < 0)
1568*4882a593Smuzhiyun return err;
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun err = tegra_output_probe(&dsi->output);
1571*4882a593Smuzhiyun if (err < 0)
1572*4882a593Smuzhiyun return err;
1573*4882a593Smuzhiyun
1574*4882a593Smuzhiyun dsi->output.connector.polled = DRM_CONNECTOR_POLL_HPD;
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun /*
1577*4882a593Smuzhiyun * Assume these values by default. When a DSI peripheral driver
1578*4882a593Smuzhiyun * attaches to the DSI host, the parameters will be taken from
1579*4882a593Smuzhiyun * the attached device.
1580*4882a593Smuzhiyun */
1581*4882a593Smuzhiyun dsi->flags = MIPI_DSI_MODE_VIDEO;
1582*4882a593Smuzhiyun dsi->format = MIPI_DSI_FMT_RGB888;
1583*4882a593Smuzhiyun dsi->lanes = 4;
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun if (!pdev->dev.pm_domain) {
1586*4882a593Smuzhiyun dsi->rst = devm_reset_control_get(&pdev->dev, "dsi");
1587*4882a593Smuzhiyun if (IS_ERR(dsi->rst))
1588*4882a593Smuzhiyun return PTR_ERR(dsi->rst);
1589*4882a593Smuzhiyun }
1590*4882a593Smuzhiyun
1591*4882a593Smuzhiyun dsi->clk = devm_clk_get(&pdev->dev, NULL);
1592*4882a593Smuzhiyun if (IS_ERR(dsi->clk)) {
1593*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot get DSI clock\n");
1594*4882a593Smuzhiyun return PTR_ERR(dsi->clk);
1595*4882a593Smuzhiyun }
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun dsi->clk_lp = devm_clk_get(&pdev->dev, "lp");
1598*4882a593Smuzhiyun if (IS_ERR(dsi->clk_lp)) {
1599*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot get low-power clock\n");
1600*4882a593Smuzhiyun return PTR_ERR(dsi->clk_lp);
1601*4882a593Smuzhiyun }
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun dsi->clk_parent = devm_clk_get(&pdev->dev, "parent");
1604*4882a593Smuzhiyun if (IS_ERR(dsi->clk_parent)) {
1605*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot get parent clock\n");
1606*4882a593Smuzhiyun return PTR_ERR(dsi->clk_parent);
1607*4882a593Smuzhiyun }
1608*4882a593Smuzhiyun
1609*4882a593Smuzhiyun dsi->vdd = devm_regulator_get(&pdev->dev, "avdd-dsi-csi");
1610*4882a593Smuzhiyun if (IS_ERR(dsi->vdd)) {
1611*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot get VDD supply\n");
1612*4882a593Smuzhiyun return PTR_ERR(dsi->vdd);
1613*4882a593Smuzhiyun }
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun err = tegra_dsi_setup_clocks(dsi);
1616*4882a593Smuzhiyun if (err < 0) {
1617*4882a593Smuzhiyun dev_err(&pdev->dev, "cannot setup clocks\n");
1618*4882a593Smuzhiyun return err;
1619*4882a593Smuzhiyun }
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1622*4882a593Smuzhiyun dsi->regs = devm_ioremap_resource(&pdev->dev, regs);
1623*4882a593Smuzhiyun if (IS_ERR(dsi->regs))
1624*4882a593Smuzhiyun return PTR_ERR(dsi->regs);
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun dsi->mipi = tegra_mipi_request(&pdev->dev, pdev->dev.of_node);
1627*4882a593Smuzhiyun if (IS_ERR(dsi->mipi))
1628*4882a593Smuzhiyun return PTR_ERR(dsi->mipi);
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun dsi->host.ops = &tegra_dsi_host_ops;
1631*4882a593Smuzhiyun dsi->host.dev = &pdev->dev;
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun err = mipi_dsi_host_register(&dsi->host);
1634*4882a593Smuzhiyun if (err < 0) {
1635*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register DSI host: %d\n", err);
1636*4882a593Smuzhiyun goto mipi_free;
1637*4882a593Smuzhiyun }
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun platform_set_drvdata(pdev, dsi);
1640*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun INIT_LIST_HEAD(&dsi->client.list);
1643*4882a593Smuzhiyun dsi->client.ops = &dsi_client_ops;
1644*4882a593Smuzhiyun dsi->client.dev = &pdev->dev;
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun err = host1x_client_register(&dsi->client);
1647*4882a593Smuzhiyun if (err < 0) {
1648*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to register host1x client: %d\n",
1649*4882a593Smuzhiyun err);
1650*4882a593Smuzhiyun goto unregister;
1651*4882a593Smuzhiyun }
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun return 0;
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun unregister:
1656*4882a593Smuzhiyun mipi_dsi_host_unregister(&dsi->host);
1657*4882a593Smuzhiyun mipi_free:
1658*4882a593Smuzhiyun tegra_mipi_free(dsi->mipi);
1659*4882a593Smuzhiyun return err;
1660*4882a593Smuzhiyun }
1661*4882a593Smuzhiyun
tegra_dsi_remove(struct platform_device * pdev)1662*4882a593Smuzhiyun static int tegra_dsi_remove(struct platform_device *pdev)
1663*4882a593Smuzhiyun {
1664*4882a593Smuzhiyun struct tegra_dsi *dsi = platform_get_drvdata(pdev);
1665*4882a593Smuzhiyun int err;
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun err = host1x_client_unregister(&dsi->client);
1670*4882a593Smuzhiyun if (err < 0) {
1671*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
1672*4882a593Smuzhiyun err);
1673*4882a593Smuzhiyun return err;
1674*4882a593Smuzhiyun }
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun tegra_output_remove(&dsi->output);
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun mipi_dsi_host_unregister(&dsi->host);
1679*4882a593Smuzhiyun tegra_mipi_free(dsi->mipi);
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun return 0;
1682*4882a593Smuzhiyun }
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun static const struct of_device_id tegra_dsi_of_match[] = {
1685*4882a593Smuzhiyun { .compatible = "nvidia,tegra210-dsi", },
1686*4882a593Smuzhiyun { .compatible = "nvidia,tegra132-dsi", },
1687*4882a593Smuzhiyun { .compatible = "nvidia,tegra124-dsi", },
1688*4882a593Smuzhiyun { .compatible = "nvidia,tegra114-dsi", },
1689*4882a593Smuzhiyun { },
1690*4882a593Smuzhiyun };
1691*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tegra_dsi_of_match);
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun struct platform_driver tegra_dsi_driver = {
1694*4882a593Smuzhiyun .driver = {
1695*4882a593Smuzhiyun .name = "tegra-dsi",
1696*4882a593Smuzhiyun .of_match_table = tegra_dsi_of_match,
1697*4882a593Smuzhiyun },
1698*4882a593Smuzhiyun .probe = tegra_dsi_probe,
1699*4882a593Smuzhiyun .remove = tegra_dsi_remove,
1700*4882a593Smuzhiyun };
1701