xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/tegra/dpaux.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2013 NVIDIA Corporation
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/clk.h>
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/interrupt.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of_device.h>
12*4882a593Smuzhiyun #include <linux/pinctrl/pinconf-generic.h>
13*4882a593Smuzhiyun #include <linux/pinctrl/pinctrl.h>
14*4882a593Smuzhiyun #include <linux/pinctrl/pinmux.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/pm_runtime.h>
17*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
18*4882a593Smuzhiyun #include <linux/reset.h>
19*4882a593Smuzhiyun #include <linux/workqueue.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <drm/drm_dp_helper.h>
22*4882a593Smuzhiyun #include <drm/drm_panel.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include "dp.h"
25*4882a593Smuzhiyun #include "dpaux.h"
26*4882a593Smuzhiyun #include "drm.h"
27*4882a593Smuzhiyun #include "trace.h"
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun static DEFINE_MUTEX(dpaux_lock);
30*4882a593Smuzhiyun static LIST_HEAD(dpaux_list);
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun struct tegra_dpaux_soc {
33*4882a593Smuzhiyun 	unsigned int cmh;
34*4882a593Smuzhiyun 	unsigned int drvz;
35*4882a593Smuzhiyun 	unsigned int drvi;
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun struct tegra_dpaux {
39*4882a593Smuzhiyun 	struct drm_dp_aux aux;
40*4882a593Smuzhiyun 	struct device *dev;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	const struct tegra_dpaux_soc *soc;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	void __iomem *regs;
45*4882a593Smuzhiyun 	int irq;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	struct tegra_output *output;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	struct reset_control *rst;
50*4882a593Smuzhiyun 	struct clk *clk_parent;
51*4882a593Smuzhiyun 	struct clk *clk;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	struct regulator *vdd;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	struct completion complete;
56*4882a593Smuzhiyun 	struct work_struct work;
57*4882a593Smuzhiyun 	struct list_head list;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #ifdef CONFIG_GENERIC_PINCONF
60*4882a593Smuzhiyun 	struct pinctrl_dev *pinctrl;
61*4882a593Smuzhiyun 	struct pinctrl_desc desc;
62*4882a593Smuzhiyun #endif
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun 
to_dpaux(struct drm_dp_aux * aux)65*4882a593Smuzhiyun static inline struct tegra_dpaux *to_dpaux(struct drm_dp_aux *aux)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	return container_of(aux, struct tegra_dpaux, aux);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun 
work_to_dpaux(struct work_struct * work)70*4882a593Smuzhiyun static inline struct tegra_dpaux *work_to_dpaux(struct work_struct *work)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	return container_of(work, struct tegra_dpaux, work);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
tegra_dpaux_readl(struct tegra_dpaux * dpaux,unsigned int offset)75*4882a593Smuzhiyun static inline u32 tegra_dpaux_readl(struct tegra_dpaux *dpaux,
76*4882a593Smuzhiyun 				    unsigned int offset)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	u32 value = readl(dpaux->regs + (offset << 2));
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	trace_dpaux_readl(dpaux->dev, offset, value);
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	return value;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun 
tegra_dpaux_writel(struct tegra_dpaux * dpaux,u32 value,unsigned int offset)85*4882a593Smuzhiyun static inline void tegra_dpaux_writel(struct tegra_dpaux *dpaux,
86*4882a593Smuzhiyun 				      u32 value, unsigned int offset)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	trace_dpaux_writel(dpaux->dev, offset, value);
89*4882a593Smuzhiyun 	writel(value, dpaux->regs + (offset << 2));
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
tegra_dpaux_write_fifo(struct tegra_dpaux * dpaux,const u8 * buffer,size_t size)92*4882a593Smuzhiyun static void tegra_dpaux_write_fifo(struct tegra_dpaux *dpaux, const u8 *buffer,
93*4882a593Smuzhiyun 				   size_t size)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	size_t i, j;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	for (i = 0; i < DIV_ROUND_UP(size, 4); i++) {
98*4882a593Smuzhiyun 		size_t num = min_t(size_t, size - i * 4, 4);
99*4882a593Smuzhiyun 		u32 value = 0;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 		for (j = 0; j < num; j++)
102*4882a593Smuzhiyun 			value |= buffer[i * 4 + j] << (j * 8);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 		tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXDATA_WRITE(i));
105*4882a593Smuzhiyun 	}
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
tegra_dpaux_read_fifo(struct tegra_dpaux * dpaux,u8 * buffer,size_t size)108*4882a593Smuzhiyun static void tegra_dpaux_read_fifo(struct tegra_dpaux *dpaux, u8 *buffer,
109*4882a593Smuzhiyun 				  size_t size)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	size_t i, j;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	for (i = 0; i < DIV_ROUND_UP(size, 4); i++) {
114*4882a593Smuzhiyun 		size_t num = min_t(size_t, size - i * 4, 4);
115*4882a593Smuzhiyun 		u32 value;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 		value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXDATA_READ(i));
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 		for (j = 0; j < num; j++)
120*4882a593Smuzhiyun 			buffer[i * 4 + j] = value >> (j * 8);
121*4882a593Smuzhiyun 	}
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
tegra_dpaux_transfer(struct drm_dp_aux * aux,struct drm_dp_aux_msg * msg)124*4882a593Smuzhiyun static ssize_t tegra_dpaux_transfer(struct drm_dp_aux *aux,
125*4882a593Smuzhiyun 				    struct drm_dp_aux_msg *msg)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	unsigned long timeout = msecs_to_jiffies(250);
128*4882a593Smuzhiyun 	struct tegra_dpaux *dpaux = to_dpaux(aux);
129*4882a593Smuzhiyun 	unsigned long status;
130*4882a593Smuzhiyun 	ssize_t ret = 0;
131*4882a593Smuzhiyun 	u8 reply = 0;
132*4882a593Smuzhiyun 	u32 value;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/* Tegra has 4x4 byte DP AUX transmit and receive FIFOs. */
135*4882a593Smuzhiyun 	if (msg->size > 16)
136*4882a593Smuzhiyun 		return -EINVAL;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	/*
139*4882a593Smuzhiyun 	 * Allow zero-sized messages only for I2C, in which case they specify
140*4882a593Smuzhiyun 	 * address-only transactions.
141*4882a593Smuzhiyun 	 */
142*4882a593Smuzhiyun 	if (msg->size < 1) {
143*4882a593Smuzhiyun 		switch (msg->request & ~DP_AUX_I2C_MOT) {
144*4882a593Smuzhiyun 		case DP_AUX_I2C_WRITE_STATUS_UPDATE:
145*4882a593Smuzhiyun 		case DP_AUX_I2C_WRITE:
146*4882a593Smuzhiyun 		case DP_AUX_I2C_READ:
147*4882a593Smuzhiyun 			value = DPAUX_DP_AUXCTL_CMD_ADDRESS_ONLY;
148*4882a593Smuzhiyun 			break;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 		default:
151*4882a593Smuzhiyun 			return -EINVAL;
152*4882a593Smuzhiyun 		}
153*4882a593Smuzhiyun 	} else {
154*4882a593Smuzhiyun 		/* For non-zero-sized messages, set the CMDLEN field. */
155*4882a593Smuzhiyun 		value = DPAUX_DP_AUXCTL_CMDLEN(msg->size - 1);
156*4882a593Smuzhiyun 	}
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	switch (msg->request & ~DP_AUX_I2C_MOT) {
159*4882a593Smuzhiyun 	case DP_AUX_I2C_WRITE:
160*4882a593Smuzhiyun 		if (msg->request & DP_AUX_I2C_MOT)
161*4882a593Smuzhiyun 			value |= DPAUX_DP_AUXCTL_CMD_MOT_WR;
162*4882a593Smuzhiyun 		else
163*4882a593Smuzhiyun 			value |= DPAUX_DP_AUXCTL_CMD_I2C_WR;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 		break;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	case DP_AUX_I2C_READ:
168*4882a593Smuzhiyun 		if (msg->request & DP_AUX_I2C_MOT)
169*4882a593Smuzhiyun 			value |= DPAUX_DP_AUXCTL_CMD_MOT_RD;
170*4882a593Smuzhiyun 		else
171*4882a593Smuzhiyun 			value |= DPAUX_DP_AUXCTL_CMD_I2C_RD;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 		break;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
176*4882a593Smuzhiyun 		if (msg->request & DP_AUX_I2C_MOT)
177*4882a593Smuzhiyun 			value |= DPAUX_DP_AUXCTL_CMD_MOT_RQ;
178*4882a593Smuzhiyun 		else
179*4882a593Smuzhiyun 			value |= DPAUX_DP_AUXCTL_CMD_I2C_RQ;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 		break;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	case DP_AUX_NATIVE_WRITE:
184*4882a593Smuzhiyun 		value |= DPAUX_DP_AUXCTL_CMD_AUX_WR;
185*4882a593Smuzhiyun 		break;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	case DP_AUX_NATIVE_READ:
188*4882a593Smuzhiyun 		value |= DPAUX_DP_AUXCTL_CMD_AUX_RD;
189*4882a593Smuzhiyun 		break;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	default:
192*4882a593Smuzhiyun 		return -EINVAL;
193*4882a593Smuzhiyun 	}
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	tegra_dpaux_writel(dpaux, msg->address, DPAUX_DP_AUXADDR);
196*4882a593Smuzhiyun 	tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXCTL);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	if ((msg->request & DP_AUX_I2C_READ) == 0) {
199*4882a593Smuzhiyun 		tegra_dpaux_write_fifo(dpaux, msg->buffer, msg->size);
200*4882a593Smuzhiyun 		ret = msg->size;
201*4882a593Smuzhiyun 	}
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	/* start transaction */
204*4882a593Smuzhiyun 	value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXCTL);
205*4882a593Smuzhiyun 	value |= DPAUX_DP_AUXCTL_TRANSACTREQ;
206*4882a593Smuzhiyun 	tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXCTL);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	status = wait_for_completion_timeout(&dpaux->complete, timeout);
209*4882a593Smuzhiyun 	if (!status)
210*4882a593Smuzhiyun 		return -ETIMEDOUT;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	/* read status and clear errors */
213*4882a593Smuzhiyun 	value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXSTAT);
214*4882a593Smuzhiyun 	tegra_dpaux_writel(dpaux, 0xf00, DPAUX_DP_AUXSTAT);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	if (value & DPAUX_DP_AUXSTAT_TIMEOUT_ERROR)
217*4882a593Smuzhiyun 		return -ETIMEDOUT;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	if ((value & DPAUX_DP_AUXSTAT_RX_ERROR) ||
220*4882a593Smuzhiyun 	    (value & DPAUX_DP_AUXSTAT_SINKSTAT_ERROR) ||
221*4882a593Smuzhiyun 	    (value & DPAUX_DP_AUXSTAT_NO_STOP_ERROR))
222*4882a593Smuzhiyun 		return -EIO;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	switch ((value & DPAUX_DP_AUXSTAT_REPLY_TYPE_MASK) >> 16) {
225*4882a593Smuzhiyun 	case 0x00:
226*4882a593Smuzhiyun 		reply = DP_AUX_NATIVE_REPLY_ACK;
227*4882a593Smuzhiyun 		break;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	case 0x01:
230*4882a593Smuzhiyun 		reply = DP_AUX_NATIVE_REPLY_NACK;
231*4882a593Smuzhiyun 		break;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	case 0x02:
234*4882a593Smuzhiyun 		reply = DP_AUX_NATIVE_REPLY_DEFER;
235*4882a593Smuzhiyun 		break;
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	case 0x04:
238*4882a593Smuzhiyun 		reply = DP_AUX_I2C_REPLY_NACK;
239*4882a593Smuzhiyun 		break;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	case 0x08:
242*4882a593Smuzhiyun 		reply = DP_AUX_I2C_REPLY_DEFER;
243*4882a593Smuzhiyun 		break;
244*4882a593Smuzhiyun 	}
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	if ((msg->size > 0) && (msg->reply == DP_AUX_NATIVE_REPLY_ACK)) {
247*4882a593Smuzhiyun 		if (msg->request & DP_AUX_I2C_READ) {
248*4882a593Smuzhiyun 			size_t count = value & DPAUX_DP_AUXSTAT_REPLY_MASK;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 			/*
251*4882a593Smuzhiyun 			 * There might be a smarter way to do this, but since
252*4882a593Smuzhiyun 			 * the DP helpers will already retry transactions for
253*4882a593Smuzhiyun 			 * an -EBUSY return value, simply reuse that instead.
254*4882a593Smuzhiyun 			 */
255*4882a593Smuzhiyun 			if (count != msg->size) {
256*4882a593Smuzhiyun 				ret = -EBUSY;
257*4882a593Smuzhiyun 				goto out;
258*4882a593Smuzhiyun 			}
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 			tegra_dpaux_read_fifo(dpaux, msg->buffer, count);
261*4882a593Smuzhiyun 			ret = count;
262*4882a593Smuzhiyun 		}
263*4882a593Smuzhiyun 	}
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	msg->reply = reply;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun out:
268*4882a593Smuzhiyun 	return ret;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
tegra_dpaux_hotplug(struct work_struct * work)271*4882a593Smuzhiyun static void tegra_dpaux_hotplug(struct work_struct *work)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	struct tegra_dpaux *dpaux = work_to_dpaux(work);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	if (dpaux->output)
276*4882a593Smuzhiyun 		drm_helper_hpd_irq_event(dpaux->output->connector.dev);
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun 
tegra_dpaux_irq(int irq,void * data)279*4882a593Smuzhiyun static irqreturn_t tegra_dpaux_irq(int irq, void *data)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun 	struct tegra_dpaux *dpaux = data;
282*4882a593Smuzhiyun 	irqreturn_t ret = IRQ_HANDLED;
283*4882a593Smuzhiyun 	u32 value;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	/* clear interrupts */
286*4882a593Smuzhiyun 	value = tegra_dpaux_readl(dpaux, DPAUX_INTR_AUX);
287*4882a593Smuzhiyun 	tegra_dpaux_writel(dpaux, value, DPAUX_INTR_AUX);
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	if (value & (DPAUX_INTR_PLUG_EVENT | DPAUX_INTR_UNPLUG_EVENT))
290*4882a593Smuzhiyun 		schedule_work(&dpaux->work);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	if (value & DPAUX_INTR_IRQ_EVENT) {
293*4882a593Smuzhiyun 		/* TODO: handle this */
294*4882a593Smuzhiyun 	}
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	if (value & DPAUX_INTR_AUX_DONE)
297*4882a593Smuzhiyun 		complete(&dpaux->complete);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	return ret;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun enum tegra_dpaux_functions {
303*4882a593Smuzhiyun 	DPAUX_PADCTL_FUNC_AUX,
304*4882a593Smuzhiyun 	DPAUX_PADCTL_FUNC_I2C,
305*4882a593Smuzhiyun 	DPAUX_PADCTL_FUNC_OFF,
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun 
tegra_dpaux_pad_power_down(struct tegra_dpaux * dpaux)308*4882a593Smuzhiyun static void tegra_dpaux_pad_power_down(struct tegra_dpaux *dpaux)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	u32 value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_SPARE);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	value |= DPAUX_HYBRID_SPARE_PAD_POWER_DOWN;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_SPARE);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
tegra_dpaux_pad_power_up(struct tegra_dpaux * dpaux)317*4882a593Smuzhiyun static void tegra_dpaux_pad_power_up(struct tegra_dpaux *dpaux)
318*4882a593Smuzhiyun {
319*4882a593Smuzhiyun 	u32 value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_SPARE);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	value &= ~DPAUX_HYBRID_SPARE_PAD_POWER_DOWN;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_SPARE);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
tegra_dpaux_pad_config(struct tegra_dpaux * dpaux,unsigned function)326*4882a593Smuzhiyun static int tegra_dpaux_pad_config(struct tegra_dpaux *dpaux, unsigned function)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun 	u32 value;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	switch (function) {
331*4882a593Smuzhiyun 	case DPAUX_PADCTL_FUNC_AUX:
332*4882a593Smuzhiyun 		value = DPAUX_HYBRID_PADCTL_AUX_CMH(dpaux->soc->cmh) |
333*4882a593Smuzhiyun 			DPAUX_HYBRID_PADCTL_AUX_DRVZ(dpaux->soc->drvz) |
334*4882a593Smuzhiyun 			DPAUX_HYBRID_PADCTL_AUX_DRVI(dpaux->soc->drvi) |
335*4882a593Smuzhiyun 			DPAUX_HYBRID_PADCTL_AUX_INPUT_RCV |
336*4882a593Smuzhiyun 			DPAUX_HYBRID_PADCTL_MODE_AUX;
337*4882a593Smuzhiyun 		break;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	case DPAUX_PADCTL_FUNC_I2C:
340*4882a593Smuzhiyun 		value = DPAUX_HYBRID_PADCTL_I2C_SDA_INPUT_RCV |
341*4882a593Smuzhiyun 			DPAUX_HYBRID_PADCTL_I2C_SCL_INPUT_RCV |
342*4882a593Smuzhiyun 			DPAUX_HYBRID_PADCTL_AUX_CMH(dpaux->soc->cmh) |
343*4882a593Smuzhiyun 			DPAUX_HYBRID_PADCTL_AUX_DRVZ(dpaux->soc->drvz) |
344*4882a593Smuzhiyun 			DPAUX_HYBRID_PADCTL_AUX_DRVI(dpaux->soc->drvi) |
345*4882a593Smuzhiyun 			DPAUX_HYBRID_PADCTL_MODE_I2C;
346*4882a593Smuzhiyun 		break;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	case DPAUX_PADCTL_FUNC_OFF:
349*4882a593Smuzhiyun 		tegra_dpaux_pad_power_down(dpaux);
350*4882a593Smuzhiyun 		return 0;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	default:
353*4882a593Smuzhiyun 		return -ENOTSUPP;
354*4882a593Smuzhiyun 	}
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_PADCTL);
357*4882a593Smuzhiyun 	tegra_dpaux_pad_power_up(dpaux);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	return 0;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun #ifdef CONFIG_GENERIC_PINCONF
363*4882a593Smuzhiyun static const struct pinctrl_pin_desc tegra_dpaux_pins[] = {
364*4882a593Smuzhiyun 	PINCTRL_PIN(0, "DP_AUX_CHx_P"),
365*4882a593Smuzhiyun 	PINCTRL_PIN(1, "DP_AUX_CHx_N"),
366*4882a593Smuzhiyun };
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun static const unsigned tegra_dpaux_pin_numbers[] = { 0, 1 };
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun static const char * const tegra_dpaux_groups[] = {
371*4882a593Smuzhiyun 	"dpaux-io",
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun static const char * const tegra_dpaux_functions[] = {
375*4882a593Smuzhiyun 	"aux",
376*4882a593Smuzhiyun 	"i2c",
377*4882a593Smuzhiyun 	"off",
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun 
tegra_dpaux_get_groups_count(struct pinctrl_dev * pinctrl)380*4882a593Smuzhiyun static int tegra_dpaux_get_groups_count(struct pinctrl_dev *pinctrl)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	return ARRAY_SIZE(tegra_dpaux_groups);
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun 
tegra_dpaux_get_group_name(struct pinctrl_dev * pinctrl,unsigned int group)385*4882a593Smuzhiyun static const char *tegra_dpaux_get_group_name(struct pinctrl_dev *pinctrl,
386*4882a593Smuzhiyun 					      unsigned int group)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun 	return tegra_dpaux_groups[group];
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun 
tegra_dpaux_get_group_pins(struct pinctrl_dev * pinctrl,unsigned group,const unsigned ** pins,unsigned * num_pins)391*4882a593Smuzhiyun static int tegra_dpaux_get_group_pins(struct pinctrl_dev *pinctrl,
392*4882a593Smuzhiyun 				      unsigned group, const unsigned **pins,
393*4882a593Smuzhiyun 				      unsigned *num_pins)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun 	*pins = tegra_dpaux_pin_numbers;
396*4882a593Smuzhiyun 	*num_pins = ARRAY_SIZE(tegra_dpaux_pin_numbers);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	return 0;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun static const struct pinctrl_ops tegra_dpaux_pinctrl_ops = {
402*4882a593Smuzhiyun 	.get_groups_count = tegra_dpaux_get_groups_count,
403*4882a593Smuzhiyun 	.get_group_name = tegra_dpaux_get_group_name,
404*4882a593Smuzhiyun 	.get_group_pins = tegra_dpaux_get_group_pins,
405*4882a593Smuzhiyun 	.dt_node_to_map = pinconf_generic_dt_node_to_map_group,
406*4882a593Smuzhiyun 	.dt_free_map = pinconf_generic_dt_free_map,
407*4882a593Smuzhiyun };
408*4882a593Smuzhiyun 
tegra_dpaux_get_functions_count(struct pinctrl_dev * pinctrl)409*4882a593Smuzhiyun static int tegra_dpaux_get_functions_count(struct pinctrl_dev *pinctrl)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun 	return ARRAY_SIZE(tegra_dpaux_functions);
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun 
tegra_dpaux_get_function_name(struct pinctrl_dev * pinctrl,unsigned int function)414*4882a593Smuzhiyun static const char *tegra_dpaux_get_function_name(struct pinctrl_dev *pinctrl,
415*4882a593Smuzhiyun 						 unsigned int function)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun 	return tegra_dpaux_functions[function];
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun 
tegra_dpaux_get_function_groups(struct pinctrl_dev * pinctrl,unsigned int function,const char * const ** groups,unsigned * const num_groups)420*4882a593Smuzhiyun static int tegra_dpaux_get_function_groups(struct pinctrl_dev *pinctrl,
421*4882a593Smuzhiyun 					   unsigned int function,
422*4882a593Smuzhiyun 					   const char * const **groups,
423*4882a593Smuzhiyun 					   unsigned * const num_groups)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun 	*num_groups = ARRAY_SIZE(tegra_dpaux_groups);
426*4882a593Smuzhiyun 	*groups = tegra_dpaux_groups;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	return 0;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun 
tegra_dpaux_set_mux(struct pinctrl_dev * pinctrl,unsigned int function,unsigned int group)431*4882a593Smuzhiyun static int tegra_dpaux_set_mux(struct pinctrl_dev *pinctrl,
432*4882a593Smuzhiyun 			       unsigned int function, unsigned int group)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun 	struct tegra_dpaux *dpaux = pinctrl_dev_get_drvdata(pinctrl);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	return tegra_dpaux_pad_config(dpaux, function);
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun static const struct pinmux_ops tegra_dpaux_pinmux_ops = {
440*4882a593Smuzhiyun 	.get_functions_count = tegra_dpaux_get_functions_count,
441*4882a593Smuzhiyun 	.get_function_name = tegra_dpaux_get_function_name,
442*4882a593Smuzhiyun 	.get_function_groups = tegra_dpaux_get_function_groups,
443*4882a593Smuzhiyun 	.set_mux = tegra_dpaux_set_mux,
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun #endif
446*4882a593Smuzhiyun 
tegra_dpaux_probe(struct platform_device * pdev)447*4882a593Smuzhiyun static int tegra_dpaux_probe(struct platform_device *pdev)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun 	struct tegra_dpaux *dpaux;
450*4882a593Smuzhiyun 	struct resource *regs;
451*4882a593Smuzhiyun 	u32 value;
452*4882a593Smuzhiyun 	int err;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	dpaux = devm_kzalloc(&pdev->dev, sizeof(*dpaux), GFP_KERNEL);
455*4882a593Smuzhiyun 	if (!dpaux)
456*4882a593Smuzhiyun 		return -ENOMEM;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	dpaux->soc = of_device_get_match_data(&pdev->dev);
459*4882a593Smuzhiyun 	INIT_WORK(&dpaux->work, tegra_dpaux_hotplug);
460*4882a593Smuzhiyun 	init_completion(&dpaux->complete);
461*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dpaux->list);
462*4882a593Smuzhiyun 	dpaux->dev = &pdev->dev;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
465*4882a593Smuzhiyun 	dpaux->regs = devm_ioremap_resource(&pdev->dev, regs);
466*4882a593Smuzhiyun 	if (IS_ERR(dpaux->regs))
467*4882a593Smuzhiyun 		return PTR_ERR(dpaux->regs);
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	dpaux->irq = platform_get_irq(pdev, 0);
470*4882a593Smuzhiyun 	if (dpaux->irq < 0) {
471*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get IRQ\n");
472*4882a593Smuzhiyun 		return -ENXIO;
473*4882a593Smuzhiyun 	}
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	if (!pdev->dev.pm_domain) {
476*4882a593Smuzhiyun 		dpaux->rst = devm_reset_control_get(&pdev->dev, "dpaux");
477*4882a593Smuzhiyun 		if (IS_ERR(dpaux->rst)) {
478*4882a593Smuzhiyun 			dev_err(&pdev->dev,
479*4882a593Smuzhiyun 				"failed to get reset control: %ld\n",
480*4882a593Smuzhiyun 				PTR_ERR(dpaux->rst));
481*4882a593Smuzhiyun 			return PTR_ERR(dpaux->rst);
482*4882a593Smuzhiyun 		}
483*4882a593Smuzhiyun 	}
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	dpaux->clk = devm_clk_get(&pdev->dev, NULL);
486*4882a593Smuzhiyun 	if (IS_ERR(dpaux->clk)) {
487*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get module clock: %ld\n",
488*4882a593Smuzhiyun 			PTR_ERR(dpaux->clk));
489*4882a593Smuzhiyun 		return PTR_ERR(dpaux->clk);
490*4882a593Smuzhiyun 	}
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	dpaux->clk_parent = devm_clk_get(&pdev->dev, "parent");
493*4882a593Smuzhiyun 	if (IS_ERR(dpaux->clk_parent)) {
494*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get parent clock: %ld\n",
495*4882a593Smuzhiyun 			PTR_ERR(dpaux->clk_parent));
496*4882a593Smuzhiyun 		return PTR_ERR(dpaux->clk_parent);
497*4882a593Smuzhiyun 	}
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	err = clk_set_rate(dpaux->clk_parent, 270000000);
500*4882a593Smuzhiyun 	if (err < 0) {
501*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to set clock to 270 MHz: %d\n",
502*4882a593Smuzhiyun 			err);
503*4882a593Smuzhiyun 		return err;
504*4882a593Smuzhiyun 	}
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	dpaux->vdd = devm_regulator_get_optional(&pdev->dev, "vdd");
507*4882a593Smuzhiyun 	if (IS_ERR(dpaux->vdd)) {
508*4882a593Smuzhiyun 		if (PTR_ERR(dpaux->vdd) != -ENODEV) {
509*4882a593Smuzhiyun 			if (PTR_ERR(dpaux->vdd) != -EPROBE_DEFER)
510*4882a593Smuzhiyun 				dev_err(&pdev->dev,
511*4882a593Smuzhiyun 					"failed to get VDD supply: %ld\n",
512*4882a593Smuzhiyun 					PTR_ERR(dpaux->vdd));
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 			return PTR_ERR(dpaux->vdd);
515*4882a593Smuzhiyun 		}
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 		dpaux->vdd = NULL;
518*4882a593Smuzhiyun 	}
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	platform_set_drvdata(pdev, dpaux);
521*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
522*4882a593Smuzhiyun 	pm_runtime_get_sync(&pdev->dev);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	err = devm_request_irq(dpaux->dev, dpaux->irq, tegra_dpaux_irq, 0,
525*4882a593Smuzhiyun 			       dev_name(dpaux->dev), dpaux);
526*4882a593Smuzhiyun 	if (err < 0) {
527*4882a593Smuzhiyun 		dev_err(dpaux->dev, "failed to request IRQ#%u: %d\n",
528*4882a593Smuzhiyun 			dpaux->irq, err);
529*4882a593Smuzhiyun 		return err;
530*4882a593Smuzhiyun 	}
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	disable_irq(dpaux->irq);
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	dpaux->aux.transfer = tegra_dpaux_transfer;
535*4882a593Smuzhiyun 	dpaux->aux.dev = &pdev->dev;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	err = drm_dp_aux_register(&dpaux->aux);
538*4882a593Smuzhiyun 	if (err < 0)
539*4882a593Smuzhiyun 		return err;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	/*
542*4882a593Smuzhiyun 	 * Assume that by default the DPAUX/I2C pads will be used for HDMI,
543*4882a593Smuzhiyun 	 * so power them up and configure them in I2C mode.
544*4882a593Smuzhiyun 	 *
545*4882a593Smuzhiyun 	 * The DPAUX code paths reconfigure the pads in AUX mode, but there
546*4882a593Smuzhiyun 	 * is no possibility to perform the I2C mode configuration in the
547*4882a593Smuzhiyun 	 * HDMI path.
548*4882a593Smuzhiyun 	 */
549*4882a593Smuzhiyun 	err = tegra_dpaux_pad_config(dpaux, DPAUX_PADCTL_FUNC_I2C);
550*4882a593Smuzhiyun 	if (err < 0)
551*4882a593Smuzhiyun 		return err;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun #ifdef CONFIG_GENERIC_PINCONF
554*4882a593Smuzhiyun 	dpaux->desc.name = dev_name(&pdev->dev);
555*4882a593Smuzhiyun 	dpaux->desc.pins = tegra_dpaux_pins;
556*4882a593Smuzhiyun 	dpaux->desc.npins = ARRAY_SIZE(tegra_dpaux_pins);
557*4882a593Smuzhiyun 	dpaux->desc.pctlops = &tegra_dpaux_pinctrl_ops;
558*4882a593Smuzhiyun 	dpaux->desc.pmxops = &tegra_dpaux_pinmux_ops;
559*4882a593Smuzhiyun 	dpaux->desc.owner = THIS_MODULE;
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	dpaux->pinctrl = devm_pinctrl_register(&pdev->dev, &dpaux->desc, dpaux);
562*4882a593Smuzhiyun 	if (IS_ERR(dpaux->pinctrl)) {
563*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to register pincontrol\n");
564*4882a593Smuzhiyun 		return PTR_ERR(dpaux->pinctrl);
565*4882a593Smuzhiyun 	}
566*4882a593Smuzhiyun #endif
567*4882a593Smuzhiyun 	/* enable and clear all interrupts */
568*4882a593Smuzhiyun 	value = DPAUX_INTR_AUX_DONE | DPAUX_INTR_IRQ_EVENT |
569*4882a593Smuzhiyun 		DPAUX_INTR_UNPLUG_EVENT | DPAUX_INTR_PLUG_EVENT;
570*4882a593Smuzhiyun 	tegra_dpaux_writel(dpaux, value, DPAUX_INTR_EN_AUX);
571*4882a593Smuzhiyun 	tegra_dpaux_writel(dpaux, value, DPAUX_INTR_AUX);
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	mutex_lock(&dpaux_lock);
574*4882a593Smuzhiyun 	list_add_tail(&dpaux->list, &dpaux_list);
575*4882a593Smuzhiyun 	mutex_unlock(&dpaux_lock);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	return 0;
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun 
tegra_dpaux_remove(struct platform_device * pdev)580*4882a593Smuzhiyun static int tegra_dpaux_remove(struct platform_device *pdev)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun 	struct tegra_dpaux *dpaux = platform_get_drvdata(pdev);
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	cancel_work_sync(&dpaux->work);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	/* make sure pads are powered down when not in use */
587*4882a593Smuzhiyun 	tegra_dpaux_pad_power_down(dpaux);
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	pm_runtime_put_sync(&pdev->dev);
590*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	drm_dp_aux_unregister(&dpaux->aux);
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	mutex_lock(&dpaux_lock);
595*4882a593Smuzhiyun 	list_del(&dpaux->list);
596*4882a593Smuzhiyun 	mutex_unlock(&dpaux_lock);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	return 0;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun #ifdef CONFIG_PM
tegra_dpaux_suspend(struct device * dev)602*4882a593Smuzhiyun static int tegra_dpaux_suspend(struct device *dev)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun 	struct tegra_dpaux *dpaux = dev_get_drvdata(dev);
605*4882a593Smuzhiyun 	int err = 0;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	if (dpaux->rst) {
608*4882a593Smuzhiyun 		err = reset_control_assert(dpaux->rst);
609*4882a593Smuzhiyun 		if (err < 0) {
610*4882a593Smuzhiyun 			dev_err(dev, "failed to assert reset: %d\n", err);
611*4882a593Smuzhiyun 			return err;
612*4882a593Smuzhiyun 		}
613*4882a593Smuzhiyun 	}
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	usleep_range(1000, 2000);
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	clk_disable_unprepare(dpaux->clk_parent);
618*4882a593Smuzhiyun 	clk_disable_unprepare(dpaux->clk);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	return err;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun 
tegra_dpaux_resume(struct device * dev)623*4882a593Smuzhiyun static int tegra_dpaux_resume(struct device *dev)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun 	struct tegra_dpaux *dpaux = dev_get_drvdata(dev);
626*4882a593Smuzhiyun 	int err;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	err = clk_prepare_enable(dpaux->clk);
629*4882a593Smuzhiyun 	if (err < 0) {
630*4882a593Smuzhiyun 		dev_err(dev, "failed to enable clock: %d\n", err);
631*4882a593Smuzhiyun 		return err;
632*4882a593Smuzhiyun 	}
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	err = clk_prepare_enable(dpaux->clk_parent);
635*4882a593Smuzhiyun 	if (err < 0) {
636*4882a593Smuzhiyun 		dev_err(dev, "failed to enable parent clock: %d\n", err);
637*4882a593Smuzhiyun 		goto disable_clk;
638*4882a593Smuzhiyun 	}
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	usleep_range(1000, 2000);
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	if (dpaux->rst) {
643*4882a593Smuzhiyun 		err = reset_control_deassert(dpaux->rst);
644*4882a593Smuzhiyun 		if (err < 0) {
645*4882a593Smuzhiyun 			dev_err(dev, "failed to deassert reset: %d\n", err);
646*4882a593Smuzhiyun 			goto disable_parent;
647*4882a593Smuzhiyun 		}
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 		usleep_range(1000, 2000);
650*4882a593Smuzhiyun 	}
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	return 0;
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun disable_parent:
655*4882a593Smuzhiyun 	clk_disable_unprepare(dpaux->clk_parent);
656*4882a593Smuzhiyun disable_clk:
657*4882a593Smuzhiyun 	clk_disable_unprepare(dpaux->clk);
658*4882a593Smuzhiyun 	return err;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun #endif
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun static const struct dev_pm_ops tegra_dpaux_pm_ops = {
663*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(tegra_dpaux_suspend, tegra_dpaux_resume, NULL)
664*4882a593Smuzhiyun };
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun static const struct tegra_dpaux_soc tegra124_dpaux_soc = {
667*4882a593Smuzhiyun 	.cmh = 0x02,
668*4882a593Smuzhiyun 	.drvz = 0x04,
669*4882a593Smuzhiyun 	.drvi = 0x18,
670*4882a593Smuzhiyun };
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun static const struct tegra_dpaux_soc tegra210_dpaux_soc = {
673*4882a593Smuzhiyun 	.cmh = 0x02,
674*4882a593Smuzhiyun 	.drvz = 0x04,
675*4882a593Smuzhiyun 	.drvi = 0x30,
676*4882a593Smuzhiyun };
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun static const struct tegra_dpaux_soc tegra194_dpaux_soc = {
679*4882a593Smuzhiyun 	.cmh = 0x02,
680*4882a593Smuzhiyun 	.drvz = 0x04,
681*4882a593Smuzhiyun 	.drvi = 0x2c,
682*4882a593Smuzhiyun };
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun static const struct of_device_id tegra_dpaux_of_match[] = {
685*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra194-dpaux", .data = &tegra194_dpaux_soc },
686*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra186-dpaux", .data = &tegra210_dpaux_soc },
687*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra210-dpaux", .data = &tegra210_dpaux_soc },
688*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra124-dpaux", .data = &tegra124_dpaux_soc },
689*4882a593Smuzhiyun 	{ },
690*4882a593Smuzhiyun };
691*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tegra_dpaux_of_match);
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun struct platform_driver tegra_dpaux_driver = {
694*4882a593Smuzhiyun 	.driver = {
695*4882a593Smuzhiyun 		.name = "tegra-dpaux",
696*4882a593Smuzhiyun 		.of_match_table = tegra_dpaux_of_match,
697*4882a593Smuzhiyun 		.pm = &tegra_dpaux_pm_ops,
698*4882a593Smuzhiyun 	},
699*4882a593Smuzhiyun 	.probe = tegra_dpaux_probe,
700*4882a593Smuzhiyun 	.remove = tegra_dpaux_remove,
701*4882a593Smuzhiyun };
702*4882a593Smuzhiyun 
drm_dp_aux_find_by_of_node(struct device_node * np)703*4882a593Smuzhiyun struct drm_dp_aux *drm_dp_aux_find_by_of_node(struct device_node *np)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun 	struct tegra_dpaux *dpaux;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	mutex_lock(&dpaux_lock);
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	list_for_each_entry(dpaux, &dpaux_list, list)
710*4882a593Smuzhiyun 		if (np == dpaux->dev->of_node) {
711*4882a593Smuzhiyun 			mutex_unlock(&dpaux_lock);
712*4882a593Smuzhiyun 			return &dpaux->aux;
713*4882a593Smuzhiyun 		}
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	mutex_unlock(&dpaux_lock);
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	return NULL;
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun 
drm_dp_aux_attach(struct drm_dp_aux * aux,struct tegra_output * output)720*4882a593Smuzhiyun int drm_dp_aux_attach(struct drm_dp_aux *aux, struct tegra_output *output)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun 	struct tegra_dpaux *dpaux = to_dpaux(aux);
723*4882a593Smuzhiyun 	unsigned long timeout;
724*4882a593Smuzhiyun 	int err;
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	output->connector.polled = DRM_CONNECTOR_POLL_HPD;
727*4882a593Smuzhiyun 	dpaux->output = output;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	if (output->panel) {
730*4882a593Smuzhiyun 		enum drm_connector_status status;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 		if (dpaux->vdd) {
733*4882a593Smuzhiyun 			err = regulator_enable(dpaux->vdd);
734*4882a593Smuzhiyun 			if (err < 0)
735*4882a593Smuzhiyun 				return err;
736*4882a593Smuzhiyun 		}
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 		timeout = jiffies + msecs_to_jiffies(250);
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 		while (time_before(jiffies, timeout)) {
741*4882a593Smuzhiyun 			status = drm_dp_aux_detect(aux);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 			if (status == connector_status_connected)
744*4882a593Smuzhiyun 				break;
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 			usleep_range(1000, 2000);
747*4882a593Smuzhiyun 		}
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 		if (status != connector_status_connected)
750*4882a593Smuzhiyun 			return -ETIMEDOUT;
751*4882a593Smuzhiyun 	}
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	enable_irq(dpaux->irq);
754*4882a593Smuzhiyun 	return 0;
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun 
drm_dp_aux_detach(struct drm_dp_aux * aux)757*4882a593Smuzhiyun int drm_dp_aux_detach(struct drm_dp_aux *aux)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun 	struct tegra_dpaux *dpaux = to_dpaux(aux);
760*4882a593Smuzhiyun 	unsigned long timeout;
761*4882a593Smuzhiyun 	int err;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	disable_irq(dpaux->irq);
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	if (dpaux->output->panel) {
766*4882a593Smuzhiyun 		enum drm_connector_status status;
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 		if (dpaux->vdd) {
769*4882a593Smuzhiyun 			err = regulator_disable(dpaux->vdd);
770*4882a593Smuzhiyun 			if (err < 0)
771*4882a593Smuzhiyun 				return err;
772*4882a593Smuzhiyun 		}
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 		timeout = jiffies + msecs_to_jiffies(250);
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 		while (time_before(jiffies, timeout)) {
777*4882a593Smuzhiyun 			status = drm_dp_aux_detect(aux);
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 			if (status == connector_status_disconnected)
780*4882a593Smuzhiyun 				break;
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 			usleep_range(1000, 2000);
783*4882a593Smuzhiyun 		}
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 		if (status != connector_status_disconnected)
786*4882a593Smuzhiyun 			return -ETIMEDOUT;
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 		dpaux->output = NULL;
789*4882a593Smuzhiyun 	}
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	return 0;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun 
drm_dp_aux_detect(struct drm_dp_aux * aux)794*4882a593Smuzhiyun enum drm_connector_status drm_dp_aux_detect(struct drm_dp_aux *aux)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	struct tegra_dpaux *dpaux = to_dpaux(aux);
797*4882a593Smuzhiyun 	u32 value;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXSTAT);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	if (value & DPAUX_DP_AUXSTAT_HPD_STATUS)
802*4882a593Smuzhiyun 		return connector_status_connected;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	return connector_status_disconnected;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun 
drm_dp_aux_enable(struct drm_dp_aux * aux)807*4882a593Smuzhiyun int drm_dp_aux_enable(struct drm_dp_aux *aux)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun 	struct tegra_dpaux *dpaux = to_dpaux(aux);
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	return tegra_dpaux_pad_config(dpaux, DPAUX_PADCTL_FUNC_AUX);
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun 
drm_dp_aux_disable(struct drm_dp_aux * aux)814*4882a593Smuzhiyun int drm_dp_aux_disable(struct drm_dp_aux *aux)
815*4882a593Smuzhiyun {
816*4882a593Smuzhiyun 	struct tegra_dpaux *dpaux = to_dpaux(aux);
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	tegra_dpaux_pad_power_down(dpaux);
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	return 0;
821*4882a593Smuzhiyun }
822