1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2012 Avionic Design GmbH
4*4882a593Smuzhiyun * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #ifndef TEGRA_DC_H
8*4882a593Smuzhiyun #define TEGRA_DC_H 1
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/host1x.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <drm/drm_crtc.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include "drm.h"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun struct tegra_output;
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun struct tegra_dc_state {
19*4882a593Smuzhiyun struct drm_crtc_state base;
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun struct clk *clk;
22*4882a593Smuzhiyun unsigned long pclk;
23*4882a593Smuzhiyun unsigned int div;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun u32 planes;
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun
to_dc_state(struct drm_crtc_state * state)28*4882a593Smuzhiyun static inline struct tegra_dc_state *to_dc_state(struct drm_crtc_state *state)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun if (state)
31*4882a593Smuzhiyun return container_of(state, struct tegra_dc_state, base);
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun return NULL;
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun struct tegra_dc_stats {
37*4882a593Smuzhiyun unsigned long frames;
38*4882a593Smuzhiyun unsigned long vblank;
39*4882a593Smuzhiyun unsigned long underflow;
40*4882a593Smuzhiyun unsigned long overflow;
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun struct tegra_windowgroup_soc {
44*4882a593Smuzhiyun unsigned int index;
45*4882a593Smuzhiyun unsigned int dc;
46*4882a593Smuzhiyun const unsigned int *windows;
47*4882a593Smuzhiyun unsigned int num_windows;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun struct tegra_dc_soc_info {
51*4882a593Smuzhiyun bool supports_background_color;
52*4882a593Smuzhiyun bool supports_interlacing;
53*4882a593Smuzhiyun bool supports_cursor;
54*4882a593Smuzhiyun bool supports_block_linear;
55*4882a593Smuzhiyun bool has_legacy_blending;
56*4882a593Smuzhiyun unsigned int pitch_align;
57*4882a593Smuzhiyun bool has_powergate;
58*4882a593Smuzhiyun bool coupled_pm;
59*4882a593Smuzhiyun bool has_nvdisplay;
60*4882a593Smuzhiyun const struct tegra_windowgroup_soc *wgrps;
61*4882a593Smuzhiyun unsigned int num_wgrps;
62*4882a593Smuzhiyun const u32 *primary_formats;
63*4882a593Smuzhiyun unsigned int num_primary_formats;
64*4882a593Smuzhiyun const u32 *overlay_formats;
65*4882a593Smuzhiyun unsigned int num_overlay_formats;
66*4882a593Smuzhiyun const u64 *modifiers;
67*4882a593Smuzhiyun bool has_win_a_without_filters;
68*4882a593Smuzhiyun bool has_win_c_without_vert_filter;
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun struct tegra_dc {
72*4882a593Smuzhiyun struct host1x_client client;
73*4882a593Smuzhiyun struct host1x_syncpt *syncpt;
74*4882a593Smuzhiyun struct device *dev;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun struct drm_crtc base;
77*4882a593Smuzhiyun unsigned int powergate;
78*4882a593Smuzhiyun int pipe;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun struct clk *clk;
81*4882a593Smuzhiyun struct reset_control *rst;
82*4882a593Smuzhiyun void __iomem *regs;
83*4882a593Smuzhiyun int irq;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun struct tegra_output *rgb;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun struct tegra_dc_stats stats;
88*4882a593Smuzhiyun struct list_head list;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun struct drm_info_list *debugfs_files;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun const struct tegra_dc_soc_info *soc;
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun static inline struct tegra_dc *
host1x_client_to_dc(struct host1x_client * client)96*4882a593Smuzhiyun host1x_client_to_dc(struct host1x_client *client)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun return container_of(client, struct tegra_dc, client);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
to_tegra_dc(struct drm_crtc * crtc)101*4882a593Smuzhiyun static inline struct tegra_dc *to_tegra_dc(struct drm_crtc *crtc)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun return crtc ? container_of(crtc, struct tegra_dc, base) : NULL;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
tegra_dc_writel(struct tegra_dc * dc,u32 value,unsigned int offset)106*4882a593Smuzhiyun static inline void tegra_dc_writel(struct tegra_dc *dc, u32 value,
107*4882a593Smuzhiyun unsigned int offset)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun trace_dc_writel(dc->dev, offset, value);
110*4882a593Smuzhiyun writel(value, dc->regs + (offset << 2));
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
tegra_dc_readl(struct tegra_dc * dc,unsigned int offset)113*4882a593Smuzhiyun static inline u32 tegra_dc_readl(struct tegra_dc *dc, unsigned int offset)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun u32 value = readl(dc->regs + (offset << 2));
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun trace_dc_readl(dc->dev, offset, value);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun return value;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun struct tegra_dc_window {
123*4882a593Smuzhiyun struct {
124*4882a593Smuzhiyun unsigned int x;
125*4882a593Smuzhiyun unsigned int y;
126*4882a593Smuzhiyun unsigned int w;
127*4882a593Smuzhiyun unsigned int h;
128*4882a593Smuzhiyun } src;
129*4882a593Smuzhiyun struct {
130*4882a593Smuzhiyun unsigned int x;
131*4882a593Smuzhiyun unsigned int y;
132*4882a593Smuzhiyun unsigned int w;
133*4882a593Smuzhiyun unsigned int h;
134*4882a593Smuzhiyun } dst;
135*4882a593Smuzhiyun unsigned int bits_per_pixel;
136*4882a593Smuzhiyun unsigned int stride[2];
137*4882a593Smuzhiyun unsigned long base[3];
138*4882a593Smuzhiyun unsigned int zpos;
139*4882a593Smuzhiyun bool reflect_x;
140*4882a593Smuzhiyun bool reflect_y;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun struct tegra_bo_tiling tiling;
143*4882a593Smuzhiyun u32 format;
144*4882a593Smuzhiyun u32 swap;
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* from dc.c */
148*4882a593Smuzhiyun bool tegra_dc_has_output(struct tegra_dc *dc, struct device *dev);
149*4882a593Smuzhiyun void tegra_dc_commit(struct tegra_dc *dc);
150*4882a593Smuzhiyun int tegra_dc_state_setup_clock(struct tegra_dc *dc,
151*4882a593Smuzhiyun struct drm_crtc_state *crtc_state,
152*4882a593Smuzhiyun struct clk *clk, unsigned long pclk,
153*4882a593Smuzhiyun unsigned int div);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /* from rgb.c */
156*4882a593Smuzhiyun int tegra_dc_rgb_probe(struct tegra_dc *dc);
157*4882a593Smuzhiyun int tegra_dc_rgb_remove(struct tegra_dc *dc);
158*4882a593Smuzhiyun int tegra_dc_rgb_init(struct drm_device *drm, struct tegra_dc *dc);
159*4882a593Smuzhiyun int tegra_dc_rgb_exit(struct tegra_dc *dc);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun #define DC_CMD_GENERAL_INCR_SYNCPT 0x000
162*4882a593Smuzhiyun #define DC_CMD_GENERAL_INCR_SYNCPT_CNTRL 0x001
163*4882a593Smuzhiyun #define SYNCPT_CNTRL_NO_STALL (1 << 8)
164*4882a593Smuzhiyun #define SYNCPT_CNTRL_SOFT_RESET (1 << 0)
165*4882a593Smuzhiyun #define DC_CMD_GENERAL_INCR_SYNCPT_ERROR 0x002
166*4882a593Smuzhiyun #define DC_CMD_WIN_A_INCR_SYNCPT 0x008
167*4882a593Smuzhiyun #define DC_CMD_WIN_A_INCR_SYNCPT_CNTRL 0x009
168*4882a593Smuzhiyun #define DC_CMD_WIN_A_INCR_SYNCPT_ERROR 0x00a
169*4882a593Smuzhiyun #define DC_CMD_WIN_B_INCR_SYNCPT 0x010
170*4882a593Smuzhiyun #define DC_CMD_WIN_B_INCR_SYNCPT_CNTRL 0x011
171*4882a593Smuzhiyun #define DC_CMD_WIN_B_INCR_SYNCPT_ERROR 0x012
172*4882a593Smuzhiyun #define DC_CMD_WIN_C_INCR_SYNCPT 0x018
173*4882a593Smuzhiyun #define DC_CMD_WIN_C_INCR_SYNCPT_CNTRL 0x019
174*4882a593Smuzhiyun #define DC_CMD_WIN_C_INCR_SYNCPT_ERROR 0x01a
175*4882a593Smuzhiyun #define DC_CMD_CONT_SYNCPT_VSYNC 0x028
176*4882a593Smuzhiyun #define SYNCPT_VSYNC_ENABLE (1 << 8)
177*4882a593Smuzhiyun #define DC_CMD_DISPLAY_COMMAND_OPTION0 0x031
178*4882a593Smuzhiyun #define DC_CMD_DISPLAY_COMMAND 0x032
179*4882a593Smuzhiyun #define DISP_CTRL_MODE_STOP (0 << 5)
180*4882a593Smuzhiyun #define DISP_CTRL_MODE_C_DISPLAY (1 << 5)
181*4882a593Smuzhiyun #define DISP_CTRL_MODE_NC_DISPLAY (2 << 5)
182*4882a593Smuzhiyun #define DISP_CTRL_MODE_MASK (3 << 5)
183*4882a593Smuzhiyun #define DC_CMD_SIGNAL_RAISE 0x033
184*4882a593Smuzhiyun #define DC_CMD_DISPLAY_POWER_CONTROL 0x036
185*4882a593Smuzhiyun #define PW0_ENABLE (1 << 0)
186*4882a593Smuzhiyun #define PW1_ENABLE (1 << 2)
187*4882a593Smuzhiyun #define PW2_ENABLE (1 << 4)
188*4882a593Smuzhiyun #define PW3_ENABLE (1 << 6)
189*4882a593Smuzhiyun #define PW4_ENABLE (1 << 8)
190*4882a593Smuzhiyun #define PM0_ENABLE (1 << 16)
191*4882a593Smuzhiyun #define PM1_ENABLE (1 << 18)
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun #define DC_CMD_INT_STATUS 0x037
194*4882a593Smuzhiyun #define DC_CMD_INT_MASK 0x038
195*4882a593Smuzhiyun #define DC_CMD_INT_ENABLE 0x039
196*4882a593Smuzhiyun #define DC_CMD_INT_TYPE 0x03a
197*4882a593Smuzhiyun #define DC_CMD_INT_POLARITY 0x03b
198*4882a593Smuzhiyun #define CTXSW_INT (1 << 0)
199*4882a593Smuzhiyun #define FRAME_END_INT (1 << 1)
200*4882a593Smuzhiyun #define VBLANK_INT (1 << 2)
201*4882a593Smuzhiyun #define V_PULSE3_INT (1 << 4)
202*4882a593Smuzhiyun #define V_PULSE2_INT (1 << 5)
203*4882a593Smuzhiyun #define REGION_CRC_INT (1 << 6)
204*4882a593Smuzhiyun #define REG_TMOUT_INT (1 << 7)
205*4882a593Smuzhiyun #define WIN_A_UF_INT (1 << 8)
206*4882a593Smuzhiyun #define WIN_B_UF_INT (1 << 9)
207*4882a593Smuzhiyun #define WIN_C_UF_INT (1 << 10)
208*4882a593Smuzhiyun #define MSF_INT (1 << 12)
209*4882a593Smuzhiyun #define WIN_A_OF_INT (1 << 14)
210*4882a593Smuzhiyun #define WIN_B_OF_INT (1 << 15)
211*4882a593Smuzhiyun #define WIN_C_OF_INT (1 << 16)
212*4882a593Smuzhiyun #define HEAD_UF_INT (1 << 23)
213*4882a593Smuzhiyun #define SD3_BUCKET_WALK_DONE_INT (1 << 24)
214*4882a593Smuzhiyun #define DSC_OBUF_UF_INT (1 << 26)
215*4882a593Smuzhiyun #define DSC_RBUF_UF_INT (1 << 27)
216*4882a593Smuzhiyun #define DSC_BBUF_UF_INT (1 << 28)
217*4882a593Smuzhiyun #define DSC_TO_UF_INT (1 << 29)
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun #define DC_CMD_SIGNAL_RAISE1 0x03c
220*4882a593Smuzhiyun #define DC_CMD_SIGNAL_RAISE2 0x03d
221*4882a593Smuzhiyun #define DC_CMD_SIGNAL_RAISE3 0x03e
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun #define DC_CMD_STATE_ACCESS 0x040
224*4882a593Smuzhiyun #define READ_MUX (1 << 0)
225*4882a593Smuzhiyun #define WRITE_MUX (1 << 2)
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun #define DC_CMD_STATE_CONTROL 0x041
228*4882a593Smuzhiyun #define GENERAL_ACT_REQ (1 << 0)
229*4882a593Smuzhiyun #define WIN_A_ACT_REQ (1 << 1)
230*4882a593Smuzhiyun #define WIN_B_ACT_REQ (1 << 2)
231*4882a593Smuzhiyun #define WIN_C_ACT_REQ (1 << 3)
232*4882a593Smuzhiyun #define CURSOR_ACT_REQ (1 << 7)
233*4882a593Smuzhiyun #define GENERAL_UPDATE (1 << 8)
234*4882a593Smuzhiyun #define WIN_A_UPDATE (1 << 9)
235*4882a593Smuzhiyun #define WIN_B_UPDATE (1 << 10)
236*4882a593Smuzhiyun #define WIN_C_UPDATE (1 << 11)
237*4882a593Smuzhiyun #define CURSOR_UPDATE (1 << 15)
238*4882a593Smuzhiyun #define COMMON_ACTREQ (1 << 16)
239*4882a593Smuzhiyun #define COMMON_UPDATE (1 << 17)
240*4882a593Smuzhiyun #define NC_HOST_TRIG (1 << 24)
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun #define DC_CMD_DISPLAY_WINDOW_HEADER 0x042
243*4882a593Smuzhiyun #define WINDOW_A_SELECT (1 << 4)
244*4882a593Smuzhiyun #define WINDOW_B_SELECT (1 << 5)
245*4882a593Smuzhiyun #define WINDOW_C_SELECT (1 << 6)
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun #define DC_CMD_REG_ACT_CONTROL 0x043
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun #define DC_COM_CRC_CONTROL 0x300
250*4882a593Smuzhiyun #define DC_COM_CRC_CONTROL_ALWAYS (1 << 3)
251*4882a593Smuzhiyun #define DC_COM_CRC_CONTROL_FULL_FRAME (0 << 2)
252*4882a593Smuzhiyun #define DC_COM_CRC_CONTROL_ACTIVE_DATA (1 << 2)
253*4882a593Smuzhiyun #define DC_COM_CRC_CONTROL_WAIT (1 << 1)
254*4882a593Smuzhiyun #define DC_COM_CRC_CONTROL_ENABLE (1 << 0)
255*4882a593Smuzhiyun #define DC_COM_CRC_CHECKSUM 0x301
256*4882a593Smuzhiyun #define DC_COM_PIN_OUTPUT_ENABLE(x) (0x302 + (x))
257*4882a593Smuzhiyun #define DC_COM_PIN_OUTPUT_POLARITY(x) (0x306 + (x))
258*4882a593Smuzhiyun #define LVS_OUTPUT_POLARITY_LOW (1 << 28)
259*4882a593Smuzhiyun #define LHS_OUTPUT_POLARITY_LOW (1 << 30)
260*4882a593Smuzhiyun #define DC_COM_PIN_OUTPUT_DATA(x) (0x30a + (x))
261*4882a593Smuzhiyun #define DC_COM_PIN_INPUT_ENABLE(x) (0x30e + (x))
262*4882a593Smuzhiyun #define DC_COM_PIN_INPUT_DATA(x) (0x312 + (x))
263*4882a593Smuzhiyun #define DC_COM_PIN_OUTPUT_SELECT(x) (0x314 + (x))
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun #define DC_COM_PIN_MISC_CONTROL 0x31b
266*4882a593Smuzhiyun #define DC_COM_PIN_PM0_CONTROL 0x31c
267*4882a593Smuzhiyun #define DC_COM_PIN_PM0_DUTY_CYCLE 0x31d
268*4882a593Smuzhiyun #define DC_COM_PIN_PM1_CONTROL 0x31e
269*4882a593Smuzhiyun #define DC_COM_PIN_PM1_DUTY_CYCLE 0x31f
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun #define DC_COM_SPI_CONTROL 0x320
272*4882a593Smuzhiyun #define DC_COM_SPI_START_BYTE 0x321
273*4882a593Smuzhiyun #define DC_COM_HSPI_WRITE_DATA_AB 0x322
274*4882a593Smuzhiyun #define DC_COM_HSPI_WRITE_DATA_CD 0x323
275*4882a593Smuzhiyun #define DC_COM_HSPI_CS_DC 0x324
276*4882a593Smuzhiyun #define DC_COM_SCRATCH_REGISTER_A 0x325
277*4882a593Smuzhiyun #define DC_COM_SCRATCH_REGISTER_B 0x326
278*4882a593Smuzhiyun #define DC_COM_GPIO_CTRL 0x327
279*4882a593Smuzhiyun #define DC_COM_GPIO_DEBOUNCE_COUNTER 0x328
280*4882a593Smuzhiyun #define DC_COM_CRC_CHECKSUM_LATCHED 0x329
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun #define DC_COM_RG_UNDERFLOW 0x365
283*4882a593Smuzhiyun #define UNDERFLOW_MODE_RED (1 << 8)
284*4882a593Smuzhiyun #define UNDERFLOW_REPORT_ENABLE (1 << 0)
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun #define DC_DISP_DISP_SIGNAL_OPTIONS0 0x400
287*4882a593Smuzhiyun #define H_PULSE0_ENABLE (1 << 8)
288*4882a593Smuzhiyun #define H_PULSE1_ENABLE (1 << 10)
289*4882a593Smuzhiyun #define H_PULSE2_ENABLE (1 << 12)
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun #define DC_DISP_DISP_SIGNAL_OPTIONS1 0x401
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun #define DC_DISP_DISP_WIN_OPTIONS 0x402
294*4882a593Smuzhiyun #define HDMI_ENABLE (1 << 30)
295*4882a593Smuzhiyun #define DSI_ENABLE (1 << 29)
296*4882a593Smuzhiyun #define SOR1_TIMING_CYA (1 << 27)
297*4882a593Smuzhiyun #define CURSOR_ENABLE (1 << 16)
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun #define SOR_ENABLE(x) (1 << (25 + (((x) > 1) ? ((x) + 1) : (x))))
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun #define DC_DISP_DISP_MEM_HIGH_PRIORITY 0x403
302*4882a593Smuzhiyun #define CURSOR_THRESHOLD(x) (((x) & 0x03) << 24)
303*4882a593Smuzhiyun #define WINDOW_A_THRESHOLD(x) (((x) & 0x7f) << 16)
304*4882a593Smuzhiyun #define WINDOW_B_THRESHOLD(x) (((x) & 0x7f) << 8)
305*4882a593Smuzhiyun #define WINDOW_C_THRESHOLD(x) (((x) & 0xff) << 0)
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun #define DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER 0x404
308*4882a593Smuzhiyun #define CURSOR_DELAY(x) (((x) & 0x3f) << 24)
309*4882a593Smuzhiyun #define WINDOW_A_DELAY(x) (((x) & 0x3f) << 16)
310*4882a593Smuzhiyun #define WINDOW_B_DELAY(x) (((x) & 0x3f) << 8)
311*4882a593Smuzhiyun #define WINDOW_C_DELAY(x) (((x) & 0x3f) << 0)
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun #define DC_DISP_DISP_TIMING_OPTIONS 0x405
314*4882a593Smuzhiyun #define VSYNC_H_POSITION(x) ((x) & 0xfff)
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun #define DC_DISP_REF_TO_SYNC 0x406
317*4882a593Smuzhiyun #define DC_DISP_SYNC_WIDTH 0x407
318*4882a593Smuzhiyun #define DC_DISP_BACK_PORCH 0x408
319*4882a593Smuzhiyun #define DC_DISP_ACTIVE 0x409
320*4882a593Smuzhiyun #define DC_DISP_FRONT_PORCH 0x40a
321*4882a593Smuzhiyun #define DC_DISP_H_PULSE0_CONTROL 0x40b
322*4882a593Smuzhiyun #define DC_DISP_H_PULSE0_POSITION_A 0x40c
323*4882a593Smuzhiyun #define DC_DISP_H_PULSE0_POSITION_B 0x40d
324*4882a593Smuzhiyun #define DC_DISP_H_PULSE0_POSITION_C 0x40e
325*4882a593Smuzhiyun #define DC_DISP_H_PULSE0_POSITION_D 0x40f
326*4882a593Smuzhiyun #define DC_DISP_H_PULSE1_CONTROL 0x410
327*4882a593Smuzhiyun #define DC_DISP_H_PULSE1_POSITION_A 0x411
328*4882a593Smuzhiyun #define DC_DISP_H_PULSE1_POSITION_B 0x412
329*4882a593Smuzhiyun #define DC_DISP_H_PULSE1_POSITION_C 0x413
330*4882a593Smuzhiyun #define DC_DISP_H_PULSE1_POSITION_D 0x414
331*4882a593Smuzhiyun #define DC_DISP_H_PULSE2_CONTROL 0x415
332*4882a593Smuzhiyun #define DC_DISP_H_PULSE2_POSITION_A 0x416
333*4882a593Smuzhiyun #define DC_DISP_H_PULSE2_POSITION_B 0x417
334*4882a593Smuzhiyun #define DC_DISP_H_PULSE2_POSITION_C 0x418
335*4882a593Smuzhiyun #define DC_DISP_H_PULSE2_POSITION_D 0x419
336*4882a593Smuzhiyun #define DC_DISP_V_PULSE0_CONTROL 0x41a
337*4882a593Smuzhiyun #define DC_DISP_V_PULSE0_POSITION_A 0x41b
338*4882a593Smuzhiyun #define DC_DISP_V_PULSE0_POSITION_B 0x41c
339*4882a593Smuzhiyun #define DC_DISP_V_PULSE0_POSITION_C 0x41d
340*4882a593Smuzhiyun #define DC_DISP_V_PULSE1_CONTROL 0x41e
341*4882a593Smuzhiyun #define DC_DISP_V_PULSE1_POSITION_A 0x41f
342*4882a593Smuzhiyun #define DC_DISP_V_PULSE1_POSITION_B 0x420
343*4882a593Smuzhiyun #define DC_DISP_V_PULSE1_POSITION_C 0x421
344*4882a593Smuzhiyun #define DC_DISP_V_PULSE2_CONTROL 0x422
345*4882a593Smuzhiyun #define DC_DISP_V_PULSE2_POSITION_A 0x423
346*4882a593Smuzhiyun #define DC_DISP_V_PULSE3_CONTROL 0x424
347*4882a593Smuzhiyun #define DC_DISP_V_PULSE3_POSITION_A 0x425
348*4882a593Smuzhiyun #define DC_DISP_M0_CONTROL 0x426
349*4882a593Smuzhiyun #define DC_DISP_M1_CONTROL 0x427
350*4882a593Smuzhiyun #define DC_DISP_DI_CONTROL 0x428
351*4882a593Smuzhiyun #define DC_DISP_PP_CONTROL 0x429
352*4882a593Smuzhiyun #define DC_DISP_PP_SELECT_A 0x42a
353*4882a593Smuzhiyun #define DC_DISP_PP_SELECT_B 0x42b
354*4882a593Smuzhiyun #define DC_DISP_PP_SELECT_C 0x42c
355*4882a593Smuzhiyun #define DC_DISP_PP_SELECT_D 0x42d
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun #define PULSE_MODE_NORMAL (0 << 3)
358*4882a593Smuzhiyun #define PULSE_MODE_ONE_CLOCK (1 << 3)
359*4882a593Smuzhiyun #define PULSE_POLARITY_HIGH (0 << 4)
360*4882a593Smuzhiyun #define PULSE_POLARITY_LOW (1 << 4)
361*4882a593Smuzhiyun #define PULSE_QUAL_ALWAYS (0 << 6)
362*4882a593Smuzhiyun #define PULSE_QUAL_VACTIVE (2 << 6)
363*4882a593Smuzhiyun #define PULSE_QUAL_VACTIVE1 (3 << 6)
364*4882a593Smuzhiyun #define PULSE_LAST_START_A (0 << 8)
365*4882a593Smuzhiyun #define PULSE_LAST_END_A (1 << 8)
366*4882a593Smuzhiyun #define PULSE_LAST_START_B (2 << 8)
367*4882a593Smuzhiyun #define PULSE_LAST_END_B (3 << 8)
368*4882a593Smuzhiyun #define PULSE_LAST_START_C (4 << 8)
369*4882a593Smuzhiyun #define PULSE_LAST_END_C (5 << 8)
370*4882a593Smuzhiyun #define PULSE_LAST_START_D (6 << 8)
371*4882a593Smuzhiyun #define PULSE_LAST_END_D (7 << 8)
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun #define PULSE_START(x) (((x) & 0xfff) << 0)
374*4882a593Smuzhiyun #define PULSE_END(x) (((x) & 0xfff) << 16)
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun #define DC_DISP_DISP_CLOCK_CONTROL 0x42e
377*4882a593Smuzhiyun #define PIXEL_CLK_DIVIDER_PCD1 (0 << 8)
378*4882a593Smuzhiyun #define PIXEL_CLK_DIVIDER_PCD1H (1 << 8)
379*4882a593Smuzhiyun #define PIXEL_CLK_DIVIDER_PCD2 (2 << 8)
380*4882a593Smuzhiyun #define PIXEL_CLK_DIVIDER_PCD3 (3 << 8)
381*4882a593Smuzhiyun #define PIXEL_CLK_DIVIDER_PCD4 (4 << 8)
382*4882a593Smuzhiyun #define PIXEL_CLK_DIVIDER_PCD6 (5 << 8)
383*4882a593Smuzhiyun #define PIXEL_CLK_DIVIDER_PCD8 (6 << 8)
384*4882a593Smuzhiyun #define PIXEL_CLK_DIVIDER_PCD9 (7 << 8)
385*4882a593Smuzhiyun #define PIXEL_CLK_DIVIDER_PCD12 (8 << 8)
386*4882a593Smuzhiyun #define PIXEL_CLK_DIVIDER_PCD16 (9 << 8)
387*4882a593Smuzhiyun #define PIXEL_CLK_DIVIDER_PCD18 (10 << 8)
388*4882a593Smuzhiyun #define PIXEL_CLK_DIVIDER_PCD24 (11 << 8)
389*4882a593Smuzhiyun #define PIXEL_CLK_DIVIDER_PCD13 (12 << 8)
390*4882a593Smuzhiyun #define SHIFT_CLK_DIVIDER(x) ((x) & 0xff)
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun #define DC_DISP_DISP_INTERFACE_CONTROL 0x42f
393*4882a593Smuzhiyun #define DISP_DATA_FORMAT_DF1P1C (0 << 0)
394*4882a593Smuzhiyun #define DISP_DATA_FORMAT_DF1P2C24B (1 << 0)
395*4882a593Smuzhiyun #define DISP_DATA_FORMAT_DF1P2C18B (2 << 0)
396*4882a593Smuzhiyun #define DISP_DATA_FORMAT_DF1P2C16B (3 << 0)
397*4882a593Smuzhiyun #define DISP_DATA_FORMAT_DF2S (4 << 0)
398*4882a593Smuzhiyun #define DISP_DATA_FORMAT_DF3S (5 << 0)
399*4882a593Smuzhiyun #define DISP_DATA_FORMAT_DFSPI (6 << 0)
400*4882a593Smuzhiyun #define DISP_DATA_FORMAT_DF1P3C24B (7 << 0)
401*4882a593Smuzhiyun #define DISP_DATA_FORMAT_DF1P3C18B (8 << 0)
402*4882a593Smuzhiyun #define DISP_ALIGNMENT_MSB (0 << 8)
403*4882a593Smuzhiyun #define DISP_ALIGNMENT_LSB (1 << 8)
404*4882a593Smuzhiyun #define DISP_ORDER_RED_BLUE (0 << 9)
405*4882a593Smuzhiyun #define DISP_ORDER_BLUE_RED (1 << 9)
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun #define DC_DISP_DISP_COLOR_CONTROL 0x430
408*4882a593Smuzhiyun #define BASE_COLOR_SIZE666 ( 0 << 0)
409*4882a593Smuzhiyun #define BASE_COLOR_SIZE111 ( 1 << 0)
410*4882a593Smuzhiyun #define BASE_COLOR_SIZE222 ( 2 << 0)
411*4882a593Smuzhiyun #define BASE_COLOR_SIZE333 ( 3 << 0)
412*4882a593Smuzhiyun #define BASE_COLOR_SIZE444 ( 4 << 0)
413*4882a593Smuzhiyun #define BASE_COLOR_SIZE555 ( 5 << 0)
414*4882a593Smuzhiyun #define BASE_COLOR_SIZE565 ( 6 << 0)
415*4882a593Smuzhiyun #define BASE_COLOR_SIZE332 ( 7 << 0)
416*4882a593Smuzhiyun #define BASE_COLOR_SIZE888 ( 8 << 0)
417*4882a593Smuzhiyun #define BASE_COLOR_SIZE101010 (10 << 0)
418*4882a593Smuzhiyun #define BASE_COLOR_SIZE121212 (12 << 0)
419*4882a593Smuzhiyun #define DITHER_CONTROL_MASK (3 << 8)
420*4882a593Smuzhiyun #define DITHER_CONTROL_DISABLE (0 << 8)
421*4882a593Smuzhiyun #define DITHER_CONTROL_ORDERED (2 << 8)
422*4882a593Smuzhiyun #define DITHER_CONTROL_ERRDIFF (3 << 8)
423*4882a593Smuzhiyun #define BASE_COLOR_SIZE_MASK (0xf << 0)
424*4882a593Smuzhiyun #define BASE_COLOR_SIZE_666 ( 0 << 0)
425*4882a593Smuzhiyun #define BASE_COLOR_SIZE_111 ( 1 << 0)
426*4882a593Smuzhiyun #define BASE_COLOR_SIZE_222 ( 2 << 0)
427*4882a593Smuzhiyun #define BASE_COLOR_SIZE_333 ( 3 << 0)
428*4882a593Smuzhiyun #define BASE_COLOR_SIZE_444 ( 4 << 0)
429*4882a593Smuzhiyun #define BASE_COLOR_SIZE_555 ( 5 << 0)
430*4882a593Smuzhiyun #define BASE_COLOR_SIZE_565 ( 6 << 0)
431*4882a593Smuzhiyun #define BASE_COLOR_SIZE_332 ( 7 << 0)
432*4882a593Smuzhiyun #define BASE_COLOR_SIZE_888 ( 8 << 0)
433*4882a593Smuzhiyun #define BASE_COLOR_SIZE_101010 ( 10 << 0)
434*4882a593Smuzhiyun #define BASE_COLOR_SIZE_121212 ( 12 << 0)
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun #define DC_DISP_SHIFT_CLOCK_OPTIONS 0x431
437*4882a593Smuzhiyun #define SC1_H_QUALIFIER_NONE (1 << 16)
438*4882a593Smuzhiyun #define SC0_H_QUALIFIER_NONE (1 << 0)
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun #define DC_DISP_DATA_ENABLE_OPTIONS 0x432
441*4882a593Smuzhiyun #define DE_SELECT_ACTIVE_BLANK (0 << 0)
442*4882a593Smuzhiyun #define DE_SELECT_ACTIVE (1 << 0)
443*4882a593Smuzhiyun #define DE_SELECT_ACTIVE_IS (2 << 0)
444*4882a593Smuzhiyun #define DE_CONTROL_ONECLK (0 << 2)
445*4882a593Smuzhiyun #define DE_CONTROL_NORMAL (1 << 2)
446*4882a593Smuzhiyun #define DE_CONTROL_EARLY_EXT (2 << 2)
447*4882a593Smuzhiyun #define DE_CONTROL_EARLY (3 << 2)
448*4882a593Smuzhiyun #define DE_CONTROL_ACTIVE_BLANK (4 << 2)
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun #define DC_DISP_SERIAL_INTERFACE_OPTIONS 0x433
451*4882a593Smuzhiyun #define DC_DISP_LCD_SPI_OPTIONS 0x434
452*4882a593Smuzhiyun #define DC_DISP_BORDER_COLOR 0x435
453*4882a593Smuzhiyun #define DC_DISP_COLOR_KEY0_LOWER 0x436
454*4882a593Smuzhiyun #define DC_DISP_COLOR_KEY0_UPPER 0x437
455*4882a593Smuzhiyun #define DC_DISP_COLOR_KEY1_LOWER 0x438
456*4882a593Smuzhiyun #define DC_DISP_COLOR_KEY1_UPPER 0x439
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun #define DC_DISP_CURSOR_FOREGROUND 0x43c
459*4882a593Smuzhiyun #define DC_DISP_CURSOR_BACKGROUND 0x43d
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun #define DC_DISP_CURSOR_START_ADDR 0x43e
462*4882a593Smuzhiyun #define CURSOR_CLIP_DISPLAY (0 << 28)
463*4882a593Smuzhiyun #define CURSOR_CLIP_WIN_A (1 << 28)
464*4882a593Smuzhiyun #define CURSOR_CLIP_WIN_B (2 << 28)
465*4882a593Smuzhiyun #define CURSOR_CLIP_WIN_C (3 << 28)
466*4882a593Smuzhiyun #define CURSOR_SIZE_32x32 (0 << 24)
467*4882a593Smuzhiyun #define CURSOR_SIZE_64x64 (1 << 24)
468*4882a593Smuzhiyun #define CURSOR_SIZE_128x128 (2 << 24)
469*4882a593Smuzhiyun #define CURSOR_SIZE_256x256 (3 << 24)
470*4882a593Smuzhiyun #define DC_DISP_CURSOR_START_ADDR_NS 0x43f
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun #define DC_DISP_CURSOR_POSITION 0x440
473*4882a593Smuzhiyun #define DC_DISP_CURSOR_POSITION_NS 0x441
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun #define DC_DISP_INIT_SEQ_CONTROL 0x442
476*4882a593Smuzhiyun #define DC_DISP_SPI_INIT_SEQ_DATA_A 0x443
477*4882a593Smuzhiyun #define DC_DISP_SPI_INIT_SEQ_DATA_B 0x444
478*4882a593Smuzhiyun #define DC_DISP_SPI_INIT_SEQ_DATA_C 0x445
479*4882a593Smuzhiyun #define DC_DISP_SPI_INIT_SEQ_DATA_D 0x446
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun #define DC_DISP_DC_MCCIF_FIFOCTRL 0x480
482*4882a593Smuzhiyun #define DC_DISP_MCCIF_DISPLAY0A_HYST 0x481
483*4882a593Smuzhiyun #define DC_DISP_MCCIF_DISPLAY0B_HYST 0x482
484*4882a593Smuzhiyun #define DC_DISP_MCCIF_DISPLAY1A_HYST 0x483
485*4882a593Smuzhiyun #define DC_DISP_MCCIF_DISPLAY1B_HYST 0x484
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun #define DC_DISP_DAC_CRT_CTRL 0x4c0
488*4882a593Smuzhiyun #define DC_DISP_DISP_MISC_CONTROL 0x4c1
489*4882a593Smuzhiyun #define DC_DISP_SD_CONTROL 0x4c2
490*4882a593Smuzhiyun #define DC_DISP_SD_CSC_COEFF 0x4c3
491*4882a593Smuzhiyun #define DC_DISP_SD_LUT(x) (0x4c4 + (x))
492*4882a593Smuzhiyun #define DC_DISP_SD_FLICKER_CONTROL 0x4cd
493*4882a593Smuzhiyun #define DC_DISP_DC_PIXEL_COUNT 0x4ce
494*4882a593Smuzhiyun #define DC_DISP_SD_HISTOGRAM(x) (0x4cf + (x))
495*4882a593Smuzhiyun #define DC_DISP_SD_BL_PARAMETERS 0x4d7
496*4882a593Smuzhiyun #define DC_DISP_SD_BL_TF(x) (0x4d8 + (x))
497*4882a593Smuzhiyun #define DC_DISP_SD_BL_CONTROL 0x4dc
498*4882a593Smuzhiyun #define DC_DISP_SD_HW_K_VALUES 0x4dd
499*4882a593Smuzhiyun #define DC_DISP_SD_MAN_K_VALUES 0x4de
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun #define DC_DISP_BLEND_BACKGROUND_COLOR 0x4e4
502*4882a593Smuzhiyun #define BACKGROUND_COLOR_ALPHA(x) (((x) & 0xff) << 24)
503*4882a593Smuzhiyun #define BACKGROUND_COLOR_BLUE(x) (((x) & 0xff) << 16)
504*4882a593Smuzhiyun #define BACKGROUND_COLOR_GREEN(x) (((x) & 0xff) << 8)
505*4882a593Smuzhiyun #define BACKGROUND_COLOR_RED(x) (((x) & 0xff) << 0)
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun #define DC_DISP_INTERLACE_CONTROL 0x4e5
508*4882a593Smuzhiyun #define INTERLACE_STATUS (1 << 2)
509*4882a593Smuzhiyun #define INTERLACE_START (1 << 1)
510*4882a593Smuzhiyun #define INTERLACE_ENABLE (1 << 0)
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun #define DC_DISP_CURSOR_START_ADDR_HI 0x4ec
513*4882a593Smuzhiyun #define DC_DISP_BLEND_CURSOR_CONTROL 0x4f1
514*4882a593Smuzhiyun #define CURSOR_MODE_LEGACY (0 << 24)
515*4882a593Smuzhiyun #define CURSOR_MODE_NORMAL (1 << 24)
516*4882a593Smuzhiyun #define CURSOR_DST_BLEND_ZERO (0 << 16)
517*4882a593Smuzhiyun #define CURSOR_DST_BLEND_K1 (1 << 16)
518*4882a593Smuzhiyun #define CURSOR_DST_BLEND_NEG_K1_TIMES_SRC (2 << 16)
519*4882a593Smuzhiyun #define CURSOR_DST_BLEND_MASK (3 << 16)
520*4882a593Smuzhiyun #define CURSOR_SRC_BLEND_K1 (0 << 8)
521*4882a593Smuzhiyun #define CURSOR_SRC_BLEND_K1_TIMES_SRC (1 << 8)
522*4882a593Smuzhiyun #define CURSOR_SRC_BLEND_MASK (3 << 8)
523*4882a593Smuzhiyun #define CURSOR_ALPHA 0xff
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun #define DC_WIN_CORE_ACT_CONTROL 0x50e
526*4882a593Smuzhiyun #define VCOUNTER (0 << 0)
527*4882a593Smuzhiyun #define HCOUNTER (1 << 0)
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun #define DC_WIN_CORE_IHUB_WGRP_LATENCY_CTLA 0x543
530*4882a593Smuzhiyun #define LATENCY_CTL_MODE_ENABLE (1 << 2)
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun #define DC_WIN_CORE_IHUB_WGRP_LATENCY_CTLB 0x544
533*4882a593Smuzhiyun #define WATERMARK_MASK 0x1fffffff
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun #define DC_WIN_CORE_PRECOMP_WGRP_PIPE_METER 0x560
536*4882a593Smuzhiyun #define PIPE_METER_INT(x) (((x) & 0xff) << 8)
537*4882a593Smuzhiyun #define PIPE_METER_FRAC(x) (((x) & 0xff) << 0)
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun #define DC_WIN_CORE_IHUB_WGRP_POOL_CONFIG 0x561
540*4882a593Smuzhiyun #define MEMPOOL_ENTRIES(x) (((x) & 0xffff) << 0)
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun #define DC_WIN_CORE_IHUB_WGRP_FETCH_METER 0x562
543*4882a593Smuzhiyun #define SLOTS(x) (((x) & 0xff) << 0)
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun #define DC_WIN_CORE_IHUB_LINEBUF_CONFIG 0x563
546*4882a593Smuzhiyun #define MODE_TWO_LINES (0 << 14)
547*4882a593Smuzhiyun #define MODE_FOUR_LINES (1 << 14)
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun #define DC_WIN_CORE_IHUB_THREAD_GROUP 0x568
550*4882a593Smuzhiyun #define THREAD_NUM_MASK (0x1f << 1)
551*4882a593Smuzhiyun #define THREAD_NUM(x) (((x) & 0x1f) << 1)
552*4882a593Smuzhiyun #define THREAD_GROUP_ENABLE (1 << 0)
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun #define DC_WIN_H_FILTER_P(p) (0x601 + (p))
555*4882a593Smuzhiyun #define DC_WIN_V_FILTER_P(p) (0x619 + (p))
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun #define DC_WIN_CSC_YOF 0x611
558*4882a593Smuzhiyun #define DC_WIN_CSC_KYRGB 0x612
559*4882a593Smuzhiyun #define DC_WIN_CSC_KUR 0x613
560*4882a593Smuzhiyun #define DC_WIN_CSC_KVR 0x614
561*4882a593Smuzhiyun #define DC_WIN_CSC_KUG 0x615
562*4882a593Smuzhiyun #define DC_WIN_CSC_KVG 0x616
563*4882a593Smuzhiyun #define DC_WIN_CSC_KUB 0x617
564*4882a593Smuzhiyun #define DC_WIN_CSC_KVB 0x618
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun #define DC_WIN_WIN_OPTIONS 0x700
567*4882a593Smuzhiyun #define H_DIRECTION (1 << 0)
568*4882a593Smuzhiyun #define V_DIRECTION (1 << 2)
569*4882a593Smuzhiyun #define COLOR_EXPAND (1 << 6)
570*4882a593Smuzhiyun #define H_FILTER (1 << 8)
571*4882a593Smuzhiyun #define V_FILTER (1 << 10)
572*4882a593Smuzhiyun #define CSC_ENABLE (1 << 18)
573*4882a593Smuzhiyun #define WIN_ENABLE (1 << 30)
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun #define DC_WIN_BYTE_SWAP 0x701
576*4882a593Smuzhiyun #define BYTE_SWAP_NOSWAP (0 << 0)
577*4882a593Smuzhiyun #define BYTE_SWAP_SWAP2 (1 << 0)
578*4882a593Smuzhiyun #define BYTE_SWAP_SWAP4 (2 << 0)
579*4882a593Smuzhiyun #define BYTE_SWAP_SWAP4HW (3 << 0)
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun #define DC_WIN_BUFFER_CONTROL 0x702
582*4882a593Smuzhiyun #define BUFFER_CONTROL_HOST (0 << 0)
583*4882a593Smuzhiyun #define BUFFER_CONTROL_VI (1 << 0)
584*4882a593Smuzhiyun #define BUFFER_CONTROL_EPP (2 << 0)
585*4882a593Smuzhiyun #define BUFFER_CONTROL_MPEGE (3 << 0)
586*4882a593Smuzhiyun #define BUFFER_CONTROL_SB2D (4 << 0)
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun #define DC_WIN_COLOR_DEPTH 0x703
589*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_P1 0
590*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_P2 1
591*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_P4 2
592*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_P8 3
593*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_B4G4R4A4 4
594*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_B5G5R5A1 5
595*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_B5G6R5 6
596*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_A1B5G5R5 7
597*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_B8G8R8A8 12
598*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_R8G8B8A8 13
599*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_B6x2G6x2R6x2A8 14
600*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_R6x2G6x2B6x2A8 15
601*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_YCbCr422 16
602*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_YUV422 17
603*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_YCbCr420P 18
604*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_YUV420P 19
605*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_YCbCr422P 20
606*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_YUV422P 21
607*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_YCbCr422R 22
608*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_YUV422R 23
609*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_YCbCr422RA 24
610*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_YUV422RA 25
611*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_R4G4B4A4 27
612*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_R5G5B5A 28
613*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_AR5G5B5 29
614*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_B5G5R5X1 30
615*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_X1B5G5R5 31
616*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_R5G5B5X1 32
617*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_X1R5G5B5 33
618*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_R5G6B5 34
619*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_A8R8G8B8 35
620*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_A8B8G8R8 36
621*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_B8G8R8X8 37
622*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_R8G8B8X8 38
623*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_X8B8G8R8 65
624*4882a593Smuzhiyun #define WIN_COLOR_DEPTH_X8R8G8B8 66
625*4882a593Smuzhiyun
626*4882a593Smuzhiyun #define DC_WIN_POSITION 0x704
627*4882a593Smuzhiyun #define H_POSITION(x) (((x) & 0x1fff) << 0) /* XXX 0x7fff on Tegra186 */
628*4882a593Smuzhiyun #define V_POSITION(x) (((x) & 0x1fff) << 16) /* XXX 0x7fff on Tegra186 */
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun #define DC_WIN_SIZE 0x705
631*4882a593Smuzhiyun #define H_SIZE(x) (((x) & 0x1fff) << 0) /* XXX 0x7fff on Tegra186 */
632*4882a593Smuzhiyun #define V_SIZE(x) (((x) & 0x1fff) << 16) /* XXX 0x7fff on Tegra186 */
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun #define DC_WIN_PRESCALED_SIZE 0x706
635*4882a593Smuzhiyun #define H_PRESCALED_SIZE(x) (((x) & 0x7fff) << 0)
636*4882a593Smuzhiyun #define V_PRESCALED_SIZE(x) (((x) & 0x1fff) << 16) /* XXX 0x7fff on Tegra186 */
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun #define DC_WIN_H_INITIAL_DDA 0x707
639*4882a593Smuzhiyun #define DC_WIN_V_INITIAL_DDA 0x708
640*4882a593Smuzhiyun #define DC_WIN_DDA_INC 0x709
641*4882a593Smuzhiyun #define H_DDA_INC(x) (((x) & 0xffff) << 0)
642*4882a593Smuzhiyun #define V_DDA_INC(x) (((x) & 0xffff) << 16)
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun #define DC_WIN_LINE_STRIDE 0x70a
645*4882a593Smuzhiyun #define DC_WIN_BUF_STRIDE 0x70b
646*4882a593Smuzhiyun #define DC_WIN_UV_BUF_STRIDE 0x70c
647*4882a593Smuzhiyun #define DC_WIN_BUFFER_ADDR_MODE 0x70d
648*4882a593Smuzhiyun #define DC_WIN_BUFFER_ADDR_MODE_LINEAR (0 << 0)
649*4882a593Smuzhiyun #define DC_WIN_BUFFER_ADDR_MODE_TILE (1 << 0)
650*4882a593Smuzhiyun #define DC_WIN_BUFFER_ADDR_MODE_LINEAR_UV (0 << 16)
651*4882a593Smuzhiyun #define DC_WIN_BUFFER_ADDR_MODE_TILE_UV (1 << 16)
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun #define DC_WIN_DV_CONTROL 0x70e
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun #define DC_WIN_BLEND_NOKEY 0x70f
656*4882a593Smuzhiyun #define BLEND_WEIGHT1(x) (((x) & 0xff) << 16)
657*4882a593Smuzhiyun #define BLEND_WEIGHT0(x) (((x) & 0xff) << 8)
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun #define DC_WIN_BLEND_1WIN 0x710
660*4882a593Smuzhiyun #define BLEND_CONTROL_FIX (0 << 2)
661*4882a593Smuzhiyun #define BLEND_CONTROL_ALPHA (1 << 2)
662*4882a593Smuzhiyun #define BLEND_COLOR_KEY_NONE (0 << 0)
663*4882a593Smuzhiyun #define BLEND_COLOR_KEY_0 (1 << 0)
664*4882a593Smuzhiyun #define BLEND_COLOR_KEY_1 (2 << 0)
665*4882a593Smuzhiyun #define BLEND_COLOR_KEY_BOTH (3 << 0)
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun #define DC_WIN_BLEND_2WIN_X 0x711
668*4882a593Smuzhiyun #define BLEND_CONTROL_DEPENDENT (2 << 2)
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun #define DC_WIN_BLEND_2WIN_Y 0x712
671*4882a593Smuzhiyun #define DC_WIN_BLEND_3WIN_XY 0x713
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun #define DC_WIN_HP_FETCH_CONTROL 0x714
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun #define DC_WINBUF_START_ADDR 0x800
676*4882a593Smuzhiyun #define DC_WINBUF_START_ADDR_NS 0x801
677*4882a593Smuzhiyun #define DC_WINBUF_START_ADDR_U 0x802
678*4882a593Smuzhiyun #define DC_WINBUF_START_ADDR_U_NS 0x803
679*4882a593Smuzhiyun #define DC_WINBUF_START_ADDR_V 0x804
680*4882a593Smuzhiyun #define DC_WINBUF_START_ADDR_V_NS 0x805
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun #define DC_WINBUF_ADDR_H_OFFSET 0x806
683*4882a593Smuzhiyun #define DC_WINBUF_ADDR_H_OFFSET_NS 0x807
684*4882a593Smuzhiyun #define DC_WINBUF_ADDR_V_OFFSET 0x808
685*4882a593Smuzhiyun #define DC_WINBUF_ADDR_V_OFFSET_NS 0x809
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun #define DC_WINBUF_UFLOW_STATUS 0x80a
688*4882a593Smuzhiyun #define DC_WINBUF_SURFACE_KIND 0x80b
689*4882a593Smuzhiyun #define DC_WINBUF_SURFACE_KIND_PITCH (0 << 0)
690*4882a593Smuzhiyun #define DC_WINBUF_SURFACE_KIND_TILED (1 << 0)
691*4882a593Smuzhiyun #define DC_WINBUF_SURFACE_KIND_BLOCK (2 << 0)
692*4882a593Smuzhiyun #define DC_WINBUF_SURFACE_KIND_BLOCK_HEIGHT(x) (((x) & 0x7) << 4)
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun #define DC_WINBUF_START_ADDR_HI 0x80d
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun #define DC_WINBUF_CDE_CONTROL 0x82f
697*4882a593Smuzhiyun #define ENABLE_SURFACE (1 << 0)
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun #define DC_WINBUF_AD_UFLOW_STATUS 0xbca
700*4882a593Smuzhiyun #define DC_WINBUF_BD_UFLOW_STATUS 0xdca
701*4882a593Smuzhiyun #define DC_WINBUF_CD_UFLOW_STATUS 0xfca
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun /* Tegra186 and later */
704*4882a593Smuzhiyun #define DC_DISP_CORE_SOR_SET_CONTROL(x) (0x403 + (x))
705*4882a593Smuzhiyun #define PROTOCOL_MASK (0xf << 8)
706*4882a593Smuzhiyun #define PROTOCOL_SINGLE_TMDS_A (0x1 << 8)
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun #define DC_WIN_CORE_WINDOWGROUP_SET_CONTROL 0x702
709*4882a593Smuzhiyun #define OWNER_MASK (0xf << 0)
710*4882a593Smuzhiyun #define OWNER(x) (((x) & 0xf) << 0)
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun #define DC_WIN_CROPPED_SIZE 0x706
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun #define DC_WIN_PLANAR_STORAGE 0x709
715*4882a593Smuzhiyun #define PITCH(x) (((x) >> 6) & 0x1fff)
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun #define DC_WIN_SET_PARAMS 0x70d
718*4882a593Smuzhiyun #define CLAMP_BEFORE_BLEND (1 << 15)
719*4882a593Smuzhiyun #define DEGAMMA_NONE (0 << 13)
720*4882a593Smuzhiyun #define DEGAMMA_SRGB (1 << 13)
721*4882a593Smuzhiyun #define DEGAMMA_YUV8_10 (2 << 13)
722*4882a593Smuzhiyun #define DEGAMMA_YUV12 (3 << 13)
723*4882a593Smuzhiyun #define INPUT_RANGE_BYPASS (0 << 10)
724*4882a593Smuzhiyun #define INPUT_RANGE_LIMITED (1 << 10)
725*4882a593Smuzhiyun #define INPUT_RANGE_FULL (2 << 10)
726*4882a593Smuzhiyun #define COLOR_SPACE_RGB (0 << 8)
727*4882a593Smuzhiyun #define COLOR_SPACE_YUV_601 (1 << 8)
728*4882a593Smuzhiyun #define COLOR_SPACE_YUV_709 (2 << 8)
729*4882a593Smuzhiyun #define COLOR_SPACE_YUV_2020 (3 << 8)
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun #define DC_WIN_WINDOWGROUP_SET_CONTROL_INPUT_SCALER 0x70e
732*4882a593Smuzhiyun #define HORIZONTAL_TAPS_2 (1 << 3)
733*4882a593Smuzhiyun #define HORIZONTAL_TAPS_5 (4 << 3)
734*4882a593Smuzhiyun #define VERTICAL_TAPS_2 (1 << 0)
735*4882a593Smuzhiyun #define VERTICAL_TAPS_5 (4 << 0)
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun #define DC_WIN_WINDOWGROUP_SET_INPUT_SCALER_USAGE 0x711
738*4882a593Smuzhiyun #define INPUT_SCALER_USE422 (1 << 2)
739*4882a593Smuzhiyun #define INPUT_SCALER_VBYPASS (1 << 1)
740*4882a593Smuzhiyun #define INPUT_SCALER_HBYPASS (1 << 0)
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun #define DC_WIN_BLEND_LAYER_CONTROL 0x716
743*4882a593Smuzhiyun #define COLOR_KEY_NONE (0 << 25)
744*4882a593Smuzhiyun #define COLOR_KEY_SRC (1 << 25)
745*4882a593Smuzhiyun #define COLOR_KEY_DST (2 << 25)
746*4882a593Smuzhiyun #define BLEND_BYPASS (1 << 24)
747*4882a593Smuzhiyun #define K2(x) (((x) & 0xff) << 16)
748*4882a593Smuzhiyun #define K1(x) (((x) & 0xff) << 8)
749*4882a593Smuzhiyun #define WINDOW_LAYER_DEPTH(x) (((x) & 0xff) << 0)
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun #define DC_WIN_BLEND_MATCH_SELECT 0x717
752*4882a593Smuzhiyun #define BLEND_FACTOR_DST_ALPHA_ZERO (0 << 12)
753*4882a593Smuzhiyun #define BLEND_FACTOR_DST_ALPHA_ONE (1 << 12)
754*4882a593Smuzhiyun #define BLEND_FACTOR_DST_ALPHA_NEG_K1_TIMES_SRC (2 << 12)
755*4882a593Smuzhiyun #define BLEND_FACTOR_DST_ALPHA_K2 (3 << 12)
756*4882a593Smuzhiyun #define BLEND_FACTOR_SRC_ALPHA_ZERO (0 << 8)
757*4882a593Smuzhiyun #define BLEND_FACTOR_SRC_ALPHA_K1 (1 << 8)
758*4882a593Smuzhiyun #define BLEND_FACTOR_SRC_ALPHA_K2 (2 << 8)
759*4882a593Smuzhiyun #define BLEND_FACTOR_SRC_ALPHA_NEG_K1_TIMES_DST (3 << 8)
760*4882a593Smuzhiyun #define BLEND_FACTOR_DST_COLOR_ZERO (0 << 4)
761*4882a593Smuzhiyun #define BLEND_FACTOR_DST_COLOR_ONE (1 << 4)
762*4882a593Smuzhiyun #define BLEND_FACTOR_DST_COLOR_K1 (2 << 4)
763*4882a593Smuzhiyun #define BLEND_FACTOR_DST_COLOR_K2 (3 << 4)
764*4882a593Smuzhiyun #define BLEND_FACTOR_DST_COLOR_K1_TIMES_DST (4 << 4)
765*4882a593Smuzhiyun #define BLEND_FACTOR_DST_COLOR_NEG_K1_TIMES_DST (5 << 4)
766*4882a593Smuzhiyun #define BLEND_FACTOR_DST_COLOR_NEG_K1_TIMES_SRC (6 << 4)
767*4882a593Smuzhiyun #define BLEND_FACTOR_DST_COLOR_NEG_K1 (7 << 4)
768*4882a593Smuzhiyun #define BLEND_FACTOR_SRC_COLOR_ZERO (0 << 0)
769*4882a593Smuzhiyun #define BLEND_FACTOR_SRC_COLOR_ONE (1 << 0)
770*4882a593Smuzhiyun #define BLEND_FACTOR_SRC_COLOR_K1 (2 << 0)
771*4882a593Smuzhiyun #define BLEND_FACTOR_SRC_COLOR_K1_TIMES_DST (3 << 0)
772*4882a593Smuzhiyun #define BLEND_FACTOR_SRC_COLOR_NEG_K1_TIMES_DST (4 << 0)
773*4882a593Smuzhiyun #define BLEND_FACTOR_SRC_COLOR_K1_TIMES_SRC (5 << 0)
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun #define DC_WIN_BLEND_NOMATCH_SELECT 0x718
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun #define DC_WIN_PRECOMP_WGRP_PARAMS 0x724
778*4882a593Smuzhiyun #define SWAP_UV (1 << 0)
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun #define DC_WIN_WINDOW_SET_CONTROL 0x730
781*4882a593Smuzhiyun #define CONTROL_CSC_ENABLE (1 << 5)
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun #define DC_WINBUF_CROPPED_POINT 0x806
784*4882a593Smuzhiyun #define OFFSET_Y(x) (((x) & 0xffff) << 16)
785*4882a593Smuzhiyun #define OFFSET_X(x) (((x) & 0xffff) << 0)
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun #endif /* TEGRA_DC_H */
788