xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/tegra/dc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2012 Avionic Design GmbH
4*4882a593Smuzhiyun  * Copyright (C) 2012 NVIDIA CORPORATION.  All rights reserved.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/debugfs.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/iommu.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/pm_runtime.h>
14*4882a593Smuzhiyun #include <linux/reset.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <soc/tegra/pmc.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <drm/drm_atomic.h>
19*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
20*4882a593Smuzhiyun #include <drm/drm_debugfs.h>
21*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
22*4882a593Smuzhiyun #include <drm/drm_plane_helper.h>
23*4882a593Smuzhiyun #include <drm/drm_vblank.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include "dc.h"
26*4882a593Smuzhiyun #include "drm.h"
27*4882a593Smuzhiyun #include "gem.h"
28*4882a593Smuzhiyun #include "hub.h"
29*4882a593Smuzhiyun #include "plane.h"
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun static void tegra_crtc_atomic_destroy_state(struct drm_crtc *crtc,
32*4882a593Smuzhiyun 					    struct drm_crtc_state *state);
33*4882a593Smuzhiyun 
tegra_dc_stats_reset(struct tegra_dc_stats * stats)34*4882a593Smuzhiyun static void tegra_dc_stats_reset(struct tegra_dc_stats *stats)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	stats->frames = 0;
37*4882a593Smuzhiyun 	stats->vblank = 0;
38*4882a593Smuzhiyun 	stats->underflow = 0;
39*4882a593Smuzhiyun 	stats->overflow = 0;
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* Reads the active copy of a register. */
tegra_dc_readl_active(struct tegra_dc * dc,unsigned long offset)43*4882a593Smuzhiyun static u32 tegra_dc_readl_active(struct tegra_dc *dc, unsigned long offset)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	u32 value;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS);
48*4882a593Smuzhiyun 	value = tegra_dc_readl(dc, offset);
49*4882a593Smuzhiyun 	tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS);
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	return value;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun 
tegra_plane_offset(struct tegra_plane * plane,unsigned int offset)54*4882a593Smuzhiyun static inline unsigned int tegra_plane_offset(struct tegra_plane *plane,
55*4882a593Smuzhiyun 					      unsigned int offset)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun 	if (offset >= 0x500 && offset <= 0x638) {
58*4882a593Smuzhiyun 		offset = 0x000 + (offset - 0x500);
59*4882a593Smuzhiyun 		return plane->offset + offset;
60*4882a593Smuzhiyun 	}
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	if (offset >= 0x700 && offset <= 0x719) {
63*4882a593Smuzhiyun 		offset = 0x180 + (offset - 0x700);
64*4882a593Smuzhiyun 		return plane->offset + offset;
65*4882a593Smuzhiyun 	}
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	if (offset >= 0x800 && offset <= 0x839) {
68*4882a593Smuzhiyun 		offset = 0x1c0 + (offset - 0x800);
69*4882a593Smuzhiyun 		return plane->offset + offset;
70*4882a593Smuzhiyun 	}
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	dev_WARN(plane->dc->dev, "invalid offset: %x\n", offset);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	return plane->offset + offset;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun 
tegra_plane_readl(struct tegra_plane * plane,unsigned int offset)77*4882a593Smuzhiyun static inline u32 tegra_plane_readl(struct tegra_plane *plane,
78*4882a593Smuzhiyun 				    unsigned int offset)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	return tegra_dc_readl(plane->dc, tegra_plane_offset(plane, offset));
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
tegra_plane_writel(struct tegra_plane * plane,u32 value,unsigned int offset)83*4882a593Smuzhiyun static inline void tegra_plane_writel(struct tegra_plane *plane, u32 value,
84*4882a593Smuzhiyun 				      unsigned int offset)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	tegra_dc_writel(plane->dc, value, tegra_plane_offset(plane, offset));
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
tegra_dc_has_output(struct tegra_dc * dc,struct device * dev)89*4882a593Smuzhiyun bool tegra_dc_has_output(struct tegra_dc *dc, struct device *dev)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	struct device_node *np = dc->dev->of_node;
92*4882a593Smuzhiyun 	struct of_phandle_iterator it;
93*4882a593Smuzhiyun 	int err;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	of_for_each_phandle(&it, err, np, "nvidia,outputs", NULL, 0)
96*4882a593Smuzhiyun 		if (it.node == dev->of_node)
97*4882a593Smuzhiyun 			return true;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	return false;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun /*
103*4882a593Smuzhiyun  * Double-buffered registers have two copies: ASSEMBLY and ACTIVE. When the
104*4882a593Smuzhiyun  * *_ACT_REQ bits are set the ASSEMBLY copy is latched into the ACTIVE copy.
105*4882a593Smuzhiyun  * Latching happens mmediately if the display controller is in STOP mode or
106*4882a593Smuzhiyun  * on the next frame boundary otherwise.
107*4882a593Smuzhiyun  *
108*4882a593Smuzhiyun  * Triple-buffered registers have three copies: ASSEMBLY, ARM and ACTIVE. The
109*4882a593Smuzhiyun  * ASSEMBLY copy is latched into the ARM copy immediately after *_UPDATE bits
110*4882a593Smuzhiyun  * are written. When the *_ACT_REQ bits are written, the ARM copy is latched
111*4882a593Smuzhiyun  * into the ACTIVE copy, either immediately if the display controller is in
112*4882a593Smuzhiyun  * STOP mode, or at the next frame boundary otherwise.
113*4882a593Smuzhiyun  */
tegra_dc_commit(struct tegra_dc * dc)114*4882a593Smuzhiyun void tegra_dc_commit(struct tegra_dc *dc)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
117*4882a593Smuzhiyun 	tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
compute_dda_inc(unsigned int in,unsigned int out,bool v,unsigned int bpp)120*4882a593Smuzhiyun static inline u32 compute_dda_inc(unsigned int in, unsigned int out, bool v,
121*4882a593Smuzhiyun 				  unsigned int bpp)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	fixed20_12 outf = dfixed_init(out);
124*4882a593Smuzhiyun 	fixed20_12 inf = dfixed_init(in);
125*4882a593Smuzhiyun 	u32 dda_inc;
126*4882a593Smuzhiyun 	int max;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	if (v)
129*4882a593Smuzhiyun 		max = 15;
130*4882a593Smuzhiyun 	else {
131*4882a593Smuzhiyun 		switch (bpp) {
132*4882a593Smuzhiyun 		case 2:
133*4882a593Smuzhiyun 			max = 8;
134*4882a593Smuzhiyun 			break;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 		default:
137*4882a593Smuzhiyun 			WARN_ON_ONCE(1);
138*4882a593Smuzhiyun 			fallthrough;
139*4882a593Smuzhiyun 		case 4:
140*4882a593Smuzhiyun 			max = 4;
141*4882a593Smuzhiyun 			break;
142*4882a593Smuzhiyun 		}
143*4882a593Smuzhiyun 	}
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	outf.full = max_t(u32, outf.full - dfixed_const(1), dfixed_const(1));
146*4882a593Smuzhiyun 	inf.full -= dfixed_const(1);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	dda_inc = dfixed_div(inf, outf);
149*4882a593Smuzhiyun 	dda_inc = min_t(u32, dda_inc, dfixed_const(max));
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	return dda_inc;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
compute_initial_dda(unsigned int in)154*4882a593Smuzhiyun static inline u32 compute_initial_dda(unsigned int in)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	fixed20_12 inf = dfixed_init(in);
157*4882a593Smuzhiyun 	return dfixed_frac(inf);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
tegra_plane_setup_blending_legacy(struct tegra_plane * plane)160*4882a593Smuzhiyun static void tegra_plane_setup_blending_legacy(struct tegra_plane *plane)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	u32 background[3] = {
163*4882a593Smuzhiyun 		BLEND_WEIGHT1(0) | BLEND_WEIGHT0(0) | BLEND_COLOR_KEY_NONE,
164*4882a593Smuzhiyun 		BLEND_WEIGHT1(0) | BLEND_WEIGHT0(0) | BLEND_COLOR_KEY_NONE,
165*4882a593Smuzhiyun 		BLEND_WEIGHT1(0) | BLEND_WEIGHT0(0) | BLEND_COLOR_KEY_NONE,
166*4882a593Smuzhiyun 	};
167*4882a593Smuzhiyun 	u32 foreground = BLEND_WEIGHT1(255) | BLEND_WEIGHT0(255) |
168*4882a593Smuzhiyun 			 BLEND_COLOR_KEY_NONE;
169*4882a593Smuzhiyun 	u32 blendnokey = BLEND_WEIGHT1(255) | BLEND_WEIGHT0(255);
170*4882a593Smuzhiyun 	struct tegra_plane_state *state;
171*4882a593Smuzhiyun 	u32 blending[2];
172*4882a593Smuzhiyun 	unsigned int i;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	/* disable blending for non-overlapping case */
175*4882a593Smuzhiyun 	tegra_plane_writel(plane, blendnokey, DC_WIN_BLEND_NOKEY);
176*4882a593Smuzhiyun 	tegra_plane_writel(plane, foreground, DC_WIN_BLEND_1WIN);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	state = to_tegra_plane_state(plane->base.state);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	if (state->opaque) {
181*4882a593Smuzhiyun 		/*
182*4882a593Smuzhiyun 		 * Since custom fix-weight blending isn't utilized and weight
183*4882a593Smuzhiyun 		 * of top window is set to max, we can enforce dependent
184*4882a593Smuzhiyun 		 * blending which in this case results in transparent bottom
185*4882a593Smuzhiyun 		 * window if top window is opaque and if top window enables
186*4882a593Smuzhiyun 		 * alpha blending, then bottom window is getting alpha value
187*4882a593Smuzhiyun 		 * of 1 minus the sum of alpha components of the overlapping
188*4882a593Smuzhiyun 		 * plane.
189*4882a593Smuzhiyun 		 */
190*4882a593Smuzhiyun 		background[0] |= BLEND_CONTROL_DEPENDENT;
191*4882a593Smuzhiyun 		background[1] |= BLEND_CONTROL_DEPENDENT;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 		/*
194*4882a593Smuzhiyun 		 * The region where three windows overlap is the intersection
195*4882a593Smuzhiyun 		 * of the two regions where two windows overlap. It contributes
196*4882a593Smuzhiyun 		 * to the area if all of the windows on top of it have an alpha
197*4882a593Smuzhiyun 		 * component.
198*4882a593Smuzhiyun 		 */
199*4882a593Smuzhiyun 		switch (state->base.normalized_zpos) {
200*4882a593Smuzhiyun 		case 0:
201*4882a593Smuzhiyun 			if (state->blending[0].alpha &&
202*4882a593Smuzhiyun 			    state->blending[1].alpha)
203*4882a593Smuzhiyun 				background[2] |= BLEND_CONTROL_DEPENDENT;
204*4882a593Smuzhiyun 			break;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 		case 1:
207*4882a593Smuzhiyun 			background[2] |= BLEND_CONTROL_DEPENDENT;
208*4882a593Smuzhiyun 			break;
209*4882a593Smuzhiyun 		}
210*4882a593Smuzhiyun 	} else {
211*4882a593Smuzhiyun 		/*
212*4882a593Smuzhiyun 		 * Enable alpha blending if pixel format has an alpha
213*4882a593Smuzhiyun 		 * component.
214*4882a593Smuzhiyun 		 */
215*4882a593Smuzhiyun 		foreground |= BLEND_CONTROL_ALPHA;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 		/*
218*4882a593Smuzhiyun 		 * If any of the windows on top of this window is opaque, it
219*4882a593Smuzhiyun 		 * will completely conceal this window within that area. If
220*4882a593Smuzhiyun 		 * top window has an alpha component, it is blended over the
221*4882a593Smuzhiyun 		 * bottom window.
222*4882a593Smuzhiyun 		 */
223*4882a593Smuzhiyun 		for (i = 0; i < 2; i++) {
224*4882a593Smuzhiyun 			if (state->blending[i].alpha &&
225*4882a593Smuzhiyun 			    state->blending[i].top)
226*4882a593Smuzhiyun 				background[i] |= BLEND_CONTROL_DEPENDENT;
227*4882a593Smuzhiyun 		}
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 		switch (state->base.normalized_zpos) {
230*4882a593Smuzhiyun 		case 0:
231*4882a593Smuzhiyun 			if (state->blending[0].alpha &&
232*4882a593Smuzhiyun 			    state->blending[1].alpha)
233*4882a593Smuzhiyun 				background[2] |= BLEND_CONTROL_DEPENDENT;
234*4882a593Smuzhiyun 			break;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 		case 1:
237*4882a593Smuzhiyun 			/*
238*4882a593Smuzhiyun 			 * When both middle and topmost windows have an alpha,
239*4882a593Smuzhiyun 			 * these windows a mixed together and then the result
240*4882a593Smuzhiyun 			 * is blended over the bottom window.
241*4882a593Smuzhiyun 			 */
242*4882a593Smuzhiyun 			if (state->blending[0].alpha &&
243*4882a593Smuzhiyun 			    state->blending[0].top)
244*4882a593Smuzhiyun 				background[2] |= BLEND_CONTROL_ALPHA;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 			if (state->blending[1].alpha &&
247*4882a593Smuzhiyun 			    state->blending[1].top)
248*4882a593Smuzhiyun 				background[2] |= BLEND_CONTROL_ALPHA;
249*4882a593Smuzhiyun 			break;
250*4882a593Smuzhiyun 		}
251*4882a593Smuzhiyun 	}
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	switch (state->base.normalized_zpos) {
254*4882a593Smuzhiyun 	case 0:
255*4882a593Smuzhiyun 		tegra_plane_writel(plane, background[0], DC_WIN_BLEND_2WIN_X);
256*4882a593Smuzhiyun 		tegra_plane_writel(plane, background[1], DC_WIN_BLEND_2WIN_Y);
257*4882a593Smuzhiyun 		tegra_plane_writel(plane, background[2], DC_WIN_BLEND_3WIN_XY);
258*4882a593Smuzhiyun 		break;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	case 1:
261*4882a593Smuzhiyun 		/*
262*4882a593Smuzhiyun 		 * If window B / C is topmost, then X / Y registers are
263*4882a593Smuzhiyun 		 * matching the order of blending[...] state indices,
264*4882a593Smuzhiyun 		 * otherwise a swap is required.
265*4882a593Smuzhiyun 		 */
266*4882a593Smuzhiyun 		if (!state->blending[0].top && state->blending[1].top) {
267*4882a593Smuzhiyun 			blending[0] = foreground;
268*4882a593Smuzhiyun 			blending[1] = background[1];
269*4882a593Smuzhiyun 		} else {
270*4882a593Smuzhiyun 			blending[0] = background[0];
271*4882a593Smuzhiyun 			blending[1] = foreground;
272*4882a593Smuzhiyun 		}
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 		tegra_plane_writel(plane, blending[0], DC_WIN_BLEND_2WIN_X);
275*4882a593Smuzhiyun 		tegra_plane_writel(plane, blending[1], DC_WIN_BLEND_2WIN_Y);
276*4882a593Smuzhiyun 		tegra_plane_writel(plane, background[2], DC_WIN_BLEND_3WIN_XY);
277*4882a593Smuzhiyun 		break;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	case 2:
280*4882a593Smuzhiyun 		tegra_plane_writel(plane, foreground, DC_WIN_BLEND_2WIN_X);
281*4882a593Smuzhiyun 		tegra_plane_writel(plane, foreground, DC_WIN_BLEND_2WIN_Y);
282*4882a593Smuzhiyun 		tegra_plane_writel(plane, foreground, DC_WIN_BLEND_3WIN_XY);
283*4882a593Smuzhiyun 		break;
284*4882a593Smuzhiyun 	}
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
tegra_plane_setup_blending(struct tegra_plane * plane,const struct tegra_dc_window * window)287*4882a593Smuzhiyun static void tegra_plane_setup_blending(struct tegra_plane *plane,
288*4882a593Smuzhiyun 				       const struct tegra_dc_window *window)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	u32 value;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	value = BLEND_FACTOR_DST_ALPHA_ZERO | BLEND_FACTOR_SRC_ALPHA_K2 |
293*4882a593Smuzhiyun 		BLEND_FACTOR_DST_COLOR_NEG_K1_TIMES_SRC |
294*4882a593Smuzhiyun 		BLEND_FACTOR_SRC_COLOR_K1_TIMES_SRC;
295*4882a593Smuzhiyun 	tegra_plane_writel(plane, value, DC_WIN_BLEND_MATCH_SELECT);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	value = BLEND_FACTOR_DST_ALPHA_ZERO | BLEND_FACTOR_SRC_ALPHA_K2 |
298*4882a593Smuzhiyun 		BLEND_FACTOR_DST_COLOR_NEG_K1_TIMES_SRC |
299*4882a593Smuzhiyun 		BLEND_FACTOR_SRC_COLOR_K1_TIMES_SRC;
300*4882a593Smuzhiyun 	tegra_plane_writel(plane, value, DC_WIN_BLEND_NOMATCH_SELECT);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	value = K2(255) | K1(255) | WINDOW_LAYER_DEPTH(255 - window->zpos);
303*4882a593Smuzhiyun 	tegra_plane_writel(plane, value, DC_WIN_BLEND_LAYER_CONTROL);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun static bool
tegra_plane_use_horizontal_filtering(struct tegra_plane * plane,const struct tegra_dc_window * window)307*4882a593Smuzhiyun tegra_plane_use_horizontal_filtering(struct tegra_plane *plane,
308*4882a593Smuzhiyun 				     const struct tegra_dc_window *window)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	struct tegra_dc *dc = plane->dc;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	if (window->src.w == window->dst.w)
313*4882a593Smuzhiyun 		return false;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	if (plane->index == 0 && dc->soc->has_win_a_without_filters)
316*4882a593Smuzhiyun 		return false;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	return true;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun static bool
tegra_plane_use_vertical_filtering(struct tegra_plane * plane,const struct tegra_dc_window * window)322*4882a593Smuzhiyun tegra_plane_use_vertical_filtering(struct tegra_plane *plane,
323*4882a593Smuzhiyun 				   const struct tegra_dc_window *window)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	struct tegra_dc *dc = plane->dc;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	if (window->src.h == window->dst.h)
328*4882a593Smuzhiyun 		return false;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	if (plane->index == 0 && dc->soc->has_win_a_without_filters)
331*4882a593Smuzhiyun 		return false;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	if (plane->index == 2 && dc->soc->has_win_c_without_vert_filter)
334*4882a593Smuzhiyun 		return false;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	return true;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun 
tegra_dc_setup_window(struct tegra_plane * plane,const struct tegra_dc_window * window)339*4882a593Smuzhiyun static void tegra_dc_setup_window(struct tegra_plane *plane,
340*4882a593Smuzhiyun 				  const struct tegra_dc_window *window)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	unsigned h_offset, v_offset, h_size, v_size, h_dda, v_dda, bpp;
343*4882a593Smuzhiyun 	struct tegra_dc *dc = plane->dc;
344*4882a593Smuzhiyun 	bool yuv, planar;
345*4882a593Smuzhiyun 	u32 value;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	/*
348*4882a593Smuzhiyun 	 * For YUV planar modes, the number of bytes per pixel takes into
349*4882a593Smuzhiyun 	 * account only the luma component and therefore is 1.
350*4882a593Smuzhiyun 	 */
351*4882a593Smuzhiyun 	yuv = tegra_plane_format_is_yuv(window->format, &planar);
352*4882a593Smuzhiyun 	if (!yuv)
353*4882a593Smuzhiyun 		bpp = window->bits_per_pixel / 8;
354*4882a593Smuzhiyun 	else
355*4882a593Smuzhiyun 		bpp = planar ? 1 : 2;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	tegra_plane_writel(plane, window->format, DC_WIN_COLOR_DEPTH);
358*4882a593Smuzhiyun 	tegra_plane_writel(plane, window->swap, DC_WIN_BYTE_SWAP);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	value = V_POSITION(window->dst.y) | H_POSITION(window->dst.x);
361*4882a593Smuzhiyun 	tegra_plane_writel(plane, value, DC_WIN_POSITION);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	value = V_SIZE(window->dst.h) | H_SIZE(window->dst.w);
364*4882a593Smuzhiyun 	tegra_plane_writel(plane, value, DC_WIN_SIZE);
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	h_offset = window->src.x * bpp;
367*4882a593Smuzhiyun 	v_offset = window->src.y;
368*4882a593Smuzhiyun 	h_size = window->src.w * bpp;
369*4882a593Smuzhiyun 	v_size = window->src.h;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	if (window->reflect_x)
372*4882a593Smuzhiyun 		h_offset += (window->src.w - 1) * bpp;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	if (window->reflect_y)
375*4882a593Smuzhiyun 		v_offset += window->src.h - 1;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	value = V_PRESCALED_SIZE(v_size) | H_PRESCALED_SIZE(h_size);
378*4882a593Smuzhiyun 	tegra_plane_writel(plane, value, DC_WIN_PRESCALED_SIZE);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	/*
381*4882a593Smuzhiyun 	 * For DDA computations the number of bytes per pixel for YUV planar
382*4882a593Smuzhiyun 	 * modes needs to take into account all Y, U and V components.
383*4882a593Smuzhiyun 	 */
384*4882a593Smuzhiyun 	if (yuv && planar)
385*4882a593Smuzhiyun 		bpp = 2;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	h_dda = compute_dda_inc(window->src.w, window->dst.w, false, bpp);
388*4882a593Smuzhiyun 	v_dda = compute_dda_inc(window->src.h, window->dst.h, true, bpp);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	value = V_DDA_INC(v_dda) | H_DDA_INC(h_dda);
391*4882a593Smuzhiyun 	tegra_plane_writel(plane, value, DC_WIN_DDA_INC);
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	h_dda = compute_initial_dda(window->src.x);
394*4882a593Smuzhiyun 	v_dda = compute_initial_dda(window->src.y);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	tegra_plane_writel(plane, h_dda, DC_WIN_H_INITIAL_DDA);
397*4882a593Smuzhiyun 	tegra_plane_writel(plane, v_dda, DC_WIN_V_INITIAL_DDA);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	tegra_plane_writel(plane, 0, DC_WIN_UV_BUF_STRIDE);
400*4882a593Smuzhiyun 	tegra_plane_writel(plane, 0, DC_WIN_BUF_STRIDE);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	tegra_plane_writel(plane, window->base[0], DC_WINBUF_START_ADDR);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	if (yuv && planar) {
405*4882a593Smuzhiyun 		tegra_plane_writel(plane, window->base[1], DC_WINBUF_START_ADDR_U);
406*4882a593Smuzhiyun 		tegra_plane_writel(plane, window->base[2], DC_WINBUF_START_ADDR_V);
407*4882a593Smuzhiyun 		value = window->stride[1] << 16 | window->stride[0];
408*4882a593Smuzhiyun 		tegra_plane_writel(plane, value, DC_WIN_LINE_STRIDE);
409*4882a593Smuzhiyun 	} else {
410*4882a593Smuzhiyun 		tegra_plane_writel(plane, window->stride[0], DC_WIN_LINE_STRIDE);
411*4882a593Smuzhiyun 	}
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	tegra_plane_writel(plane, h_offset, DC_WINBUF_ADDR_H_OFFSET);
414*4882a593Smuzhiyun 	tegra_plane_writel(plane, v_offset, DC_WINBUF_ADDR_V_OFFSET);
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	if (dc->soc->supports_block_linear) {
417*4882a593Smuzhiyun 		unsigned long height = window->tiling.value;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 		switch (window->tiling.mode) {
420*4882a593Smuzhiyun 		case TEGRA_BO_TILING_MODE_PITCH:
421*4882a593Smuzhiyun 			value = DC_WINBUF_SURFACE_KIND_PITCH;
422*4882a593Smuzhiyun 			break;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 		case TEGRA_BO_TILING_MODE_TILED:
425*4882a593Smuzhiyun 			value = DC_WINBUF_SURFACE_KIND_TILED;
426*4882a593Smuzhiyun 			break;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 		case TEGRA_BO_TILING_MODE_BLOCK:
429*4882a593Smuzhiyun 			value = DC_WINBUF_SURFACE_KIND_BLOCK_HEIGHT(height) |
430*4882a593Smuzhiyun 				DC_WINBUF_SURFACE_KIND_BLOCK;
431*4882a593Smuzhiyun 			break;
432*4882a593Smuzhiyun 		}
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 		tegra_plane_writel(plane, value, DC_WINBUF_SURFACE_KIND);
435*4882a593Smuzhiyun 	} else {
436*4882a593Smuzhiyun 		switch (window->tiling.mode) {
437*4882a593Smuzhiyun 		case TEGRA_BO_TILING_MODE_PITCH:
438*4882a593Smuzhiyun 			value = DC_WIN_BUFFER_ADDR_MODE_LINEAR_UV |
439*4882a593Smuzhiyun 				DC_WIN_BUFFER_ADDR_MODE_LINEAR;
440*4882a593Smuzhiyun 			break;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 		case TEGRA_BO_TILING_MODE_TILED:
443*4882a593Smuzhiyun 			value = DC_WIN_BUFFER_ADDR_MODE_TILE_UV |
444*4882a593Smuzhiyun 				DC_WIN_BUFFER_ADDR_MODE_TILE;
445*4882a593Smuzhiyun 			break;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 		case TEGRA_BO_TILING_MODE_BLOCK:
448*4882a593Smuzhiyun 			/*
449*4882a593Smuzhiyun 			 * No need to handle this here because ->atomic_check
450*4882a593Smuzhiyun 			 * will already have filtered it out.
451*4882a593Smuzhiyun 			 */
452*4882a593Smuzhiyun 			break;
453*4882a593Smuzhiyun 		}
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 		tegra_plane_writel(plane, value, DC_WIN_BUFFER_ADDR_MODE);
456*4882a593Smuzhiyun 	}
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	value = WIN_ENABLE;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	if (yuv) {
461*4882a593Smuzhiyun 		/* setup default colorspace conversion coefficients */
462*4882a593Smuzhiyun 		tegra_plane_writel(plane, 0x00f0, DC_WIN_CSC_YOF);
463*4882a593Smuzhiyun 		tegra_plane_writel(plane, 0x012a, DC_WIN_CSC_KYRGB);
464*4882a593Smuzhiyun 		tegra_plane_writel(plane, 0x0000, DC_WIN_CSC_KUR);
465*4882a593Smuzhiyun 		tegra_plane_writel(plane, 0x0198, DC_WIN_CSC_KVR);
466*4882a593Smuzhiyun 		tegra_plane_writel(plane, 0x039b, DC_WIN_CSC_KUG);
467*4882a593Smuzhiyun 		tegra_plane_writel(plane, 0x032f, DC_WIN_CSC_KVG);
468*4882a593Smuzhiyun 		tegra_plane_writel(plane, 0x0204, DC_WIN_CSC_KUB);
469*4882a593Smuzhiyun 		tegra_plane_writel(plane, 0x0000, DC_WIN_CSC_KVB);
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 		value |= CSC_ENABLE;
472*4882a593Smuzhiyun 	} else if (window->bits_per_pixel < 24) {
473*4882a593Smuzhiyun 		value |= COLOR_EXPAND;
474*4882a593Smuzhiyun 	}
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	if (window->reflect_x)
477*4882a593Smuzhiyun 		value |= H_DIRECTION;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	if (window->reflect_y)
480*4882a593Smuzhiyun 		value |= V_DIRECTION;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	if (tegra_plane_use_horizontal_filtering(plane, window)) {
483*4882a593Smuzhiyun 		/*
484*4882a593Smuzhiyun 		 * Enable horizontal 6-tap filter and set filtering
485*4882a593Smuzhiyun 		 * coefficients to the default values defined in TRM.
486*4882a593Smuzhiyun 		 */
487*4882a593Smuzhiyun 		tegra_plane_writel(plane, 0x00008000, DC_WIN_H_FILTER_P(0));
488*4882a593Smuzhiyun 		tegra_plane_writel(plane, 0x3e087ce1, DC_WIN_H_FILTER_P(1));
489*4882a593Smuzhiyun 		tegra_plane_writel(plane, 0x3b117ac1, DC_WIN_H_FILTER_P(2));
490*4882a593Smuzhiyun 		tegra_plane_writel(plane, 0x591b73aa, DC_WIN_H_FILTER_P(3));
491*4882a593Smuzhiyun 		tegra_plane_writel(plane, 0x57256d9a, DC_WIN_H_FILTER_P(4));
492*4882a593Smuzhiyun 		tegra_plane_writel(plane, 0x552f668b, DC_WIN_H_FILTER_P(5));
493*4882a593Smuzhiyun 		tegra_plane_writel(plane, 0x73385e8b, DC_WIN_H_FILTER_P(6));
494*4882a593Smuzhiyun 		tegra_plane_writel(plane, 0x72435583, DC_WIN_H_FILTER_P(7));
495*4882a593Smuzhiyun 		tegra_plane_writel(plane, 0x714c4c8b, DC_WIN_H_FILTER_P(8));
496*4882a593Smuzhiyun 		tegra_plane_writel(plane, 0x70554393, DC_WIN_H_FILTER_P(9));
497*4882a593Smuzhiyun 		tegra_plane_writel(plane, 0x715e389b, DC_WIN_H_FILTER_P(10));
498*4882a593Smuzhiyun 		tegra_plane_writel(plane, 0x71662faa, DC_WIN_H_FILTER_P(11));
499*4882a593Smuzhiyun 		tegra_plane_writel(plane, 0x536d25ba, DC_WIN_H_FILTER_P(12));
500*4882a593Smuzhiyun 		tegra_plane_writel(plane, 0x55731bca, DC_WIN_H_FILTER_P(13));
501*4882a593Smuzhiyun 		tegra_plane_writel(plane, 0x387a11d9, DC_WIN_H_FILTER_P(14));
502*4882a593Smuzhiyun 		tegra_plane_writel(plane, 0x3c7c08f1, DC_WIN_H_FILTER_P(15));
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 		value |= H_FILTER;
505*4882a593Smuzhiyun 	}
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	if (tegra_plane_use_vertical_filtering(plane, window)) {
508*4882a593Smuzhiyun 		unsigned int i, k;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 		/*
511*4882a593Smuzhiyun 		 * Enable vertical 2-tap filter and set filtering
512*4882a593Smuzhiyun 		 * coefficients to the default values defined in TRM.
513*4882a593Smuzhiyun 		 */
514*4882a593Smuzhiyun 		for (i = 0, k = 128; i < 16; i++, k -= 8)
515*4882a593Smuzhiyun 			tegra_plane_writel(plane, k, DC_WIN_V_FILTER_P(i));
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 		value |= V_FILTER;
518*4882a593Smuzhiyun 	}
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	tegra_plane_writel(plane, value, DC_WIN_WIN_OPTIONS);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	if (dc->soc->has_legacy_blending)
523*4882a593Smuzhiyun 		tegra_plane_setup_blending_legacy(plane);
524*4882a593Smuzhiyun 	else
525*4882a593Smuzhiyun 		tegra_plane_setup_blending(plane, window);
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun static const u32 tegra20_primary_formats[] = {
529*4882a593Smuzhiyun 	DRM_FORMAT_ARGB4444,
530*4882a593Smuzhiyun 	DRM_FORMAT_ARGB1555,
531*4882a593Smuzhiyun 	DRM_FORMAT_RGB565,
532*4882a593Smuzhiyun 	DRM_FORMAT_RGBA5551,
533*4882a593Smuzhiyun 	DRM_FORMAT_ABGR8888,
534*4882a593Smuzhiyun 	DRM_FORMAT_ARGB8888,
535*4882a593Smuzhiyun 	/* non-native formats */
536*4882a593Smuzhiyun 	DRM_FORMAT_XRGB1555,
537*4882a593Smuzhiyun 	DRM_FORMAT_RGBX5551,
538*4882a593Smuzhiyun 	DRM_FORMAT_XBGR8888,
539*4882a593Smuzhiyun 	DRM_FORMAT_XRGB8888,
540*4882a593Smuzhiyun };
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun static const u64 tegra20_modifiers[] = {
543*4882a593Smuzhiyun 	DRM_FORMAT_MOD_LINEAR,
544*4882a593Smuzhiyun 	DRM_FORMAT_MOD_NVIDIA_TEGRA_TILED,
545*4882a593Smuzhiyun 	DRM_FORMAT_MOD_INVALID
546*4882a593Smuzhiyun };
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun static const u32 tegra114_primary_formats[] = {
549*4882a593Smuzhiyun 	DRM_FORMAT_ARGB4444,
550*4882a593Smuzhiyun 	DRM_FORMAT_ARGB1555,
551*4882a593Smuzhiyun 	DRM_FORMAT_RGB565,
552*4882a593Smuzhiyun 	DRM_FORMAT_RGBA5551,
553*4882a593Smuzhiyun 	DRM_FORMAT_ABGR8888,
554*4882a593Smuzhiyun 	DRM_FORMAT_ARGB8888,
555*4882a593Smuzhiyun 	/* new on Tegra114 */
556*4882a593Smuzhiyun 	DRM_FORMAT_ABGR4444,
557*4882a593Smuzhiyun 	DRM_FORMAT_ABGR1555,
558*4882a593Smuzhiyun 	DRM_FORMAT_BGRA5551,
559*4882a593Smuzhiyun 	DRM_FORMAT_XRGB1555,
560*4882a593Smuzhiyun 	DRM_FORMAT_RGBX5551,
561*4882a593Smuzhiyun 	DRM_FORMAT_XBGR1555,
562*4882a593Smuzhiyun 	DRM_FORMAT_BGRX5551,
563*4882a593Smuzhiyun 	DRM_FORMAT_BGR565,
564*4882a593Smuzhiyun 	DRM_FORMAT_BGRA8888,
565*4882a593Smuzhiyun 	DRM_FORMAT_RGBA8888,
566*4882a593Smuzhiyun 	DRM_FORMAT_XRGB8888,
567*4882a593Smuzhiyun 	DRM_FORMAT_XBGR8888,
568*4882a593Smuzhiyun };
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun static const u32 tegra124_primary_formats[] = {
571*4882a593Smuzhiyun 	DRM_FORMAT_ARGB4444,
572*4882a593Smuzhiyun 	DRM_FORMAT_ARGB1555,
573*4882a593Smuzhiyun 	DRM_FORMAT_RGB565,
574*4882a593Smuzhiyun 	DRM_FORMAT_RGBA5551,
575*4882a593Smuzhiyun 	DRM_FORMAT_ABGR8888,
576*4882a593Smuzhiyun 	DRM_FORMAT_ARGB8888,
577*4882a593Smuzhiyun 	/* new on Tegra114 */
578*4882a593Smuzhiyun 	DRM_FORMAT_ABGR4444,
579*4882a593Smuzhiyun 	DRM_FORMAT_ABGR1555,
580*4882a593Smuzhiyun 	DRM_FORMAT_BGRA5551,
581*4882a593Smuzhiyun 	DRM_FORMAT_XRGB1555,
582*4882a593Smuzhiyun 	DRM_FORMAT_RGBX5551,
583*4882a593Smuzhiyun 	DRM_FORMAT_XBGR1555,
584*4882a593Smuzhiyun 	DRM_FORMAT_BGRX5551,
585*4882a593Smuzhiyun 	DRM_FORMAT_BGR565,
586*4882a593Smuzhiyun 	DRM_FORMAT_BGRA8888,
587*4882a593Smuzhiyun 	DRM_FORMAT_RGBA8888,
588*4882a593Smuzhiyun 	DRM_FORMAT_XRGB8888,
589*4882a593Smuzhiyun 	DRM_FORMAT_XBGR8888,
590*4882a593Smuzhiyun 	/* new on Tegra124 */
591*4882a593Smuzhiyun 	DRM_FORMAT_RGBX8888,
592*4882a593Smuzhiyun 	DRM_FORMAT_BGRX8888,
593*4882a593Smuzhiyun };
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun static const u64 tegra124_modifiers[] = {
596*4882a593Smuzhiyun 	DRM_FORMAT_MOD_LINEAR,
597*4882a593Smuzhiyun 	DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(0),
598*4882a593Smuzhiyun 	DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(1),
599*4882a593Smuzhiyun 	DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(2),
600*4882a593Smuzhiyun 	DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(3),
601*4882a593Smuzhiyun 	DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(4),
602*4882a593Smuzhiyun 	DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(5),
603*4882a593Smuzhiyun 	DRM_FORMAT_MOD_INVALID
604*4882a593Smuzhiyun };
605*4882a593Smuzhiyun 
tegra_plane_atomic_check(struct drm_plane * plane,struct drm_plane_state * state)606*4882a593Smuzhiyun static int tegra_plane_atomic_check(struct drm_plane *plane,
607*4882a593Smuzhiyun 				    struct drm_plane_state *state)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun 	struct tegra_plane_state *plane_state = to_tegra_plane_state(state);
610*4882a593Smuzhiyun 	unsigned int supported_rotation = DRM_MODE_ROTATE_0 |
611*4882a593Smuzhiyun 					  DRM_MODE_REFLECT_X |
612*4882a593Smuzhiyun 					  DRM_MODE_REFLECT_Y;
613*4882a593Smuzhiyun 	unsigned int rotation = state->rotation;
614*4882a593Smuzhiyun 	struct tegra_bo_tiling *tiling = &plane_state->tiling;
615*4882a593Smuzhiyun 	struct tegra_plane *tegra = to_tegra_plane(plane);
616*4882a593Smuzhiyun 	struct tegra_dc *dc = to_tegra_dc(state->crtc);
617*4882a593Smuzhiyun 	int err;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	/* no need for further checks if the plane is being disabled */
620*4882a593Smuzhiyun 	if (!state->crtc)
621*4882a593Smuzhiyun 		return 0;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	err = tegra_plane_format(state->fb->format->format,
624*4882a593Smuzhiyun 				 &plane_state->format,
625*4882a593Smuzhiyun 				 &plane_state->swap);
626*4882a593Smuzhiyun 	if (err < 0)
627*4882a593Smuzhiyun 		return err;
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	/*
630*4882a593Smuzhiyun 	 * Tegra20 and Tegra30 are special cases here because they support
631*4882a593Smuzhiyun 	 * only variants of specific formats with an alpha component, but not
632*4882a593Smuzhiyun 	 * the corresponding opaque formats. However, the opaque formats can
633*4882a593Smuzhiyun 	 * be emulated by disabling alpha blending for the plane.
634*4882a593Smuzhiyun 	 */
635*4882a593Smuzhiyun 	if (dc->soc->has_legacy_blending) {
636*4882a593Smuzhiyun 		err = tegra_plane_setup_legacy_state(tegra, plane_state);
637*4882a593Smuzhiyun 		if (err < 0)
638*4882a593Smuzhiyun 			return err;
639*4882a593Smuzhiyun 	}
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	err = tegra_fb_get_tiling(state->fb, tiling);
642*4882a593Smuzhiyun 	if (err < 0)
643*4882a593Smuzhiyun 		return err;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	if (tiling->mode == TEGRA_BO_TILING_MODE_BLOCK &&
646*4882a593Smuzhiyun 	    !dc->soc->supports_block_linear) {
647*4882a593Smuzhiyun 		DRM_ERROR("hardware doesn't support block linear mode\n");
648*4882a593Smuzhiyun 		return -EINVAL;
649*4882a593Smuzhiyun 	}
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	/*
652*4882a593Smuzhiyun 	 * Older userspace used custom BO flag in order to specify the Y
653*4882a593Smuzhiyun 	 * reflection, while modern userspace uses the generic DRM rotation
654*4882a593Smuzhiyun 	 * property in order to achieve the same result.  The legacy BO flag
655*4882a593Smuzhiyun 	 * duplicates the DRM rotation property when both are set.
656*4882a593Smuzhiyun 	 */
657*4882a593Smuzhiyun 	if (tegra_fb_is_bottom_up(state->fb))
658*4882a593Smuzhiyun 		rotation |= DRM_MODE_REFLECT_Y;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	rotation = drm_rotation_simplify(rotation, supported_rotation);
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	if (rotation & DRM_MODE_REFLECT_X)
663*4882a593Smuzhiyun 		plane_state->reflect_x = true;
664*4882a593Smuzhiyun 	else
665*4882a593Smuzhiyun 		plane_state->reflect_x = false;
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	if (rotation & DRM_MODE_REFLECT_Y)
668*4882a593Smuzhiyun 		plane_state->reflect_y = true;
669*4882a593Smuzhiyun 	else
670*4882a593Smuzhiyun 		plane_state->reflect_y = false;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	/*
673*4882a593Smuzhiyun 	 * Tegra doesn't support different strides for U and V planes so we
674*4882a593Smuzhiyun 	 * error out if the user tries to display a framebuffer with such a
675*4882a593Smuzhiyun 	 * configuration.
676*4882a593Smuzhiyun 	 */
677*4882a593Smuzhiyun 	if (state->fb->format->num_planes > 2) {
678*4882a593Smuzhiyun 		if (state->fb->pitches[2] != state->fb->pitches[1]) {
679*4882a593Smuzhiyun 			DRM_ERROR("unsupported UV-plane configuration\n");
680*4882a593Smuzhiyun 			return -EINVAL;
681*4882a593Smuzhiyun 		}
682*4882a593Smuzhiyun 	}
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	err = tegra_plane_state_add(tegra, state);
685*4882a593Smuzhiyun 	if (err < 0)
686*4882a593Smuzhiyun 		return err;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	return 0;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun 
tegra_plane_atomic_disable(struct drm_plane * plane,struct drm_plane_state * old_state)691*4882a593Smuzhiyun static void tegra_plane_atomic_disable(struct drm_plane *plane,
692*4882a593Smuzhiyun 				       struct drm_plane_state *old_state)
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun 	struct tegra_plane *p = to_tegra_plane(plane);
695*4882a593Smuzhiyun 	u32 value;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	/* rien ne va plus */
698*4882a593Smuzhiyun 	if (!old_state || !old_state->crtc)
699*4882a593Smuzhiyun 		return;
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	value = tegra_plane_readl(p, DC_WIN_WIN_OPTIONS);
702*4882a593Smuzhiyun 	value &= ~WIN_ENABLE;
703*4882a593Smuzhiyun 	tegra_plane_writel(p, value, DC_WIN_WIN_OPTIONS);
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun 
tegra_plane_atomic_update(struct drm_plane * plane,struct drm_plane_state * old_state)706*4882a593Smuzhiyun static void tegra_plane_atomic_update(struct drm_plane *plane,
707*4882a593Smuzhiyun 				      struct drm_plane_state *old_state)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun 	struct tegra_plane_state *state = to_tegra_plane_state(plane->state);
710*4882a593Smuzhiyun 	struct drm_framebuffer *fb = plane->state->fb;
711*4882a593Smuzhiyun 	struct tegra_plane *p = to_tegra_plane(plane);
712*4882a593Smuzhiyun 	struct tegra_dc_window window;
713*4882a593Smuzhiyun 	unsigned int i;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	/* rien ne va plus */
716*4882a593Smuzhiyun 	if (!plane->state->crtc || !plane->state->fb)
717*4882a593Smuzhiyun 		return;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	if (!plane->state->visible)
720*4882a593Smuzhiyun 		return tegra_plane_atomic_disable(plane, old_state);
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	memset(&window, 0, sizeof(window));
723*4882a593Smuzhiyun 	window.src.x = plane->state->src.x1 >> 16;
724*4882a593Smuzhiyun 	window.src.y = plane->state->src.y1 >> 16;
725*4882a593Smuzhiyun 	window.src.w = drm_rect_width(&plane->state->src) >> 16;
726*4882a593Smuzhiyun 	window.src.h = drm_rect_height(&plane->state->src) >> 16;
727*4882a593Smuzhiyun 	window.dst.x = plane->state->dst.x1;
728*4882a593Smuzhiyun 	window.dst.y = plane->state->dst.y1;
729*4882a593Smuzhiyun 	window.dst.w = drm_rect_width(&plane->state->dst);
730*4882a593Smuzhiyun 	window.dst.h = drm_rect_height(&plane->state->dst);
731*4882a593Smuzhiyun 	window.bits_per_pixel = fb->format->cpp[0] * 8;
732*4882a593Smuzhiyun 	window.reflect_x = state->reflect_x;
733*4882a593Smuzhiyun 	window.reflect_y = state->reflect_y;
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	/* copy from state */
736*4882a593Smuzhiyun 	window.zpos = plane->state->normalized_zpos;
737*4882a593Smuzhiyun 	window.tiling = state->tiling;
738*4882a593Smuzhiyun 	window.format = state->format;
739*4882a593Smuzhiyun 	window.swap = state->swap;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	for (i = 0; i < fb->format->num_planes; i++) {
742*4882a593Smuzhiyun 		window.base[i] = state->iova[i] + fb->offsets[i];
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 		/*
745*4882a593Smuzhiyun 		 * Tegra uses a shared stride for UV planes. Framebuffers are
746*4882a593Smuzhiyun 		 * already checked for this in the tegra_plane_atomic_check()
747*4882a593Smuzhiyun 		 * function, so it's safe to ignore the V-plane pitch here.
748*4882a593Smuzhiyun 		 */
749*4882a593Smuzhiyun 		if (i < 2)
750*4882a593Smuzhiyun 			window.stride[i] = fb->pitches[i];
751*4882a593Smuzhiyun 	}
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	tegra_dc_setup_window(p, &window);
754*4882a593Smuzhiyun }
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun static const struct drm_plane_helper_funcs tegra_plane_helper_funcs = {
757*4882a593Smuzhiyun 	.prepare_fb = tegra_plane_prepare_fb,
758*4882a593Smuzhiyun 	.cleanup_fb = tegra_plane_cleanup_fb,
759*4882a593Smuzhiyun 	.atomic_check = tegra_plane_atomic_check,
760*4882a593Smuzhiyun 	.atomic_disable = tegra_plane_atomic_disable,
761*4882a593Smuzhiyun 	.atomic_update = tegra_plane_atomic_update,
762*4882a593Smuzhiyun };
763*4882a593Smuzhiyun 
tegra_plane_get_possible_crtcs(struct drm_device * drm)764*4882a593Smuzhiyun static unsigned long tegra_plane_get_possible_crtcs(struct drm_device *drm)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun 	/*
767*4882a593Smuzhiyun 	 * Ideally this would use drm_crtc_mask(), but that would require the
768*4882a593Smuzhiyun 	 * CRTC to already be in the mode_config's list of CRTCs. However, it
769*4882a593Smuzhiyun 	 * will only be added to that list in the drm_crtc_init_with_planes()
770*4882a593Smuzhiyun 	 * (in tegra_dc_init()), which in turn requires registration of these
771*4882a593Smuzhiyun 	 * planes. So we have ourselves a nice little chicken and egg problem
772*4882a593Smuzhiyun 	 * here.
773*4882a593Smuzhiyun 	 *
774*4882a593Smuzhiyun 	 * We work around this by manually creating the mask from the number
775*4882a593Smuzhiyun 	 * of CRTCs that have been registered, and should therefore always be
776*4882a593Smuzhiyun 	 * the same as drm_crtc_index() after registration.
777*4882a593Smuzhiyun 	 */
778*4882a593Smuzhiyun 	return 1 << drm->mode_config.num_crtc;
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun 
tegra_primary_plane_create(struct drm_device * drm,struct tegra_dc * dc)781*4882a593Smuzhiyun static struct drm_plane *tegra_primary_plane_create(struct drm_device *drm,
782*4882a593Smuzhiyun 						    struct tegra_dc *dc)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun 	unsigned long possible_crtcs = tegra_plane_get_possible_crtcs(drm);
785*4882a593Smuzhiyun 	enum drm_plane_type type = DRM_PLANE_TYPE_PRIMARY;
786*4882a593Smuzhiyun 	struct tegra_plane *plane;
787*4882a593Smuzhiyun 	unsigned int num_formats;
788*4882a593Smuzhiyun 	const u64 *modifiers;
789*4882a593Smuzhiyun 	const u32 *formats;
790*4882a593Smuzhiyun 	int err;
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	plane = kzalloc(sizeof(*plane), GFP_KERNEL);
793*4882a593Smuzhiyun 	if (!plane)
794*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	/* Always use window A as primary window */
797*4882a593Smuzhiyun 	plane->offset = 0xa00;
798*4882a593Smuzhiyun 	plane->index = 0;
799*4882a593Smuzhiyun 	plane->dc = dc;
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	num_formats = dc->soc->num_primary_formats;
802*4882a593Smuzhiyun 	formats = dc->soc->primary_formats;
803*4882a593Smuzhiyun 	modifiers = dc->soc->modifiers;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	err = drm_universal_plane_init(drm, &plane->base, possible_crtcs,
806*4882a593Smuzhiyun 				       &tegra_plane_funcs, formats,
807*4882a593Smuzhiyun 				       num_formats, modifiers, type, NULL);
808*4882a593Smuzhiyun 	if (err < 0) {
809*4882a593Smuzhiyun 		kfree(plane);
810*4882a593Smuzhiyun 		return ERR_PTR(err);
811*4882a593Smuzhiyun 	}
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	drm_plane_helper_add(&plane->base, &tegra_plane_helper_funcs);
814*4882a593Smuzhiyun 	drm_plane_create_zpos_property(&plane->base, plane->index, 0, 255);
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	err = drm_plane_create_rotation_property(&plane->base,
817*4882a593Smuzhiyun 						 DRM_MODE_ROTATE_0,
818*4882a593Smuzhiyun 						 DRM_MODE_ROTATE_0 |
819*4882a593Smuzhiyun 						 DRM_MODE_ROTATE_180 |
820*4882a593Smuzhiyun 						 DRM_MODE_REFLECT_X |
821*4882a593Smuzhiyun 						 DRM_MODE_REFLECT_Y);
822*4882a593Smuzhiyun 	if (err < 0)
823*4882a593Smuzhiyun 		dev_err(dc->dev, "failed to create rotation property: %d\n",
824*4882a593Smuzhiyun 			err);
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	return &plane->base;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun static const u32 tegra_cursor_plane_formats[] = {
830*4882a593Smuzhiyun 	DRM_FORMAT_RGBA8888,
831*4882a593Smuzhiyun };
832*4882a593Smuzhiyun 
tegra_cursor_atomic_check(struct drm_plane * plane,struct drm_plane_state * state)833*4882a593Smuzhiyun static int tegra_cursor_atomic_check(struct drm_plane *plane,
834*4882a593Smuzhiyun 				     struct drm_plane_state *state)
835*4882a593Smuzhiyun {
836*4882a593Smuzhiyun 	struct tegra_plane *tegra = to_tegra_plane(plane);
837*4882a593Smuzhiyun 	int err;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	/* no need for further checks if the plane is being disabled */
840*4882a593Smuzhiyun 	if (!state->crtc)
841*4882a593Smuzhiyun 		return 0;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	/* scaling not supported for cursor */
844*4882a593Smuzhiyun 	if ((state->src_w >> 16 != state->crtc_w) ||
845*4882a593Smuzhiyun 	    (state->src_h >> 16 != state->crtc_h))
846*4882a593Smuzhiyun 		return -EINVAL;
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	/* only square cursors supported */
849*4882a593Smuzhiyun 	if (state->src_w != state->src_h)
850*4882a593Smuzhiyun 		return -EINVAL;
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	if (state->crtc_w != 32 && state->crtc_w != 64 &&
853*4882a593Smuzhiyun 	    state->crtc_w != 128 && state->crtc_w != 256)
854*4882a593Smuzhiyun 		return -EINVAL;
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	err = tegra_plane_state_add(tegra, state);
857*4882a593Smuzhiyun 	if (err < 0)
858*4882a593Smuzhiyun 		return err;
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 	return 0;
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun 
tegra_cursor_atomic_update(struct drm_plane * plane,struct drm_plane_state * old_state)863*4882a593Smuzhiyun static void tegra_cursor_atomic_update(struct drm_plane *plane,
864*4882a593Smuzhiyun 				       struct drm_plane_state *old_state)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun 	struct tegra_plane_state *state = to_tegra_plane_state(plane->state);
867*4882a593Smuzhiyun 	struct tegra_dc *dc = to_tegra_dc(plane->state->crtc);
868*4882a593Smuzhiyun 	u32 value = CURSOR_CLIP_DISPLAY;
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 	/* rien ne va plus */
871*4882a593Smuzhiyun 	if (!plane->state->crtc || !plane->state->fb)
872*4882a593Smuzhiyun 		return;
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	switch (plane->state->crtc_w) {
875*4882a593Smuzhiyun 	case 32:
876*4882a593Smuzhiyun 		value |= CURSOR_SIZE_32x32;
877*4882a593Smuzhiyun 		break;
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	case 64:
880*4882a593Smuzhiyun 		value |= CURSOR_SIZE_64x64;
881*4882a593Smuzhiyun 		break;
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	case 128:
884*4882a593Smuzhiyun 		value |= CURSOR_SIZE_128x128;
885*4882a593Smuzhiyun 		break;
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	case 256:
888*4882a593Smuzhiyun 		value |= CURSOR_SIZE_256x256;
889*4882a593Smuzhiyun 		break;
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	default:
892*4882a593Smuzhiyun 		WARN(1, "cursor size %ux%u not supported\n",
893*4882a593Smuzhiyun 		     plane->state->crtc_w, plane->state->crtc_h);
894*4882a593Smuzhiyun 		return;
895*4882a593Smuzhiyun 	}
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	value |= (state->iova[0] >> 10) & 0x3fffff;
898*4882a593Smuzhiyun 	tegra_dc_writel(dc, value, DC_DISP_CURSOR_START_ADDR);
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
901*4882a593Smuzhiyun 	value = (state->iova[0] >> 32) & 0x3;
902*4882a593Smuzhiyun 	tegra_dc_writel(dc, value, DC_DISP_CURSOR_START_ADDR_HI);
903*4882a593Smuzhiyun #endif
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	/* enable cursor and set blend mode */
906*4882a593Smuzhiyun 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
907*4882a593Smuzhiyun 	value |= CURSOR_ENABLE;
908*4882a593Smuzhiyun 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	value = tegra_dc_readl(dc, DC_DISP_BLEND_CURSOR_CONTROL);
911*4882a593Smuzhiyun 	value &= ~CURSOR_DST_BLEND_MASK;
912*4882a593Smuzhiyun 	value &= ~CURSOR_SRC_BLEND_MASK;
913*4882a593Smuzhiyun 	value |= CURSOR_MODE_NORMAL;
914*4882a593Smuzhiyun 	value |= CURSOR_DST_BLEND_NEG_K1_TIMES_SRC;
915*4882a593Smuzhiyun 	value |= CURSOR_SRC_BLEND_K1_TIMES_SRC;
916*4882a593Smuzhiyun 	value |= CURSOR_ALPHA;
917*4882a593Smuzhiyun 	tegra_dc_writel(dc, value, DC_DISP_BLEND_CURSOR_CONTROL);
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	/* position the cursor */
920*4882a593Smuzhiyun 	value = (plane->state->crtc_y & 0x3fff) << 16 |
921*4882a593Smuzhiyun 		(plane->state->crtc_x & 0x3fff);
922*4882a593Smuzhiyun 	tegra_dc_writel(dc, value, DC_DISP_CURSOR_POSITION);
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun 
tegra_cursor_atomic_disable(struct drm_plane * plane,struct drm_plane_state * old_state)925*4882a593Smuzhiyun static void tegra_cursor_atomic_disable(struct drm_plane *plane,
926*4882a593Smuzhiyun 					struct drm_plane_state *old_state)
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun 	struct tegra_dc *dc;
929*4882a593Smuzhiyun 	u32 value;
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	/* rien ne va plus */
932*4882a593Smuzhiyun 	if (!old_state || !old_state->crtc)
933*4882a593Smuzhiyun 		return;
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	dc = to_tegra_dc(old_state->crtc);
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
938*4882a593Smuzhiyun 	value &= ~CURSOR_ENABLE;
939*4882a593Smuzhiyun 	tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun static const struct drm_plane_helper_funcs tegra_cursor_plane_helper_funcs = {
943*4882a593Smuzhiyun 	.prepare_fb = tegra_plane_prepare_fb,
944*4882a593Smuzhiyun 	.cleanup_fb = tegra_plane_cleanup_fb,
945*4882a593Smuzhiyun 	.atomic_check = tegra_cursor_atomic_check,
946*4882a593Smuzhiyun 	.atomic_update = tegra_cursor_atomic_update,
947*4882a593Smuzhiyun 	.atomic_disable = tegra_cursor_atomic_disable,
948*4882a593Smuzhiyun };
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun static const uint64_t linear_modifiers[] = {
951*4882a593Smuzhiyun 	DRM_FORMAT_MOD_LINEAR,
952*4882a593Smuzhiyun 	DRM_FORMAT_MOD_INVALID
953*4882a593Smuzhiyun };
954*4882a593Smuzhiyun 
tegra_dc_cursor_plane_create(struct drm_device * drm,struct tegra_dc * dc)955*4882a593Smuzhiyun static struct drm_plane *tegra_dc_cursor_plane_create(struct drm_device *drm,
956*4882a593Smuzhiyun 						      struct tegra_dc *dc)
957*4882a593Smuzhiyun {
958*4882a593Smuzhiyun 	unsigned long possible_crtcs = tegra_plane_get_possible_crtcs(drm);
959*4882a593Smuzhiyun 	struct tegra_plane *plane;
960*4882a593Smuzhiyun 	unsigned int num_formats;
961*4882a593Smuzhiyun 	const u32 *formats;
962*4882a593Smuzhiyun 	int err;
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	plane = kzalloc(sizeof(*plane), GFP_KERNEL);
965*4882a593Smuzhiyun 	if (!plane)
966*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	/*
969*4882a593Smuzhiyun 	 * This index is kind of fake. The cursor isn't a regular plane, but
970*4882a593Smuzhiyun 	 * its update and activation request bits in DC_CMD_STATE_CONTROL do
971*4882a593Smuzhiyun 	 * use the same programming. Setting this fake index here allows the
972*4882a593Smuzhiyun 	 * code in tegra_add_plane_state() to do the right thing without the
973*4882a593Smuzhiyun 	 * need to special-casing the cursor plane.
974*4882a593Smuzhiyun 	 */
975*4882a593Smuzhiyun 	plane->index = 6;
976*4882a593Smuzhiyun 	plane->dc = dc;
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	num_formats = ARRAY_SIZE(tegra_cursor_plane_formats);
979*4882a593Smuzhiyun 	formats = tegra_cursor_plane_formats;
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	err = drm_universal_plane_init(drm, &plane->base, possible_crtcs,
982*4882a593Smuzhiyun 				       &tegra_plane_funcs, formats,
983*4882a593Smuzhiyun 				       num_formats, linear_modifiers,
984*4882a593Smuzhiyun 				       DRM_PLANE_TYPE_CURSOR, NULL);
985*4882a593Smuzhiyun 	if (err < 0) {
986*4882a593Smuzhiyun 		kfree(plane);
987*4882a593Smuzhiyun 		return ERR_PTR(err);
988*4882a593Smuzhiyun 	}
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	drm_plane_helper_add(&plane->base, &tegra_cursor_plane_helper_funcs);
991*4882a593Smuzhiyun 	drm_plane_create_zpos_immutable_property(&plane->base, 255);
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	return &plane->base;
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun static const u32 tegra20_overlay_formats[] = {
997*4882a593Smuzhiyun 	DRM_FORMAT_ARGB4444,
998*4882a593Smuzhiyun 	DRM_FORMAT_ARGB1555,
999*4882a593Smuzhiyun 	DRM_FORMAT_RGB565,
1000*4882a593Smuzhiyun 	DRM_FORMAT_RGBA5551,
1001*4882a593Smuzhiyun 	DRM_FORMAT_ABGR8888,
1002*4882a593Smuzhiyun 	DRM_FORMAT_ARGB8888,
1003*4882a593Smuzhiyun 	/* non-native formats */
1004*4882a593Smuzhiyun 	DRM_FORMAT_XRGB1555,
1005*4882a593Smuzhiyun 	DRM_FORMAT_RGBX5551,
1006*4882a593Smuzhiyun 	DRM_FORMAT_XBGR8888,
1007*4882a593Smuzhiyun 	DRM_FORMAT_XRGB8888,
1008*4882a593Smuzhiyun 	/* planar formats */
1009*4882a593Smuzhiyun 	DRM_FORMAT_UYVY,
1010*4882a593Smuzhiyun 	DRM_FORMAT_YUYV,
1011*4882a593Smuzhiyun 	DRM_FORMAT_YUV420,
1012*4882a593Smuzhiyun 	DRM_FORMAT_YUV422,
1013*4882a593Smuzhiyun };
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun static const u32 tegra114_overlay_formats[] = {
1016*4882a593Smuzhiyun 	DRM_FORMAT_ARGB4444,
1017*4882a593Smuzhiyun 	DRM_FORMAT_ARGB1555,
1018*4882a593Smuzhiyun 	DRM_FORMAT_RGB565,
1019*4882a593Smuzhiyun 	DRM_FORMAT_RGBA5551,
1020*4882a593Smuzhiyun 	DRM_FORMAT_ABGR8888,
1021*4882a593Smuzhiyun 	DRM_FORMAT_ARGB8888,
1022*4882a593Smuzhiyun 	/* new on Tegra114 */
1023*4882a593Smuzhiyun 	DRM_FORMAT_ABGR4444,
1024*4882a593Smuzhiyun 	DRM_FORMAT_ABGR1555,
1025*4882a593Smuzhiyun 	DRM_FORMAT_BGRA5551,
1026*4882a593Smuzhiyun 	DRM_FORMAT_XRGB1555,
1027*4882a593Smuzhiyun 	DRM_FORMAT_RGBX5551,
1028*4882a593Smuzhiyun 	DRM_FORMAT_XBGR1555,
1029*4882a593Smuzhiyun 	DRM_FORMAT_BGRX5551,
1030*4882a593Smuzhiyun 	DRM_FORMAT_BGR565,
1031*4882a593Smuzhiyun 	DRM_FORMAT_BGRA8888,
1032*4882a593Smuzhiyun 	DRM_FORMAT_RGBA8888,
1033*4882a593Smuzhiyun 	DRM_FORMAT_XRGB8888,
1034*4882a593Smuzhiyun 	DRM_FORMAT_XBGR8888,
1035*4882a593Smuzhiyun 	/* planar formats */
1036*4882a593Smuzhiyun 	DRM_FORMAT_UYVY,
1037*4882a593Smuzhiyun 	DRM_FORMAT_YUYV,
1038*4882a593Smuzhiyun 	DRM_FORMAT_YUV420,
1039*4882a593Smuzhiyun 	DRM_FORMAT_YUV422,
1040*4882a593Smuzhiyun };
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun static const u32 tegra124_overlay_formats[] = {
1043*4882a593Smuzhiyun 	DRM_FORMAT_ARGB4444,
1044*4882a593Smuzhiyun 	DRM_FORMAT_ARGB1555,
1045*4882a593Smuzhiyun 	DRM_FORMAT_RGB565,
1046*4882a593Smuzhiyun 	DRM_FORMAT_RGBA5551,
1047*4882a593Smuzhiyun 	DRM_FORMAT_ABGR8888,
1048*4882a593Smuzhiyun 	DRM_FORMAT_ARGB8888,
1049*4882a593Smuzhiyun 	/* new on Tegra114 */
1050*4882a593Smuzhiyun 	DRM_FORMAT_ABGR4444,
1051*4882a593Smuzhiyun 	DRM_FORMAT_ABGR1555,
1052*4882a593Smuzhiyun 	DRM_FORMAT_BGRA5551,
1053*4882a593Smuzhiyun 	DRM_FORMAT_XRGB1555,
1054*4882a593Smuzhiyun 	DRM_FORMAT_RGBX5551,
1055*4882a593Smuzhiyun 	DRM_FORMAT_XBGR1555,
1056*4882a593Smuzhiyun 	DRM_FORMAT_BGRX5551,
1057*4882a593Smuzhiyun 	DRM_FORMAT_BGR565,
1058*4882a593Smuzhiyun 	DRM_FORMAT_BGRA8888,
1059*4882a593Smuzhiyun 	DRM_FORMAT_RGBA8888,
1060*4882a593Smuzhiyun 	DRM_FORMAT_XRGB8888,
1061*4882a593Smuzhiyun 	DRM_FORMAT_XBGR8888,
1062*4882a593Smuzhiyun 	/* new on Tegra124 */
1063*4882a593Smuzhiyun 	DRM_FORMAT_RGBX8888,
1064*4882a593Smuzhiyun 	DRM_FORMAT_BGRX8888,
1065*4882a593Smuzhiyun 	/* planar formats */
1066*4882a593Smuzhiyun 	DRM_FORMAT_UYVY,
1067*4882a593Smuzhiyun 	DRM_FORMAT_YUYV,
1068*4882a593Smuzhiyun 	DRM_FORMAT_YUV420,
1069*4882a593Smuzhiyun 	DRM_FORMAT_YUV422,
1070*4882a593Smuzhiyun };
1071*4882a593Smuzhiyun 
tegra_dc_overlay_plane_create(struct drm_device * drm,struct tegra_dc * dc,unsigned int index,bool cursor)1072*4882a593Smuzhiyun static struct drm_plane *tegra_dc_overlay_plane_create(struct drm_device *drm,
1073*4882a593Smuzhiyun 						       struct tegra_dc *dc,
1074*4882a593Smuzhiyun 						       unsigned int index,
1075*4882a593Smuzhiyun 						       bool cursor)
1076*4882a593Smuzhiyun {
1077*4882a593Smuzhiyun 	unsigned long possible_crtcs = tegra_plane_get_possible_crtcs(drm);
1078*4882a593Smuzhiyun 	struct tegra_plane *plane;
1079*4882a593Smuzhiyun 	unsigned int num_formats;
1080*4882a593Smuzhiyun 	enum drm_plane_type type;
1081*4882a593Smuzhiyun 	const u32 *formats;
1082*4882a593Smuzhiyun 	int err;
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	plane = kzalloc(sizeof(*plane), GFP_KERNEL);
1085*4882a593Smuzhiyun 	if (!plane)
1086*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	plane->offset = 0xa00 + 0x200 * index;
1089*4882a593Smuzhiyun 	plane->index = index;
1090*4882a593Smuzhiyun 	plane->dc = dc;
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	num_formats = dc->soc->num_overlay_formats;
1093*4882a593Smuzhiyun 	formats = dc->soc->overlay_formats;
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	if (!cursor)
1096*4882a593Smuzhiyun 		type = DRM_PLANE_TYPE_OVERLAY;
1097*4882a593Smuzhiyun 	else
1098*4882a593Smuzhiyun 		type = DRM_PLANE_TYPE_CURSOR;
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 	err = drm_universal_plane_init(drm, &plane->base, possible_crtcs,
1101*4882a593Smuzhiyun 				       &tegra_plane_funcs, formats,
1102*4882a593Smuzhiyun 				       num_formats, linear_modifiers,
1103*4882a593Smuzhiyun 				       type, NULL);
1104*4882a593Smuzhiyun 	if (err < 0) {
1105*4882a593Smuzhiyun 		kfree(plane);
1106*4882a593Smuzhiyun 		return ERR_PTR(err);
1107*4882a593Smuzhiyun 	}
1108*4882a593Smuzhiyun 
1109*4882a593Smuzhiyun 	drm_plane_helper_add(&plane->base, &tegra_plane_helper_funcs);
1110*4882a593Smuzhiyun 	drm_plane_create_zpos_property(&plane->base, plane->index, 0, 255);
1111*4882a593Smuzhiyun 
1112*4882a593Smuzhiyun 	err = drm_plane_create_rotation_property(&plane->base,
1113*4882a593Smuzhiyun 						 DRM_MODE_ROTATE_0,
1114*4882a593Smuzhiyun 						 DRM_MODE_ROTATE_0 |
1115*4882a593Smuzhiyun 						 DRM_MODE_ROTATE_180 |
1116*4882a593Smuzhiyun 						 DRM_MODE_REFLECT_X |
1117*4882a593Smuzhiyun 						 DRM_MODE_REFLECT_Y);
1118*4882a593Smuzhiyun 	if (err < 0)
1119*4882a593Smuzhiyun 		dev_err(dc->dev, "failed to create rotation property: %d\n",
1120*4882a593Smuzhiyun 			err);
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	return &plane->base;
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun 
tegra_dc_add_shared_planes(struct drm_device * drm,struct tegra_dc * dc)1125*4882a593Smuzhiyun static struct drm_plane *tegra_dc_add_shared_planes(struct drm_device *drm,
1126*4882a593Smuzhiyun 						    struct tegra_dc *dc)
1127*4882a593Smuzhiyun {
1128*4882a593Smuzhiyun 	struct drm_plane *plane, *primary = NULL;
1129*4882a593Smuzhiyun 	unsigned int i, j;
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun 	for (i = 0; i < dc->soc->num_wgrps; i++) {
1132*4882a593Smuzhiyun 		const struct tegra_windowgroup_soc *wgrp = &dc->soc->wgrps[i];
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 		if (wgrp->dc == dc->pipe) {
1135*4882a593Smuzhiyun 			for (j = 0; j < wgrp->num_windows; j++) {
1136*4882a593Smuzhiyun 				unsigned int index = wgrp->windows[j];
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 				plane = tegra_shared_plane_create(drm, dc,
1139*4882a593Smuzhiyun 								  wgrp->index,
1140*4882a593Smuzhiyun 								  index);
1141*4882a593Smuzhiyun 				if (IS_ERR(plane))
1142*4882a593Smuzhiyun 					return plane;
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 				/*
1145*4882a593Smuzhiyun 				 * Choose the first shared plane owned by this
1146*4882a593Smuzhiyun 				 * head as the primary plane.
1147*4882a593Smuzhiyun 				 */
1148*4882a593Smuzhiyun 				if (!primary) {
1149*4882a593Smuzhiyun 					plane->type = DRM_PLANE_TYPE_PRIMARY;
1150*4882a593Smuzhiyun 					primary = plane;
1151*4882a593Smuzhiyun 				}
1152*4882a593Smuzhiyun 			}
1153*4882a593Smuzhiyun 		}
1154*4882a593Smuzhiyun 	}
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	return primary;
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun 
tegra_dc_add_planes(struct drm_device * drm,struct tegra_dc * dc)1159*4882a593Smuzhiyun static struct drm_plane *tegra_dc_add_planes(struct drm_device *drm,
1160*4882a593Smuzhiyun 					     struct tegra_dc *dc)
1161*4882a593Smuzhiyun {
1162*4882a593Smuzhiyun 	struct drm_plane *planes[2], *primary;
1163*4882a593Smuzhiyun 	unsigned int planes_num;
1164*4882a593Smuzhiyun 	unsigned int i;
1165*4882a593Smuzhiyun 	int err;
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	primary = tegra_primary_plane_create(drm, dc);
1168*4882a593Smuzhiyun 	if (IS_ERR(primary))
1169*4882a593Smuzhiyun 		return primary;
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	if (dc->soc->supports_cursor)
1172*4882a593Smuzhiyun 		planes_num = 2;
1173*4882a593Smuzhiyun 	else
1174*4882a593Smuzhiyun 		planes_num = 1;
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	for (i = 0; i < planes_num; i++) {
1177*4882a593Smuzhiyun 		planes[i] = tegra_dc_overlay_plane_create(drm, dc, 1 + i,
1178*4882a593Smuzhiyun 							  false);
1179*4882a593Smuzhiyun 		if (IS_ERR(planes[i])) {
1180*4882a593Smuzhiyun 			err = PTR_ERR(planes[i]);
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 			while (i--)
1183*4882a593Smuzhiyun 				tegra_plane_funcs.destroy(planes[i]);
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 			tegra_plane_funcs.destroy(primary);
1186*4882a593Smuzhiyun 			return ERR_PTR(err);
1187*4882a593Smuzhiyun 		}
1188*4882a593Smuzhiyun 	}
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	return primary;
1191*4882a593Smuzhiyun }
1192*4882a593Smuzhiyun 
tegra_dc_destroy(struct drm_crtc * crtc)1193*4882a593Smuzhiyun static void tegra_dc_destroy(struct drm_crtc *crtc)
1194*4882a593Smuzhiyun {
1195*4882a593Smuzhiyun 	drm_crtc_cleanup(crtc);
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun 
tegra_crtc_reset(struct drm_crtc * crtc)1198*4882a593Smuzhiyun static void tegra_crtc_reset(struct drm_crtc *crtc)
1199*4882a593Smuzhiyun {
1200*4882a593Smuzhiyun 	struct tegra_dc_state *state = kzalloc(sizeof(*state), GFP_KERNEL);
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun 	if (crtc->state)
1203*4882a593Smuzhiyun 		tegra_crtc_atomic_destroy_state(crtc, crtc->state);
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	__drm_atomic_helper_crtc_reset(crtc, &state->base);
1206*4882a593Smuzhiyun }
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun static struct drm_crtc_state *
tegra_crtc_atomic_duplicate_state(struct drm_crtc * crtc)1209*4882a593Smuzhiyun tegra_crtc_atomic_duplicate_state(struct drm_crtc *crtc)
1210*4882a593Smuzhiyun {
1211*4882a593Smuzhiyun 	struct tegra_dc_state *state = to_dc_state(crtc->state);
1212*4882a593Smuzhiyun 	struct tegra_dc_state *copy;
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 	copy = kmalloc(sizeof(*copy), GFP_KERNEL);
1215*4882a593Smuzhiyun 	if (!copy)
1216*4882a593Smuzhiyun 		return NULL;
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	__drm_atomic_helper_crtc_duplicate_state(crtc, &copy->base);
1219*4882a593Smuzhiyun 	copy->clk = state->clk;
1220*4882a593Smuzhiyun 	copy->pclk = state->pclk;
1221*4882a593Smuzhiyun 	copy->div = state->div;
1222*4882a593Smuzhiyun 	copy->planes = state->planes;
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	return &copy->base;
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun 
tegra_crtc_atomic_destroy_state(struct drm_crtc * crtc,struct drm_crtc_state * state)1227*4882a593Smuzhiyun static void tegra_crtc_atomic_destroy_state(struct drm_crtc *crtc,
1228*4882a593Smuzhiyun 					    struct drm_crtc_state *state)
1229*4882a593Smuzhiyun {
1230*4882a593Smuzhiyun 	__drm_atomic_helper_crtc_destroy_state(state);
1231*4882a593Smuzhiyun 	kfree(state);
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun #define DEBUGFS_REG32(_name) { .name = #_name, .offset = _name }
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun static const struct debugfs_reg32 tegra_dc_regs[] = {
1237*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_GENERAL_INCR_SYNCPT),
1238*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_GENERAL_INCR_SYNCPT_CNTRL),
1239*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_GENERAL_INCR_SYNCPT_ERROR),
1240*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_WIN_A_INCR_SYNCPT),
1241*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_WIN_A_INCR_SYNCPT_CNTRL),
1242*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_WIN_A_INCR_SYNCPT_ERROR),
1243*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_WIN_B_INCR_SYNCPT),
1244*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_WIN_B_INCR_SYNCPT_CNTRL),
1245*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_WIN_B_INCR_SYNCPT_ERROR),
1246*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_WIN_C_INCR_SYNCPT),
1247*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_WIN_C_INCR_SYNCPT_CNTRL),
1248*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_WIN_C_INCR_SYNCPT_ERROR),
1249*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_CONT_SYNCPT_VSYNC),
1250*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_DISPLAY_COMMAND_OPTION0),
1251*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_DISPLAY_COMMAND),
1252*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_SIGNAL_RAISE),
1253*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_DISPLAY_POWER_CONTROL),
1254*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_INT_STATUS),
1255*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_INT_MASK),
1256*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_INT_ENABLE),
1257*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_INT_TYPE),
1258*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_INT_POLARITY),
1259*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_SIGNAL_RAISE1),
1260*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_SIGNAL_RAISE2),
1261*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_SIGNAL_RAISE3),
1262*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_STATE_ACCESS),
1263*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_STATE_CONTROL),
1264*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_DISPLAY_WINDOW_HEADER),
1265*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_CMD_REG_ACT_CONTROL),
1266*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_CRC_CONTROL),
1267*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_CRC_CHECKSUM),
1268*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_OUTPUT_ENABLE(0)),
1269*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_OUTPUT_ENABLE(1)),
1270*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_OUTPUT_ENABLE(2)),
1271*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_OUTPUT_ENABLE(3)),
1272*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_OUTPUT_POLARITY(0)),
1273*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_OUTPUT_POLARITY(1)),
1274*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_OUTPUT_POLARITY(2)),
1275*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_OUTPUT_POLARITY(3)),
1276*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_OUTPUT_DATA(0)),
1277*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_OUTPUT_DATA(1)),
1278*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_OUTPUT_DATA(2)),
1279*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_OUTPUT_DATA(3)),
1280*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_INPUT_ENABLE(0)),
1281*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_INPUT_ENABLE(1)),
1282*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_INPUT_ENABLE(2)),
1283*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_INPUT_ENABLE(3)),
1284*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_INPUT_DATA(0)),
1285*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_INPUT_DATA(1)),
1286*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(0)),
1287*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(1)),
1288*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(2)),
1289*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(3)),
1290*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(4)),
1291*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(5)),
1292*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_OUTPUT_SELECT(6)),
1293*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_MISC_CONTROL),
1294*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_PM0_CONTROL),
1295*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_PM0_DUTY_CYCLE),
1296*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_PM1_CONTROL),
1297*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_PIN_PM1_DUTY_CYCLE),
1298*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_SPI_CONTROL),
1299*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_SPI_START_BYTE),
1300*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_HSPI_WRITE_DATA_AB),
1301*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_HSPI_WRITE_DATA_CD),
1302*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_HSPI_CS_DC),
1303*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_SCRATCH_REGISTER_A),
1304*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_SCRATCH_REGISTER_B),
1305*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_GPIO_CTRL),
1306*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_GPIO_DEBOUNCE_COUNTER),
1307*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_COM_CRC_CHECKSUM_LATCHED),
1308*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_DISP_SIGNAL_OPTIONS0),
1309*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_DISP_SIGNAL_OPTIONS1),
1310*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_DISP_WIN_OPTIONS),
1311*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_DISP_MEM_HIGH_PRIORITY),
1312*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER),
1313*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_DISP_TIMING_OPTIONS),
1314*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_REF_TO_SYNC),
1315*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SYNC_WIDTH),
1316*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_BACK_PORCH),
1317*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_ACTIVE),
1318*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_FRONT_PORCH),
1319*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_H_PULSE0_CONTROL),
1320*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_H_PULSE0_POSITION_A),
1321*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_H_PULSE0_POSITION_B),
1322*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_H_PULSE0_POSITION_C),
1323*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_H_PULSE0_POSITION_D),
1324*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_H_PULSE1_CONTROL),
1325*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_H_PULSE1_POSITION_A),
1326*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_H_PULSE1_POSITION_B),
1327*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_H_PULSE1_POSITION_C),
1328*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_H_PULSE1_POSITION_D),
1329*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_H_PULSE2_CONTROL),
1330*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_H_PULSE2_POSITION_A),
1331*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_H_PULSE2_POSITION_B),
1332*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_H_PULSE2_POSITION_C),
1333*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_H_PULSE2_POSITION_D),
1334*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_V_PULSE0_CONTROL),
1335*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_V_PULSE0_POSITION_A),
1336*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_V_PULSE0_POSITION_B),
1337*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_V_PULSE0_POSITION_C),
1338*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_V_PULSE1_CONTROL),
1339*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_V_PULSE1_POSITION_A),
1340*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_V_PULSE1_POSITION_B),
1341*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_V_PULSE1_POSITION_C),
1342*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_V_PULSE2_CONTROL),
1343*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_V_PULSE2_POSITION_A),
1344*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_V_PULSE3_CONTROL),
1345*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_V_PULSE3_POSITION_A),
1346*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_M0_CONTROL),
1347*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_M1_CONTROL),
1348*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_DI_CONTROL),
1349*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_PP_CONTROL),
1350*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_PP_SELECT_A),
1351*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_PP_SELECT_B),
1352*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_PP_SELECT_C),
1353*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_PP_SELECT_D),
1354*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_DISP_CLOCK_CONTROL),
1355*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_DISP_INTERFACE_CONTROL),
1356*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_DISP_COLOR_CONTROL),
1357*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SHIFT_CLOCK_OPTIONS),
1358*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_DATA_ENABLE_OPTIONS),
1359*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SERIAL_INTERFACE_OPTIONS),
1360*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_LCD_SPI_OPTIONS),
1361*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_BORDER_COLOR),
1362*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_COLOR_KEY0_LOWER),
1363*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_COLOR_KEY0_UPPER),
1364*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_COLOR_KEY1_LOWER),
1365*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_COLOR_KEY1_UPPER),
1366*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_CURSOR_FOREGROUND),
1367*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_CURSOR_BACKGROUND),
1368*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_CURSOR_START_ADDR),
1369*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_CURSOR_START_ADDR_NS),
1370*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_CURSOR_POSITION),
1371*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_CURSOR_POSITION_NS),
1372*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_INIT_SEQ_CONTROL),
1373*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SPI_INIT_SEQ_DATA_A),
1374*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SPI_INIT_SEQ_DATA_B),
1375*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SPI_INIT_SEQ_DATA_C),
1376*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SPI_INIT_SEQ_DATA_D),
1377*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_DC_MCCIF_FIFOCTRL),
1378*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_MCCIF_DISPLAY0A_HYST),
1379*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_MCCIF_DISPLAY0B_HYST),
1380*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_MCCIF_DISPLAY1A_HYST),
1381*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_MCCIF_DISPLAY1B_HYST),
1382*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_DAC_CRT_CTRL),
1383*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_DISP_MISC_CONTROL),
1384*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SD_CONTROL),
1385*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SD_CSC_COEFF),
1386*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SD_LUT(0)),
1387*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SD_LUT(1)),
1388*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SD_LUT(2)),
1389*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SD_LUT(3)),
1390*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SD_LUT(4)),
1391*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SD_LUT(5)),
1392*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SD_LUT(6)),
1393*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SD_LUT(7)),
1394*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SD_LUT(8)),
1395*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SD_FLICKER_CONTROL),
1396*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_DC_PIXEL_COUNT),
1397*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(0)),
1398*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(1)),
1399*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(2)),
1400*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(3)),
1401*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(4)),
1402*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(5)),
1403*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(6)),
1404*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SD_HISTOGRAM(7)),
1405*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SD_BL_TF(0)),
1406*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SD_BL_TF(1)),
1407*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SD_BL_TF(2)),
1408*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SD_BL_TF(3)),
1409*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SD_BL_CONTROL),
1410*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SD_HW_K_VALUES),
1411*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_SD_MAN_K_VALUES),
1412*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_CURSOR_START_ADDR_HI),
1413*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_DISP_BLEND_CURSOR_CONTROL),
1414*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WIN_WIN_OPTIONS),
1415*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WIN_BYTE_SWAP),
1416*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WIN_BUFFER_CONTROL),
1417*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WIN_COLOR_DEPTH),
1418*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WIN_POSITION),
1419*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WIN_SIZE),
1420*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WIN_PRESCALED_SIZE),
1421*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WIN_H_INITIAL_DDA),
1422*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WIN_V_INITIAL_DDA),
1423*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WIN_DDA_INC),
1424*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WIN_LINE_STRIDE),
1425*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WIN_BUF_STRIDE),
1426*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WIN_UV_BUF_STRIDE),
1427*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WIN_BUFFER_ADDR_MODE),
1428*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WIN_DV_CONTROL),
1429*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WIN_BLEND_NOKEY),
1430*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WIN_BLEND_1WIN),
1431*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WIN_BLEND_2WIN_X),
1432*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WIN_BLEND_2WIN_Y),
1433*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WIN_BLEND_3WIN_XY),
1434*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WIN_HP_FETCH_CONTROL),
1435*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WINBUF_START_ADDR),
1436*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WINBUF_START_ADDR_NS),
1437*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WINBUF_START_ADDR_U),
1438*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WINBUF_START_ADDR_U_NS),
1439*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WINBUF_START_ADDR_V),
1440*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WINBUF_START_ADDR_V_NS),
1441*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WINBUF_ADDR_H_OFFSET),
1442*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WINBUF_ADDR_H_OFFSET_NS),
1443*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WINBUF_ADDR_V_OFFSET),
1444*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WINBUF_ADDR_V_OFFSET_NS),
1445*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WINBUF_UFLOW_STATUS),
1446*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WINBUF_AD_UFLOW_STATUS),
1447*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WINBUF_BD_UFLOW_STATUS),
1448*4882a593Smuzhiyun 	DEBUGFS_REG32(DC_WINBUF_CD_UFLOW_STATUS),
1449*4882a593Smuzhiyun };
1450*4882a593Smuzhiyun 
tegra_dc_show_regs(struct seq_file * s,void * data)1451*4882a593Smuzhiyun static int tegra_dc_show_regs(struct seq_file *s, void *data)
1452*4882a593Smuzhiyun {
1453*4882a593Smuzhiyun 	struct drm_info_node *node = s->private;
1454*4882a593Smuzhiyun 	struct tegra_dc *dc = node->info_ent->data;
1455*4882a593Smuzhiyun 	unsigned int i;
1456*4882a593Smuzhiyun 	int err = 0;
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun 	drm_modeset_lock(&dc->base.mutex, NULL);
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 	if (!dc->base.state->active) {
1461*4882a593Smuzhiyun 		err = -EBUSY;
1462*4882a593Smuzhiyun 		goto unlock;
1463*4882a593Smuzhiyun 	}
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(tegra_dc_regs); i++) {
1466*4882a593Smuzhiyun 		unsigned int offset = tegra_dc_regs[i].offset;
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun 		seq_printf(s, "%-40s %#05x %08x\n", tegra_dc_regs[i].name,
1469*4882a593Smuzhiyun 			   offset, tegra_dc_readl(dc, offset));
1470*4882a593Smuzhiyun 	}
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun unlock:
1473*4882a593Smuzhiyun 	drm_modeset_unlock(&dc->base.mutex);
1474*4882a593Smuzhiyun 	return err;
1475*4882a593Smuzhiyun }
1476*4882a593Smuzhiyun 
tegra_dc_show_crc(struct seq_file * s,void * data)1477*4882a593Smuzhiyun static int tegra_dc_show_crc(struct seq_file *s, void *data)
1478*4882a593Smuzhiyun {
1479*4882a593Smuzhiyun 	struct drm_info_node *node = s->private;
1480*4882a593Smuzhiyun 	struct tegra_dc *dc = node->info_ent->data;
1481*4882a593Smuzhiyun 	int err = 0;
1482*4882a593Smuzhiyun 	u32 value;
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	drm_modeset_lock(&dc->base.mutex, NULL);
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	if (!dc->base.state->active) {
1487*4882a593Smuzhiyun 		err = -EBUSY;
1488*4882a593Smuzhiyun 		goto unlock;
1489*4882a593Smuzhiyun 	}
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun 	value = DC_COM_CRC_CONTROL_ACTIVE_DATA | DC_COM_CRC_CONTROL_ENABLE;
1492*4882a593Smuzhiyun 	tegra_dc_writel(dc, value, DC_COM_CRC_CONTROL);
1493*4882a593Smuzhiyun 	tegra_dc_commit(dc);
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 	drm_crtc_wait_one_vblank(&dc->base);
1496*4882a593Smuzhiyun 	drm_crtc_wait_one_vblank(&dc->base);
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	value = tegra_dc_readl(dc, DC_COM_CRC_CHECKSUM);
1499*4882a593Smuzhiyun 	seq_printf(s, "%08x\n", value);
1500*4882a593Smuzhiyun 
1501*4882a593Smuzhiyun 	tegra_dc_writel(dc, 0, DC_COM_CRC_CONTROL);
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun unlock:
1504*4882a593Smuzhiyun 	drm_modeset_unlock(&dc->base.mutex);
1505*4882a593Smuzhiyun 	return err;
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun 
tegra_dc_show_stats(struct seq_file * s,void * data)1508*4882a593Smuzhiyun static int tegra_dc_show_stats(struct seq_file *s, void *data)
1509*4882a593Smuzhiyun {
1510*4882a593Smuzhiyun 	struct drm_info_node *node = s->private;
1511*4882a593Smuzhiyun 	struct tegra_dc *dc = node->info_ent->data;
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun 	seq_printf(s, "frames: %lu\n", dc->stats.frames);
1514*4882a593Smuzhiyun 	seq_printf(s, "vblank: %lu\n", dc->stats.vblank);
1515*4882a593Smuzhiyun 	seq_printf(s, "underflow: %lu\n", dc->stats.underflow);
1516*4882a593Smuzhiyun 	seq_printf(s, "overflow: %lu\n", dc->stats.overflow);
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	return 0;
1519*4882a593Smuzhiyun }
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun static struct drm_info_list debugfs_files[] = {
1522*4882a593Smuzhiyun 	{ "regs", tegra_dc_show_regs, 0, NULL },
1523*4882a593Smuzhiyun 	{ "crc", tegra_dc_show_crc, 0, NULL },
1524*4882a593Smuzhiyun 	{ "stats", tegra_dc_show_stats, 0, NULL },
1525*4882a593Smuzhiyun };
1526*4882a593Smuzhiyun 
tegra_dc_late_register(struct drm_crtc * crtc)1527*4882a593Smuzhiyun static int tegra_dc_late_register(struct drm_crtc *crtc)
1528*4882a593Smuzhiyun {
1529*4882a593Smuzhiyun 	unsigned int i, count = ARRAY_SIZE(debugfs_files);
1530*4882a593Smuzhiyun 	struct drm_minor *minor = crtc->dev->primary;
1531*4882a593Smuzhiyun 	struct dentry *root;
1532*4882a593Smuzhiyun 	struct tegra_dc *dc = to_tegra_dc(crtc);
1533*4882a593Smuzhiyun 
1534*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
1535*4882a593Smuzhiyun 	root = crtc->debugfs_entry;
1536*4882a593Smuzhiyun #else
1537*4882a593Smuzhiyun 	root = NULL;
1538*4882a593Smuzhiyun #endif
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 	dc->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
1541*4882a593Smuzhiyun 				    GFP_KERNEL);
1542*4882a593Smuzhiyun 	if (!dc->debugfs_files)
1543*4882a593Smuzhiyun 		return -ENOMEM;
1544*4882a593Smuzhiyun 
1545*4882a593Smuzhiyun 	for (i = 0; i < count; i++)
1546*4882a593Smuzhiyun 		dc->debugfs_files[i].data = dc;
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun 	drm_debugfs_create_files(dc->debugfs_files, count, root, minor);
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun 	return 0;
1551*4882a593Smuzhiyun }
1552*4882a593Smuzhiyun 
tegra_dc_early_unregister(struct drm_crtc * crtc)1553*4882a593Smuzhiyun static void tegra_dc_early_unregister(struct drm_crtc *crtc)
1554*4882a593Smuzhiyun {
1555*4882a593Smuzhiyun 	unsigned int count = ARRAY_SIZE(debugfs_files);
1556*4882a593Smuzhiyun 	struct drm_minor *minor = crtc->dev->primary;
1557*4882a593Smuzhiyun 	struct tegra_dc *dc = to_tegra_dc(crtc);
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 	drm_debugfs_remove_files(dc->debugfs_files, count, minor);
1560*4882a593Smuzhiyun 	kfree(dc->debugfs_files);
1561*4882a593Smuzhiyun 	dc->debugfs_files = NULL;
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun 
tegra_dc_get_vblank_counter(struct drm_crtc * crtc)1564*4882a593Smuzhiyun static u32 tegra_dc_get_vblank_counter(struct drm_crtc *crtc)
1565*4882a593Smuzhiyun {
1566*4882a593Smuzhiyun 	struct tegra_dc *dc = to_tegra_dc(crtc);
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun 	/* XXX vblank syncpoints don't work with nvdisplay yet */
1569*4882a593Smuzhiyun 	if (dc->syncpt && !dc->soc->has_nvdisplay)
1570*4882a593Smuzhiyun 		return host1x_syncpt_read(dc->syncpt);
1571*4882a593Smuzhiyun 
1572*4882a593Smuzhiyun 	/* fallback to software emulated VBLANK counter */
1573*4882a593Smuzhiyun 	return (u32)drm_crtc_vblank_count(&dc->base);
1574*4882a593Smuzhiyun }
1575*4882a593Smuzhiyun 
tegra_dc_enable_vblank(struct drm_crtc * crtc)1576*4882a593Smuzhiyun static int tegra_dc_enable_vblank(struct drm_crtc *crtc)
1577*4882a593Smuzhiyun {
1578*4882a593Smuzhiyun 	struct tegra_dc *dc = to_tegra_dc(crtc);
1579*4882a593Smuzhiyun 	u32 value;
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun 	value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
1582*4882a593Smuzhiyun 	value |= VBLANK_INT;
1583*4882a593Smuzhiyun 	tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 	return 0;
1586*4882a593Smuzhiyun }
1587*4882a593Smuzhiyun 
tegra_dc_disable_vblank(struct drm_crtc * crtc)1588*4882a593Smuzhiyun static void tegra_dc_disable_vblank(struct drm_crtc *crtc)
1589*4882a593Smuzhiyun {
1590*4882a593Smuzhiyun 	struct tegra_dc *dc = to_tegra_dc(crtc);
1591*4882a593Smuzhiyun 	u32 value;
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun 	value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
1594*4882a593Smuzhiyun 	value &= ~VBLANK_INT;
1595*4882a593Smuzhiyun 	tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
1596*4882a593Smuzhiyun }
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun static const struct drm_crtc_funcs tegra_crtc_funcs = {
1599*4882a593Smuzhiyun 	.page_flip = drm_atomic_helper_page_flip,
1600*4882a593Smuzhiyun 	.set_config = drm_atomic_helper_set_config,
1601*4882a593Smuzhiyun 	.destroy = tegra_dc_destroy,
1602*4882a593Smuzhiyun 	.reset = tegra_crtc_reset,
1603*4882a593Smuzhiyun 	.atomic_duplicate_state = tegra_crtc_atomic_duplicate_state,
1604*4882a593Smuzhiyun 	.atomic_destroy_state = tegra_crtc_atomic_destroy_state,
1605*4882a593Smuzhiyun 	.late_register = tegra_dc_late_register,
1606*4882a593Smuzhiyun 	.early_unregister = tegra_dc_early_unregister,
1607*4882a593Smuzhiyun 	.get_vblank_counter = tegra_dc_get_vblank_counter,
1608*4882a593Smuzhiyun 	.enable_vblank = tegra_dc_enable_vblank,
1609*4882a593Smuzhiyun 	.disable_vblank = tegra_dc_disable_vblank,
1610*4882a593Smuzhiyun };
1611*4882a593Smuzhiyun 
tegra_dc_set_timings(struct tegra_dc * dc,struct drm_display_mode * mode)1612*4882a593Smuzhiyun static int tegra_dc_set_timings(struct tegra_dc *dc,
1613*4882a593Smuzhiyun 				struct drm_display_mode *mode)
1614*4882a593Smuzhiyun {
1615*4882a593Smuzhiyun 	unsigned int h_ref_to_sync = 1;
1616*4882a593Smuzhiyun 	unsigned int v_ref_to_sync = 1;
1617*4882a593Smuzhiyun 	unsigned long value;
1618*4882a593Smuzhiyun 
1619*4882a593Smuzhiyun 	if (!dc->soc->has_nvdisplay) {
1620*4882a593Smuzhiyun 		tegra_dc_writel(dc, 0x0, DC_DISP_DISP_TIMING_OPTIONS);
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 		value = (v_ref_to_sync << 16) | h_ref_to_sync;
1623*4882a593Smuzhiyun 		tegra_dc_writel(dc, value, DC_DISP_REF_TO_SYNC);
1624*4882a593Smuzhiyun 	}
1625*4882a593Smuzhiyun 
1626*4882a593Smuzhiyun 	value = ((mode->vsync_end - mode->vsync_start) << 16) |
1627*4882a593Smuzhiyun 		((mode->hsync_end - mode->hsync_start) <<  0);
1628*4882a593Smuzhiyun 	tegra_dc_writel(dc, value, DC_DISP_SYNC_WIDTH);
1629*4882a593Smuzhiyun 
1630*4882a593Smuzhiyun 	value = ((mode->vtotal - mode->vsync_end) << 16) |
1631*4882a593Smuzhiyun 		((mode->htotal - mode->hsync_end) <<  0);
1632*4882a593Smuzhiyun 	tegra_dc_writel(dc, value, DC_DISP_BACK_PORCH);
1633*4882a593Smuzhiyun 
1634*4882a593Smuzhiyun 	value = ((mode->vsync_start - mode->vdisplay) << 16) |
1635*4882a593Smuzhiyun 		((mode->hsync_start - mode->hdisplay) <<  0);
1636*4882a593Smuzhiyun 	tegra_dc_writel(dc, value, DC_DISP_FRONT_PORCH);
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun 	value = (mode->vdisplay << 16) | mode->hdisplay;
1639*4882a593Smuzhiyun 	tegra_dc_writel(dc, value, DC_DISP_ACTIVE);
1640*4882a593Smuzhiyun 
1641*4882a593Smuzhiyun 	return 0;
1642*4882a593Smuzhiyun }
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun /**
1645*4882a593Smuzhiyun  * tegra_dc_state_setup_clock - check clock settings and store them in atomic
1646*4882a593Smuzhiyun  *     state
1647*4882a593Smuzhiyun  * @dc: display controller
1648*4882a593Smuzhiyun  * @crtc_state: CRTC atomic state
1649*4882a593Smuzhiyun  * @clk: parent clock for display controller
1650*4882a593Smuzhiyun  * @pclk: pixel clock
1651*4882a593Smuzhiyun  * @div: shift clock divider
1652*4882a593Smuzhiyun  *
1653*4882a593Smuzhiyun  * Returns:
1654*4882a593Smuzhiyun  * 0 on success or a negative error-code on failure.
1655*4882a593Smuzhiyun  */
tegra_dc_state_setup_clock(struct tegra_dc * dc,struct drm_crtc_state * crtc_state,struct clk * clk,unsigned long pclk,unsigned int div)1656*4882a593Smuzhiyun int tegra_dc_state_setup_clock(struct tegra_dc *dc,
1657*4882a593Smuzhiyun 			       struct drm_crtc_state *crtc_state,
1658*4882a593Smuzhiyun 			       struct clk *clk, unsigned long pclk,
1659*4882a593Smuzhiyun 			       unsigned int div)
1660*4882a593Smuzhiyun {
1661*4882a593Smuzhiyun 	struct tegra_dc_state *state = to_dc_state(crtc_state);
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	if (!clk_has_parent(dc->clk, clk))
1664*4882a593Smuzhiyun 		return -EINVAL;
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun 	state->clk = clk;
1667*4882a593Smuzhiyun 	state->pclk = pclk;
1668*4882a593Smuzhiyun 	state->div = div;
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun 	return 0;
1671*4882a593Smuzhiyun }
1672*4882a593Smuzhiyun 
tegra_dc_commit_state(struct tegra_dc * dc,struct tegra_dc_state * state)1673*4882a593Smuzhiyun static void tegra_dc_commit_state(struct tegra_dc *dc,
1674*4882a593Smuzhiyun 				  struct tegra_dc_state *state)
1675*4882a593Smuzhiyun {
1676*4882a593Smuzhiyun 	u32 value;
1677*4882a593Smuzhiyun 	int err;
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun 	err = clk_set_parent(dc->clk, state->clk);
1680*4882a593Smuzhiyun 	if (err < 0)
1681*4882a593Smuzhiyun 		dev_err(dc->dev, "failed to set parent clock: %d\n", err);
1682*4882a593Smuzhiyun 
1683*4882a593Smuzhiyun 	/*
1684*4882a593Smuzhiyun 	 * Outputs may not want to change the parent clock rate. This is only
1685*4882a593Smuzhiyun 	 * relevant to Tegra20 where only a single display PLL is available.
1686*4882a593Smuzhiyun 	 * Since that PLL would typically be used for HDMI, an internal LVDS
1687*4882a593Smuzhiyun 	 * panel would need to be driven by some other clock such as PLL_P
1688*4882a593Smuzhiyun 	 * which is shared with other peripherals. Changing the clock rate
1689*4882a593Smuzhiyun 	 * should therefore be avoided.
1690*4882a593Smuzhiyun 	 */
1691*4882a593Smuzhiyun 	if (state->pclk > 0) {
1692*4882a593Smuzhiyun 		err = clk_set_rate(state->clk, state->pclk);
1693*4882a593Smuzhiyun 		if (err < 0)
1694*4882a593Smuzhiyun 			dev_err(dc->dev,
1695*4882a593Smuzhiyun 				"failed to set clock rate to %lu Hz\n",
1696*4882a593Smuzhiyun 				state->pclk);
1697*4882a593Smuzhiyun 
1698*4882a593Smuzhiyun 		err = clk_set_rate(dc->clk, state->pclk);
1699*4882a593Smuzhiyun 		if (err < 0)
1700*4882a593Smuzhiyun 			dev_err(dc->dev, "failed to set clock %pC to %lu Hz: %d\n",
1701*4882a593Smuzhiyun 				dc->clk, state->pclk, err);
1702*4882a593Smuzhiyun 	}
1703*4882a593Smuzhiyun 
1704*4882a593Smuzhiyun 	DRM_DEBUG_KMS("rate: %lu, div: %u\n", clk_get_rate(dc->clk),
1705*4882a593Smuzhiyun 		      state->div);
1706*4882a593Smuzhiyun 	DRM_DEBUG_KMS("pclk: %lu\n", state->pclk);
1707*4882a593Smuzhiyun 
1708*4882a593Smuzhiyun 	if (!dc->soc->has_nvdisplay) {
1709*4882a593Smuzhiyun 		value = SHIFT_CLK_DIVIDER(state->div) | PIXEL_CLK_DIVIDER_PCD1;
1710*4882a593Smuzhiyun 		tegra_dc_writel(dc, value, DC_DISP_DISP_CLOCK_CONTROL);
1711*4882a593Smuzhiyun 	}
1712*4882a593Smuzhiyun }
1713*4882a593Smuzhiyun 
tegra_dc_stop(struct tegra_dc * dc)1714*4882a593Smuzhiyun static void tegra_dc_stop(struct tegra_dc *dc)
1715*4882a593Smuzhiyun {
1716*4882a593Smuzhiyun 	u32 value;
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun 	/* stop the display controller */
1719*4882a593Smuzhiyun 	value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND);
1720*4882a593Smuzhiyun 	value &= ~DISP_CTRL_MODE_MASK;
1721*4882a593Smuzhiyun 	tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
1722*4882a593Smuzhiyun 
1723*4882a593Smuzhiyun 	tegra_dc_commit(dc);
1724*4882a593Smuzhiyun }
1725*4882a593Smuzhiyun 
tegra_dc_idle(struct tegra_dc * dc)1726*4882a593Smuzhiyun static bool tegra_dc_idle(struct tegra_dc *dc)
1727*4882a593Smuzhiyun {
1728*4882a593Smuzhiyun 	u32 value;
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun 	value = tegra_dc_readl_active(dc, DC_CMD_DISPLAY_COMMAND);
1731*4882a593Smuzhiyun 
1732*4882a593Smuzhiyun 	return (value & DISP_CTRL_MODE_MASK) == 0;
1733*4882a593Smuzhiyun }
1734*4882a593Smuzhiyun 
tegra_dc_wait_idle(struct tegra_dc * dc,unsigned long timeout)1735*4882a593Smuzhiyun static int tegra_dc_wait_idle(struct tegra_dc *dc, unsigned long timeout)
1736*4882a593Smuzhiyun {
1737*4882a593Smuzhiyun 	timeout = jiffies + msecs_to_jiffies(timeout);
1738*4882a593Smuzhiyun 
1739*4882a593Smuzhiyun 	while (time_before(jiffies, timeout)) {
1740*4882a593Smuzhiyun 		if (tegra_dc_idle(dc))
1741*4882a593Smuzhiyun 			return 0;
1742*4882a593Smuzhiyun 
1743*4882a593Smuzhiyun 		usleep_range(1000, 2000);
1744*4882a593Smuzhiyun 	}
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun 	dev_dbg(dc->dev, "timeout waiting for DC to become idle\n");
1747*4882a593Smuzhiyun 	return -ETIMEDOUT;
1748*4882a593Smuzhiyun }
1749*4882a593Smuzhiyun 
tegra_crtc_atomic_disable(struct drm_crtc * crtc,struct drm_crtc_state * old_state)1750*4882a593Smuzhiyun static void tegra_crtc_atomic_disable(struct drm_crtc *crtc,
1751*4882a593Smuzhiyun 				      struct drm_crtc_state *old_state)
1752*4882a593Smuzhiyun {
1753*4882a593Smuzhiyun 	struct tegra_dc *dc = to_tegra_dc(crtc);
1754*4882a593Smuzhiyun 	u32 value;
1755*4882a593Smuzhiyun 	int err;
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun 	if (!tegra_dc_idle(dc)) {
1758*4882a593Smuzhiyun 		tegra_dc_stop(dc);
1759*4882a593Smuzhiyun 
1760*4882a593Smuzhiyun 		/*
1761*4882a593Smuzhiyun 		 * Ignore the return value, there isn't anything useful to do
1762*4882a593Smuzhiyun 		 * in case this fails.
1763*4882a593Smuzhiyun 		 */
1764*4882a593Smuzhiyun 		tegra_dc_wait_idle(dc, 100);
1765*4882a593Smuzhiyun 	}
1766*4882a593Smuzhiyun 
1767*4882a593Smuzhiyun 	/*
1768*4882a593Smuzhiyun 	 * This should really be part of the RGB encoder driver, but clearing
1769*4882a593Smuzhiyun 	 * these bits has the side-effect of stopping the display controller.
1770*4882a593Smuzhiyun 	 * When that happens no VBLANK interrupts will be raised. At the same
1771*4882a593Smuzhiyun 	 * time the encoder is disabled before the display controller, so the
1772*4882a593Smuzhiyun 	 * above code is always going to timeout waiting for the controller
1773*4882a593Smuzhiyun 	 * to go idle.
1774*4882a593Smuzhiyun 	 *
1775*4882a593Smuzhiyun 	 * Given the close coupling between the RGB encoder and the display
1776*4882a593Smuzhiyun 	 * controller doing it here is still kind of okay. None of the other
1777*4882a593Smuzhiyun 	 * encoder drivers require these bits to be cleared.
1778*4882a593Smuzhiyun 	 *
1779*4882a593Smuzhiyun 	 * XXX: Perhaps given that the display controller is switched off at
1780*4882a593Smuzhiyun 	 * this point anyway maybe clearing these bits isn't even useful for
1781*4882a593Smuzhiyun 	 * the RGB encoder?
1782*4882a593Smuzhiyun 	 */
1783*4882a593Smuzhiyun 	if (dc->rgb) {
1784*4882a593Smuzhiyun 		value = tegra_dc_readl(dc, DC_CMD_DISPLAY_POWER_CONTROL);
1785*4882a593Smuzhiyun 		value &= ~(PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
1786*4882a593Smuzhiyun 			   PW4_ENABLE | PM0_ENABLE | PM1_ENABLE);
1787*4882a593Smuzhiyun 		tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
1788*4882a593Smuzhiyun 	}
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	tegra_dc_stats_reset(&dc->stats);
1791*4882a593Smuzhiyun 	drm_crtc_vblank_off(crtc);
1792*4882a593Smuzhiyun 
1793*4882a593Smuzhiyun 	spin_lock_irq(&crtc->dev->event_lock);
1794*4882a593Smuzhiyun 
1795*4882a593Smuzhiyun 	if (crtc->state->event) {
1796*4882a593Smuzhiyun 		drm_crtc_send_vblank_event(crtc, crtc->state->event);
1797*4882a593Smuzhiyun 		crtc->state->event = NULL;
1798*4882a593Smuzhiyun 	}
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun 	spin_unlock_irq(&crtc->dev->event_lock);
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 	err = host1x_client_suspend(&dc->client);
1803*4882a593Smuzhiyun 	if (err < 0)
1804*4882a593Smuzhiyun 		dev_err(dc->dev, "failed to suspend: %d\n", err);
1805*4882a593Smuzhiyun }
1806*4882a593Smuzhiyun 
tegra_crtc_atomic_enable(struct drm_crtc * crtc,struct drm_crtc_state * old_state)1807*4882a593Smuzhiyun static void tegra_crtc_atomic_enable(struct drm_crtc *crtc,
1808*4882a593Smuzhiyun 				     struct drm_crtc_state *old_state)
1809*4882a593Smuzhiyun {
1810*4882a593Smuzhiyun 	struct drm_display_mode *mode = &crtc->state->adjusted_mode;
1811*4882a593Smuzhiyun 	struct tegra_dc_state *state = to_dc_state(crtc->state);
1812*4882a593Smuzhiyun 	struct tegra_dc *dc = to_tegra_dc(crtc);
1813*4882a593Smuzhiyun 	u32 value;
1814*4882a593Smuzhiyun 	int err;
1815*4882a593Smuzhiyun 
1816*4882a593Smuzhiyun 	err = host1x_client_resume(&dc->client);
1817*4882a593Smuzhiyun 	if (err < 0) {
1818*4882a593Smuzhiyun 		dev_err(dc->dev, "failed to resume: %d\n", err);
1819*4882a593Smuzhiyun 		return;
1820*4882a593Smuzhiyun 	}
1821*4882a593Smuzhiyun 
1822*4882a593Smuzhiyun 	/* initialize display controller */
1823*4882a593Smuzhiyun 	if (dc->syncpt) {
1824*4882a593Smuzhiyun 		u32 syncpt = host1x_syncpt_id(dc->syncpt), enable;
1825*4882a593Smuzhiyun 
1826*4882a593Smuzhiyun 		if (dc->soc->has_nvdisplay)
1827*4882a593Smuzhiyun 			enable = 1 << 31;
1828*4882a593Smuzhiyun 		else
1829*4882a593Smuzhiyun 			enable = 1 << 8;
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 		value = SYNCPT_CNTRL_NO_STALL;
1832*4882a593Smuzhiyun 		tegra_dc_writel(dc, value, DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
1833*4882a593Smuzhiyun 
1834*4882a593Smuzhiyun 		value = enable | syncpt;
1835*4882a593Smuzhiyun 		tegra_dc_writel(dc, value, DC_CMD_CONT_SYNCPT_VSYNC);
1836*4882a593Smuzhiyun 	}
1837*4882a593Smuzhiyun 
1838*4882a593Smuzhiyun 	if (dc->soc->has_nvdisplay) {
1839*4882a593Smuzhiyun 		value = DSC_TO_UF_INT | DSC_BBUF_UF_INT | DSC_RBUF_UF_INT |
1840*4882a593Smuzhiyun 			DSC_OBUF_UF_INT;
1841*4882a593Smuzhiyun 		tegra_dc_writel(dc, value, DC_CMD_INT_TYPE);
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun 		value = DSC_TO_UF_INT | DSC_BBUF_UF_INT | DSC_RBUF_UF_INT |
1844*4882a593Smuzhiyun 			DSC_OBUF_UF_INT | SD3_BUCKET_WALK_DONE_INT |
1845*4882a593Smuzhiyun 			HEAD_UF_INT | MSF_INT | REG_TMOUT_INT |
1846*4882a593Smuzhiyun 			REGION_CRC_INT | V_PULSE2_INT | V_PULSE3_INT |
1847*4882a593Smuzhiyun 			VBLANK_INT | FRAME_END_INT;
1848*4882a593Smuzhiyun 		tegra_dc_writel(dc, value, DC_CMD_INT_POLARITY);
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 		value = SD3_BUCKET_WALK_DONE_INT | HEAD_UF_INT | VBLANK_INT |
1851*4882a593Smuzhiyun 			FRAME_END_INT;
1852*4882a593Smuzhiyun 		tegra_dc_writel(dc, value, DC_CMD_INT_ENABLE);
1853*4882a593Smuzhiyun 
1854*4882a593Smuzhiyun 		value = HEAD_UF_INT | REG_TMOUT_INT | FRAME_END_INT;
1855*4882a593Smuzhiyun 		tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
1856*4882a593Smuzhiyun 
1857*4882a593Smuzhiyun 		tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS);
1858*4882a593Smuzhiyun 	} else {
1859*4882a593Smuzhiyun 		value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
1860*4882a593Smuzhiyun 			WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
1861*4882a593Smuzhiyun 		tegra_dc_writel(dc, value, DC_CMD_INT_TYPE);
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun 		value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
1864*4882a593Smuzhiyun 			WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
1865*4882a593Smuzhiyun 		tegra_dc_writel(dc, value, DC_CMD_INT_POLARITY);
1866*4882a593Smuzhiyun 
1867*4882a593Smuzhiyun 		/* initialize timer */
1868*4882a593Smuzhiyun 		value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(0x20) |
1869*4882a593Smuzhiyun 			WINDOW_B_THRESHOLD(0x20) | WINDOW_C_THRESHOLD(0x20);
1870*4882a593Smuzhiyun 		tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY);
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun 		value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(1) |
1873*4882a593Smuzhiyun 			WINDOW_B_THRESHOLD(1) | WINDOW_C_THRESHOLD(1);
1874*4882a593Smuzhiyun 		tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
1875*4882a593Smuzhiyun 
1876*4882a593Smuzhiyun 		value = VBLANK_INT | WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
1877*4882a593Smuzhiyun 			WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
1878*4882a593Smuzhiyun 		tegra_dc_writel(dc, value, DC_CMD_INT_ENABLE);
1879*4882a593Smuzhiyun 
1880*4882a593Smuzhiyun 		value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
1881*4882a593Smuzhiyun 			WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
1882*4882a593Smuzhiyun 		tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
1883*4882a593Smuzhiyun 	}
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun 	if (dc->soc->supports_background_color)
1886*4882a593Smuzhiyun 		tegra_dc_writel(dc, 0, DC_DISP_BLEND_BACKGROUND_COLOR);
1887*4882a593Smuzhiyun 	else
1888*4882a593Smuzhiyun 		tegra_dc_writel(dc, 0, DC_DISP_BORDER_COLOR);
1889*4882a593Smuzhiyun 
1890*4882a593Smuzhiyun 	/* apply PLL and pixel clock changes */
1891*4882a593Smuzhiyun 	tegra_dc_commit_state(dc, state);
1892*4882a593Smuzhiyun 
1893*4882a593Smuzhiyun 	/* program display mode */
1894*4882a593Smuzhiyun 	tegra_dc_set_timings(dc, mode);
1895*4882a593Smuzhiyun 
1896*4882a593Smuzhiyun 	/* interlacing isn't supported yet, so disable it */
1897*4882a593Smuzhiyun 	if (dc->soc->supports_interlacing) {
1898*4882a593Smuzhiyun 		value = tegra_dc_readl(dc, DC_DISP_INTERLACE_CONTROL);
1899*4882a593Smuzhiyun 		value &= ~INTERLACE_ENABLE;
1900*4882a593Smuzhiyun 		tegra_dc_writel(dc, value, DC_DISP_INTERLACE_CONTROL);
1901*4882a593Smuzhiyun 	}
1902*4882a593Smuzhiyun 
1903*4882a593Smuzhiyun 	value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND);
1904*4882a593Smuzhiyun 	value &= ~DISP_CTRL_MODE_MASK;
1905*4882a593Smuzhiyun 	value |= DISP_CTRL_MODE_C_DISPLAY;
1906*4882a593Smuzhiyun 	tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
1907*4882a593Smuzhiyun 
1908*4882a593Smuzhiyun 	if (!dc->soc->has_nvdisplay) {
1909*4882a593Smuzhiyun 		value = tegra_dc_readl(dc, DC_CMD_DISPLAY_POWER_CONTROL);
1910*4882a593Smuzhiyun 		value |= PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
1911*4882a593Smuzhiyun 			 PW4_ENABLE | PM0_ENABLE | PM1_ENABLE;
1912*4882a593Smuzhiyun 		tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
1913*4882a593Smuzhiyun 	}
1914*4882a593Smuzhiyun 
1915*4882a593Smuzhiyun 	/* enable underflow reporting and display red for missing pixels */
1916*4882a593Smuzhiyun 	if (dc->soc->has_nvdisplay) {
1917*4882a593Smuzhiyun 		value = UNDERFLOW_MODE_RED | UNDERFLOW_REPORT_ENABLE;
1918*4882a593Smuzhiyun 		tegra_dc_writel(dc, value, DC_COM_RG_UNDERFLOW);
1919*4882a593Smuzhiyun 	}
1920*4882a593Smuzhiyun 
1921*4882a593Smuzhiyun 	tegra_dc_commit(dc);
1922*4882a593Smuzhiyun 
1923*4882a593Smuzhiyun 	drm_crtc_vblank_on(crtc);
1924*4882a593Smuzhiyun }
1925*4882a593Smuzhiyun 
tegra_crtc_atomic_begin(struct drm_crtc * crtc,struct drm_crtc_state * old_crtc_state)1926*4882a593Smuzhiyun static void tegra_crtc_atomic_begin(struct drm_crtc *crtc,
1927*4882a593Smuzhiyun 				    struct drm_crtc_state *old_crtc_state)
1928*4882a593Smuzhiyun {
1929*4882a593Smuzhiyun 	unsigned long flags;
1930*4882a593Smuzhiyun 
1931*4882a593Smuzhiyun 	if (crtc->state->event) {
1932*4882a593Smuzhiyun 		spin_lock_irqsave(&crtc->dev->event_lock, flags);
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun 		if (drm_crtc_vblank_get(crtc) != 0)
1935*4882a593Smuzhiyun 			drm_crtc_send_vblank_event(crtc, crtc->state->event);
1936*4882a593Smuzhiyun 		else
1937*4882a593Smuzhiyun 			drm_crtc_arm_vblank_event(crtc, crtc->state->event);
1938*4882a593Smuzhiyun 
1939*4882a593Smuzhiyun 		spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
1940*4882a593Smuzhiyun 
1941*4882a593Smuzhiyun 		crtc->state->event = NULL;
1942*4882a593Smuzhiyun 	}
1943*4882a593Smuzhiyun }
1944*4882a593Smuzhiyun 
tegra_crtc_atomic_flush(struct drm_crtc * crtc,struct drm_crtc_state * old_crtc_state)1945*4882a593Smuzhiyun static void tegra_crtc_atomic_flush(struct drm_crtc *crtc,
1946*4882a593Smuzhiyun 				    struct drm_crtc_state *old_crtc_state)
1947*4882a593Smuzhiyun {
1948*4882a593Smuzhiyun 	struct tegra_dc_state *state = to_dc_state(crtc->state);
1949*4882a593Smuzhiyun 	struct tegra_dc *dc = to_tegra_dc(crtc);
1950*4882a593Smuzhiyun 	u32 value;
1951*4882a593Smuzhiyun 
1952*4882a593Smuzhiyun 	value = state->planes << 8 | GENERAL_UPDATE;
1953*4882a593Smuzhiyun 	tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
1954*4882a593Smuzhiyun 	value = tegra_dc_readl(dc, DC_CMD_STATE_CONTROL);
1955*4882a593Smuzhiyun 
1956*4882a593Smuzhiyun 	value = state->planes | GENERAL_ACT_REQ;
1957*4882a593Smuzhiyun 	tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
1958*4882a593Smuzhiyun 	value = tegra_dc_readl(dc, DC_CMD_STATE_CONTROL);
1959*4882a593Smuzhiyun }
1960*4882a593Smuzhiyun 
1961*4882a593Smuzhiyun static const struct drm_crtc_helper_funcs tegra_crtc_helper_funcs = {
1962*4882a593Smuzhiyun 	.atomic_begin = tegra_crtc_atomic_begin,
1963*4882a593Smuzhiyun 	.atomic_flush = tegra_crtc_atomic_flush,
1964*4882a593Smuzhiyun 	.atomic_enable = tegra_crtc_atomic_enable,
1965*4882a593Smuzhiyun 	.atomic_disable = tegra_crtc_atomic_disable,
1966*4882a593Smuzhiyun };
1967*4882a593Smuzhiyun 
tegra_dc_irq(int irq,void * data)1968*4882a593Smuzhiyun static irqreturn_t tegra_dc_irq(int irq, void *data)
1969*4882a593Smuzhiyun {
1970*4882a593Smuzhiyun 	struct tegra_dc *dc = data;
1971*4882a593Smuzhiyun 	unsigned long status;
1972*4882a593Smuzhiyun 
1973*4882a593Smuzhiyun 	status = tegra_dc_readl(dc, DC_CMD_INT_STATUS);
1974*4882a593Smuzhiyun 	tegra_dc_writel(dc, status, DC_CMD_INT_STATUS);
1975*4882a593Smuzhiyun 
1976*4882a593Smuzhiyun 	if (status & FRAME_END_INT) {
1977*4882a593Smuzhiyun 		/*
1978*4882a593Smuzhiyun 		dev_dbg(dc->dev, "%s(): frame end\n", __func__);
1979*4882a593Smuzhiyun 		*/
1980*4882a593Smuzhiyun 		dc->stats.frames++;
1981*4882a593Smuzhiyun 	}
1982*4882a593Smuzhiyun 
1983*4882a593Smuzhiyun 	if (status & VBLANK_INT) {
1984*4882a593Smuzhiyun 		/*
1985*4882a593Smuzhiyun 		dev_dbg(dc->dev, "%s(): vertical blank\n", __func__);
1986*4882a593Smuzhiyun 		*/
1987*4882a593Smuzhiyun 		drm_crtc_handle_vblank(&dc->base);
1988*4882a593Smuzhiyun 		dc->stats.vblank++;
1989*4882a593Smuzhiyun 	}
1990*4882a593Smuzhiyun 
1991*4882a593Smuzhiyun 	if (status & (WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT)) {
1992*4882a593Smuzhiyun 		/*
1993*4882a593Smuzhiyun 		dev_dbg(dc->dev, "%s(): underflow\n", __func__);
1994*4882a593Smuzhiyun 		*/
1995*4882a593Smuzhiyun 		dc->stats.underflow++;
1996*4882a593Smuzhiyun 	}
1997*4882a593Smuzhiyun 
1998*4882a593Smuzhiyun 	if (status & (WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT)) {
1999*4882a593Smuzhiyun 		/*
2000*4882a593Smuzhiyun 		dev_dbg(dc->dev, "%s(): overflow\n", __func__);
2001*4882a593Smuzhiyun 		*/
2002*4882a593Smuzhiyun 		dc->stats.overflow++;
2003*4882a593Smuzhiyun 	}
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun 	if (status & HEAD_UF_INT) {
2006*4882a593Smuzhiyun 		dev_dbg_ratelimited(dc->dev, "%s(): head underflow\n", __func__);
2007*4882a593Smuzhiyun 		dc->stats.underflow++;
2008*4882a593Smuzhiyun 	}
2009*4882a593Smuzhiyun 
2010*4882a593Smuzhiyun 	return IRQ_HANDLED;
2011*4882a593Smuzhiyun }
2012*4882a593Smuzhiyun 
tegra_dc_has_window_groups(struct tegra_dc * dc)2013*4882a593Smuzhiyun static bool tegra_dc_has_window_groups(struct tegra_dc *dc)
2014*4882a593Smuzhiyun {
2015*4882a593Smuzhiyun 	unsigned int i;
2016*4882a593Smuzhiyun 
2017*4882a593Smuzhiyun 	if (!dc->soc->wgrps)
2018*4882a593Smuzhiyun 		return true;
2019*4882a593Smuzhiyun 
2020*4882a593Smuzhiyun 	for (i = 0; i < dc->soc->num_wgrps; i++) {
2021*4882a593Smuzhiyun 		const struct tegra_windowgroup_soc *wgrp = &dc->soc->wgrps[i];
2022*4882a593Smuzhiyun 
2023*4882a593Smuzhiyun 		if (wgrp->dc == dc->pipe && wgrp->num_windows > 0)
2024*4882a593Smuzhiyun 			return true;
2025*4882a593Smuzhiyun 	}
2026*4882a593Smuzhiyun 
2027*4882a593Smuzhiyun 	return false;
2028*4882a593Smuzhiyun }
2029*4882a593Smuzhiyun 
tegra_dc_init(struct host1x_client * client)2030*4882a593Smuzhiyun static int tegra_dc_init(struct host1x_client *client)
2031*4882a593Smuzhiyun {
2032*4882a593Smuzhiyun 	struct drm_device *drm = dev_get_drvdata(client->host);
2033*4882a593Smuzhiyun 	unsigned long flags = HOST1X_SYNCPT_CLIENT_MANAGED;
2034*4882a593Smuzhiyun 	struct tegra_dc *dc = host1x_client_to_dc(client);
2035*4882a593Smuzhiyun 	struct tegra_drm *tegra = drm->dev_private;
2036*4882a593Smuzhiyun 	struct drm_plane *primary = NULL;
2037*4882a593Smuzhiyun 	struct drm_plane *cursor = NULL;
2038*4882a593Smuzhiyun 	int err;
2039*4882a593Smuzhiyun 
2040*4882a593Smuzhiyun 	/*
2041*4882a593Smuzhiyun 	 * XXX do not register DCs with no window groups because we cannot
2042*4882a593Smuzhiyun 	 * assign a primary plane to them, which in turn will cause KMS to
2043*4882a593Smuzhiyun 	 * crash.
2044*4882a593Smuzhiyun 	 */
2045*4882a593Smuzhiyun 	if (!tegra_dc_has_window_groups(dc))
2046*4882a593Smuzhiyun 		return 0;
2047*4882a593Smuzhiyun 
2048*4882a593Smuzhiyun 	/*
2049*4882a593Smuzhiyun 	 * Set the display hub as the host1x client parent for the display
2050*4882a593Smuzhiyun 	 * controller. This is needed for the runtime reference counting that
2051*4882a593Smuzhiyun 	 * ensures the display hub is always powered when any of the display
2052*4882a593Smuzhiyun 	 * controllers are.
2053*4882a593Smuzhiyun 	 */
2054*4882a593Smuzhiyun 	if (dc->soc->has_nvdisplay)
2055*4882a593Smuzhiyun 		client->parent = &tegra->hub->client;
2056*4882a593Smuzhiyun 
2057*4882a593Smuzhiyun 	dc->syncpt = host1x_syncpt_request(client, flags);
2058*4882a593Smuzhiyun 	if (!dc->syncpt)
2059*4882a593Smuzhiyun 		dev_warn(dc->dev, "failed to allocate syncpoint\n");
2060*4882a593Smuzhiyun 
2061*4882a593Smuzhiyun 	err = host1x_client_iommu_attach(client);
2062*4882a593Smuzhiyun 	if (err < 0 && err != -ENODEV) {
2063*4882a593Smuzhiyun 		dev_err(client->dev, "failed to attach to domain: %d\n", err);
2064*4882a593Smuzhiyun 		return err;
2065*4882a593Smuzhiyun 	}
2066*4882a593Smuzhiyun 
2067*4882a593Smuzhiyun 	if (dc->soc->wgrps)
2068*4882a593Smuzhiyun 		primary = tegra_dc_add_shared_planes(drm, dc);
2069*4882a593Smuzhiyun 	else
2070*4882a593Smuzhiyun 		primary = tegra_dc_add_planes(drm, dc);
2071*4882a593Smuzhiyun 
2072*4882a593Smuzhiyun 	if (IS_ERR(primary)) {
2073*4882a593Smuzhiyun 		err = PTR_ERR(primary);
2074*4882a593Smuzhiyun 		goto cleanup;
2075*4882a593Smuzhiyun 	}
2076*4882a593Smuzhiyun 
2077*4882a593Smuzhiyun 	if (dc->soc->supports_cursor) {
2078*4882a593Smuzhiyun 		cursor = tegra_dc_cursor_plane_create(drm, dc);
2079*4882a593Smuzhiyun 		if (IS_ERR(cursor)) {
2080*4882a593Smuzhiyun 			err = PTR_ERR(cursor);
2081*4882a593Smuzhiyun 			goto cleanup;
2082*4882a593Smuzhiyun 		}
2083*4882a593Smuzhiyun 	} else {
2084*4882a593Smuzhiyun 		/* dedicate one overlay to mouse cursor */
2085*4882a593Smuzhiyun 		cursor = tegra_dc_overlay_plane_create(drm, dc, 2, true);
2086*4882a593Smuzhiyun 		if (IS_ERR(cursor)) {
2087*4882a593Smuzhiyun 			err = PTR_ERR(cursor);
2088*4882a593Smuzhiyun 			goto cleanup;
2089*4882a593Smuzhiyun 		}
2090*4882a593Smuzhiyun 	}
2091*4882a593Smuzhiyun 
2092*4882a593Smuzhiyun 	err = drm_crtc_init_with_planes(drm, &dc->base, primary, cursor,
2093*4882a593Smuzhiyun 					&tegra_crtc_funcs, NULL);
2094*4882a593Smuzhiyun 	if (err < 0)
2095*4882a593Smuzhiyun 		goto cleanup;
2096*4882a593Smuzhiyun 
2097*4882a593Smuzhiyun 	drm_crtc_helper_add(&dc->base, &tegra_crtc_helper_funcs);
2098*4882a593Smuzhiyun 
2099*4882a593Smuzhiyun 	/*
2100*4882a593Smuzhiyun 	 * Keep track of the minimum pitch alignment across all display
2101*4882a593Smuzhiyun 	 * controllers.
2102*4882a593Smuzhiyun 	 */
2103*4882a593Smuzhiyun 	if (dc->soc->pitch_align > tegra->pitch_align)
2104*4882a593Smuzhiyun 		tegra->pitch_align = dc->soc->pitch_align;
2105*4882a593Smuzhiyun 
2106*4882a593Smuzhiyun 	err = tegra_dc_rgb_init(drm, dc);
2107*4882a593Smuzhiyun 	if (err < 0 && err != -ENODEV) {
2108*4882a593Smuzhiyun 		dev_err(dc->dev, "failed to initialize RGB output: %d\n", err);
2109*4882a593Smuzhiyun 		goto cleanup;
2110*4882a593Smuzhiyun 	}
2111*4882a593Smuzhiyun 
2112*4882a593Smuzhiyun 	err = devm_request_irq(dc->dev, dc->irq, tegra_dc_irq, 0,
2113*4882a593Smuzhiyun 			       dev_name(dc->dev), dc);
2114*4882a593Smuzhiyun 	if (err < 0) {
2115*4882a593Smuzhiyun 		dev_err(dc->dev, "failed to request IRQ#%u: %d\n", dc->irq,
2116*4882a593Smuzhiyun 			err);
2117*4882a593Smuzhiyun 		goto cleanup;
2118*4882a593Smuzhiyun 	}
2119*4882a593Smuzhiyun 
2120*4882a593Smuzhiyun 	/*
2121*4882a593Smuzhiyun 	 * Inherit the DMA parameters (such as maximum segment size) from the
2122*4882a593Smuzhiyun 	 * parent host1x device.
2123*4882a593Smuzhiyun 	 */
2124*4882a593Smuzhiyun 	client->dev->dma_parms = client->host->dma_parms;
2125*4882a593Smuzhiyun 
2126*4882a593Smuzhiyun 	return 0;
2127*4882a593Smuzhiyun 
2128*4882a593Smuzhiyun cleanup:
2129*4882a593Smuzhiyun 	if (!IS_ERR_OR_NULL(cursor))
2130*4882a593Smuzhiyun 		drm_plane_cleanup(cursor);
2131*4882a593Smuzhiyun 
2132*4882a593Smuzhiyun 	if (!IS_ERR(primary))
2133*4882a593Smuzhiyun 		drm_plane_cleanup(primary);
2134*4882a593Smuzhiyun 
2135*4882a593Smuzhiyun 	host1x_client_iommu_detach(client);
2136*4882a593Smuzhiyun 	host1x_syncpt_free(dc->syncpt);
2137*4882a593Smuzhiyun 
2138*4882a593Smuzhiyun 	return err;
2139*4882a593Smuzhiyun }
2140*4882a593Smuzhiyun 
tegra_dc_exit(struct host1x_client * client)2141*4882a593Smuzhiyun static int tegra_dc_exit(struct host1x_client *client)
2142*4882a593Smuzhiyun {
2143*4882a593Smuzhiyun 	struct tegra_dc *dc = host1x_client_to_dc(client);
2144*4882a593Smuzhiyun 	int err;
2145*4882a593Smuzhiyun 
2146*4882a593Smuzhiyun 	if (!tegra_dc_has_window_groups(dc))
2147*4882a593Smuzhiyun 		return 0;
2148*4882a593Smuzhiyun 
2149*4882a593Smuzhiyun 	/* avoid a dangling pointer just in case this disappears */
2150*4882a593Smuzhiyun 	client->dev->dma_parms = NULL;
2151*4882a593Smuzhiyun 
2152*4882a593Smuzhiyun 	devm_free_irq(dc->dev, dc->irq, dc);
2153*4882a593Smuzhiyun 
2154*4882a593Smuzhiyun 	err = tegra_dc_rgb_exit(dc);
2155*4882a593Smuzhiyun 	if (err) {
2156*4882a593Smuzhiyun 		dev_err(dc->dev, "failed to shutdown RGB output: %d\n", err);
2157*4882a593Smuzhiyun 		return err;
2158*4882a593Smuzhiyun 	}
2159*4882a593Smuzhiyun 
2160*4882a593Smuzhiyun 	host1x_client_iommu_detach(client);
2161*4882a593Smuzhiyun 	host1x_syncpt_free(dc->syncpt);
2162*4882a593Smuzhiyun 
2163*4882a593Smuzhiyun 	return 0;
2164*4882a593Smuzhiyun }
2165*4882a593Smuzhiyun 
tegra_dc_runtime_suspend(struct host1x_client * client)2166*4882a593Smuzhiyun static int tegra_dc_runtime_suspend(struct host1x_client *client)
2167*4882a593Smuzhiyun {
2168*4882a593Smuzhiyun 	struct tegra_dc *dc = host1x_client_to_dc(client);
2169*4882a593Smuzhiyun 	struct device *dev = client->dev;
2170*4882a593Smuzhiyun 	int err;
2171*4882a593Smuzhiyun 
2172*4882a593Smuzhiyun 	err = reset_control_assert(dc->rst);
2173*4882a593Smuzhiyun 	if (err < 0) {
2174*4882a593Smuzhiyun 		dev_err(dev, "failed to assert reset: %d\n", err);
2175*4882a593Smuzhiyun 		return err;
2176*4882a593Smuzhiyun 	}
2177*4882a593Smuzhiyun 
2178*4882a593Smuzhiyun 	if (dc->soc->has_powergate)
2179*4882a593Smuzhiyun 		tegra_powergate_power_off(dc->powergate);
2180*4882a593Smuzhiyun 
2181*4882a593Smuzhiyun 	clk_disable_unprepare(dc->clk);
2182*4882a593Smuzhiyun 	pm_runtime_put_sync(dev);
2183*4882a593Smuzhiyun 
2184*4882a593Smuzhiyun 	return 0;
2185*4882a593Smuzhiyun }
2186*4882a593Smuzhiyun 
tegra_dc_runtime_resume(struct host1x_client * client)2187*4882a593Smuzhiyun static int tegra_dc_runtime_resume(struct host1x_client *client)
2188*4882a593Smuzhiyun {
2189*4882a593Smuzhiyun 	struct tegra_dc *dc = host1x_client_to_dc(client);
2190*4882a593Smuzhiyun 	struct device *dev = client->dev;
2191*4882a593Smuzhiyun 	int err;
2192*4882a593Smuzhiyun 
2193*4882a593Smuzhiyun 	err = pm_runtime_resume_and_get(dev);
2194*4882a593Smuzhiyun 	if (err < 0) {
2195*4882a593Smuzhiyun 		dev_err(dev, "failed to get runtime PM: %d\n", err);
2196*4882a593Smuzhiyun 		return err;
2197*4882a593Smuzhiyun 	}
2198*4882a593Smuzhiyun 
2199*4882a593Smuzhiyun 	if (dc->soc->has_powergate) {
2200*4882a593Smuzhiyun 		err = tegra_powergate_sequence_power_up(dc->powergate, dc->clk,
2201*4882a593Smuzhiyun 							dc->rst);
2202*4882a593Smuzhiyun 		if (err < 0) {
2203*4882a593Smuzhiyun 			dev_err(dev, "failed to power partition: %d\n", err);
2204*4882a593Smuzhiyun 			goto put_rpm;
2205*4882a593Smuzhiyun 		}
2206*4882a593Smuzhiyun 	} else {
2207*4882a593Smuzhiyun 		err = clk_prepare_enable(dc->clk);
2208*4882a593Smuzhiyun 		if (err < 0) {
2209*4882a593Smuzhiyun 			dev_err(dev, "failed to enable clock: %d\n", err);
2210*4882a593Smuzhiyun 			goto put_rpm;
2211*4882a593Smuzhiyun 		}
2212*4882a593Smuzhiyun 
2213*4882a593Smuzhiyun 		err = reset_control_deassert(dc->rst);
2214*4882a593Smuzhiyun 		if (err < 0) {
2215*4882a593Smuzhiyun 			dev_err(dev, "failed to deassert reset: %d\n", err);
2216*4882a593Smuzhiyun 			goto disable_clk;
2217*4882a593Smuzhiyun 		}
2218*4882a593Smuzhiyun 	}
2219*4882a593Smuzhiyun 
2220*4882a593Smuzhiyun 	return 0;
2221*4882a593Smuzhiyun 
2222*4882a593Smuzhiyun disable_clk:
2223*4882a593Smuzhiyun 	clk_disable_unprepare(dc->clk);
2224*4882a593Smuzhiyun put_rpm:
2225*4882a593Smuzhiyun 	pm_runtime_put_sync(dev);
2226*4882a593Smuzhiyun 	return err;
2227*4882a593Smuzhiyun }
2228*4882a593Smuzhiyun 
2229*4882a593Smuzhiyun static const struct host1x_client_ops dc_client_ops = {
2230*4882a593Smuzhiyun 	.init = tegra_dc_init,
2231*4882a593Smuzhiyun 	.exit = tegra_dc_exit,
2232*4882a593Smuzhiyun 	.suspend = tegra_dc_runtime_suspend,
2233*4882a593Smuzhiyun 	.resume = tegra_dc_runtime_resume,
2234*4882a593Smuzhiyun };
2235*4882a593Smuzhiyun 
2236*4882a593Smuzhiyun static const struct tegra_dc_soc_info tegra20_dc_soc_info = {
2237*4882a593Smuzhiyun 	.supports_background_color = false,
2238*4882a593Smuzhiyun 	.supports_interlacing = false,
2239*4882a593Smuzhiyun 	.supports_cursor = false,
2240*4882a593Smuzhiyun 	.supports_block_linear = false,
2241*4882a593Smuzhiyun 	.has_legacy_blending = true,
2242*4882a593Smuzhiyun 	.pitch_align = 8,
2243*4882a593Smuzhiyun 	.has_powergate = false,
2244*4882a593Smuzhiyun 	.coupled_pm = true,
2245*4882a593Smuzhiyun 	.has_nvdisplay = false,
2246*4882a593Smuzhiyun 	.num_primary_formats = ARRAY_SIZE(tegra20_primary_formats),
2247*4882a593Smuzhiyun 	.primary_formats = tegra20_primary_formats,
2248*4882a593Smuzhiyun 	.num_overlay_formats = ARRAY_SIZE(tegra20_overlay_formats),
2249*4882a593Smuzhiyun 	.overlay_formats = tegra20_overlay_formats,
2250*4882a593Smuzhiyun 	.modifiers = tegra20_modifiers,
2251*4882a593Smuzhiyun 	.has_win_a_without_filters = true,
2252*4882a593Smuzhiyun 	.has_win_c_without_vert_filter = true,
2253*4882a593Smuzhiyun };
2254*4882a593Smuzhiyun 
2255*4882a593Smuzhiyun static const struct tegra_dc_soc_info tegra30_dc_soc_info = {
2256*4882a593Smuzhiyun 	.supports_background_color = false,
2257*4882a593Smuzhiyun 	.supports_interlacing = false,
2258*4882a593Smuzhiyun 	.supports_cursor = false,
2259*4882a593Smuzhiyun 	.supports_block_linear = false,
2260*4882a593Smuzhiyun 	.has_legacy_blending = true,
2261*4882a593Smuzhiyun 	.pitch_align = 8,
2262*4882a593Smuzhiyun 	.has_powergate = false,
2263*4882a593Smuzhiyun 	.coupled_pm = false,
2264*4882a593Smuzhiyun 	.has_nvdisplay = false,
2265*4882a593Smuzhiyun 	.num_primary_formats = ARRAY_SIZE(tegra20_primary_formats),
2266*4882a593Smuzhiyun 	.primary_formats = tegra20_primary_formats,
2267*4882a593Smuzhiyun 	.num_overlay_formats = ARRAY_SIZE(tegra20_overlay_formats),
2268*4882a593Smuzhiyun 	.overlay_formats = tegra20_overlay_formats,
2269*4882a593Smuzhiyun 	.modifiers = tegra20_modifiers,
2270*4882a593Smuzhiyun 	.has_win_a_without_filters = false,
2271*4882a593Smuzhiyun 	.has_win_c_without_vert_filter = false,
2272*4882a593Smuzhiyun };
2273*4882a593Smuzhiyun 
2274*4882a593Smuzhiyun static const struct tegra_dc_soc_info tegra114_dc_soc_info = {
2275*4882a593Smuzhiyun 	.supports_background_color = false,
2276*4882a593Smuzhiyun 	.supports_interlacing = false,
2277*4882a593Smuzhiyun 	.supports_cursor = false,
2278*4882a593Smuzhiyun 	.supports_block_linear = false,
2279*4882a593Smuzhiyun 	.has_legacy_blending = true,
2280*4882a593Smuzhiyun 	.pitch_align = 64,
2281*4882a593Smuzhiyun 	.has_powergate = true,
2282*4882a593Smuzhiyun 	.coupled_pm = false,
2283*4882a593Smuzhiyun 	.has_nvdisplay = false,
2284*4882a593Smuzhiyun 	.num_primary_formats = ARRAY_SIZE(tegra114_primary_formats),
2285*4882a593Smuzhiyun 	.primary_formats = tegra114_primary_formats,
2286*4882a593Smuzhiyun 	.num_overlay_formats = ARRAY_SIZE(tegra114_overlay_formats),
2287*4882a593Smuzhiyun 	.overlay_formats = tegra114_overlay_formats,
2288*4882a593Smuzhiyun 	.modifiers = tegra20_modifiers,
2289*4882a593Smuzhiyun 	.has_win_a_without_filters = false,
2290*4882a593Smuzhiyun 	.has_win_c_without_vert_filter = false,
2291*4882a593Smuzhiyun };
2292*4882a593Smuzhiyun 
2293*4882a593Smuzhiyun static const struct tegra_dc_soc_info tegra124_dc_soc_info = {
2294*4882a593Smuzhiyun 	.supports_background_color = true,
2295*4882a593Smuzhiyun 	.supports_interlacing = true,
2296*4882a593Smuzhiyun 	.supports_cursor = true,
2297*4882a593Smuzhiyun 	.supports_block_linear = true,
2298*4882a593Smuzhiyun 	.has_legacy_blending = false,
2299*4882a593Smuzhiyun 	.pitch_align = 64,
2300*4882a593Smuzhiyun 	.has_powergate = true,
2301*4882a593Smuzhiyun 	.coupled_pm = false,
2302*4882a593Smuzhiyun 	.has_nvdisplay = false,
2303*4882a593Smuzhiyun 	.num_primary_formats = ARRAY_SIZE(tegra124_primary_formats),
2304*4882a593Smuzhiyun 	.primary_formats = tegra124_primary_formats,
2305*4882a593Smuzhiyun 	.num_overlay_formats = ARRAY_SIZE(tegra124_overlay_formats),
2306*4882a593Smuzhiyun 	.overlay_formats = tegra124_overlay_formats,
2307*4882a593Smuzhiyun 	.modifiers = tegra124_modifiers,
2308*4882a593Smuzhiyun 	.has_win_a_without_filters = false,
2309*4882a593Smuzhiyun 	.has_win_c_without_vert_filter = false,
2310*4882a593Smuzhiyun };
2311*4882a593Smuzhiyun 
2312*4882a593Smuzhiyun static const struct tegra_dc_soc_info tegra210_dc_soc_info = {
2313*4882a593Smuzhiyun 	.supports_background_color = true,
2314*4882a593Smuzhiyun 	.supports_interlacing = true,
2315*4882a593Smuzhiyun 	.supports_cursor = true,
2316*4882a593Smuzhiyun 	.supports_block_linear = true,
2317*4882a593Smuzhiyun 	.has_legacy_blending = false,
2318*4882a593Smuzhiyun 	.pitch_align = 64,
2319*4882a593Smuzhiyun 	.has_powergate = true,
2320*4882a593Smuzhiyun 	.coupled_pm = false,
2321*4882a593Smuzhiyun 	.has_nvdisplay = false,
2322*4882a593Smuzhiyun 	.num_primary_formats = ARRAY_SIZE(tegra114_primary_formats),
2323*4882a593Smuzhiyun 	.primary_formats = tegra114_primary_formats,
2324*4882a593Smuzhiyun 	.num_overlay_formats = ARRAY_SIZE(tegra114_overlay_formats),
2325*4882a593Smuzhiyun 	.overlay_formats = tegra114_overlay_formats,
2326*4882a593Smuzhiyun 	.modifiers = tegra124_modifiers,
2327*4882a593Smuzhiyun 	.has_win_a_without_filters = false,
2328*4882a593Smuzhiyun 	.has_win_c_without_vert_filter = false,
2329*4882a593Smuzhiyun };
2330*4882a593Smuzhiyun 
2331*4882a593Smuzhiyun static const struct tegra_windowgroup_soc tegra186_dc_wgrps[] = {
2332*4882a593Smuzhiyun 	{
2333*4882a593Smuzhiyun 		.index = 0,
2334*4882a593Smuzhiyun 		.dc = 0,
2335*4882a593Smuzhiyun 		.windows = (const unsigned int[]) { 0 },
2336*4882a593Smuzhiyun 		.num_windows = 1,
2337*4882a593Smuzhiyun 	}, {
2338*4882a593Smuzhiyun 		.index = 1,
2339*4882a593Smuzhiyun 		.dc = 1,
2340*4882a593Smuzhiyun 		.windows = (const unsigned int[]) { 1 },
2341*4882a593Smuzhiyun 		.num_windows = 1,
2342*4882a593Smuzhiyun 	}, {
2343*4882a593Smuzhiyun 		.index = 2,
2344*4882a593Smuzhiyun 		.dc = 1,
2345*4882a593Smuzhiyun 		.windows = (const unsigned int[]) { 2 },
2346*4882a593Smuzhiyun 		.num_windows = 1,
2347*4882a593Smuzhiyun 	}, {
2348*4882a593Smuzhiyun 		.index = 3,
2349*4882a593Smuzhiyun 		.dc = 2,
2350*4882a593Smuzhiyun 		.windows = (const unsigned int[]) { 3 },
2351*4882a593Smuzhiyun 		.num_windows = 1,
2352*4882a593Smuzhiyun 	}, {
2353*4882a593Smuzhiyun 		.index = 4,
2354*4882a593Smuzhiyun 		.dc = 2,
2355*4882a593Smuzhiyun 		.windows = (const unsigned int[]) { 4 },
2356*4882a593Smuzhiyun 		.num_windows = 1,
2357*4882a593Smuzhiyun 	}, {
2358*4882a593Smuzhiyun 		.index = 5,
2359*4882a593Smuzhiyun 		.dc = 2,
2360*4882a593Smuzhiyun 		.windows = (const unsigned int[]) { 5 },
2361*4882a593Smuzhiyun 		.num_windows = 1,
2362*4882a593Smuzhiyun 	},
2363*4882a593Smuzhiyun };
2364*4882a593Smuzhiyun 
2365*4882a593Smuzhiyun static const struct tegra_dc_soc_info tegra186_dc_soc_info = {
2366*4882a593Smuzhiyun 	.supports_background_color = true,
2367*4882a593Smuzhiyun 	.supports_interlacing = true,
2368*4882a593Smuzhiyun 	.supports_cursor = true,
2369*4882a593Smuzhiyun 	.supports_block_linear = true,
2370*4882a593Smuzhiyun 	.has_legacy_blending = false,
2371*4882a593Smuzhiyun 	.pitch_align = 64,
2372*4882a593Smuzhiyun 	.has_powergate = false,
2373*4882a593Smuzhiyun 	.coupled_pm = false,
2374*4882a593Smuzhiyun 	.has_nvdisplay = true,
2375*4882a593Smuzhiyun 	.wgrps = tegra186_dc_wgrps,
2376*4882a593Smuzhiyun 	.num_wgrps = ARRAY_SIZE(tegra186_dc_wgrps),
2377*4882a593Smuzhiyun };
2378*4882a593Smuzhiyun 
2379*4882a593Smuzhiyun static const struct tegra_windowgroup_soc tegra194_dc_wgrps[] = {
2380*4882a593Smuzhiyun 	{
2381*4882a593Smuzhiyun 		.index = 0,
2382*4882a593Smuzhiyun 		.dc = 0,
2383*4882a593Smuzhiyun 		.windows = (const unsigned int[]) { 0 },
2384*4882a593Smuzhiyun 		.num_windows = 1,
2385*4882a593Smuzhiyun 	}, {
2386*4882a593Smuzhiyun 		.index = 1,
2387*4882a593Smuzhiyun 		.dc = 1,
2388*4882a593Smuzhiyun 		.windows = (const unsigned int[]) { 1 },
2389*4882a593Smuzhiyun 		.num_windows = 1,
2390*4882a593Smuzhiyun 	}, {
2391*4882a593Smuzhiyun 		.index = 2,
2392*4882a593Smuzhiyun 		.dc = 1,
2393*4882a593Smuzhiyun 		.windows = (const unsigned int[]) { 2 },
2394*4882a593Smuzhiyun 		.num_windows = 1,
2395*4882a593Smuzhiyun 	}, {
2396*4882a593Smuzhiyun 		.index = 3,
2397*4882a593Smuzhiyun 		.dc = 2,
2398*4882a593Smuzhiyun 		.windows = (const unsigned int[]) { 3 },
2399*4882a593Smuzhiyun 		.num_windows = 1,
2400*4882a593Smuzhiyun 	}, {
2401*4882a593Smuzhiyun 		.index = 4,
2402*4882a593Smuzhiyun 		.dc = 2,
2403*4882a593Smuzhiyun 		.windows = (const unsigned int[]) { 4 },
2404*4882a593Smuzhiyun 		.num_windows = 1,
2405*4882a593Smuzhiyun 	}, {
2406*4882a593Smuzhiyun 		.index = 5,
2407*4882a593Smuzhiyun 		.dc = 2,
2408*4882a593Smuzhiyun 		.windows = (const unsigned int[]) { 5 },
2409*4882a593Smuzhiyun 		.num_windows = 1,
2410*4882a593Smuzhiyun 	},
2411*4882a593Smuzhiyun };
2412*4882a593Smuzhiyun 
2413*4882a593Smuzhiyun static const struct tegra_dc_soc_info tegra194_dc_soc_info = {
2414*4882a593Smuzhiyun 	.supports_background_color = true,
2415*4882a593Smuzhiyun 	.supports_interlacing = true,
2416*4882a593Smuzhiyun 	.supports_cursor = true,
2417*4882a593Smuzhiyun 	.supports_block_linear = true,
2418*4882a593Smuzhiyun 	.has_legacy_blending = false,
2419*4882a593Smuzhiyun 	.pitch_align = 64,
2420*4882a593Smuzhiyun 	.has_powergate = false,
2421*4882a593Smuzhiyun 	.coupled_pm = false,
2422*4882a593Smuzhiyun 	.has_nvdisplay = true,
2423*4882a593Smuzhiyun 	.wgrps = tegra194_dc_wgrps,
2424*4882a593Smuzhiyun 	.num_wgrps = ARRAY_SIZE(tegra194_dc_wgrps),
2425*4882a593Smuzhiyun };
2426*4882a593Smuzhiyun 
2427*4882a593Smuzhiyun static const struct of_device_id tegra_dc_of_match[] = {
2428*4882a593Smuzhiyun 	{
2429*4882a593Smuzhiyun 		.compatible = "nvidia,tegra194-dc",
2430*4882a593Smuzhiyun 		.data = &tegra194_dc_soc_info,
2431*4882a593Smuzhiyun 	}, {
2432*4882a593Smuzhiyun 		.compatible = "nvidia,tegra186-dc",
2433*4882a593Smuzhiyun 		.data = &tegra186_dc_soc_info,
2434*4882a593Smuzhiyun 	}, {
2435*4882a593Smuzhiyun 		.compatible = "nvidia,tegra210-dc",
2436*4882a593Smuzhiyun 		.data = &tegra210_dc_soc_info,
2437*4882a593Smuzhiyun 	}, {
2438*4882a593Smuzhiyun 		.compatible = "nvidia,tegra124-dc",
2439*4882a593Smuzhiyun 		.data = &tegra124_dc_soc_info,
2440*4882a593Smuzhiyun 	}, {
2441*4882a593Smuzhiyun 		.compatible = "nvidia,tegra114-dc",
2442*4882a593Smuzhiyun 		.data = &tegra114_dc_soc_info,
2443*4882a593Smuzhiyun 	}, {
2444*4882a593Smuzhiyun 		.compatible = "nvidia,tegra30-dc",
2445*4882a593Smuzhiyun 		.data = &tegra30_dc_soc_info,
2446*4882a593Smuzhiyun 	}, {
2447*4882a593Smuzhiyun 		.compatible = "nvidia,tegra20-dc",
2448*4882a593Smuzhiyun 		.data = &tegra20_dc_soc_info,
2449*4882a593Smuzhiyun 	}, {
2450*4882a593Smuzhiyun 		/* sentinel */
2451*4882a593Smuzhiyun 	}
2452*4882a593Smuzhiyun };
2453*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, tegra_dc_of_match);
2454*4882a593Smuzhiyun 
tegra_dc_parse_dt(struct tegra_dc * dc)2455*4882a593Smuzhiyun static int tegra_dc_parse_dt(struct tegra_dc *dc)
2456*4882a593Smuzhiyun {
2457*4882a593Smuzhiyun 	struct device_node *np;
2458*4882a593Smuzhiyun 	u32 value = 0;
2459*4882a593Smuzhiyun 	int err;
2460*4882a593Smuzhiyun 
2461*4882a593Smuzhiyun 	err = of_property_read_u32(dc->dev->of_node, "nvidia,head", &value);
2462*4882a593Smuzhiyun 	if (err < 0) {
2463*4882a593Smuzhiyun 		dev_err(dc->dev, "missing \"nvidia,head\" property\n");
2464*4882a593Smuzhiyun 
2465*4882a593Smuzhiyun 		/*
2466*4882a593Smuzhiyun 		 * If the nvidia,head property isn't present, try to find the
2467*4882a593Smuzhiyun 		 * correct head number by looking up the position of this
2468*4882a593Smuzhiyun 		 * display controller's node within the device tree. Assuming
2469*4882a593Smuzhiyun 		 * that the nodes are ordered properly in the DTS file and
2470*4882a593Smuzhiyun 		 * that the translation into a flattened device tree blob
2471*4882a593Smuzhiyun 		 * preserves that ordering this will actually yield the right
2472*4882a593Smuzhiyun 		 * head number.
2473*4882a593Smuzhiyun 		 *
2474*4882a593Smuzhiyun 		 * If those assumptions don't hold, this will still work for
2475*4882a593Smuzhiyun 		 * cases where only a single display controller is used.
2476*4882a593Smuzhiyun 		 */
2477*4882a593Smuzhiyun 		for_each_matching_node(np, tegra_dc_of_match) {
2478*4882a593Smuzhiyun 			if (np == dc->dev->of_node) {
2479*4882a593Smuzhiyun 				of_node_put(np);
2480*4882a593Smuzhiyun 				break;
2481*4882a593Smuzhiyun 			}
2482*4882a593Smuzhiyun 
2483*4882a593Smuzhiyun 			value++;
2484*4882a593Smuzhiyun 		}
2485*4882a593Smuzhiyun 	}
2486*4882a593Smuzhiyun 
2487*4882a593Smuzhiyun 	dc->pipe = value;
2488*4882a593Smuzhiyun 
2489*4882a593Smuzhiyun 	return 0;
2490*4882a593Smuzhiyun }
2491*4882a593Smuzhiyun 
tegra_dc_match_by_pipe(struct device * dev,const void * data)2492*4882a593Smuzhiyun static int tegra_dc_match_by_pipe(struct device *dev, const void *data)
2493*4882a593Smuzhiyun {
2494*4882a593Smuzhiyun 	struct tegra_dc *dc = dev_get_drvdata(dev);
2495*4882a593Smuzhiyun 	unsigned int pipe = (unsigned long)(void *)data;
2496*4882a593Smuzhiyun 
2497*4882a593Smuzhiyun 	return dc->pipe == pipe;
2498*4882a593Smuzhiyun }
2499*4882a593Smuzhiyun 
tegra_dc_couple(struct tegra_dc * dc)2500*4882a593Smuzhiyun static int tegra_dc_couple(struct tegra_dc *dc)
2501*4882a593Smuzhiyun {
2502*4882a593Smuzhiyun 	/*
2503*4882a593Smuzhiyun 	 * On Tegra20, DC1 requires DC0 to be taken out of reset in order to
2504*4882a593Smuzhiyun 	 * be enabled, otherwise CPU hangs on writing to CMD_DISPLAY_COMMAND /
2505*4882a593Smuzhiyun 	 * POWER_CONTROL registers during CRTC enabling.
2506*4882a593Smuzhiyun 	 */
2507*4882a593Smuzhiyun 	if (dc->soc->coupled_pm && dc->pipe == 1) {
2508*4882a593Smuzhiyun 		struct device *companion;
2509*4882a593Smuzhiyun 		struct tegra_dc *parent;
2510*4882a593Smuzhiyun 
2511*4882a593Smuzhiyun 		companion = driver_find_device(dc->dev->driver, NULL, (const void *)0,
2512*4882a593Smuzhiyun 					       tegra_dc_match_by_pipe);
2513*4882a593Smuzhiyun 		if (!companion)
2514*4882a593Smuzhiyun 			return -EPROBE_DEFER;
2515*4882a593Smuzhiyun 
2516*4882a593Smuzhiyun 		parent = dev_get_drvdata(companion);
2517*4882a593Smuzhiyun 		dc->client.parent = &parent->client;
2518*4882a593Smuzhiyun 
2519*4882a593Smuzhiyun 		dev_dbg(dc->dev, "coupled to %s\n", dev_name(companion));
2520*4882a593Smuzhiyun 	}
2521*4882a593Smuzhiyun 
2522*4882a593Smuzhiyun 	return 0;
2523*4882a593Smuzhiyun }
2524*4882a593Smuzhiyun 
tegra_dc_probe(struct platform_device * pdev)2525*4882a593Smuzhiyun static int tegra_dc_probe(struct platform_device *pdev)
2526*4882a593Smuzhiyun {
2527*4882a593Smuzhiyun 	struct tegra_dc *dc;
2528*4882a593Smuzhiyun 	int err;
2529*4882a593Smuzhiyun 
2530*4882a593Smuzhiyun 	dc = devm_kzalloc(&pdev->dev, sizeof(*dc), GFP_KERNEL);
2531*4882a593Smuzhiyun 	if (!dc)
2532*4882a593Smuzhiyun 		return -ENOMEM;
2533*4882a593Smuzhiyun 
2534*4882a593Smuzhiyun 	dc->soc = of_device_get_match_data(&pdev->dev);
2535*4882a593Smuzhiyun 
2536*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dc->list);
2537*4882a593Smuzhiyun 	dc->dev = &pdev->dev;
2538*4882a593Smuzhiyun 
2539*4882a593Smuzhiyun 	err = tegra_dc_parse_dt(dc);
2540*4882a593Smuzhiyun 	if (err < 0)
2541*4882a593Smuzhiyun 		return err;
2542*4882a593Smuzhiyun 
2543*4882a593Smuzhiyun 	err = tegra_dc_couple(dc);
2544*4882a593Smuzhiyun 	if (err < 0)
2545*4882a593Smuzhiyun 		return err;
2546*4882a593Smuzhiyun 
2547*4882a593Smuzhiyun 	dc->clk = devm_clk_get(&pdev->dev, NULL);
2548*4882a593Smuzhiyun 	if (IS_ERR(dc->clk)) {
2549*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get clock\n");
2550*4882a593Smuzhiyun 		return PTR_ERR(dc->clk);
2551*4882a593Smuzhiyun 	}
2552*4882a593Smuzhiyun 
2553*4882a593Smuzhiyun 	dc->rst = devm_reset_control_get(&pdev->dev, "dc");
2554*4882a593Smuzhiyun 	if (IS_ERR(dc->rst)) {
2555*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get reset\n");
2556*4882a593Smuzhiyun 		return PTR_ERR(dc->rst);
2557*4882a593Smuzhiyun 	}
2558*4882a593Smuzhiyun 
2559*4882a593Smuzhiyun 	/* assert reset and disable clock */
2560*4882a593Smuzhiyun 	err = clk_prepare_enable(dc->clk);
2561*4882a593Smuzhiyun 	if (err < 0)
2562*4882a593Smuzhiyun 		return err;
2563*4882a593Smuzhiyun 
2564*4882a593Smuzhiyun 	usleep_range(2000, 4000);
2565*4882a593Smuzhiyun 
2566*4882a593Smuzhiyun 	err = reset_control_assert(dc->rst);
2567*4882a593Smuzhiyun 	if (err < 0)
2568*4882a593Smuzhiyun 		return err;
2569*4882a593Smuzhiyun 
2570*4882a593Smuzhiyun 	usleep_range(2000, 4000);
2571*4882a593Smuzhiyun 
2572*4882a593Smuzhiyun 	clk_disable_unprepare(dc->clk);
2573*4882a593Smuzhiyun 
2574*4882a593Smuzhiyun 	if (dc->soc->has_powergate) {
2575*4882a593Smuzhiyun 		if (dc->pipe == 0)
2576*4882a593Smuzhiyun 			dc->powergate = TEGRA_POWERGATE_DIS;
2577*4882a593Smuzhiyun 		else
2578*4882a593Smuzhiyun 			dc->powergate = TEGRA_POWERGATE_DISB;
2579*4882a593Smuzhiyun 
2580*4882a593Smuzhiyun 		tegra_powergate_power_off(dc->powergate);
2581*4882a593Smuzhiyun 	}
2582*4882a593Smuzhiyun 
2583*4882a593Smuzhiyun 	dc->regs = devm_platform_ioremap_resource(pdev, 0);
2584*4882a593Smuzhiyun 	if (IS_ERR(dc->regs))
2585*4882a593Smuzhiyun 		return PTR_ERR(dc->regs);
2586*4882a593Smuzhiyun 
2587*4882a593Smuzhiyun 	dc->irq = platform_get_irq(pdev, 0);
2588*4882a593Smuzhiyun 	if (dc->irq < 0)
2589*4882a593Smuzhiyun 		return -ENXIO;
2590*4882a593Smuzhiyun 
2591*4882a593Smuzhiyun 	err = tegra_dc_rgb_probe(dc);
2592*4882a593Smuzhiyun 	if (err < 0 && err != -ENODEV) {
2593*4882a593Smuzhiyun 		const char *level = KERN_ERR;
2594*4882a593Smuzhiyun 
2595*4882a593Smuzhiyun 		if (err == -EPROBE_DEFER)
2596*4882a593Smuzhiyun 			level = KERN_DEBUG;
2597*4882a593Smuzhiyun 
2598*4882a593Smuzhiyun 		dev_printk(level, dc->dev, "failed to probe RGB output: %d\n",
2599*4882a593Smuzhiyun 			   err);
2600*4882a593Smuzhiyun 		return err;
2601*4882a593Smuzhiyun 	}
2602*4882a593Smuzhiyun 
2603*4882a593Smuzhiyun 	platform_set_drvdata(pdev, dc);
2604*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
2605*4882a593Smuzhiyun 
2606*4882a593Smuzhiyun 	INIT_LIST_HEAD(&dc->client.list);
2607*4882a593Smuzhiyun 	dc->client.ops = &dc_client_ops;
2608*4882a593Smuzhiyun 	dc->client.dev = &pdev->dev;
2609*4882a593Smuzhiyun 
2610*4882a593Smuzhiyun 	err = host1x_client_register(&dc->client);
2611*4882a593Smuzhiyun 	if (err < 0) {
2612*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to register host1x client: %d\n",
2613*4882a593Smuzhiyun 			err);
2614*4882a593Smuzhiyun 		goto disable_pm;
2615*4882a593Smuzhiyun 	}
2616*4882a593Smuzhiyun 
2617*4882a593Smuzhiyun 	return 0;
2618*4882a593Smuzhiyun 
2619*4882a593Smuzhiyun disable_pm:
2620*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
2621*4882a593Smuzhiyun 	tegra_dc_rgb_remove(dc);
2622*4882a593Smuzhiyun 
2623*4882a593Smuzhiyun 	return err;
2624*4882a593Smuzhiyun }
2625*4882a593Smuzhiyun 
tegra_dc_remove(struct platform_device * pdev)2626*4882a593Smuzhiyun static int tegra_dc_remove(struct platform_device *pdev)
2627*4882a593Smuzhiyun {
2628*4882a593Smuzhiyun 	struct tegra_dc *dc = platform_get_drvdata(pdev);
2629*4882a593Smuzhiyun 	int err;
2630*4882a593Smuzhiyun 
2631*4882a593Smuzhiyun 	err = host1x_client_unregister(&dc->client);
2632*4882a593Smuzhiyun 	if (err < 0) {
2633*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
2634*4882a593Smuzhiyun 			err);
2635*4882a593Smuzhiyun 		return err;
2636*4882a593Smuzhiyun 	}
2637*4882a593Smuzhiyun 
2638*4882a593Smuzhiyun 	err = tegra_dc_rgb_remove(dc);
2639*4882a593Smuzhiyun 	if (err < 0) {
2640*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to remove RGB output: %d\n", err);
2641*4882a593Smuzhiyun 		return err;
2642*4882a593Smuzhiyun 	}
2643*4882a593Smuzhiyun 
2644*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
2645*4882a593Smuzhiyun 
2646*4882a593Smuzhiyun 	return 0;
2647*4882a593Smuzhiyun }
2648*4882a593Smuzhiyun 
2649*4882a593Smuzhiyun struct platform_driver tegra_dc_driver = {
2650*4882a593Smuzhiyun 	.driver = {
2651*4882a593Smuzhiyun 		.name = "tegra-dc",
2652*4882a593Smuzhiyun 		.of_match_table = tegra_dc_of_match,
2653*4882a593Smuzhiyun 	},
2654*4882a593Smuzhiyun 	.probe = tegra_dc_probe,
2655*4882a593Smuzhiyun 	.remove = tegra_dc_remove,
2656*4882a593Smuzhiyun };
2657