1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) Icenowy Zheng <icenowy@aosc.io>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Based on sun4i_layer.h, which is:
6*4882a593Smuzhiyun * Copyright (C) 2015 Free Electrons
7*4882a593Smuzhiyun * Copyright (C) 2015 NextThing Co
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Maxime Ripard <maxime.ripard@free-electrons.com>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <drm/drm_atomic.h>
13*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
14*4882a593Smuzhiyun #include <drm/drm_crtc.h>
15*4882a593Smuzhiyun #include <drm/drm_fb_cma_helper.h>
16*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
17*4882a593Smuzhiyun #include <drm/drm_gem_cma_helper.h>
18*4882a593Smuzhiyun #include <drm/drm_gem_framebuffer_helper.h>
19*4882a593Smuzhiyun #include <drm/drm_plane_helper.h>
20*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include "sun8i_mixer.h"
23*4882a593Smuzhiyun #include "sun8i_ui_layer.h"
24*4882a593Smuzhiyun #include "sun8i_ui_scaler.h"
25*4882a593Smuzhiyun
sun8i_ui_layer_enable(struct sun8i_mixer * mixer,int channel,int overlay,bool enable,unsigned int zpos,unsigned int old_zpos)26*4882a593Smuzhiyun static void sun8i_ui_layer_enable(struct sun8i_mixer *mixer, int channel,
27*4882a593Smuzhiyun int overlay, bool enable, unsigned int zpos,
28*4882a593Smuzhiyun unsigned int old_zpos)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun u32 val, bld_base, ch_base;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun bld_base = sun8i_blender_base(mixer);
33*4882a593Smuzhiyun ch_base = sun8i_channel_base(mixer, channel);
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun DRM_DEBUG_DRIVER("%sabling channel %d overlay %d\n",
36*4882a593Smuzhiyun enable ? "En" : "Dis", channel, overlay);
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun if (enable)
39*4882a593Smuzhiyun val = SUN8I_MIXER_CHAN_UI_LAYER_ATTR_EN;
40*4882a593Smuzhiyun else
41*4882a593Smuzhiyun val = 0;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun regmap_update_bits(mixer->engine.regs,
44*4882a593Smuzhiyun SUN8I_MIXER_CHAN_UI_LAYER_ATTR(ch_base, overlay),
45*4882a593Smuzhiyun SUN8I_MIXER_CHAN_UI_LAYER_ATTR_EN, val);
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun if (!enable || zpos != old_zpos) {
48*4882a593Smuzhiyun regmap_update_bits(mixer->engine.regs,
49*4882a593Smuzhiyun SUN8I_MIXER_BLEND_PIPE_CTL(bld_base),
50*4882a593Smuzhiyun SUN8I_MIXER_BLEND_PIPE_CTL_EN(old_zpos),
51*4882a593Smuzhiyun 0);
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun regmap_update_bits(mixer->engine.regs,
54*4882a593Smuzhiyun SUN8I_MIXER_BLEND_ROUTE(bld_base),
55*4882a593Smuzhiyun SUN8I_MIXER_BLEND_ROUTE_PIPE_MSK(old_zpos),
56*4882a593Smuzhiyun 0);
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun if (enable) {
60*4882a593Smuzhiyun val = SUN8I_MIXER_BLEND_PIPE_CTL_EN(zpos);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun regmap_update_bits(mixer->engine.regs,
63*4882a593Smuzhiyun SUN8I_MIXER_BLEND_PIPE_CTL(bld_base),
64*4882a593Smuzhiyun val, val);
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun val = channel << SUN8I_MIXER_BLEND_ROUTE_PIPE_SHIFT(zpos);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun regmap_update_bits(mixer->engine.regs,
69*4882a593Smuzhiyun SUN8I_MIXER_BLEND_ROUTE(bld_base),
70*4882a593Smuzhiyun SUN8I_MIXER_BLEND_ROUTE_PIPE_MSK(zpos),
71*4882a593Smuzhiyun val);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
sun8i_ui_layer_update_coord(struct sun8i_mixer * mixer,int channel,int overlay,struct drm_plane * plane,unsigned int zpos)75*4882a593Smuzhiyun static int sun8i_ui_layer_update_coord(struct sun8i_mixer *mixer, int channel,
76*4882a593Smuzhiyun int overlay, struct drm_plane *plane,
77*4882a593Smuzhiyun unsigned int zpos)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun struct drm_plane_state *state = plane->state;
80*4882a593Smuzhiyun u32 src_w, src_h, dst_w, dst_h;
81*4882a593Smuzhiyun u32 bld_base, ch_base;
82*4882a593Smuzhiyun u32 outsize, insize;
83*4882a593Smuzhiyun u32 hphase, vphase;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun DRM_DEBUG_DRIVER("Updating UI channel %d overlay %d\n",
86*4882a593Smuzhiyun channel, overlay);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun bld_base = sun8i_blender_base(mixer);
89*4882a593Smuzhiyun ch_base = sun8i_channel_base(mixer, channel);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun src_w = drm_rect_width(&state->src) >> 16;
92*4882a593Smuzhiyun src_h = drm_rect_height(&state->src) >> 16;
93*4882a593Smuzhiyun dst_w = drm_rect_width(&state->dst);
94*4882a593Smuzhiyun dst_h = drm_rect_height(&state->dst);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun hphase = state->src.x1 & 0xffff;
97*4882a593Smuzhiyun vphase = state->src.y1 & 0xffff;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun insize = SUN8I_MIXER_SIZE(src_w, src_h);
100*4882a593Smuzhiyun outsize = SUN8I_MIXER_SIZE(dst_w, dst_h);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun if (plane->type == DRM_PLANE_TYPE_PRIMARY) {
103*4882a593Smuzhiyun bool interlaced = false;
104*4882a593Smuzhiyun u32 val;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun DRM_DEBUG_DRIVER("Primary layer, updating global size W: %u H: %u\n",
107*4882a593Smuzhiyun dst_w, dst_h);
108*4882a593Smuzhiyun regmap_write(mixer->engine.regs,
109*4882a593Smuzhiyun SUN8I_MIXER_GLOBAL_SIZE,
110*4882a593Smuzhiyun outsize);
111*4882a593Smuzhiyun regmap_write(mixer->engine.regs,
112*4882a593Smuzhiyun SUN8I_MIXER_BLEND_OUTSIZE(bld_base), outsize);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun if (state->crtc)
115*4882a593Smuzhiyun interlaced = state->crtc->state->adjusted_mode.flags
116*4882a593Smuzhiyun & DRM_MODE_FLAG_INTERLACE;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun if (interlaced)
119*4882a593Smuzhiyun val = SUN8I_MIXER_BLEND_OUTCTL_INTERLACED;
120*4882a593Smuzhiyun else
121*4882a593Smuzhiyun val = 0;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun regmap_update_bits(mixer->engine.regs,
124*4882a593Smuzhiyun SUN8I_MIXER_BLEND_OUTCTL(bld_base),
125*4882a593Smuzhiyun SUN8I_MIXER_BLEND_OUTCTL_INTERLACED,
126*4882a593Smuzhiyun val);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun DRM_DEBUG_DRIVER("Switching display mixer interlaced mode %s\n",
129*4882a593Smuzhiyun interlaced ? "on" : "off");
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* Set height and width */
133*4882a593Smuzhiyun DRM_DEBUG_DRIVER("Layer source offset X: %d Y: %d\n",
134*4882a593Smuzhiyun state->src.x1 >> 16, state->src.y1 >> 16);
135*4882a593Smuzhiyun DRM_DEBUG_DRIVER("Layer source size W: %d H: %d\n", src_w, src_h);
136*4882a593Smuzhiyun regmap_write(mixer->engine.regs,
137*4882a593Smuzhiyun SUN8I_MIXER_CHAN_UI_LAYER_SIZE(ch_base, overlay),
138*4882a593Smuzhiyun insize);
139*4882a593Smuzhiyun regmap_write(mixer->engine.regs,
140*4882a593Smuzhiyun SUN8I_MIXER_CHAN_UI_OVL_SIZE(ch_base),
141*4882a593Smuzhiyun insize);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun if (insize != outsize || hphase || vphase) {
144*4882a593Smuzhiyun u32 hscale, vscale;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun DRM_DEBUG_DRIVER("HW scaling is enabled\n");
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun hscale = state->src_w / state->crtc_w;
149*4882a593Smuzhiyun vscale = state->src_h / state->crtc_h;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun sun8i_ui_scaler_setup(mixer, channel, src_w, src_h, dst_w,
152*4882a593Smuzhiyun dst_h, hscale, vscale, hphase, vphase);
153*4882a593Smuzhiyun sun8i_ui_scaler_enable(mixer, channel, true);
154*4882a593Smuzhiyun } else {
155*4882a593Smuzhiyun DRM_DEBUG_DRIVER("HW scaling is not needed\n");
156*4882a593Smuzhiyun sun8i_ui_scaler_enable(mixer, channel, false);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* Set base coordinates */
160*4882a593Smuzhiyun DRM_DEBUG_DRIVER("Layer destination coordinates X: %d Y: %d\n",
161*4882a593Smuzhiyun state->dst.x1, state->dst.y1);
162*4882a593Smuzhiyun DRM_DEBUG_DRIVER("Layer destination size W: %d H: %d\n", dst_w, dst_h);
163*4882a593Smuzhiyun regmap_write(mixer->engine.regs,
164*4882a593Smuzhiyun SUN8I_MIXER_BLEND_ATTR_COORD(bld_base, zpos),
165*4882a593Smuzhiyun SUN8I_MIXER_COORD(state->dst.x1, state->dst.y1));
166*4882a593Smuzhiyun regmap_write(mixer->engine.regs,
167*4882a593Smuzhiyun SUN8I_MIXER_BLEND_ATTR_INSIZE(bld_base, zpos),
168*4882a593Smuzhiyun outsize);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun return 0;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
sun8i_ui_layer_update_formats(struct sun8i_mixer * mixer,int channel,int overlay,struct drm_plane * plane)173*4882a593Smuzhiyun static int sun8i_ui_layer_update_formats(struct sun8i_mixer *mixer, int channel,
174*4882a593Smuzhiyun int overlay, struct drm_plane *plane)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun struct drm_plane_state *state = plane->state;
177*4882a593Smuzhiyun const struct drm_format_info *fmt;
178*4882a593Smuzhiyun u32 val, ch_base, hw_fmt;
179*4882a593Smuzhiyun int ret;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun ch_base = sun8i_channel_base(mixer, channel);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun fmt = state->fb->format;
184*4882a593Smuzhiyun ret = sun8i_mixer_drm_format_to_hw(fmt->format, &hw_fmt);
185*4882a593Smuzhiyun if (ret || fmt->is_yuv) {
186*4882a593Smuzhiyun DRM_DEBUG_DRIVER("Invalid format\n");
187*4882a593Smuzhiyun return -EINVAL;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun val = hw_fmt << SUN8I_MIXER_CHAN_UI_LAYER_ATTR_FBFMT_OFFSET;
191*4882a593Smuzhiyun regmap_update_bits(mixer->engine.regs,
192*4882a593Smuzhiyun SUN8I_MIXER_CHAN_UI_LAYER_ATTR(ch_base, overlay),
193*4882a593Smuzhiyun SUN8I_MIXER_CHAN_UI_LAYER_ATTR_FBFMT_MASK, val);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun return 0;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
sun8i_ui_layer_update_buffer(struct sun8i_mixer * mixer,int channel,int overlay,struct drm_plane * plane)198*4882a593Smuzhiyun static int sun8i_ui_layer_update_buffer(struct sun8i_mixer *mixer, int channel,
199*4882a593Smuzhiyun int overlay, struct drm_plane *plane)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun struct drm_plane_state *state = plane->state;
202*4882a593Smuzhiyun struct drm_framebuffer *fb = state->fb;
203*4882a593Smuzhiyun struct drm_gem_cma_object *gem;
204*4882a593Smuzhiyun dma_addr_t paddr;
205*4882a593Smuzhiyun u32 ch_base;
206*4882a593Smuzhiyun int bpp;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun ch_base = sun8i_channel_base(mixer, channel);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* Get the physical address of the buffer in memory */
211*4882a593Smuzhiyun gem = drm_fb_cma_get_gem_obj(fb, 0);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun DRM_DEBUG_DRIVER("Using GEM @ %pad\n", &gem->paddr);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* Compute the start of the displayed memory */
216*4882a593Smuzhiyun bpp = fb->format->cpp[0];
217*4882a593Smuzhiyun paddr = gem->paddr + fb->offsets[0];
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* Fixup framebuffer address for src coordinates */
220*4882a593Smuzhiyun paddr += (state->src.x1 >> 16) * bpp;
221*4882a593Smuzhiyun paddr += (state->src.y1 >> 16) * fb->pitches[0];
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* Set the line width */
224*4882a593Smuzhiyun DRM_DEBUG_DRIVER("Layer line width: %d bytes\n", fb->pitches[0]);
225*4882a593Smuzhiyun regmap_write(mixer->engine.regs,
226*4882a593Smuzhiyun SUN8I_MIXER_CHAN_UI_LAYER_PITCH(ch_base, overlay),
227*4882a593Smuzhiyun fb->pitches[0]);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun DRM_DEBUG_DRIVER("Setting buffer address to %pad\n", &paddr);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun regmap_write(mixer->engine.regs,
232*4882a593Smuzhiyun SUN8I_MIXER_CHAN_UI_LAYER_TOP_LADDR(ch_base, overlay),
233*4882a593Smuzhiyun lower_32_bits(paddr));
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun return 0;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
sun8i_ui_layer_atomic_check(struct drm_plane * plane,struct drm_plane_state * state)238*4882a593Smuzhiyun static int sun8i_ui_layer_atomic_check(struct drm_plane *plane,
239*4882a593Smuzhiyun struct drm_plane_state *state)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun struct sun8i_ui_layer *layer = plane_to_sun8i_ui_layer(plane);
242*4882a593Smuzhiyun struct drm_crtc *crtc = state->crtc;
243*4882a593Smuzhiyun struct drm_crtc_state *crtc_state;
244*4882a593Smuzhiyun int min_scale, max_scale;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun if (!crtc)
247*4882a593Smuzhiyun return 0;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun crtc_state = drm_atomic_get_existing_crtc_state(state->state, crtc);
250*4882a593Smuzhiyun if (WARN_ON(!crtc_state))
251*4882a593Smuzhiyun return -EINVAL;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun min_scale = DRM_PLANE_HELPER_NO_SCALING;
254*4882a593Smuzhiyun max_scale = DRM_PLANE_HELPER_NO_SCALING;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun if (layer->mixer->cfg->scaler_mask & BIT(layer->channel)) {
257*4882a593Smuzhiyun min_scale = SUN8I_UI_SCALER_SCALE_MIN;
258*4882a593Smuzhiyun max_scale = SUN8I_UI_SCALER_SCALE_MAX;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun return drm_atomic_helper_check_plane_state(state, crtc_state,
262*4882a593Smuzhiyun min_scale, max_scale,
263*4882a593Smuzhiyun true, true);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
sun8i_ui_layer_atomic_disable(struct drm_plane * plane,struct drm_plane_state * old_state)266*4882a593Smuzhiyun static void sun8i_ui_layer_atomic_disable(struct drm_plane *plane,
267*4882a593Smuzhiyun struct drm_plane_state *old_state)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun struct sun8i_ui_layer *layer = plane_to_sun8i_ui_layer(plane);
270*4882a593Smuzhiyun unsigned int old_zpos = old_state->normalized_zpos;
271*4882a593Smuzhiyun struct sun8i_mixer *mixer = layer->mixer;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun sun8i_ui_layer_enable(mixer, layer->channel, layer->overlay, false, 0,
274*4882a593Smuzhiyun old_zpos);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
sun8i_ui_layer_atomic_update(struct drm_plane * plane,struct drm_plane_state * old_state)277*4882a593Smuzhiyun static void sun8i_ui_layer_atomic_update(struct drm_plane *plane,
278*4882a593Smuzhiyun struct drm_plane_state *old_state)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun struct sun8i_ui_layer *layer = plane_to_sun8i_ui_layer(plane);
281*4882a593Smuzhiyun unsigned int zpos = plane->state->normalized_zpos;
282*4882a593Smuzhiyun unsigned int old_zpos = old_state->normalized_zpos;
283*4882a593Smuzhiyun struct sun8i_mixer *mixer = layer->mixer;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun if (!plane->state->visible) {
286*4882a593Smuzhiyun sun8i_ui_layer_enable(mixer, layer->channel,
287*4882a593Smuzhiyun layer->overlay, false, 0, old_zpos);
288*4882a593Smuzhiyun return;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun sun8i_ui_layer_update_coord(mixer, layer->channel,
292*4882a593Smuzhiyun layer->overlay, plane, zpos);
293*4882a593Smuzhiyun sun8i_ui_layer_update_formats(mixer, layer->channel,
294*4882a593Smuzhiyun layer->overlay, plane);
295*4882a593Smuzhiyun sun8i_ui_layer_update_buffer(mixer, layer->channel,
296*4882a593Smuzhiyun layer->overlay, plane);
297*4882a593Smuzhiyun sun8i_ui_layer_enable(mixer, layer->channel, layer->overlay,
298*4882a593Smuzhiyun true, zpos, old_zpos);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun static const struct drm_plane_helper_funcs sun8i_ui_layer_helper_funcs = {
302*4882a593Smuzhiyun .prepare_fb = drm_gem_fb_prepare_fb,
303*4882a593Smuzhiyun .atomic_check = sun8i_ui_layer_atomic_check,
304*4882a593Smuzhiyun .atomic_disable = sun8i_ui_layer_atomic_disable,
305*4882a593Smuzhiyun .atomic_update = sun8i_ui_layer_atomic_update,
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun static const struct drm_plane_funcs sun8i_ui_layer_funcs = {
309*4882a593Smuzhiyun .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
310*4882a593Smuzhiyun .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
311*4882a593Smuzhiyun .destroy = drm_plane_cleanup,
312*4882a593Smuzhiyun .disable_plane = drm_atomic_helper_disable_plane,
313*4882a593Smuzhiyun .reset = drm_atomic_helper_plane_reset,
314*4882a593Smuzhiyun .update_plane = drm_atomic_helper_update_plane,
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun static const u32 sun8i_ui_layer_formats[] = {
318*4882a593Smuzhiyun DRM_FORMAT_ABGR1555,
319*4882a593Smuzhiyun DRM_FORMAT_ABGR4444,
320*4882a593Smuzhiyun DRM_FORMAT_ABGR8888,
321*4882a593Smuzhiyun DRM_FORMAT_ARGB1555,
322*4882a593Smuzhiyun DRM_FORMAT_ARGB4444,
323*4882a593Smuzhiyun DRM_FORMAT_ARGB8888,
324*4882a593Smuzhiyun DRM_FORMAT_BGR565,
325*4882a593Smuzhiyun DRM_FORMAT_BGR888,
326*4882a593Smuzhiyun DRM_FORMAT_BGRA5551,
327*4882a593Smuzhiyun DRM_FORMAT_BGRA4444,
328*4882a593Smuzhiyun DRM_FORMAT_BGRA8888,
329*4882a593Smuzhiyun DRM_FORMAT_BGRX8888,
330*4882a593Smuzhiyun DRM_FORMAT_RGB565,
331*4882a593Smuzhiyun DRM_FORMAT_RGB888,
332*4882a593Smuzhiyun DRM_FORMAT_RGBA4444,
333*4882a593Smuzhiyun DRM_FORMAT_RGBA5551,
334*4882a593Smuzhiyun DRM_FORMAT_RGBA8888,
335*4882a593Smuzhiyun DRM_FORMAT_RGBX8888,
336*4882a593Smuzhiyun DRM_FORMAT_XBGR8888,
337*4882a593Smuzhiyun DRM_FORMAT_XRGB8888,
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun
sun8i_ui_layer_init_one(struct drm_device * drm,struct sun8i_mixer * mixer,int index)340*4882a593Smuzhiyun struct sun8i_ui_layer *sun8i_ui_layer_init_one(struct drm_device *drm,
341*4882a593Smuzhiyun struct sun8i_mixer *mixer,
342*4882a593Smuzhiyun int index)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun enum drm_plane_type type = DRM_PLANE_TYPE_OVERLAY;
345*4882a593Smuzhiyun int channel = mixer->cfg->vi_num + index;
346*4882a593Smuzhiyun struct sun8i_ui_layer *layer;
347*4882a593Smuzhiyun unsigned int plane_cnt;
348*4882a593Smuzhiyun int ret;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun layer = devm_kzalloc(drm->dev, sizeof(*layer), GFP_KERNEL);
351*4882a593Smuzhiyun if (!layer)
352*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun if (index == 0)
355*4882a593Smuzhiyun type = DRM_PLANE_TYPE_PRIMARY;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* possible crtcs are set later */
358*4882a593Smuzhiyun ret = drm_universal_plane_init(drm, &layer->plane, 0,
359*4882a593Smuzhiyun &sun8i_ui_layer_funcs,
360*4882a593Smuzhiyun sun8i_ui_layer_formats,
361*4882a593Smuzhiyun ARRAY_SIZE(sun8i_ui_layer_formats),
362*4882a593Smuzhiyun NULL, type, NULL);
363*4882a593Smuzhiyun if (ret) {
364*4882a593Smuzhiyun dev_err(drm->dev, "Couldn't initialize layer\n");
365*4882a593Smuzhiyun return ERR_PTR(ret);
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun plane_cnt = mixer->cfg->ui_num + mixer->cfg->vi_num;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun ret = drm_plane_create_zpos_property(&layer->plane, channel,
371*4882a593Smuzhiyun 0, plane_cnt - 1);
372*4882a593Smuzhiyun if (ret) {
373*4882a593Smuzhiyun dev_err(drm->dev, "Couldn't add zpos property\n");
374*4882a593Smuzhiyun return ERR_PTR(ret);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun drm_plane_helper_add(&layer->plane, &sun8i_ui_layer_helper_funcs);
378*4882a593Smuzhiyun layer->mixer = mixer;
379*4882a593Smuzhiyun layer->channel = channel;
380*4882a593Smuzhiyun layer->overlay = 0;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun return layer;
383*4882a593Smuzhiyun }
384