1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /* Copyright (c) 2018 Jernej Skrabec <jernej.skrabec@siol.net> */
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <linux/bitfield.h>
6*4882a593Smuzhiyun #include <linux/component.h>
7*4882a593Smuzhiyun #include <linux/device.h>
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of_device.h>
11*4882a593Smuzhiyun #include <linux/of_graph.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <dt-bindings/clock/sun8i-tcon-top.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include "sun8i_tcon_top.h"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun struct sun8i_tcon_top_quirks {
19*4882a593Smuzhiyun bool has_tcon_tv1;
20*4882a593Smuzhiyun bool has_dsi;
21*4882a593Smuzhiyun };
22*4882a593Smuzhiyun
sun8i_tcon_top_node_is_tcon_top(struct device_node * node)23*4882a593Smuzhiyun static bool sun8i_tcon_top_node_is_tcon_top(struct device_node *node)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun return !!of_match_node(sun8i_tcon_top_of_table, node);
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun
sun8i_tcon_top_set_hdmi_src(struct device * dev,int tcon)28*4882a593Smuzhiyun int sun8i_tcon_top_set_hdmi_src(struct device *dev, int tcon)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun struct sun8i_tcon_top *tcon_top = dev_get_drvdata(dev);
31*4882a593Smuzhiyun unsigned long flags;
32*4882a593Smuzhiyun u32 val;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun if (!sun8i_tcon_top_node_is_tcon_top(dev->of_node)) {
35*4882a593Smuzhiyun dev_err(dev, "Device is not TCON TOP!\n");
36*4882a593Smuzhiyun return -EINVAL;
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun if (tcon < 2 || tcon > 3) {
40*4882a593Smuzhiyun dev_err(dev, "TCON index must be 2 or 3!\n");
41*4882a593Smuzhiyun return -EINVAL;
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun spin_lock_irqsave(&tcon_top->reg_lock, flags);
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun val = readl(tcon_top->regs + TCON_TOP_GATE_SRC_REG);
47*4882a593Smuzhiyun val &= ~TCON_TOP_HDMI_SRC_MSK;
48*4882a593Smuzhiyun val |= FIELD_PREP(TCON_TOP_HDMI_SRC_MSK, tcon - 1);
49*4882a593Smuzhiyun writel(val, tcon_top->regs + TCON_TOP_GATE_SRC_REG);
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun spin_unlock_irqrestore(&tcon_top->reg_lock, flags);
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun return 0;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun EXPORT_SYMBOL(sun8i_tcon_top_set_hdmi_src);
56*4882a593Smuzhiyun
sun8i_tcon_top_de_config(struct device * dev,int mixer,int tcon)57*4882a593Smuzhiyun int sun8i_tcon_top_de_config(struct device *dev, int mixer, int tcon)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun struct sun8i_tcon_top *tcon_top = dev_get_drvdata(dev);
60*4882a593Smuzhiyun unsigned long flags;
61*4882a593Smuzhiyun u32 reg;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun if (!sun8i_tcon_top_node_is_tcon_top(dev->of_node)) {
64*4882a593Smuzhiyun dev_err(dev, "Device is not TCON TOP!\n");
65*4882a593Smuzhiyun return -EINVAL;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun if (mixer > 1) {
69*4882a593Smuzhiyun dev_err(dev, "Mixer index is too high!\n");
70*4882a593Smuzhiyun return -EINVAL;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun if (tcon > 3) {
74*4882a593Smuzhiyun dev_err(dev, "TCON index is too high!\n");
75*4882a593Smuzhiyun return -EINVAL;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun spin_lock_irqsave(&tcon_top->reg_lock, flags);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun reg = readl(tcon_top->regs + TCON_TOP_PORT_SEL_REG);
81*4882a593Smuzhiyun if (mixer == 0) {
82*4882a593Smuzhiyun reg &= ~TCON_TOP_PORT_DE0_MSK;
83*4882a593Smuzhiyun reg |= FIELD_PREP(TCON_TOP_PORT_DE0_MSK, tcon);
84*4882a593Smuzhiyun } else {
85*4882a593Smuzhiyun reg &= ~TCON_TOP_PORT_DE1_MSK;
86*4882a593Smuzhiyun reg |= FIELD_PREP(TCON_TOP_PORT_DE1_MSK, tcon);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun writel(reg, tcon_top->regs + TCON_TOP_PORT_SEL_REG);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun spin_unlock_irqrestore(&tcon_top->reg_lock, flags);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun return 0;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun EXPORT_SYMBOL(sun8i_tcon_top_de_config);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun
sun8i_tcon_top_register_gate(struct device * dev,const char * parent,void __iomem * regs,spinlock_t * lock,u8 bit,int name_index)97*4882a593Smuzhiyun static struct clk_hw *sun8i_tcon_top_register_gate(struct device *dev,
98*4882a593Smuzhiyun const char *parent,
99*4882a593Smuzhiyun void __iomem *regs,
100*4882a593Smuzhiyun spinlock_t *lock,
101*4882a593Smuzhiyun u8 bit, int name_index)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun const char *clk_name, *parent_name;
104*4882a593Smuzhiyun int ret, index;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun index = of_property_match_string(dev->of_node, "clock-names", parent);
107*4882a593Smuzhiyun if (index < 0)
108*4882a593Smuzhiyun return ERR_PTR(index);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun parent_name = of_clk_get_parent_name(dev->of_node, index);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun ret = of_property_read_string_index(dev->of_node,
113*4882a593Smuzhiyun "clock-output-names", name_index,
114*4882a593Smuzhiyun &clk_name);
115*4882a593Smuzhiyun if (ret)
116*4882a593Smuzhiyun return ERR_PTR(ret);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun return clk_hw_register_gate(dev, clk_name, parent_name,
119*4882a593Smuzhiyun CLK_SET_RATE_PARENT,
120*4882a593Smuzhiyun regs + TCON_TOP_GATE_SRC_REG,
121*4882a593Smuzhiyun bit, 0, lock);
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun
sun8i_tcon_top_bind(struct device * dev,struct device * master,void * data)124*4882a593Smuzhiyun static int sun8i_tcon_top_bind(struct device *dev, struct device *master,
125*4882a593Smuzhiyun void *data)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun struct platform_device *pdev = to_platform_device(dev);
128*4882a593Smuzhiyun struct clk_hw_onecell_data *clk_data;
129*4882a593Smuzhiyun struct sun8i_tcon_top *tcon_top;
130*4882a593Smuzhiyun const struct sun8i_tcon_top_quirks *quirks;
131*4882a593Smuzhiyun struct resource *res;
132*4882a593Smuzhiyun void __iomem *regs;
133*4882a593Smuzhiyun int ret, i;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun quirks = of_device_get_match_data(&pdev->dev);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun tcon_top = devm_kzalloc(dev, sizeof(*tcon_top), GFP_KERNEL);
138*4882a593Smuzhiyun if (!tcon_top)
139*4882a593Smuzhiyun return -ENOMEM;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun clk_data = devm_kzalloc(dev, struct_size(clk_data, hws, CLK_NUM),
142*4882a593Smuzhiyun GFP_KERNEL);
143*4882a593Smuzhiyun if (!clk_data)
144*4882a593Smuzhiyun return -ENOMEM;
145*4882a593Smuzhiyun tcon_top->clk_data = clk_data;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun spin_lock_init(&tcon_top->reg_lock);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun tcon_top->rst = devm_reset_control_get(dev, NULL);
150*4882a593Smuzhiyun if (IS_ERR(tcon_top->rst)) {
151*4882a593Smuzhiyun dev_err(dev, "Couldn't get our reset line\n");
152*4882a593Smuzhiyun return PTR_ERR(tcon_top->rst);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun tcon_top->bus = devm_clk_get(dev, "bus");
156*4882a593Smuzhiyun if (IS_ERR(tcon_top->bus)) {
157*4882a593Smuzhiyun dev_err(dev, "Couldn't get the bus clock\n");
158*4882a593Smuzhiyun return PTR_ERR(tcon_top->bus);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
162*4882a593Smuzhiyun regs = devm_ioremap_resource(dev, res);
163*4882a593Smuzhiyun tcon_top->regs = regs;
164*4882a593Smuzhiyun if (IS_ERR(regs))
165*4882a593Smuzhiyun return PTR_ERR(regs);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun ret = reset_control_deassert(tcon_top->rst);
168*4882a593Smuzhiyun if (ret) {
169*4882a593Smuzhiyun dev_err(dev, "Could not deassert ctrl reset control\n");
170*4882a593Smuzhiyun return ret;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun ret = clk_prepare_enable(tcon_top->bus);
174*4882a593Smuzhiyun if (ret) {
175*4882a593Smuzhiyun dev_err(dev, "Could not enable bus clock\n");
176*4882a593Smuzhiyun goto err_assert_reset;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /*
180*4882a593Smuzhiyun * At least on H6, some registers have some bits set by default
181*4882a593Smuzhiyun * which may cause issues. Clear them here.
182*4882a593Smuzhiyun */
183*4882a593Smuzhiyun writel(0, regs + TCON_TOP_PORT_SEL_REG);
184*4882a593Smuzhiyun writel(0, regs + TCON_TOP_GATE_SRC_REG);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /*
187*4882a593Smuzhiyun * TCON TOP has two muxes, which select parent clock for each TCON TV
188*4882a593Smuzhiyun * channel clock. Parent could be either TCON TV or TVE clock. For now
189*4882a593Smuzhiyun * we leave this fixed to TCON TV, since TVE driver for R40 is not yet
190*4882a593Smuzhiyun * implemented. Once it is, graph needs to be traversed to determine
191*4882a593Smuzhiyun * if TVE is active on each TCON TV. If it is, mux should be switched
192*4882a593Smuzhiyun * to TVE clock parent.
193*4882a593Smuzhiyun */
194*4882a593Smuzhiyun clk_data->hws[CLK_TCON_TOP_TV0] =
195*4882a593Smuzhiyun sun8i_tcon_top_register_gate(dev, "tcon-tv0", regs,
196*4882a593Smuzhiyun &tcon_top->reg_lock,
197*4882a593Smuzhiyun TCON_TOP_TCON_TV0_GATE, 0);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun if (quirks->has_tcon_tv1)
200*4882a593Smuzhiyun clk_data->hws[CLK_TCON_TOP_TV1] =
201*4882a593Smuzhiyun sun8i_tcon_top_register_gate(dev, "tcon-tv1", regs,
202*4882a593Smuzhiyun &tcon_top->reg_lock,
203*4882a593Smuzhiyun TCON_TOP_TCON_TV1_GATE, 1);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun if (quirks->has_dsi)
206*4882a593Smuzhiyun clk_data->hws[CLK_TCON_TOP_DSI] =
207*4882a593Smuzhiyun sun8i_tcon_top_register_gate(dev, "dsi", regs,
208*4882a593Smuzhiyun &tcon_top->reg_lock,
209*4882a593Smuzhiyun TCON_TOP_TCON_DSI_GATE, 2);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun for (i = 0; i < CLK_NUM; i++)
212*4882a593Smuzhiyun if (IS_ERR(clk_data->hws[i])) {
213*4882a593Smuzhiyun ret = PTR_ERR(clk_data->hws[i]);
214*4882a593Smuzhiyun goto err_unregister_gates;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun clk_data->num = CLK_NUM;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun ret = of_clk_add_hw_provider(dev->of_node, of_clk_hw_onecell_get,
220*4882a593Smuzhiyun clk_data);
221*4882a593Smuzhiyun if (ret)
222*4882a593Smuzhiyun goto err_unregister_gates;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun dev_set_drvdata(dev, tcon_top);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun return 0;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun err_unregister_gates:
229*4882a593Smuzhiyun for (i = 0; i < CLK_NUM; i++)
230*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(clk_data->hws[i]))
231*4882a593Smuzhiyun clk_hw_unregister_gate(clk_data->hws[i]);
232*4882a593Smuzhiyun clk_disable_unprepare(tcon_top->bus);
233*4882a593Smuzhiyun err_assert_reset:
234*4882a593Smuzhiyun reset_control_assert(tcon_top->rst);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun return ret;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
sun8i_tcon_top_unbind(struct device * dev,struct device * master,void * data)239*4882a593Smuzhiyun static void sun8i_tcon_top_unbind(struct device *dev, struct device *master,
240*4882a593Smuzhiyun void *data)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun struct sun8i_tcon_top *tcon_top = dev_get_drvdata(dev);
243*4882a593Smuzhiyun struct clk_hw_onecell_data *clk_data = tcon_top->clk_data;
244*4882a593Smuzhiyun int i;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun of_clk_del_provider(dev->of_node);
247*4882a593Smuzhiyun for (i = 0; i < CLK_NUM; i++)
248*4882a593Smuzhiyun if (clk_data->hws[i])
249*4882a593Smuzhiyun clk_hw_unregister_gate(clk_data->hws[i]);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun clk_disable_unprepare(tcon_top->bus);
252*4882a593Smuzhiyun reset_control_assert(tcon_top->rst);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun static const struct component_ops sun8i_tcon_top_ops = {
256*4882a593Smuzhiyun .bind = sun8i_tcon_top_bind,
257*4882a593Smuzhiyun .unbind = sun8i_tcon_top_unbind,
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun
sun8i_tcon_top_probe(struct platform_device * pdev)260*4882a593Smuzhiyun static int sun8i_tcon_top_probe(struct platform_device *pdev)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun return component_add(&pdev->dev, &sun8i_tcon_top_ops);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
sun8i_tcon_top_remove(struct platform_device * pdev)265*4882a593Smuzhiyun static int sun8i_tcon_top_remove(struct platform_device *pdev)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun component_del(&pdev->dev, &sun8i_tcon_top_ops);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun return 0;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun static const struct sun8i_tcon_top_quirks sun8i_r40_tcon_top_quirks = {
273*4882a593Smuzhiyun .has_tcon_tv1 = true,
274*4882a593Smuzhiyun .has_dsi = true,
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun static const struct sun8i_tcon_top_quirks sun50i_h6_tcon_top_quirks = {
278*4882a593Smuzhiyun /* Nothing special */
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun /* sun4i_drv uses this list to check if a device node is a TCON TOP */
282*4882a593Smuzhiyun const struct of_device_id sun8i_tcon_top_of_table[] = {
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun .compatible = "allwinner,sun8i-r40-tcon-top",
285*4882a593Smuzhiyun .data = &sun8i_r40_tcon_top_quirks
286*4882a593Smuzhiyun },
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun .compatible = "allwinner,sun50i-h6-tcon-top",
289*4882a593Smuzhiyun .data = &sun50i_h6_tcon_top_quirks
290*4882a593Smuzhiyun },
291*4882a593Smuzhiyun { /* sentinel */ }
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sun8i_tcon_top_of_table);
294*4882a593Smuzhiyun EXPORT_SYMBOL(sun8i_tcon_top_of_table);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun static struct platform_driver sun8i_tcon_top_platform_driver = {
297*4882a593Smuzhiyun .probe = sun8i_tcon_top_probe,
298*4882a593Smuzhiyun .remove = sun8i_tcon_top_remove,
299*4882a593Smuzhiyun .driver = {
300*4882a593Smuzhiyun .name = "sun8i-tcon-top",
301*4882a593Smuzhiyun .of_match_table = sun8i_tcon_top_of_table,
302*4882a593Smuzhiyun },
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun module_platform_driver(sun8i_tcon_top_platform_driver);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun MODULE_AUTHOR("Jernej Skrabec <jernej.skrabec@siol.net>");
307*4882a593Smuzhiyun MODULE_DESCRIPTION("Allwinner R40 TCON TOP driver");
308*4882a593Smuzhiyun MODULE_LICENSE("GPL");
309