1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2017 Icenowy Zheng <icenowy@aosc.io>
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #ifndef _SUN8I_MIXER_H_
7*4882a593Smuzhiyun #define _SUN8I_MIXER_H_
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/regmap.h>
11*4882a593Smuzhiyun #include <linux/reset.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include "sunxi_engine.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define SUN8I_MIXER_SIZE(w, h) (((h) - 1) << 16 | ((w) - 1))
16*4882a593Smuzhiyun #define SUN8I_MIXER_COORD(x, y) ((y) << 16 | (x))
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define SUN8I_MIXER_GLOBAL_CTL 0x0
19*4882a593Smuzhiyun #define SUN8I_MIXER_GLOBAL_STATUS 0x4
20*4882a593Smuzhiyun #define SUN8I_MIXER_GLOBAL_DBUFF 0x8
21*4882a593Smuzhiyun #define SUN8I_MIXER_GLOBAL_SIZE 0xc
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define SUN8I_MIXER_GLOBAL_CTL_RT_EN BIT(0)
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define SUN8I_MIXER_GLOBAL_DBUFF_ENABLE BIT(0)
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define DE2_MIXER_UNIT_SIZE 0x6000
28*4882a593Smuzhiyun #define DE3_MIXER_UNIT_SIZE 0x3000
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define DE2_BLD_BASE 0x1000
31*4882a593Smuzhiyun #define DE2_CH_BASE 0x2000
32*4882a593Smuzhiyun #define DE2_CH_SIZE 0x1000
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define DE3_BLD_BASE 0x0800
35*4882a593Smuzhiyun #define DE3_CH_BASE 0x1000
36*4882a593Smuzhiyun #define DE3_CH_SIZE 0x0800
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define SUN8I_MIXER_BLEND_PIPE_CTL(base) ((base) + 0)
39*4882a593Smuzhiyun #define SUN8I_MIXER_BLEND_ATTR_FCOLOR(base, x) ((base) + 0x4 + 0x10 * (x))
40*4882a593Smuzhiyun #define SUN8I_MIXER_BLEND_ATTR_INSIZE(base, x) ((base) + 0x8 + 0x10 * (x))
41*4882a593Smuzhiyun #define SUN8I_MIXER_BLEND_ATTR_COORD(base, x) ((base) + 0xc + 0x10 * (x))
42*4882a593Smuzhiyun #define SUN8I_MIXER_BLEND_ROUTE(base) ((base) + 0x80)
43*4882a593Smuzhiyun #define SUN8I_MIXER_BLEND_PREMULTIPLY(base) ((base) + 0x84)
44*4882a593Smuzhiyun #define SUN8I_MIXER_BLEND_BKCOLOR(base) ((base) + 0x88)
45*4882a593Smuzhiyun #define SUN8I_MIXER_BLEND_OUTSIZE(base) ((base) + 0x8c)
46*4882a593Smuzhiyun #define SUN8I_MIXER_BLEND_MODE(base, x) ((base) + 0x90 + 0x04 * (x))
47*4882a593Smuzhiyun #define SUN8I_MIXER_BLEND_CK_CTL(base) ((base) + 0xb0)
48*4882a593Smuzhiyun #define SUN8I_MIXER_BLEND_CK_CFG(base) ((base) + 0xb4)
49*4882a593Smuzhiyun #define SUN8I_MIXER_BLEND_CK_MAX(base, x) ((base) + 0xc0 + 0x04 * (x))
50*4882a593Smuzhiyun #define SUN8I_MIXER_BLEND_CK_MIN(base, x) ((base) + 0xe0 + 0x04 * (x))
51*4882a593Smuzhiyun #define SUN8I_MIXER_BLEND_OUTCTL(base) ((base) + 0xfc)
52*4882a593Smuzhiyun #define SUN50I_MIXER_BLEND_CSC_CTL(base) ((base) + 0x100)
53*4882a593Smuzhiyun #define SUN50I_MIXER_BLEND_CSC_COEFF(base, layer, x, y) \
54*4882a593Smuzhiyun ((base) + 0x110 + (layer) * 0x30 + (x) * 0x10 + 4 * (y))
55*4882a593Smuzhiyun #define SUN50I_MIXER_BLEND_CSC_CONST(base, layer, i) \
56*4882a593Smuzhiyun ((base) + 0x110 + (layer) * 0x30 + (i) * 0x10 + 0x0c)
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define SUN8I_MIXER_BLEND_PIPE_CTL_EN_MSK GENMASK(12, 8)
59*4882a593Smuzhiyun #define SUN8I_MIXER_BLEND_PIPE_CTL_EN(pipe) BIT(8 + pipe)
60*4882a593Smuzhiyun #define SUN8I_MIXER_BLEND_PIPE_CTL_FC_EN(pipe) BIT(pipe)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* colors are always in AARRGGBB format */
63*4882a593Smuzhiyun #define SUN8I_MIXER_BLEND_COLOR_BLACK 0xff000000
64*4882a593Smuzhiyun /* The following numbers are some still unknown magic numbers */
65*4882a593Smuzhiyun #define SUN8I_MIXER_BLEND_MODE_DEF 0x03010301
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define SUN8I_MIXER_BLEND_ROUTE_PIPE_MSK(n) (0xf << ((n) << 2))
68*4882a593Smuzhiyun #define SUN8I_MIXER_BLEND_ROUTE_PIPE_SHIFT(n) ((n) << 2)
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define SUN8I_MIXER_BLEND_OUTCTL_INTERLACED BIT(1)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define SUN50I_MIXER_BLEND_CSC_CTL_EN(ch) BIT(ch)
73*4882a593Smuzhiyun #define SUN50I_MIXER_BLEND_CSC_CONST_VAL(d, c) (((d) << 16) | ((c) & 0xffff))
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_ARGB8888 0
76*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_ABGR8888 1
77*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_RGBA8888 2
78*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_BGRA8888 3
79*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_XRGB8888 4
80*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_XBGR8888 5
81*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_RGBX8888 6
82*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_BGRX8888 7
83*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_RGB888 8
84*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_BGR888 9
85*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_RGB565 10
86*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_BGR565 11
87*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_ARGB4444 12
88*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_ABGR4444 13
89*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_RGBA4444 14
90*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_BGRA4444 15
91*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_ARGB1555 16
92*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_ABGR1555 17
93*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_RGBA5551 18
94*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_BGRA5551 19
95*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_ARGB2101010 20
96*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_ABGR2101010 21
97*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_RGBA1010102 22
98*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_BGRA1010102 23
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_YUYV 0
101*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_UYVY 1
102*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_YVYU 2
103*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_VYUY 3
104*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_NV16 4
105*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_NV61 5
106*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_YUV422 6
107*4882a593Smuzhiyun /* format 7 doesn't exist */
108*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_NV12 8
109*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_NV21 9
110*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_YUV420 10
111*4882a593Smuzhiyun /* format 11 doesn't exist */
112*4882a593Smuzhiyun /* format 12 is semi-planar YUV411 UVUV */
113*4882a593Smuzhiyun /* format 13 is semi-planar YUV411 VUVU */
114*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_YUV411 14
115*4882a593Smuzhiyun /* format 15 doesn't exist */
116*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_P010_YUV 16
117*4882a593Smuzhiyun /* format 17 is P010 YVU */
118*4882a593Smuzhiyun #define SUN8I_MIXER_FBFMT_P210_YUV 18
119*4882a593Smuzhiyun /* format 19 is P210 YVU */
120*4882a593Smuzhiyun /* format 20 is packed YVU444 10-bit */
121*4882a593Smuzhiyun /* format 21 is packed YUV444 10-bit */
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /*
124*4882a593Smuzhiyun * Sub-engines listed bellow are unused for now. The EN registers are here only
125*4882a593Smuzhiyun * to be used to disable these sub-engines.
126*4882a593Smuzhiyun */
127*4882a593Smuzhiyun #define SUN8I_MIXER_FCE_EN 0xa0000
128*4882a593Smuzhiyun #define SUN8I_MIXER_BWS_EN 0xa2000
129*4882a593Smuzhiyun #define SUN8I_MIXER_LTI_EN 0xa4000
130*4882a593Smuzhiyun #define SUN8I_MIXER_PEAK_EN 0xa6000
131*4882a593Smuzhiyun #define SUN8I_MIXER_ASE_EN 0xa8000
132*4882a593Smuzhiyun #define SUN8I_MIXER_FCC_EN 0xaa000
133*4882a593Smuzhiyun #define SUN8I_MIXER_DCSC_EN 0xb0000
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #define SUN50I_MIXER_FCE_EN 0x70000
136*4882a593Smuzhiyun #define SUN50I_MIXER_PEAK_EN 0x70800
137*4882a593Smuzhiyun #define SUN50I_MIXER_LCTI_EN 0x71000
138*4882a593Smuzhiyun #define SUN50I_MIXER_BLS_EN 0x71800
139*4882a593Smuzhiyun #define SUN50I_MIXER_FCC_EN 0x72000
140*4882a593Smuzhiyun #define SUN50I_MIXER_DNS_EN 0x80000
141*4882a593Smuzhiyun #define SUN50I_MIXER_DRC_EN 0xa0000
142*4882a593Smuzhiyun #define SUN50I_MIXER_FMT_EN 0xa8000
143*4882a593Smuzhiyun #define SUN50I_MIXER_CDC0_EN 0xd0000
144*4882a593Smuzhiyun #define SUN50I_MIXER_CDC1_EN 0xd8000
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /**
147*4882a593Smuzhiyun * struct sun8i_mixer_cfg - mixer HW configuration
148*4882a593Smuzhiyun * @vi_num: number of VI channels
149*4882a593Smuzhiyun * @ui_num: number of UI channels
150*4882a593Smuzhiyun * @scaler_mask: bitmask which tells which channel supports scaling
151*4882a593Smuzhiyun * First, scaler supports for VI channels is defined and after that, scaler
152*4882a593Smuzhiyun * support for UI channels. For example, if mixer has 2 VI channels without
153*4882a593Smuzhiyun * scaler and 2 UI channels with scaler, bitmask would be 0xC.
154*4882a593Smuzhiyun * @ccsc: select set of CCSC base addresses
155*4882a593Smuzhiyun * Set value to 0 if this is first mixer or second mixer with VEP support.
156*4882a593Smuzhiyun * Set value to 1 if this is second mixer without VEP support. Other values
157*4882a593Smuzhiyun * are invalid.
158*4882a593Smuzhiyun * @mod_rate: module clock rate that needs to be set in order to have
159*4882a593Smuzhiyun * a functional block.
160*4882a593Smuzhiyun * @is_de3: true, if this is next gen display engine 3.0, false otherwise.
161*4882a593Smuzhiyun * @scaline_yuv: size of a scanline for VI scaler for YUV formats.
162*4882a593Smuzhiyun */
163*4882a593Smuzhiyun struct sun8i_mixer_cfg {
164*4882a593Smuzhiyun int vi_num;
165*4882a593Smuzhiyun int ui_num;
166*4882a593Smuzhiyun int scaler_mask;
167*4882a593Smuzhiyun int ccsc;
168*4882a593Smuzhiyun unsigned long mod_rate;
169*4882a593Smuzhiyun unsigned int is_de3 : 1;
170*4882a593Smuzhiyun unsigned int scanline_yuv;
171*4882a593Smuzhiyun };
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun struct sun8i_mixer {
174*4882a593Smuzhiyun struct sunxi_engine engine;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun const struct sun8i_mixer_cfg *cfg;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun struct reset_control *reset;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun struct clk *bus_clk;
181*4882a593Smuzhiyun struct clk *mod_clk;
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun static inline struct sun8i_mixer *
engine_to_sun8i_mixer(struct sunxi_engine * engine)185*4882a593Smuzhiyun engine_to_sun8i_mixer(struct sunxi_engine *engine)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun return container_of(engine, struct sun8i_mixer, engine);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun static inline u32
sun8i_blender_base(struct sun8i_mixer * mixer)191*4882a593Smuzhiyun sun8i_blender_base(struct sun8i_mixer *mixer)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun return mixer->cfg->is_de3 ? DE3_BLD_BASE : DE2_BLD_BASE;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun static inline u32
sun8i_channel_base(struct sun8i_mixer * mixer,int channel)197*4882a593Smuzhiyun sun8i_channel_base(struct sun8i_mixer *mixer, int channel)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun if (mixer->cfg->is_de3)
200*4882a593Smuzhiyun return DE3_CH_BASE + channel * DE3_CH_SIZE;
201*4882a593Smuzhiyun else
202*4882a593Smuzhiyun return DE2_CH_BASE + channel * DE2_CH_SIZE;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun int sun8i_mixer_drm_format_to_hw(u32 format, u32 *hw_format);
206*4882a593Smuzhiyun #endif /* _SUN8I_MIXER_H_ */
207