1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2018 Jernej Skrabec <jernej.skrabec@siol.net>
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/component.h>
7*4882a593Smuzhiyun #include <linux/module.h>
8*4882a593Smuzhiyun #include <linux/of_device.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <drm/drm_crtc_helper.h>
12*4882a593Smuzhiyun #include <drm/drm_of.h>
13*4882a593Smuzhiyun #include <drm/drm_simple_kms_helper.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "sun8i_dw_hdmi.h"
16*4882a593Smuzhiyun #include "sun8i_tcon_top.h"
17*4882a593Smuzhiyun
sun8i_dw_hdmi_encoder_mode_set(struct drm_encoder * encoder,struct drm_display_mode * mode,struct drm_display_mode * adj_mode)18*4882a593Smuzhiyun static void sun8i_dw_hdmi_encoder_mode_set(struct drm_encoder *encoder,
19*4882a593Smuzhiyun struct drm_display_mode *mode,
20*4882a593Smuzhiyun struct drm_display_mode *adj_mode)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun struct sun8i_dw_hdmi *hdmi = encoder_to_sun8i_dw_hdmi(encoder);
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun clk_set_rate(hdmi->clk_tmds, mode->crtc_clock * 1000);
25*4882a593Smuzhiyun }
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs
28*4882a593Smuzhiyun sun8i_dw_hdmi_encoder_helper_funcs = {
29*4882a593Smuzhiyun .mode_set = sun8i_dw_hdmi_encoder_mode_set,
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun static enum drm_mode_status
sun8i_dw_hdmi_mode_valid_a83t(struct dw_hdmi * hdmi,void * data,const struct drm_display_info * info,const struct drm_display_mode * mode)33*4882a593Smuzhiyun sun8i_dw_hdmi_mode_valid_a83t(struct dw_hdmi *hdmi, void *data,
34*4882a593Smuzhiyun const struct drm_display_info *info,
35*4882a593Smuzhiyun const struct drm_display_mode *mode)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun if (mode->clock > 297000)
38*4882a593Smuzhiyun return MODE_CLOCK_HIGH;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun return MODE_OK;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun static enum drm_mode_status
sun8i_dw_hdmi_mode_valid_h6(struct dw_hdmi * hdmi,void * data,const struct drm_display_info * info,const struct drm_display_mode * mode)44*4882a593Smuzhiyun sun8i_dw_hdmi_mode_valid_h6(struct dw_hdmi *hdmi, void *data,
45*4882a593Smuzhiyun const struct drm_display_info *info,
46*4882a593Smuzhiyun const struct drm_display_mode *mode)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun /*
49*4882a593Smuzhiyun * Controller support maximum of 594 MHz, which correlates to
50*4882a593Smuzhiyun * 4K@60Hz 4:4:4 or RGB.
51*4882a593Smuzhiyun */
52*4882a593Smuzhiyun if (mode->clock > 594000)
53*4882a593Smuzhiyun return MODE_CLOCK_HIGH;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun return MODE_OK;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
sun8i_dw_hdmi_node_is_tcon_top(struct device_node * node)58*4882a593Smuzhiyun static bool sun8i_dw_hdmi_node_is_tcon_top(struct device_node *node)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun return IS_ENABLED(CONFIG_DRM_SUN8I_TCON_TOP) &&
61*4882a593Smuzhiyun !!of_match_node(sun8i_tcon_top_of_table, node);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
sun8i_dw_hdmi_find_possible_crtcs(struct drm_device * drm,struct device_node * node)64*4882a593Smuzhiyun static u32 sun8i_dw_hdmi_find_possible_crtcs(struct drm_device *drm,
65*4882a593Smuzhiyun struct device_node *node)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun struct device_node *port, *ep, *remote, *remote_port;
68*4882a593Smuzhiyun u32 crtcs = 0;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun remote = of_graph_get_remote_node(node, 0, -1);
71*4882a593Smuzhiyun if (!remote)
72*4882a593Smuzhiyun return 0;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun if (sun8i_dw_hdmi_node_is_tcon_top(remote)) {
75*4882a593Smuzhiyun port = of_graph_get_port_by_id(remote, 4);
76*4882a593Smuzhiyun if (!port)
77*4882a593Smuzhiyun goto crtcs_exit;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun for_each_child_of_node(port, ep) {
80*4882a593Smuzhiyun remote_port = of_graph_get_remote_port(ep);
81*4882a593Smuzhiyun if (remote_port) {
82*4882a593Smuzhiyun crtcs |= drm_of_crtc_port_mask(drm, remote_port);
83*4882a593Smuzhiyun of_node_put(remote_port);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun } else {
87*4882a593Smuzhiyun crtcs = drm_of_find_possible_crtcs(drm, node);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun crtcs_exit:
91*4882a593Smuzhiyun of_node_put(remote);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun return crtcs;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
sun8i_dw_hdmi_find_connector_pdev(struct device * dev,struct platform_device ** pdev_out)96*4882a593Smuzhiyun static int sun8i_dw_hdmi_find_connector_pdev(struct device *dev,
97*4882a593Smuzhiyun struct platform_device **pdev_out)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun struct platform_device *pdev;
100*4882a593Smuzhiyun struct device_node *remote;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun remote = of_graph_get_remote_node(dev->of_node, 1, -1);
103*4882a593Smuzhiyun if (!remote)
104*4882a593Smuzhiyun return -ENODEV;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun if (!of_device_is_compatible(remote, "hdmi-connector")) {
107*4882a593Smuzhiyun of_node_put(remote);
108*4882a593Smuzhiyun return -ENODEV;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun pdev = of_find_device_by_node(remote);
112*4882a593Smuzhiyun of_node_put(remote);
113*4882a593Smuzhiyun if (!pdev)
114*4882a593Smuzhiyun return -ENODEV;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun *pdev_out = pdev;
117*4882a593Smuzhiyun return 0;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
sun8i_dw_hdmi_bind(struct device * dev,struct device * master,void * data)120*4882a593Smuzhiyun static int sun8i_dw_hdmi_bind(struct device *dev, struct device *master,
121*4882a593Smuzhiyun void *data)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun struct platform_device *pdev = to_platform_device(dev), *connector_pdev;
124*4882a593Smuzhiyun struct dw_hdmi_plat_data *plat_data;
125*4882a593Smuzhiyun struct drm_device *drm = data;
126*4882a593Smuzhiyun struct device_node *phy_node;
127*4882a593Smuzhiyun struct drm_encoder *encoder;
128*4882a593Smuzhiyun struct sun8i_dw_hdmi *hdmi;
129*4882a593Smuzhiyun int ret;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun if (!pdev->dev.of_node)
132*4882a593Smuzhiyun return -ENODEV;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun hdmi = devm_kzalloc(&pdev->dev, sizeof(*hdmi), GFP_KERNEL);
135*4882a593Smuzhiyun if (!hdmi)
136*4882a593Smuzhiyun return -ENOMEM;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun plat_data = &hdmi->plat_data;
139*4882a593Smuzhiyun hdmi->dev = &pdev->dev;
140*4882a593Smuzhiyun encoder = &hdmi->encoder;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun hdmi->quirks = of_device_get_match_data(dev);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun encoder->possible_crtcs =
145*4882a593Smuzhiyun sun8i_dw_hdmi_find_possible_crtcs(drm, dev->of_node);
146*4882a593Smuzhiyun /*
147*4882a593Smuzhiyun * If we failed to find the CRTC(s) which this encoder is
148*4882a593Smuzhiyun * supposed to be connected to, it's because the CRTC has
149*4882a593Smuzhiyun * not been registered yet. Defer probing, and hope that
150*4882a593Smuzhiyun * the required CRTC is added later.
151*4882a593Smuzhiyun */
152*4882a593Smuzhiyun if (encoder->possible_crtcs == 0)
153*4882a593Smuzhiyun return -EPROBE_DEFER;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun hdmi->rst_ctrl = devm_reset_control_get(dev, "ctrl");
156*4882a593Smuzhiyun if (IS_ERR(hdmi->rst_ctrl)) {
157*4882a593Smuzhiyun dev_err(dev, "Could not get ctrl reset control\n");
158*4882a593Smuzhiyun return PTR_ERR(hdmi->rst_ctrl);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun hdmi->clk_tmds = devm_clk_get(dev, "tmds");
162*4882a593Smuzhiyun if (IS_ERR(hdmi->clk_tmds)) {
163*4882a593Smuzhiyun dev_err(dev, "Couldn't get the tmds clock\n");
164*4882a593Smuzhiyun return PTR_ERR(hdmi->clk_tmds);
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun hdmi->regulator = devm_regulator_get(dev, "hvcc");
168*4882a593Smuzhiyun if (IS_ERR(hdmi->regulator)) {
169*4882a593Smuzhiyun dev_err(dev, "Couldn't get regulator\n");
170*4882a593Smuzhiyun return PTR_ERR(hdmi->regulator);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun ret = sun8i_dw_hdmi_find_connector_pdev(dev, &connector_pdev);
174*4882a593Smuzhiyun if (!ret) {
175*4882a593Smuzhiyun hdmi->ddc_en = gpiod_get_optional(&connector_pdev->dev,
176*4882a593Smuzhiyun "ddc-en", GPIOD_OUT_HIGH);
177*4882a593Smuzhiyun platform_device_put(connector_pdev);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun if (IS_ERR(hdmi->ddc_en)) {
180*4882a593Smuzhiyun dev_err(dev, "Couldn't get ddc-en gpio\n");
181*4882a593Smuzhiyun return PTR_ERR(hdmi->ddc_en);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun ret = regulator_enable(hdmi->regulator);
186*4882a593Smuzhiyun if (ret) {
187*4882a593Smuzhiyun dev_err(dev, "Failed to enable regulator\n");
188*4882a593Smuzhiyun goto err_unref_ddc_en;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun gpiod_set_value(hdmi->ddc_en, 1);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun ret = reset_control_deassert(hdmi->rst_ctrl);
194*4882a593Smuzhiyun if (ret) {
195*4882a593Smuzhiyun dev_err(dev, "Could not deassert ctrl reset control\n");
196*4882a593Smuzhiyun goto err_disable_ddc_en;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun ret = clk_prepare_enable(hdmi->clk_tmds);
200*4882a593Smuzhiyun if (ret) {
201*4882a593Smuzhiyun dev_err(dev, "Could not enable tmds clock\n");
202*4882a593Smuzhiyun goto err_assert_ctrl_reset;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun phy_node = of_parse_phandle(dev->of_node, "phys", 0);
206*4882a593Smuzhiyun if (!phy_node) {
207*4882a593Smuzhiyun dev_err(dev, "Can't found PHY phandle\n");
208*4882a593Smuzhiyun ret = -EINVAL;
209*4882a593Smuzhiyun goto err_disable_clk_tmds;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun ret = sun8i_hdmi_phy_get(hdmi, phy_node);
213*4882a593Smuzhiyun of_node_put(phy_node);
214*4882a593Smuzhiyun if (ret) {
215*4882a593Smuzhiyun dev_err(dev, "Couldn't get the HDMI PHY\n");
216*4882a593Smuzhiyun goto err_disable_clk_tmds;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun ret = sun8i_hdmi_phy_init(hdmi->phy);
220*4882a593Smuzhiyun if (ret)
221*4882a593Smuzhiyun goto err_disable_clk_tmds;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun drm_encoder_helper_add(encoder, &sun8i_dw_hdmi_encoder_helper_funcs);
224*4882a593Smuzhiyun drm_simple_encoder_init(drm, encoder, DRM_MODE_ENCODER_TMDS);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun plat_data->mode_valid = hdmi->quirks->mode_valid;
227*4882a593Smuzhiyun plat_data->use_drm_infoframe = hdmi->quirks->use_drm_infoframe;
228*4882a593Smuzhiyun sun8i_hdmi_phy_set_ops(hdmi->phy, plat_data);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun platform_set_drvdata(pdev, hdmi);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun hdmi->hdmi = dw_hdmi_bind(pdev, encoder, plat_data);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /*
235*4882a593Smuzhiyun * If dw_hdmi_bind() fails we'll never call dw_hdmi_unbind(),
236*4882a593Smuzhiyun * which would have called the encoder cleanup. Do it manually.
237*4882a593Smuzhiyun */
238*4882a593Smuzhiyun if (IS_ERR(hdmi->hdmi)) {
239*4882a593Smuzhiyun ret = PTR_ERR(hdmi->hdmi);
240*4882a593Smuzhiyun goto cleanup_encoder;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun return 0;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun cleanup_encoder:
246*4882a593Smuzhiyun drm_encoder_cleanup(encoder);
247*4882a593Smuzhiyun err_disable_clk_tmds:
248*4882a593Smuzhiyun clk_disable_unprepare(hdmi->clk_tmds);
249*4882a593Smuzhiyun err_assert_ctrl_reset:
250*4882a593Smuzhiyun reset_control_assert(hdmi->rst_ctrl);
251*4882a593Smuzhiyun err_disable_ddc_en:
252*4882a593Smuzhiyun gpiod_set_value(hdmi->ddc_en, 0);
253*4882a593Smuzhiyun regulator_disable(hdmi->regulator);
254*4882a593Smuzhiyun err_unref_ddc_en:
255*4882a593Smuzhiyun if (hdmi->ddc_en)
256*4882a593Smuzhiyun gpiod_put(hdmi->ddc_en);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun return ret;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
sun8i_dw_hdmi_unbind(struct device * dev,struct device * master,void * data)261*4882a593Smuzhiyun static void sun8i_dw_hdmi_unbind(struct device *dev, struct device *master,
262*4882a593Smuzhiyun void *data)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun struct sun8i_dw_hdmi *hdmi = dev_get_drvdata(dev);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun dw_hdmi_unbind(hdmi->hdmi);
267*4882a593Smuzhiyun sun8i_hdmi_phy_deinit(hdmi->phy);
268*4882a593Smuzhiyun clk_disable_unprepare(hdmi->clk_tmds);
269*4882a593Smuzhiyun reset_control_assert(hdmi->rst_ctrl);
270*4882a593Smuzhiyun gpiod_set_value(hdmi->ddc_en, 0);
271*4882a593Smuzhiyun regulator_disable(hdmi->regulator);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun if (hdmi->ddc_en)
274*4882a593Smuzhiyun gpiod_put(hdmi->ddc_en);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun static const struct component_ops sun8i_dw_hdmi_ops = {
278*4882a593Smuzhiyun .bind = sun8i_dw_hdmi_bind,
279*4882a593Smuzhiyun .unbind = sun8i_dw_hdmi_unbind,
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun
sun8i_dw_hdmi_probe(struct platform_device * pdev)282*4882a593Smuzhiyun static int sun8i_dw_hdmi_probe(struct platform_device *pdev)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun return component_add(&pdev->dev, &sun8i_dw_hdmi_ops);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
sun8i_dw_hdmi_remove(struct platform_device * pdev)287*4882a593Smuzhiyun static int sun8i_dw_hdmi_remove(struct platform_device *pdev)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun component_del(&pdev->dev, &sun8i_dw_hdmi_ops);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun return 0;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun static const struct sun8i_dw_hdmi_quirks sun8i_a83t_quirks = {
295*4882a593Smuzhiyun .mode_valid = sun8i_dw_hdmi_mode_valid_a83t,
296*4882a593Smuzhiyun };
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun static const struct sun8i_dw_hdmi_quirks sun50i_h6_quirks = {
299*4882a593Smuzhiyun .mode_valid = sun8i_dw_hdmi_mode_valid_h6,
300*4882a593Smuzhiyun .use_drm_infoframe = true,
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun static const struct of_device_id sun8i_dw_hdmi_dt_ids[] = {
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun .compatible = "allwinner,sun8i-a83t-dw-hdmi",
306*4882a593Smuzhiyun .data = &sun8i_a83t_quirks,
307*4882a593Smuzhiyun },
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun .compatible = "allwinner,sun50i-h6-dw-hdmi",
310*4882a593Smuzhiyun .data = &sun50i_h6_quirks,
311*4882a593Smuzhiyun },
312*4882a593Smuzhiyun { /* sentinel */ },
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sun8i_dw_hdmi_dt_ids);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun static struct platform_driver sun8i_dw_hdmi_pltfm_driver = {
317*4882a593Smuzhiyun .probe = sun8i_dw_hdmi_probe,
318*4882a593Smuzhiyun .remove = sun8i_dw_hdmi_remove,
319*4882a593Smuzhiyun .driver = {
320*4882a593Smuzhiyun .name = "sun8i-dw-hdmi",
321*4882a593Smuzhiyun .of_match_table = sun8i_dw_hdmi_dt_ids,
322*4882a593Smuzhiyun },
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun
sun8i_dw_hdmi_init(void)325*4882a593Smuzhiyun static int __init sun8i_dw_hdmi_init(void)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun int ret;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun ret = platform_driver_register(&sun8i_dw_hdmi_pltfm_driver);
330*4882a593Smuzhiyun if (ret)
331*4882a593Smuzhiyun return ret;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun ret = platform_driver_register(&sun8i_hdmi_phy_driver);
334*4882a593Smuzhiyun if (ret) {
335*4882a593Smuzhiyun platform_driver_unregister(&sun8i_dw_hdmi_pltfm_driver);
336*4882a593Smuzhiyun return ret;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun return ret;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
sun8i_dw_hdmi_exit(void)342*4882a593Smuzhiyun static void __exit sun8i_dw_hdmi_exit(void)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun platform_driver_unregister(&sun8i_dw_hdmi_pltfm_driver);
345*4882a593Smuzhiyun platform_driver_unregister(&sun8i_hdmi_phy_driver);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun module_init(sun8i_dw_hdmi_init);
349*4882a593Smuzhiyun module_exit(sun8i_dw_hdmi_exit);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun MODULE_AUTHOR("Jernej Skrabec <jernej.skrabec@siol.net>");
352*4882a593Smuzhiyun MODULE_DESCRIPTION("Allwinner DW HDMI bridge");
353*4882a593Smuzhiyun MODULE_LICENSE("GPL");
354