xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/sun4i/sun8i_csc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) Jernej Skrabec <jernej.skrabec@siol.net>
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <drm/drm_print.h>
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include "sun8i_csc.h"
9*4882a593Smuzhiyun #include "sun8i_mixer.h"
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun static const u32 ccsc_base[2][2] = {
12*4882a593Smuzhiyun 	{CCSC00_OFFSET, CCSC01_OFFSET},
13*4882a593Smuzhiyun 	{CCSC10_OFFSET, CCSC11_OFFSET},
14*4882a593Smuzhiyun };
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /*
17*4882a593Smuzhiyun  * Factors are in two's complement format, 10 bits for fractinal part.
18*4882a593Smuzhiyun  * First tree values in each line are multiplication factor and last
19*4882a593Smuzhiyun  * value is constant, which is added at the end.
20*4882a593Smuzhiyun  */
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun static const u32 yuv2rgb[2][2][12] = {
23*4882a593Smuzhiyun 	[DRM_COLOR_YCBCR_LIMITED_RANGE] = {
24*4882a593Smuzhiyun 		[DRM_COLOR_YCBCR_BT601] = {
25*4882a593Smuzhiyun 			0x000004A8, 0x00000000, 0x00000662, 0xFFFC8451,
26*4882a593Smuzhiyun 			0x000004A8, 0xFFFFFE6F, 0xFFFFFCC0, 0x00021E4D,
27*4882a593Smuzhiyun 			0x000004A8, 0x00000811, 0x00000000, 0xFFFBACA9,
28*4882a593Smuzhiyun 		},
29*4882a593Smuzhiyun 		[DRM_COLOR_YCBCR_BT709] = {
30*4882a593Smuzhiyun 			0x000004A8, 0x00000000, 0x0000072B, 0xFFFC1F99,
31*4882a593Smuzhiyun 			0x000004A8, 0xFFFFFF26, 0xFFFFFDDF, 0x00013383,
32*4882a593Smuzhiyun 			0x000004A8, 0x00000873, 0x00000000, 0xFFFB7BEF,
33*4882a593Smuzhiyun 		}
34*4882a593Smuzhiyun 	},
35*4882a593Smuzhiyun 	[DRM_COLOR_YCBCR_FULL_RANGE] = {
36*4882a593Smuzhiyun 		[DRM_COLOR_YCBCR_BT601] = {
37*4882a593Smuzhiyun 			0x00000400, 0x00000000, 0x0000059B, 0xFFFD322E,
38*4882a593Smuzhiyun 			0x00000400, 0xFFFFFEA0, 0xFFFFFD25, 0x00021DD5,
39*4882a593Smuzhiyun 			0x00000400, 0x00000716, 0x00000000, 0xFFFC74BD,
40*4882a593Smuzhiyun 		},
41*4882a593Smuzhiyun 		[DRM_COLOR_YCBCR_BT709] = {
42*4882a593Smuzhiyun 			0x00000400, 0x00000000, 0x0000064C, 0xFFFCD9B4,
43*4882a593Smuzhiyun 			0x00000400, 0xFFFFFF41, 0xFFFFFE21, 0x00014F96,
44*4882a593Smuzhiyun 			0x00000400, 0x0000076C, 0x00000000, 0xFFFC49EF,
45*4882a593Smuzhiyun 		}
46*4882a593Smuzhiyun 	},
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun static const u32 yvu2rgb[2][2][12] = {
50*4882a593Smuzhiyun 	[DRM_COLOR_YCBCR_LIMITED_RANGE] = {
51*4882a593Smuzhiyun 		[DRM_COLOR_YCBCR_BT601] = {
52*4882a593Smuzhiyun 			0x000004A8, 0x00000662, 0x00000000, 0xFFFC8451,
53*4882a593Smuzhiyun 			0x000004A8, 0xFFFFFCC0, 0xFFFFFE6F, 0x00021E4D,
54*4882a593Smuzhiyun 			0x000004A8, 0x00000000, 0x00000811, 0xFFFBACA9,
55*4882a593Smuzhiyun 		},
56*4882a593Smuzhiyun 		[DRM_COLOR_YCBCR_BT709] = {
57*4882a593Smuzhiyun 			0x000004A8, 0x0000072B, 0x00000000, 0xFFFC1F99,
58*4882a593Smuzhiyun 			0x000004A8, 0xFFFFFDDF, 0xFFFFFF26, 0x00013383,
59*4882a593Smuzhiyun 			0x000004A8, 0x00000000, 0x00000873, 0xFFFB7BEF,
60*4882a593Smuzhiyun 		}
61*4882a593Smuzhiyun 	},
62*4882a593Smuzhiyun 	[DRM_COLOR_YCBCR_FULL_RANGE] = {
63*4882a593Smuzhiyun 		[DRM_COLOR_YCBCR_BT601] = {
64*4882a593Smuzhiyun 			0x00000400, 0x0000059B, 0x00000000, 0xFFFD322E,
65*4882a593Smuzhiyun 			0x00000400, 0xFFFFFD25, 0xFFFFFEA0, 0x00021DD5,
66*4882a593Smuzhiyun 			0x00000400, 0x00000000, 0x00000716, 0xFFFC74BD,
67*4882a593Smuzhiyun 		},
68*4882a593Smuzhiyun 		[DRM_COLOR_YCBCR_BT709] = {
69*4882a593Smuzhiyun 			0x00000400, 0x0000064C, 0x00000000, 0xFFFCD9B4,
70*4882a593Smuzhiyun 			0x00000400, 0xFFFFFE21, 0xFFFFFF41, 0x00014F96,
71*4882a593Smuzhiyun 			0x00000400, 0x00000000, 0x0000076C, 0xFFFC49EF,
72*4882a593Smuzhiyun 		}
73*4882a593Smuzhiyun 	},
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /*
77*4882a593Smuzhiyun  * DE3 has a bit different CSC units. Factors are in two's complement format.
78*4882a593Smuzhiyun  * First three factors in a row are multiplication factors which have 17 bits
79*4882a593Smuzhiyun  * for fractional part. Fourth value in a row is comprised of two factors.
80*4882a593Smuzhiyun  * Upper 16 bits represents difference, which is subtracted from the input
81*4882a593Smuzhiyun  * value before multiplication and lower 16 bits represents constant, which
82*4882a593Smuzhiyun  * is addes at the end.
83*4882a593Smuzhiyun  *
84*4882a593Smuzhiyun  * x' = c00 * (x + d0) + c01 * (y + d1) + c02 * (z + d2) + const0
85*4882a593Smuzhiyun  * y' = c10 * (x + d0) + c11 * (y + d1) + c12 * (z + d2) + const1
86*4882a593Smuzhiyun  * z' = c20 * (x + d0) + c21 * (y + d1) + c22 * (z + d2) + const2
87*4882a593Smuzhiyun  *
88*4882a593Smuzhiyun  * Please note that above formula is true only for Blender CSC. Other DE3 CSC
89*4882a593Smuzhiyun  * units takes only positive value for difference. From what can be deducted
90*4882a593Smuzhiyun  * from BSP driver code, those units probably automatically assume that
91*4882a593Smuzhiyun  * difference has to be subtracted.
92*4882a593Smuzhiyun  *
93*4882a593Smuzhiyun  * Layout of factors in table:
94*4882a593Smuzhiyun  * c00 c01 c02 [d0 const0]
95*4882a593Smuzhiyun  * c10 c11 c12 [d1 const1]
96*4882a593Smuzhiyun  * c20 c21 c22 [d2 const2]
97*4882a593Smuzhiyun  */
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun static const u32 yuv2rgb_de3[2][2][12] = {
100*4882a593Smuzhiyun 	[DRM_COLOR_YCBCR_LIMITED_RANGE] = {
101*4882a593Smuzhiyun 		[DRM_COLOR_YCBCR_BT601] = {
102*4882a593Smuzhiyun 			0x0002542A, 0x00000000, 0x0003312A, 0xFFC00000,
103*4882a593Smuzhiyun 			0x0002542A, 0xFFFF376B, 0xFFFE5FC3, 0xFE000000,
104*4882a593Smuzhiyun 			0x0002542A, 0x000408D2, 0x00000000, 0xFE000000,
105*4882a593Smuzhiyun 		},
106*4882a593Smuzhiyun 		[DRM_COLOR_YCBCR_BT709] = {
107*4882a593Smuzhiyun 			0x0002542A, 0x00000000, 0x000395E2, 0xFFC00000,
108*4882a593Smuzhiyun 			0x0002542A, 0xFFFF92D2, 0xFFFEEF27, 0xFE000000,
109*4882a593Smuzhiyun 			0x0002542A, 0x0004398C, 0x00000000, 0xFE000000,
110*4882a593Smuzhiyun 		}
111*4882a593Smuzhiyun 	},
112*4882a593Smuzhiyun 	[DRM_COLOR_YCBCR_FULL_RANGE] = {
113*4882a593Smuzhiyun 		[DRM_COLOR_YCBCR_BT601] = {
114*4882a593Smuzhiyun 			0x00020000, 0x00000000, 0x0002CDD2, 0x00000000,
115*4882a593Smuzhiyun 			0x00020000, 0xFFFF4FCE, 0xFFFE925D, 0xFE000000,
116*4882a593Smuzhiyun 			0x00020000, 0x00038B43, 0x00000000, 0xFE000000,
117*4882a593Smuzhiyun 		},
118*4882a593Smuzhiyun 		[DRM_COLOR_YCBCR_BT709] = {
119*4882a593Smuzhiyun 			0x00020000, 0x00000000, 0x0003264C, 0x00000000,
120*4882a593Smuzhiyun 			0x00020000, 0xFFFFA018, 0xFFFF1053, 0xFE000000,
121*4882a593Smuzhiyun 			0x00020000, 0x0003B611, 0x00000000, 0xFE000000,
122*4882a593Smuzhiyun 		}
123*4882a593Smuzhiyun 	},
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun static const u32 yvu2rgb_de3[2][2][12] = {
127*4882a593Smuzhiyun 	[DRM_COLOR_YCBCR_LIMITED_RANGE] = {
128*4882a593Smuzhiyun 		[DRM_COLOR_YCBCR_BT601] = {
129*4882a593Smuzhiyun 			0x0002542A, 0x0003312A, 0x00000000, 0xFFC00000,
130*4882a593Smuzhiyun 			0x0002542A, 0xFFFE5FC3, 0xFFFF376B, 0xFE000000,
131*4882a593Smuzhiyun 			0x0002542A, 0x00000000, 0x000408D2, 0xFE000000,
132*4882a593Smuzhiyun 		},
133*4882a593Smuzhiyun 		[DRM_COLOR_YCBCR_BT709] = {
134*4882a593Smuzhiyun 			0x0002542A, 0x000395E2, 0x00000000, 0xFFC00000,
135*4882a593Smuzhiyun 			0x0002542A, 0xFFFEEF27, 0xFFFF92D2, 0xFE000000,
136*4882a593Smuzhiyun 			0x0002542A, 0x00000000, 0x0004398C, 0xFE000000,
137*4882a593Smuzhiyun 		}
138*4882a593Smuzhiyun 	},
139*4882a593Smuzhiyun 	[DRM_COLOR_YCBCR_FULL_RANGE] = {
140*4882a593Smuzhiyun 		[DRM_COLOR_YCBCR_BT601] = {
141*4882a593Smuzhiyun 			0x00020000, 0x0002CDD2, 0x00000000, 0x00000000,
142*4882a593Smuzhiyun 			0x00020000, 0xFFFE925D, 0xFFFF4FCE, 0xFE000000,
143*4882a593Smuzhiyun 			0x00020000, 0x00000000, 0x00038B43, 0xFE000000,
144*4882a593Smuzhiyun 		},
145*4882a593Smuzhiyun 		[DRM_COLOR_YCBCR_BT709] = {
146*4882a593Smuzhiyun 			0x00020000, 0x0003264C, 0x00000000, 0x00000000,
147*4882a593Smuzhiyun 			0x00020000, 0xFFFF1053, 0xFFFFA018, 0xFE000000,
148*4882a593Smuzhiyun 			0x00020000, 0x00000000, 0x0003B611, 0xFE000000,
149*4882a593Smuzhiyun 		}
150*4882a593Smuzhiyun 	},
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
sun8i_csc_set_coefficients(struct regmap * map,u32 base,enum sun8i_csc_mode mode,enum drm_color_encoding encoding,enum drm_color_range range)153*4882a593Smuzhiyun static void sun8i_csc_set_coefficients(struct regmap *map, u32 base,
154*4882a593Smuzhiyun 				       enum sun8i_csc_mode mode,
155*4882a593Smuzhiyun 				       enum drm_color_encoding encoding,
156*4882a593Smuzhiyun 				       enum drm_color_range range)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	const u32 *table;
159*4882a593Smuzhiyun 	u32 base_reg;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	switch (mode) {
162*4882a593Smuzhiyun 	case SUN8I_CSC_MODE_YUV2RGB:
163*4882a593Smuzhiyun 		table = yuv2rgb[range][encoding];
164*4882a593Smuzhiyun 		break;
165*4882a593Smuzhiyun 	case SUN8I_CSC_MODE_YVU2RGB:
166*4882a593Smuzhiyun 		table = yvu2rgb[range][encoding];
167*4882a593Smuzhiyun 		break;
168*4882a593Smuzhiyun 	default:
169*4882a593Smuzhiyun 		DRM_WARN("Wrong CSC mode specified.\n");
170*4882a593Smuzhiyun 		return;
171*4882a593Smuzhiyun 	}
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	base_reg = SUN8I_CSC_COEFF(base, 0);
174*4882a593Smuzhiyun 	regmap_bulk_write(map, base_reg, table, 12);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
sun8i_de3_ccsc_set_coefficients(struct regmap * map,int layer,enum sun8i_csc_mode mode,enum drm_color_encoding encoding,enum drm_color_range range)177*4882a593Smuzhiyun static void sun8i_de3_ccsc_set_coefficients(struct regmap *map, int layer,
178*4882a593Smuzhiyun 					    enum sun8i_csc_mode mode,
179*4882a593Smuzhiyun 					    enum drm_color_encoding encoding,
180*4882a593Smuzhiyun 					    enum drm_color_range range)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	const u32 *table;
183*4882a593Smuzhiyun 	u32 base_reg;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	switch (mode) {
186*4882a593Smuzhiyun 	case SUN8I_CSC_MODE_YUV2RGB:
187*4882a593Smuzhiyun 		table = yuv2rgb_de3[range][encoding];
188*4882a593Smuzhiyun 		break;
189*4882a593Smuzhiyun 	case SUN8I_CSC_MODE_YVU2RGB:
190*4882a593Smuzhiyun 		table = yvu2rgb_de3[range][encoding];
191*4882a593Smuzhiyun 		break;
192*4882a593Smuzhiyun 	default:
193*4882a593Smuzhiyun 		DRM_WARN("Wrong CSC mode specified.\n");
194*4882a593Smuzhiyun 		return;
195*4882a593Smuzhiyun 	}
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	base_reg = SUN50I_MIXER_BLEND_CSC_COEFF(DE3_BLD_BASE, layer, 0, 0);
198*4882a593Smuzhiyun 	regmap_bulk_write(map, base_reg, table, 12);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
sun8i_csc_enable(struct regmap * map,u32 base,bool enable)201*4882a593Smuzhiyun static void sun8i_csc_enable(struct regmap *map, u32 base, bool enable)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	u32 val;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	if (enable)
206*4882a593Smuzhiyun 		val = SUN8I_CSC_CTRL_EN;
207*4882a593Smuzhiyun 	else
208*4882a593Smuzhiyun 		val = 0;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	regmap_update_bits(map, SUN8I_CSC_CTRL(base), SUN8I_CSC_CTRL_EN, val);
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
sun8i_de3_ccsc_enable(struct regmap * map,int layer,bool enable)213*4882a593Smuzhiyun static void sun8i_de3_ccsc_enable(struct regmap *map, int layer, bool enable)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	u32 val, mask;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	mask = SUN50I_MIXER_BLEND_CSC_CTL_EN(layer);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	if (enable)
220*4882a593Smuzhiyun 		val = mask;
221*4882a593Smuzhiyun 	else
222*4882a593Smuzhiyun 		val = 0;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	regmap_update_bits(map, SUN50I_MIXER_BLEND_CSC_CTL(DE3_BLD_BASE),
225*4882a593Smuzhiyun 			   mask, val);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
sun8i_csc_set_ccsc_coefficients(struct sun8i_mixer * mixer,int layer,enum sun8i_csc_mode mode,enum drm_color_encoding encoding,enum drm_color_range range)228*4882a593Smuzhiyun void sun8i_csc_set_ccsc_coefficients(struct sun8i_mixer *mixer, int layer,
229*4882a593Smuzhiyun 				     enum sun8i_csc_mode mode,
230*4882a593Smuzhiyun 				     enum drm_color_encoding encoding,
231*4882a593Smuzhiyun 				     enum drm_color_range range)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	u32 base;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	if (mixer->cfg->is_de3) {
236*4882a593Smuzhiyun 		sun8i_de3_ccsc_set_coefficients(mixer->engine.regs, layer,
237*4882a593Smuzhiyun 						mode, encoding, range);
238*4882a593Smuzhiyun 		return;
239*4882a593Smuzhiyun 	}
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	base = ccsc_base[mixer->cfg->ccsc][layer];
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	sun8i_csc_set_coefficients(mixer->engine.regs, base,
244*4882a593Smuzhiyun 				   mode, encoding, range);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
sun8i_csc_enable_ccsc(struct sun8i_mixer * mixer,int layer,bool enable)247*4882a593Smuzhiyun void sun8i_csc_enable_ccsc(struct sun8i_mixer *mixer, int layer, bool enable)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	u32 base;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	if (mixer->cfg->is_de3) {
252*4882a593Smuzhiyun 		sun8i_de3_ccsc_enable(mixer->engine.regs, layer, enable);
253*4882a593Smuzhiyun 		return;
254*4882a593Smuzhiyun 	}
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	base = ccsc_base[mixer->cfg->ccsc][layer];
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	sun8i_csc_enable(mixer->engine.regs, base, enable);
259*4882a593Smuzhiyun }
260