xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/sun4i/sun6i_mipi_dsi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2016 Allwinnertech Co., Ltd.
4*4882a593Smuzhiyun  * Copyright (C) 2017-2018 Bootlin
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Maxime Ripard <maxime.ripard@bootlin.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/component.h>
11*4882a593Smuzhiyun #include <linux/crc-ccitt.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of_address.h>
14*4882a593Smuzhiyun #include <linux/phy/phy-mipi-dphy.h>
15*4882a593Smuzhiyun #include <linux/phy/phy.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/regmap.h>
18*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
19*4882a593Smuzhiyun #include <linux/reset.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
23*4882a593Smuzhiyun #include <drm/drm_mipi_dsi.h>
24*4882a593Smuzhiyun #include <drm/drm_panel.h>
25*4882a593Smuzhiyun #include <drm/drm_print.h>
26*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
27*4882a593Smuzhiyun #include <drm/drm_simple_kms_helper.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include "sun4i_crtc.h"
30*4882a593Smuzhiyun #include "sun4i_tcon.h"
31*4882a593Smuzhiyun #include "sun6i_mipi_dsi.h"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #include <video/mipi_display.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define SUN6I_DSI_CTL_REG		0x000
36*4882a593Smuzhiyun #define SUN6I_DSI_CTL_EN			BIT(0)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define SUN6I_DSI_BASIC_CTL_REG		0x00c
39*4882a593Smuzhiyun #define SUN6I_DSI_BASIC_CTL_TRAIL_INV(n)		(((n) & 0xf) << 4)
40*4882a593Smuzhiyun #define SUN6I_DSI_BASIC_CTL_TRAIL_FILL		BIT(3)
41*4882a593Smuzhiyun #define SUN6I_DSI_BASIC_CTL_HBP_DIS		BIT(2)
42*4882a593Smuzhiyun #define SUN6I_DSI_BASIC_CTL_HSA_HSE_DIS		BIT(1)
43*4882a593Smuzhiyun #define SUN6I_DSI_BASIC_CTL_VIDEO_BURST		BIT(0)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define SUN6I_DSI_BASIC_CTL0_REG	0x010
46*4882a593Smuzhiyun #define SUN6I_DSI_BASIC_CTL0_HS_EOTP_EN		BIT(18)
47*4882a593Smuzhiyun #define SUN6I_DSI_BASIC_CTL0_CRC_EN		BIT(17)
48*4882a593Smuzhiyun #define SUN6I_DSI_BASIC_CTL0_ECC_EN		BIT(16)
49*4882a593Smuzhiyun #define SUN6I_DSI_BASIC_CTL0_INST_ST		BIT(0)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define SUN6I_DSI_BASIC_CTL1_REG	0x014
52*4882a593Smuzhiyun #define SUN6I_DSI_BASIC_CTL1_VIDEO_ST_DELAY(n)	(((n) & 0x1fff) << 4)
53*4882a593Smuzhiyun #define SUN6I_DSI_BASIC_CTL1_VIDEO_FILL		BIT(2)
54*4882a593Smuzhiyun #define SUN6I_DSI_BASIC_CTL1_VIDEO_PRECISION	BIT(1)
55*4882a593Smuzhiyun #define SUN6I_DSI_BASIC_CTL1_VIDEO_MODE		BIT(0)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define SUN6I_DSI_BASIC_SIZE0_REG	0x018
58*4882a593Smuzhiyun #define SUN6I_DSI_BASIC_SIZE0_VBP(n)		(((n) & 0xfff) << 16)
59*4882a593Smuzhiyun #define SUN6I_DSI_BASIC_SIZE0_VSA(n)		((n) & 0xfff)
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define SUN6I_DSI_BASIC_SIZE1_REG	0x01c
62*4882a593Smuzhiyun #define SUN6I_DSI_BASIC_SIZE1_VT(n)		(((n) & 0xfff) << 16)
63*4882a593Smuzhiyun #define SUN6I_DSI_BASIC_SIZE1_VACT(n)		((n) & 0xfff)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define SUN6I_DSI_INST_FUNC_REG(n)	(0x020 + (n) * 0x04)
66*4882a593Smuzhiyun #define SUN6I_DSI_INST_FUNC_INST_MODE(n)	(((n) & 0xf) << 28)
67*4882a593Smuzhiyun #define SUN6I_DSI_INST_FUNC_ESCAPE_ENTRY(n)	(((n) & 0xf) << 24)
68*4882a593Smuzhiyun #define SUN6I_DSI_INST_FUNC_TRANS_PACKET(n)	(((n) & 0xf) << 20)
69*4882a593Smuzhiyun #define SUN6I_DSI_INST_FUNC_LANE_CEN		BIT(4)
70*4882a593Smuzhiyun #define SUN6I_DSI_INST_FUNC_LANE_DEN(n)		((n) & 0xf)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define SUN6I_DSI_INST_LOOP_SEL_REG	0x040
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define SUN6I_DSI_INST_LOOP_NUM_REG(n)	(0x044 + (n) * 0x10)
75*4882a593Smuzhiyun #define SUN6I_DSI_INST_LOOP_NUM_N1(n)		(((n) & 0xfff) << 16)
76*4882a593Smuzhiyun #define SUN6I_DSI_INST_LOOP_NUM_N0(n)		((n) & 0xfff)
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define SUN6I_DSI_INST_JUMP_SEL_REG	0x048
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define SUN6I_DSI_INST_JUMP_CFG_REG(n)	(0x04c + (n) * 0x04)
81*4882a593Smuzhiyun #define SUN6I_DSI_INST_JUMP_CFG_TO(n)		(((n) & 0xf) << 20)
82*4882a593Smuzhiyun #define SUN6I_DSI_INST_JUMP_CFG_POINT(n)	(((n) & 0xf) << 16)
83*4882a593Smuzhiyun #define SUN6I_DSI_INST_JUMP_CFG_NUM(n)		((n) & 0xffff)
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define SUN6I_DSI_TRANS_START_REG	0x060
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define SUN6I_DSI_TRANS_ZERO_REG	0x078
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define SUN6I_DSI_TCON_DRQ_REG		0x07c
90*4882a593Smuzhiyun #define SUN6I_DSI_TCON_DRQ_ENABLE_MODE		BIT(28)
91*4882a593Smuzhiyun #define SUN6I_DSI_TCON_DRQ_SET(n)		((n) & 0x3ff)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define SUN6I_DSI_PIXEL_CTL0_REG	0x080
94*4882a593Smuzhiyun #define SUN6I_DSI_PIXEL_CTL0_PD_PLUG_DISABLE	BIT(16)
95*4882a593Smuzhiyun #define SUN6I_DSI_PIXEL_CTL0_FORMAT(n)		((n) & 0xf)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define SUN6I_DSI_PIXEL_CTL1_REG	0x084
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define SUN6I_DSI_PIXEL_PH_REG		0x090
100*4882a593Smuzhiyun #define SUN6I_DSI_PIXEL_PH_ECC(n)		(((n) & 0xff) << 24)
101*4882a593Smuzhiyun #define SUN6I_DSI_PIXEL_PH_WC(n)		(((n) & 0xffff) << 8)
102*4882a593Smuzhiyun #define SUN6I_DSI_PIXEL_PH_VC(n)		(((n) & 3) << 6)
103*4882a593Smuzhiyun #define SUN6I_DSI_PIXEL_PH_DT(n)		((n) & 0x3f)
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define SUN6I_DSI_PIXEL_PF0_REG		0x098
106*4882a593Smuzhiyun #define SUN6I_DSI_PIXEL_PF0_CRC_FORCE(n)	((n) & 0xffff)
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define SUN6I_DSI_PIXEL_PF1_REG		0x09c
109*4882a593Smuzhiyun #define SUN6I_DSI_PIXEL_PF1_CRC_INIT_LINEN(n)	(((n) & 0xffff) << 16)
110*4882a593Smuzhiyun #define SUN6I_DSI_PIXEL_PF1_CRC_INIT_LINE0(n)	((n) & 0xffff)
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define SUN6I_DSI_SYNC_HSS_REG		0x0b0
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define SUN6I_DSI_SYNC_HSE_REG		0x0b4
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define SUN6I_DSI_SYNC_VSS_REG		0x0b8
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define SUN6I_DSI_SYNC_VSE_REG		0x0bc
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define SUN6I_DSI_BLK_HSA0_REG		0x0c0
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define SUN6I_DSI_BLK_HSA1_REG		0x0c4
123*4882a593Smuzhiyun #define SUN6I_DSI_BLK_PF(n)			(((n) & 0xffff) << 16)
124*4882a593Smuzhiyun #define SUN6I_DSI_BLK_PD(n)			((n) & 0xff)
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define SUN6I_DSI_BLK_HBP0_REG		0x0c8
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define SUN6I_DSI_BLK_HBP1_REG		0x0cc
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define SUN6I_DSI_BLK_HFP0_REG		0x0d0
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define SUN6I_DSI_BLK_HFP1_REG		0x0d4
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define SUN6I_DSI_BLK_HBLK0_REG		0x0e0
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #define SUN6I_DSI_BLK_HBLK1_REG		0x0e4
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #define SUN6I_DSI_BLK_VBLK0_REG		0x0e8
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define SUN6I_DSI_BLK_VBLK1_REG		0x0ec
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define SUN6I_DSI_BURST_LINE_REG	0x0f0
143*4882a593Smuzhiyun #define SUN6I_DSI_BURST_LINE_SYNC_POINT(n)	(((n) & 0xffff) << 16)
144*4882a593Smuzhiyun #define SUN6I_DSI_BURST_LINE_NUM(n)		((n) & 0xffff)
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun #define SUN6I_DSI_BURST_DRQ_REG		0x0f4
147*4882a593Smuzhiyun #define SUN6I_DSI_BURST_DRQ_EDGE1(n)		(((n) & 0xffff) << 16)
148*4882a593Smuzhiyun #define SUN6I_DSI_BURST_DRQ_EDGE0(n)		((n) & 0xffff)
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #define SUN6I_DSI_CMD_CTL_REG		0x200
151*4882a593Smuzhiyun #define SUN6I_DSI_CMD_CTL_RX_OVERFLOW		BIT(26)
152*4882a593Smuzhiyun #define SUN6I_DSI_CMD_CTL_RX_FLAG		BIT(25)
153*4882a593Smuzhiyun #define SUN6I_DSI_CMD_CTL_TX_FLAG		BIT(9)
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define SUN6I_DSI_CMD_RX_REG(n)		(0x240 + (n) * 0x04)
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun #define SUN6I_DSI_DEBUG_DATA_REG	0x2f8
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define SUN6I_DSI_CMD_TX_REG(n)		(0x300 + (n) * 0x04)
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define SUN6I_DSI_SYNC_POINT		40
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun enum sun6i_dsi_start_inst {
164*4882a593Smuzhiyun 	DSI_START_LPRX,
165*4882a593Smuzhiyun 	DSI_START_LPTX,
166*4882a593Smuzhiyun 	DSI_START_HSC,
167*4882a593Smuzhiyun 	DSI_START_HSD,
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun enum sun6i_dsi_inst_id {
171*4882a593Smuzhiyun 	DSI_INST_ID_LP11	= 0,
172*4882a593Smuzhiyun 	DSI_INST_ID_TBA,
173*4882a593Smuzhiyun 	DSI_INST_ID_HSC,
174*4882a593Smuzhiyun 	DSI_INST_ID_HSD,
175*4882a593Smuzhiyun 	DSI_INST_ID_LPDT,
176*4882a593Smuzhiyun 	DSI_INST_ID_HSCEXIT,
177*4882a593Smuzhiyun 	DSI_INST_ID_NOP,
178*4882a593Smuzhiyun 	DSI_INST_ID_DLY,
179*4882a593Smuzhiyun 	DSI_INST_ID_END		= 15,
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun enum sun6i_dsi_inst_mode {
183*4882a593Smuzhiyun 	DSI_INST_MODE_STOP	= 0,
184*4882a593Smuzhiyun 	DSI_INST_MODE_TBA,
185*4882a593Smuzhiyun 	DSI_INST_MODE_HS,
186*4882a593Smuzhiyun 	DSI_INST_MODE_ESCAPE,
187*4882a593Smuzhiyun 	DSI_INST_MODE_HSCEXIT,
188*4882a593Smuzhiyun 	DSI_INST_MODE_NOP,
189*4882a593Smuzhiyun };
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun enum sun6i_dsi_inst_escape {
192*4882a593Smuzhiyun 	DSI_INST_ESCA_LPDT	= 0,
193*4882a593Smuzhiyun 	DSI_INST_ESCA_ULPS,
194*4882a593Smuzhiyun 	DSI_INST_ESCA_UN1,
195*4882a593Smuzhiyun 	DSI_INST_ESCA_UN2,
196*4882a593Smuzhiyun 	DSI_INST_ESCA_RESET,
197*4882a593Smuzhiyun 	DSI_INST_ESCA_UN3,
198*4882a593Smuzhiyun 	DSI_INST_ESCA_UN4,
199*4882a593Smuzhiyun 	DSI_INST_ESCA_UN5,
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun enum sun6i_dsi_inst_packet {
203*4882a593Smuzhiyun 	DSI_INST_PACK_PIXEL	= 0,
204*4882a593Smuzhiyun 	DSI_INST_PACK_COMMAND,
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun static const u32 sun6i_dsi_ecc_array[] = {
208*4882a593Smuzhiyun 	[0] = (BIT(0) | BIT(1) | BIT(2) | BIT(4) | BIT(5) | BIT(7) | BIT(10) |
209*4882a593Smuzhiyun 	       BIT(11) | BIT(13) | BIT(16) | BIT(20) | BIT(21) | BIT(22) |
210*4882a593Smuzhiyun 	       BIT(23)),
211*4882a593Smuzhiyun 	[1] = (BIT(0) | BIT(1) | BIT(3) | BIT(4) | BIT(6) | BIT(8) | BIT(10) |
212*4882a593Smuzhiyun 	       BIT(12) | BIT(14) | BIT(17) | BIT(20) | BIT(21) | BIT(22) |
213*4882a593Smuzhiyun 	       BIT(23)),
214*4882a593Smuzhiyun 	[2] = (BIT(0) | BIT(2) | BIT(3) | BIT(5) | BIT(6) | BIT(9) | BIT(11) |
215*4882a593Smuzhiyun 	       BIT(12) | BIT(15) | BIT(18) | BIT(20) | BIT(21) | BIT(22)),
216*4882a593Smuzhiyun 	[3] = (BIT(1) | BIT(2) | BIT(3) | BIT(7) | BIT(8) | BIT(9) | BIT(13) |
217*4882a593Smuzhiyun 	       BIT(14) | BIT(15) | BIT(19) | BIT(20) | BIT(21) | BIT(23)),
218*4882a593Smuzhiyun 	[4] = (BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) | BIT(9) | BIT(16) |
219*4882a593Smuzhiyun 	       BIT(17) | BIT(18) | BIT(19) | BIT(20) | BIT(22) | BIT(23)),
220*4882a593Smuzhiyun 	[5] = (BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) |
221*4882a593Smuzhiyun 	       BIT(16) | BIT(17) | BIT(18) | BIT(19) | BIT(21) | BIT(22) |
222*4882a593Smuzhiyun 	       BIT(23)),
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun 
sun6i_dsi_ecc_compute(unsigned int data)225*4882a593Smuzhiyun static u32 sun6i_dsi_ecc_compute(unsigned int data)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	int i;
228*4882a593Smuzhiyun 	u8 ecc = 0;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(sun6i_dsi_ecc_array); i++) {
231*4882a593Smuzhiyun 		u32 field = sun6i_dsi_ecc_array[i];
232*4882a593Smuzhiyun 		bool init = false;
233*4882a593Smuzhiyun 		u8 val = 0;
234*4882a593Smuzhiyun 		int j;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 		for (j = 0; j < 24; j++) {
237*4882a593Smuzhiyun 			if (!(BIT(j) & field))
238*4882a593Smuzhiyun 				continue;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 			if (!init) {
241*4882a593Smuzhiyun 				val = (BIT(j) & data) ? 1 : 0;
242*4882a593Smuzhiyun 				init = true;
243*4882a593Smuzhiyun 			} else {
244*4882a593Smuzhiyun 				val ^= (BIT(j) & data) ? 1 : 0;
245*4882a593Smuzhiyun 			}
246*4882a593Smuzhiyun 		}
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 		ecc |= val << i;
249*4882a593Smuzhiyun 	}
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	return ecc;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
sun6i_dsi_crc_compute(u8 const * buffer,size_t len)254*4882a593Smuzhiyun static u16 sun6i_dsi_crc_compute(u8 const *buffer, size_t len)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	return crc_ccitt(0xffff, buffer, len);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
sun6i_dsi_crc_repeat(u8 pd,u8 * buffer,size_t len)259*4882a593Smuzhiyun static u16 sun6i_dsi_crc_repeat(u8 pd, u8 *buffer, size_t len)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	memset(buffer, pd, len);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	return sun6i_dsi_crc_compute(buffer, len);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
sun6i_dsi_build_sync_pkt(u8 dt,u8 vc,u8 d0,u8 d1)266*4882a593Smuzhiyun static u32 sun6i_dsi_build_sync_pkt(u8 dt, u8 vc, u8 d0, u8 d1)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	u32 val = dt & 0x3f;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	val |= (vc & 3) << 6;
271*4882a593Smuzhiyun 	val |= (d0 & 0xff) << 8;
272*4882a593Smuzhiyun 	val |= (d1 & 0xff) << 16;
273*4882a593Smuzhiyun 	val |= sun6i_dsi_ecc_compute(val) << 24;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	return val;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
sun6i_dsi_build_blk0_pkt(u8 vc,u16 wc)278*4882a593Smuzhiyun static u32 sun6i_dsi_build_blk0_pkt(u8 vc, u16 wc)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	return sun6i_dsi_build_sync_pkt(MIPI_DSI_BLANKING_PACKET, vc,
281*4882a593Smuzhiyun 					wc & 0xff, wc >> 8);
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
sun6i_dsi_build_blk1_pkt(u16 pd,u8 * buffer,size_t len)284*4882a593Smuzhiyun static u32 sun6i_dsi_build_blk1_pkt(u16 pd, u8 *buffer, size_t len)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	u32 val = SUN6I_DSI_BLK_PD(pd);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	return val | SUN6I_DSI_BLK_PF(sun6i_dsi_crc_repeat(pd, buffer, len));
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
sun6i_dsi_inst_abort(struct sun6i_dsi * dsi)291*4882a593Smuzhiyun static void sun6i_dsi_inst_abort(struct sun6i_dsi *dsi)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	regmap_update_bits(dsi->regs, SUN6I_DSI_BASIC_CTL0_REG,
294*4882a593Smuzhiyun 			   SUN6I_DSI_BASIC_CTL0_INST_ST, 0);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
sun6i_dsi_inst_commit(struct sun6i_dsi * dsi)297*4882a593Smuzhiyun static void sun6i_dsi_inst_commit(struct sun6i_dsi *dsi)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	regmap_update_bits(dsi->regs, SUN6I_DSI_BASIC_CTL0_REG,
300*4882a593Smuzhiyun 			   SUN6I_DSI_BASIC_CTL0_INST_ST,
301*4882a593Smuzhiyun 			   SUN6I_DSI_BASIC_CTL0_INST_ST);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
sun6i_dsi_inst_wait_for_completion(struct sun6i_dsi * dsi)304*4882a593Smuzhiyun static int sun6i_dsi_inst_wait_for_completion(struct sun6i_dsi *dsi)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	u32 val;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	return regmap_read_poll_timeout(dsi->regs, SUN6I_DSI_BASIC_CTL0_REG,
309*4882a593Smuzhiyun 					val,
310*4882a593Smuzhiyun 					!(val & SUN6I_DSI_BASIC_CTL0_INST_ST),
311*4882a593Smuzhiyun 					100, 5000);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
sun6i_dsi_inst_setup(struct sun6i_dsi * dsi,enum sun6i_dsi_inst_id id,enum sun6i_dsi_inst_mode mode,bool clock,u8 data,enum sun6i_dsi_inst_packet packet,enum sun6i_dsi_inst_escape escape)314*4882a593Smuzhiyun static void sun6i_dsi_inst_setup(struct sun6i_dsi *dsi,
315*4882a593Smuzhiyun 				 enum sun6i_dsi_inst_id id,
316*4882a593Smuzhiyun 				 enum sun6i_dsi_inst_mode mode,
317*4882a593Smuzhiyun 				 bool clock, u8 data,
318*4882a593Smuzhiyun 				 enum sun6i_dsi_inst_packet packet,
319*4882a593Smuzhiyun 				 enum sun6i_dsi_inst_escape escape)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_INST_FUNC_REG(id),
322*4882a593Smuzhiyun 		     SUN6I_DSI_INST_FUNC_INST_MODE(mode) |
323*4882a593Smuzhiyun 		     SUN6I_DSI_INST_FUNC_ESCAPE_ENTRY(escape) |
324*4882a593Smuzhiyun 		     SUN6I_DSI_INST_FUNC_TRANS_PACKET(packet) |
325*4882a593Smuzhiyun 		     (clock ? SUN6I_DSI_INST_FUNC_LANE_CEN : 0) |
326*4882a593Smuzhiyun 		     SUN6I_DSI_INST_FUNC_LANE_DEN(data));
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
sun6i_dsi_inst_init(struct sun6i_dsi * dsi,struct mipi_dsi_device * device)329*4882a593Smuzhiyun static void sun6i_dsi_inst_init(struct sun6i_dsi *dsi,
330*4882a593Smuzhiyun 				struct mipi_dsi_device *device)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	u8 lanes_mask = GENMASK(device->lanes - 1, 0);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	sun6i_dsi_inst_setup(dsi, DSI_INST_ID_LP11, DSI_INST_MODE_STOP,
335*4882a593Smuzhiyun 			     true, lanes_mask, 0, 0);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	sun6i_dsi_inst_setup(dsi, DSI_INST_ID_TBA, DSI_INST_MODE_TBA,
338*4882a593Smuzhiyun 			     false, 1, 0, 0);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	sun6i_dsi_inst_setup(dsi, DSI_INST_ID_HSC, DSI_INST_MODE_HS,
341*4882a593Smuzhiyun 			     true, 0, DSI_INST_PACK_PIXEL, 0);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	sun6i_dsi_inst_setup(dsi, DSI_INST_ID_HSD, DSI_INST_MODE_HS,
344*4882a593Smuzhiyun 			     false, lanes_mask, DSI_INST_PACK_PIXEL, 0);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	sun6i_dsi_inst_setup(dsi, DSI_INST_ID_LPDT, DSI_INST_MODE_ESCAPE,
347*4882a593Smuzhiyun 			     false, 1, DSI_INST_PACK_COMMAND,
348*4882a593Smuzhiyun 			     DSI_INST_ESCA_LPDT);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	sun6i_dsi_inst_setup(dsi, DSI_INST_ID_HSCEXIT, DSI_INST_MODE_HSCEXIT,
351*4882a593Smuzhiyun 			     true, 0, 0, 0);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	sun6i_dsi_inst_setup(dsi, DSI_INST_ID_NOP, DSI_INST_MODE_STOP,
354*4882a593Smuzhiyun 			     false, lanes_mask, 0, 0);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	sun6i_dsi_inst_setup(dsi, DSI_INST_ID_DLY, DSI_INST_MODE_NOP,
357*4882a593Smuzhiyun 			     true, lanes_mask, 0, 0);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_INST_JUMP_CFG_REG(0),
360*4882a593Smuzhiyun 		     SUN6I_DSI_INST_JUMP_CFG_POINT(DSI_INST_ID_NOP) |
361*4882a593Smuzhiyun 		     SUN6I_DSI_INST_JUMP_CFG_TO(DSI_INST_ID_HSCEXIT) |
362*4882a593Smuzhiyun 		     SUN6I_DSI_INST_JUMP_CFG_NUM(1));
363*4882a593Smuzhiyun };
364*4882a593Smuzhiyun 
sun6i_dsi_get_video_start_delay(struct sun6i_dsi * dsi,struct drm_display_mode * mode)365*4882a593Smuzhiyun static u16 sun6i_dsi_get_video_start_delay(struct sun6i_dsi *dsi,
366*4882a593Smuzhiyun 					   struct drm_display_mode *mode)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	u16 delay = mode->vtotal - (mode->vsync_start - mode->vdisplay) + 1;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	if (delay > mode->vtotal)
371*4882a593Smuzhiyun 		delay = delay % mode->vtotal;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	return max_t(u16, delay, 1);
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
sun6i_dsi_get_line_num(struct sun6i_dsi * dsi,struct drm_display_mode * mode)376*4882a593Smuzhiyun static u16 sun6i_dsi_get_line_num(struct sun6i_dsi *dsi,
377*4882a593Smuzhiyun 				  struct drm_display_mode *mode)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun 	struct mipi_dsi_device *device = dsi->device;
380*4882a593Smuzhiyun 	unsigned int Bpp = mipi_dsi_pixel_format_to_bpp(device->format) / 8;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	return mode->htotal * Bpp / device->lanes;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun 
sun6i_dsi_get_drq_edge0(struct sun6i_dsi * dsi,struct drm_display_mode * mode,u16 line_num,u16 edge1)385*4882a593Smuzhiyun static u16 sun6i_dsi_get_drq_edge0(struct sun6i_dsi *dsi,
386*4882a593Smuzhiyun 				   struct drm_display_mode *mode,
387*4882a593Smuzhiyun 				   u16 line_num, u16 edge1)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun 	u16 edge0 = edge1;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	edge0 += (mode->hdisplay + 40) * SUN6I_DSI_TCON_DIV / 8;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	if (edge0 > line_num)
394*4882a593Smuzhiyun 		return edge0 - line_num;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	return 1;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun 
sun6i_dsi_get_drq_edge1(struct sun6i_dsi * dsi,struct drm_display_mode * mode,u16 line_num)399*4882a593Smuzhiyun static u16 sun6i_dsi_get_drq_edge1(struct sun6i_dsi *dsi,
400*4882a593Smuzhiyun 				   struct drm_display_mode *mode,
401*4882a593Smuzhiyun 				   u16 line_num)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun 	struct mipi_dsi_device *device = dsi->device;
404*4882a593Smuzhiyun 	unsigned int Bpp = mipi_dsi_pixel_format_to_bpp(device->format) / 8;
405*4882a593Smuzhiyun 	unsigned int hbp = mode->htotal - mode->hsync_end;
406*4882a593Smuzhiyun 	u16 edge1;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	edge1 = SUN6I_DSI_SYNC_POINT;
409*4882a593Smuzhiyun 	edge1 += (mode->hdisplay + hbp + 20) * Bpp / device->lanes;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	if (edge1 > line_num)
412*4882a593Smuzhiyun 		return line_num;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	return edge1;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun 
sun6i_dsi_setup_burst(struct sun6i_dsi * dsi,struct drm_display_mode * mode)417*4882a593Smuzhiyun static void sun6i_dsi_setup_burst(struct sun6i_dsi *dsi,
418*4882a593Smuzhiyun 				  struct drm_display_mode *mode)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun 	struct mipi_dsi_device *device = dsi->device;
421*4882a593Smuzhiyun 	u32 val = 0;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	if (device->mode_flags & MIPI_DSI_MODE_VIDEO_BURST) {
424*4882a593Smuzhiyun 		u16 line_num = sun6i_dsi_get_line_num(dsi, mode);
425*4882a593Smuzhiyun 		u16 edge0, edge1;
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 		edge1 = sun6i_dsi_get_drq_edge1(dsi, mode, line_num);
428*4882a593Smuzhiyun 		edge0 = sun6i_dsi_get_drq_edge0(dsi, mode, line_num, edge1);
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 		regmap_write(dsi->regs, SUN6I_DSI_BURST_DRQ_REG,
431*4882a593Smuzhiyun 			     SUN6I_DSI_BURST_DRQ_EDGE0(edge0) |
432*4882a593Smuzhiyun 			     SUN6I_DSI_BURST_DRQ_EDGE1(edge1));
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 		regmap_write(dsi->regs, SUN6I_DSI_BURST_LINE_REG,
435*4882a593Smuzhiyun 			     SUN6I_DSI_BURST_LINE_NUM(line_num) |
436*4882a593Smuzhiyun 			     SUN6I_DSI_BURST_LINE_SYNC_POINT(SUN6I_DSI_SYNC_POINT));
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 		val = SUN6I_DSI_TCON_DRQ_ENABLE_MODE;
439*4882a593Smuzhiyun 	} else if ((mode->hsync_start - mode->hdisplay) > 20) {
440*4882a593Smuzhiyun 		/* Maaaaaagic */
441*4882a593Smuzhiyun 		u16 drq = (mode->hsync_start - mode->hdisplay) - 20;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 		drq *= mipi_dsi_pixel_format_to_bpp(device->format);
444*4882a593Smuzhiyun 		drq /= 32;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 		val = (SUN6I_DSI_TCON_DRQ_ENABLE_MODE |
447*4882a593Smuzhiyun 		       SUN6I_DSI_TCON_DRQ_SET(drq));
448*4882a593Smuzhiyun 	}
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_TCON_DRQ_REG, val);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
sun6i_dsi_setup_inst_loop(struct sun6i_dsi * dsi,struct drm_display_mode * mode)453*4882a593Smuzhiyun static void sun6i_dsi_setup_inst_loop(struct sun6i_dsi *dsi,
454*4882a593Smuzhiyun 				      struct drm_display_mode *mode)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun 	struct mipi_dsi_device *device = dsi->device;
457*4882a593Smuzhiyun 	u16 delay = 50 - 1;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	if (device->mode_flags & MIPI_DSI_MODE_VIDEO_BURST) {
460*4882a593Smuzhiyun 		u32 hsync_porch = (mode->htotal - mode->hdisplay) * 150;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 		delay = (hsync_porch / ((mode->clock / 1000) * 8));
463*4882a593Smuzhiyun 		delay -= 50;
464*4882a593Smuzhiyun 	}
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_INST_LOOP_SEL_REG,
467*4882a593Smuzhiyun 		     2 << (4 * DSI_INST_ID_LP11) |
468*4882a593Smuzhiyun 		     3 << (4 * DSI_INST_ID_DLY));
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_INST_LOOP_NUM_REG(0),
471*4882a593Smuzhiyun 		     SUN6I_DSI_INST_LOOP_NUM_N0(50 - 1) |
472*4882a593Smuzhiyun 		     SUN6I_DSI_INST_LOOP_NUM_N1(delay));
473*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_INST_LOOP_NUM_REG(1),
474*4882a593Smuzhiyun 		     SUN6I_DSI_INST_LOOP_NUM_N0(50 - 1) |
475*4882a593Smuzhiyun 		     SUN6I_DSI_INST_LOOP_NUM_N1(delay));
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
sun6i_dsi_setup_format(struct sun6i_dsi * dsi,struct drm_display_mode * mode)478*4882a593Smuzhiyun static void sun6i_dsi_setup_format(struct sun6i_dsi *dsi,
479*4882a593Smuzhiyun 				   struct drm_display_mode *mode)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun 	struct mipi_dsi_device *device = dsi->device;
482*4882a593Smuzhiyun 	u32 val = SUN6I_DSI_PIXEL_PH_VC(device->channel);
483*4882a593Smuzhiyun 	u8 dt, fmt;
484*4882a593Smuzhiyun 	u16 wc;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	/*
487*4882a593Smuzhiyun 	 * TODO: The format defines are only valid in video mode and
488*4882a593Smuzhiyun 	 * change in command mode.
489*4882a593Smuzhiyun 	 */
490*4882a593Smuzhiyun 	switch (device->format) {
491*4882a593Smuzhiyun 	case MIPI_DSI_FMT_RGB888:
492*4882a593Smuzhiyun 		dt = MIPI_DSI_PACKED_PIXEL_STREAM_24;
493*4882a593Smuzhiyun 		fmt = 8;
494*4882a593Smuzhiyun 		break;
495*4882a593Smuzhiyun 	case MIPI_DSI_FMT_RGB666:
496*4882a593Smuzhiyun 		dt = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
497*4882a593Smuzhiyun 		fmt = 9;
498*4882a593Smuzhiyun 		break;
499*4882a593Smuzhiyun 	case MIPI_DSI_FMT_RGB666_PACKED:
500*4882a593Smuzhiyun 		dt = MIPI_DSI_PACKED_PIXEL_STREAM_18;
501*4882a593Smuzhiyun 		fmt = 10;
502*4882a593Smuzhiyun 		break;
503*4882a593Smuzhiyun 	case MIPI_DSI_FMT_RGB565:
504*4882a593Smuzhiyun 		dt = MIPI_DSI_PACKED_PIXEL_STREAM_16;
505*4882a593Smuzhiyun 		fmt = 11;
506*4882a593Smuzhiyun 		break;
507*4882a593Smuzhiyun 	default:
508*4882a593Smuzhiyun 		return;
509*4882a593Smuzhiyun 	}
510*4882a593Smuzhiyun 	val |= SUN6I_DSI_PIXEL_PH_DT(dt);
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	wc = mode->hdisplay * mipi_dsi_pixel_format_to_bpp(device->format) / 8;
513*4882a593Smuzhiyun 	val |= SUN6I_DSI_PIXEL_PH_WC(wc);
514*4882a593Smuzhiyun 	val |= SUN6I_DSI_PIXEL_PH_ECC(sun6i_dsi_ecc_compute(val));
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_PIXEL_PH_REG, val);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_PIXEL_PF0_REG,
519*4882a593Smuzhiyun 		     SUN6I_DSI_PIXEL_PF0_CRC_FORCE(0xffff));
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_PIXEL_PF1_REG,
522*4882a593Smuzhiyun 		     SUN6I_DSI_PIXEL_PF1_CRC_INIT_LINE0(0xffff) |
523*4882a593Smuzhiyun 		     SUN6I_DSI_PIXEL_PF1_CRC_INIT_LINEN(0xffff));
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_PIXEL_CTL0_REG,
526*4882a593Smuzhiyun 		     SUN6I_DSI_PIXEL_CTL0_PD_PLUG_DISABLE |
527*4882a593Smuzhiyun 		     SUN6I_DSI_PIXEL_CTL0_FORMAT(fmt));
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun 
sun6i_dsi_setup_timings(struct sun6i_dsi * dsi,struct drm_display_mode * mode)530*4882a593Smuzhiyun static void sun6i_dsi_setup_timings(struct sun6i_dsi *dsi,
531*4882a593Smuzhiyun 				    struct drm_display_mode *mode)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun 	struct mipi_dsi_device *device = dsi->device;
534*4882a593Smuzhiyun 	int Bpp = mipi_dsi_pixel_format_to_bpp(device->format) / 8;
535*4882a593Smuzhiyun 	u16 hbp = 0, hfp = 0, hsa = 0, hblk = 0, vblk = 0;
536*4882a593Smuzhiyun 	u32 basic_ctl = 0;
537*4882a593Smuzhiyun 	size_t bytes;
538*4882a593Smuzhiyun 	u8 *buffer;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	/* Do all timing calculations up front to allocate buffer space */
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	if (device->mode_flags & MIPI_DSI_MODE_VIDEO_BURST) {
543*4882a593Smuzhiyun 		hblk = mode->hdisplay * Bpp;
544*4882a593Smuzhiyun 		basic_ctl = SUN6I_DSI_BASIC_CTL_VIDEO_BURST |
545*4882a593Smuzhiyun 			    SUN6I_DSI_BASIC_CTL_HSA_HSE_DIS |
546*4882a593Smuzhiyun 			    SUN6I_DSI_BASIC_CTL_HBP_DIS;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 		if (device->lanes == 4)
549*4882a593Smuzhiyun 			basic_ctl |= SUN6I_DSI_BASIC_CTL_TRAIL_FILL |
550*4882a593Smuzhiyun 				     SUN6I_DSI_BASIC_CTL_TRAIL_INV(0xc);
551*4882a593Smuzhiyun 	} else {
552*4882a593Smuzhiyun 		/*
553*4882a593Smuzhiyun 		 * A sync period is composed of a blanking packet (4
554*4882a593Smuzhiyun 		 * bytes + payload + 2 bytes) and a sync event packet
555*4882a593Smuzhiyun 		 * (4 bytes). Its minimal size is therefore 10 bytes
556*4882a593Smuzhiyun 		 */
557*4882a593Smuzhiyun #define HSA_PACKET_OVERHEAD	10
558*4882a593Smuzhiyun 		hsa = max(HSA_PACKET_OVERHEAD,
559*4882a593Smuzhiyun 			  (mode->hsync_end - mode->hsync_start) * Bpp - HSA_PACKET_OVERHEAD);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 		/*
562*4882a593Smuzhiyun 		 * The backporch is set using a blanking packet (4
563*4882a593Smuzhiyun 		 * bytes + payload + 2 bytes). Its minimal size is
564*4882a593Smuzhiyun 		 * therefore 6 bytes
565*4882a593Smuzhiyun 		 */
566*4882a593Smuzhiyun #define HBP_PACKET_OVERHEAD	6
567*4882a593Smuzhiyun 		hbp = max(HBP_PACKET_OVERHEAD,
568*4882a593Smuzhiyun 			  (mode->htotal - mode->hsync_end) * Bpp - HBP_PACKET_OVERHEAD);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 		/*
571*4882a593Smuzhiyun 		 * The frontporch is set using a sync event (4 bytes)
572*4882a593Smuzhiyun 		 * and two blanking packets (each one is 4 bytes +
573*4882a593Smuzhiyun 		 * payload + 2 bytes). Its minimal size is therefore
574*4882a593Smuzhiyun 		 * 16 bytes
575*4882a593Smuzhiyun 		 */
576*4882a593Smuzhiyun #define HFP_PACKET_OVERHEAD	16
577*4882a593Smuzhiyun 		hfp = max(HFP_PACKET_OVERHEAD,
578*4882a593Smuzhiyun 			  (mode->hsync_start - mode->hdisplay) * Bpp - HFP_PACKET_OVERHEAD);
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 		/*
581*4882a593Smuzhiyun 		 * The blanking is set using a sync event (4 bytes)
582*4882a593Smuzhiyun 		 * and a blanking packet (4 bytes + payload + 2
583*4882a593Smuzhiyun 		 * bytes). Its minimal size is therefore 10 bytes.
584*4882a593Smuzhiyun 		 */
585*4882a593Smuzhiyun #define HBLK_PACKET_OVERHEAD	10
586*4882a593Smuzhiyun 		hblk = max(HBLK_PACKET_OVERHEAD,
587*4882a593Smuzhiyun 			   (mode->htotal - (mode->hsync_end - mode->hsync_start)) * Bpp -
588*4882a593Smuzhiyun 			   HBLK_PACKET_OVERHEAD);
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 		/*
591*4882a593Smuzhiyun 		 * And I'm not entirely sure what vblk is about. The driver in
592*4882a593Smuzhiyun 		 * Allwinner BSP is using a rather convoluted calculation
593*4882a593Smuzhiyun 		 * there only for 4 lanes. However, using 0 (the !4 lanes
594*4882a593Smuzhiyun 		 * case) even with a 4 lanes screen seems to work...
595*4882a593Smuzhiyun 		 */
596*4882a593Smuzhiyun 		vblk = 0;
597*4882a593Smuzhiyun 	}
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	/* How many bytes do we need to send all payloads? */
600*4882a593Smuzhiyun 	bytes = max_t(size_t, max(max(hfp, hblk), max(hsa, hbp)), vblk);
601*4882a593Smuzhiyun 	buffer = kmalloc(bytes, GFP_KERNEL);
602*4882a593Smuzhiyun 	if (WARN_ON(!buffer))
603*4882a593Smuzhiyun 		return;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_BASIC_CTL_REG, basic_ctl);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_SYNC_HSS_REG,
608*4882a593Smuzhiyun 		     sun6i_dsi_build_sync_pkt(MIPI_DSI_H_SYNC_START,
609*4882a593Smuzhiyun 					      device->channel,
610*4882a593Smuzhiyun 					      0, 0));
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_SYNC_HSE_REG,
613*4882a593Smuzhiyun 		     sun6i_dsi_build_sync_pkt(MIPI_DSI_H_SYNC_END,
614*4882a593Smuzhiyun 					      device->channel,
615*4882a593Smuzhiyun 					      0, 0));
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_SYNC_VSS_REG,
618*4882a593Smuzhiyun 		     sun6i_dsi_build_sync_pkt(MIPI_DSI_V_SYNC_START,
619*4882a593Smuzhiyun 					      device->channel,
620*4882a593Smuzhiyun 					      0, 0));
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_SYNC_VSE_REG,
623*4882a593Smuzhiyun 		     sun6i_dsi_build_sync_pkt(MIPI_DSI_V_SYNC_END,
624*4882a593Smuzhiyun 					      device->channel,
625*4882a593Smuzhiyun 					      0, 0));
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_BASIC_SIZE0_REG,
628*4882a593Smuzhiyun 		     SUN6I_DSI_BASIC_SIZE0_VSA(mode->vsync_end -
629*4882a593Smuzhiyun 					       mode->vsync_start) |
630*4882a593Smuzhiyun 		     SUN6I_DSI_BASIC_SIZE0_VBP(mode->vtotal -
631*4882a593Smuzhiyun 					       mode->vsync_end));
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_BASIC_SIZE1_REG,
634*4882a593Smuzhiyun 		     SUN6I_DSI_BASIC_SIZE1_VACT(mode->vdisplay) |
635*4882a593Smuzhiyun 		     SUN6I_DSI_BASIC_SIZE1_VT(mode->vtotal));
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	/* sync */
638*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_BLK_HSA0_REG,
639*4882a593Smuzhiyun 		     sun6i_dsi_build_blk0_pkt(device->channel, hsa));
640*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_BLK_HSA1_REG,
641*4882a593Smuzhiyun 		     sun6i_dsi_build_blk1_pkt(0, buffer, hsa));
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	/* backporch */
644*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_BLK_HBP0_REG,
645*4882a593Smuzhiyun 		     sun6i_dsi_build_blk0_pkt(device->channel, hbp));
646*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_BLK_HBP1_REG,
647*4882a593Smuzhiyun 		     sun6i_dsi_build_blk1_pkt(0, buffer, hbp));
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	/* frontporch */
650*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_BLK_HFP0_REG,
651*4882a593Smuzhiyun 		     sun6i_dsi_build_blk0_pkt(device->channel, hfp));
652*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_BLK_HFP1_REG,
653*4882a593Smuzhiyun 		     sun6i_dsi_build_blk1_pkt(0, buffer, hfp));
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	/* hblk */
656*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_BLK_HBLK0_REG,
657*4882a593Smuzhiyun 		     sun6i_dsi_build_blk0_pkt(device->channel, hblk));
658*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_BLK_HBLK1_REG,
659*4882a593Smuzhiyun 		     sun6i_dsi_build_blk1_pkt(0, buffer, hblk));
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	/* vblk */
662*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_BLK_VBLK0_REG,
663*4882a593Smuzhiyun 		     sun6i_dsi_build_blk0_pkt(device->channel, vblk));
664*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_BLK_VBLK1_REG,
665*4882a593Smuzhiyun 		     sun6i_dsi_build_blk1_pkt(0, buffer, vblk));
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	kfree(buffer);
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun 
sun6i_dsi_start(struct sun6i_dsi * dsi,enum sun6i_dsi_start_inst func)670*4882a593Smuzhiyun static int sun6i_dsi_start(struct sun6i_dsi *dsi,
671*4882a593Smuzhiyun 			   enum sun6i_dsi_start_inst func)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun 	switch (func) {
674*4882a593Smuzhiyun 	case DSI_START_LPTX:
675*4882a593Smuzhiyun 		regmap_write(dsi->regs, SUN6I_DSI_INST_JUMP_SEL_REG,
676*4882a593Smuzhiyun 			     DSI_INST_ID_LPDT << (4 * DSI_INST_ID_LP11) |
677*4882a593Smuzhiyun 			     DSI_INST_ID_END  << (4 * DSI_INST_ID_LPDT));
678*4882a593Smuzhiyun 		break;
679*4882a593Smuzhiyun 	case DSI_START_LPRX:
680*4882a593Smuzhiyun 		regmap_write(dsi->regs, SUN6I_DSI_INST_JUMP_SEL_REG,
681*4882a593Smuzhiyun 			     DSI_INST_ID_LPDT << (4 * DSI_INST_ID_LP11) |
682*4882a593Smuzhiyun 			     DSI_INST_ID_DLY  << (4 * DSI_INST_ID_LPDT) |
683*4882a593Smuzhiyun 			     DSI_INST_ID_TBA  << (4 * DSI_INST_ID_DLY) |
684*4882a593Smuzhiyun 			     DSI_INST_ID_END  << (4 * DSI_INST_ID_TBA));
685*4882a593Smuzhiyun 		break;
686*4882a593Smuzhiyun 	case DSI_START_HSC:
687*4882a593Smuzhiyun 		regmap_write(dsi->regs, SUN6I_DSI_INST_JUMP_SEL_REG,
688*4882a593Smuzhiyun 			     DSI_INST_ID_HSC  << (4 * DSI_INST_ID_LP11) |
689*4882a593Smuzhiyun 			     DSI_INST_ID_END  << (4 * DSI_INST_ID_HSC));
690*4882a593Smuzhiyun 		break;
691*4882a593Smuzhiyun 	case DSI_START_HSD:
692*4882a593Smuzhiyun 		regmap_write(dsi->regs, SUN6I_DSI_INST_JUMP_SEL_REG,
693*4882a593Smuzhiyun 			     DSI_INST_ID_NOP  << (4 * DSI_INST_ID_LP11) |
694*4882a593Smuzhiyun 			     DSI_INST_ID_HSD  << (4 * DSI_INST_ID_NOP) |
695*4882a593Smuzhiyun 			     DSI_INST_ID_DLY  << (4 * DSI_INST_ID_HSD) |
696*4882a593Smuzhiyun 			     DSI_INST_ID_NOP  << (4 * DSI_INST_ID_DLY) |
697*4882a593Smuzhiyun 			     DSI_INST_ID_END  << (4 * DSI_INST_ID_HSCEXIT));
698*4882a593Smuzhiyun 		break;
699*4882a593Smuzhiyun 	default:
700*4882a593Smuzhiyun 		regmap_write(dsi->regs, SUN6I_DSI_INST_JUMP_SEL_REG,
701*4882a593Smuzhiyun 			     DSI_INST_ID_END  << (4 * DSI_INST_ID_LP11));
702*4882a593Smuzhiyun 		break;
703*4882a593Smuzhiyun 	}
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	sun6i_dsi_inst_abort(dsi);
706*4882a593Smuzhiyun 	sun6i_dsi_inst_commit(dsi);
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	if (func == DSI_START_HSC)
709*4882a593Smuzhiyun 		regmap_write_bits(dsi->regs,
710*4882a593Smuzhiyun 				  SUN6I_DSI_INST_FUNC_REG(DSI_INST_ID_LP11),
711*4882a593Smuzhiyun 				  SUN6I_DSI_INST_FUNC_LANE_CEN, 0);
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	return 0;
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun 
sun6i_dsi_encoder_enable(struct drm_encoder * encoder)716*4882a593Smuzhiyun static void sun6i_dsi_encoder_enable(struct drm_encoder *encoder)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun 	struct drm_display_mode *mode = &encoder->crtc->state->adjusted_mode;
719*4882a593Smuzhiyun 	struct sun6i_dsi *dsi = encoder_to_sun6i_dsi(encoder);
720*4882a593Smuzhiyun 	struct mipi_dsi_device *device = dsi->device;
721*4882a593Smuzhiyun 	union phy_configure_opts opts = { };
722*4882a593Smuzhiyun 	struct phy_configure_opts_mipi_dphy *cfg = &opts.mipi_dphy;
723*4882a593Smuzhiyun 	u16 delay;
724*4882a593Smuzhiyun 	int err;
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("Enabling DSI output\n");
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	err = regulator_enable(dsi->regulator);
729*4882a593Smuzhiyun 	if (err)
730*4882a593Smuzhiyun 		dev_warn(dsi->dev, "failed to enable VCC-DSI supply: %d\n", err);
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	reset_control_deassert(dsi->reset);
733*4882a593Smuzhiyun 	clk_prepare_enable(dsi->mod_clk);
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	/*
736*4882a593Smuzhiyun 	 * Enable the DSI block.
737*4882a593Smuzhiyun 	 */
738*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_CTL_REG, SUN6I_DSI_CTL_EN);
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_BASIC_CTL0_REG,
741*4882a593Smuzhiyun 		     SUN6I_DSI_BASIC_CTL0_ECC_EN | SUN6I_DSI_BASIC_CTL0_CRC_EN);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_TRANS_START_REG, 10);
744*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_TRANS_ZERO_REG, 0);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	sun6i_dsi_inst_init(dsi, dsi->device);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_DEBUG_DATA_REG, 0xff);
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	delay = sun6i_dsi_get_video_start_delay(dsi, mode);
751*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_BASIC_CTL1_REG,
752*4882a593Smuzhiyun 		     SUN6I_DSI_BASIC_CTL1_VIDEO_ST_DELAY(delay) |
753*4882a593Smuzhiyun 		     SUN6I_DSI_BASIC_CTL1_VIDEO_FILL |
754*4882a593Smuzhiyun 		     SUN6I_DSI_BASIC_CTL1_VIDEO_PRECISION |
755*4882a593Smuzhiyun 		     SUN6I_DSI_BASIC_CTL1_VIDEO_MODE);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	sun6i_dsi_setup_burst(dsi, mode);
758*4882a593Smuzhiyun 	sun6i_dsi_setup_inst_loop(dsi, mode);
759*4882a593Smuzhiyun 	sun6i_dsi_setup_format(dsi, mode);
760*4882a593Smuzhiyun 	sun6i_dsi_setup_timings(dsi, mode);
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	phy_init(dsi->dphy);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	phy_mipi_dphy_get_default_config(mode->clock * 1000,
765*4882a593Smuzhiyun 					 mipi_dsi_pixel_format_to_bpp(device->format),
766*4882a593Smuzhiyun 					 device->lanes, cfg);
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	phy_set_mode(dsi->dphy, PHY_MODE_MIPI_DPHY);
769*4882a593Smuzhiyun 	phy_configure(dsi->dphy, &opts);
770*4882a593Smuzhiyun 	phy_power_on(dsi->dphy);
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	if (dsi->panel)
773*4882a593Smuzhiyun 		drm_panel_prepare(dsi->panel);
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	/*
776*4882a593Smuzhiyun 	 * FIXME: This should be moved after the switch to HS mode.
777*4882a593Smuzhiyun 	 *
778*4882a593Smuzhiyun 	 * Unfortunately, once in HS mode, it seems like we're not
779*4882a593Smuzhiyun 	 * able to send DCS commands anymore, which would prevent any
780*4882a593Smuzhiyun 	 * panel to send any DCS command as part as their enable
781*4882a593Smuzhiyun 	 * method, which is quite common.
782*4882a593Smuzhiyun 	 *
783*4882a593Smuzhiyun 	 * I haven't seen any artifact due to that sub-optimal
784*4882a593Smuzhiyun 	 * ordering on the panels I've tested it with, so I guess this
785*4882a593Smuzhiyun 	 * will do for now, until that IP is better understood.
786*4882a593Smuzhiyun 	 */
787*4882a593Smuzhiyun 	if (dsi->panel)
788*4882a593Smuzhiyun 		drm_panel_enable(dsi->panel);
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	sun6i_dsi_start(dsi, DSI_START_HSC);
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	udelay(1000);
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	sun6i_dsi_start(dsi, DSI_START_HSD);
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun 
sun6i_dsi_encoder_disable(struct drm_encoder * encoder)797*4882a593Smuzhiyun static void sun6i_dsi_encoder_disable(struct drm_encoder *encoder)
798*4882a593Smuzhiyun {
799*4882a593Smuzhiyun 	struct sun6i_dsi *dsi = encoder_to_sun6i_dsi(encoder);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("Disabling DSI output\n");
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	if (dsi->panel) {
804*4882a593Smuzhiyun 		drm_panel_disable(dsi->panel);
805*4882a593Smuzhiyun 		drm_panel_unprepare(dsi->panel);
806*4882a593Smuzhiyun 	}
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	phy_power_off(dsi->dphy);
809*4882a593Smuzhiyun 	phy_exit(dsi->dphy);
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	clk_disable_unprepare(dsi->mod_clk);
812*4882a593Smuzhiyun 	reset_control_assert(dsi->reset);
813*4882a593Smuzhiyun 	regulator_disable(dsi->regulator);
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun 
sun6i_dsi_get_modes(struct drm_connector * connector)816*4882a593Smuzhiyun static int sun6i_dsi_get_modes(struct drm_connector *connector)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun 	struct sun6i_dsi *dsi = connector_to_sun6i_dsi(connector);
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	return drm_panel_get_modes(dsi->panel, connector);
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun static const struct drm_connector_helper_funcs sun6i_dsi_connector_helper_funcs = {
824*4882a593Smuzhiyun 	.get_modes	= sun6i_dsi_get_modes,
825*4882a593Smuzhiyun };
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun static enum drm_connector_status
sun6i_dsi_connector_detect(struct drm_connector * connector,bool force)828*4882a593Smuzhiyun sun6i_dsi_connector_detect(struct drm_connector *connector, bool force)
829*4882a593Smuzhiyun {
830*4882a593Smuzhiyun 	struct sun6i_dsi *dsi = connector_to_sun6i_dsi(connector);
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	return dsi->panel ? connector_status_connected :
833*4882a593Smuzhiyun 			    connector_status_disconnected;
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun static const struct drm_connector_funcs sun6i_dsi_connector_funcs = {
837*4882a593Smuzhiyun 	.detect			= sun6i_dsi_connector_detect,
838*4882a593Smuzhiyun 	.fill_modes		= drm_helper_probe_single_connector_modes,
839*4882a593Smuzhiyun 	.destroy		= drm_connector_cleanup,
840*4882a593Smuzhiyun 	.reset			= drm_atomic_helper_connector_reset,
841*4882a593Smuzhiyun 	.atomic_duplicate_state	= drm_atomic_helper_connector_duplicate_state,
842*4882a593Smuzhiyun 	.atomic_destroy_state	= drm_atomic_helper_connector_destroy_state,
843*4882a593Smuzhiyun };
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs sun6i_dsi_enc_helper_funcs = {
846*4882a593Smuzhiyun 	.disable	= sun6i_dsi_encoder_disable,
847*4882a593Smuzhiyun 	.enable		= sun6i_dsi_encoder_enable,
848*4882a593Smuzhiyun };
849*4882a593Smuzhiyun 
sun6i_dsi_dcs_build_pkt_hdr(struct sun6i_dsi * dsi,const struct mipi_dsi_msg * msg)850*4882a593Smuzhiyun static u32 sun6i_dsi_dcs_build_pkt_hdr(struct sun6i_dsi *dsi,
851*4882a593Smuzhiyun 				       const struct mipi_dsi_msg *msg)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun 	u32 pkt = msg->type;
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	if (msg->type == MIPI_DSI_DCS_LONG_WRITE) {
856*4882a593Smuzhiyun 		pkt |= ((msg->tx_len) & 0xffff) << 8;
857*4882a593Smuzhiyun 		pkt |= (((msg->tx_len) >> 8) & 0xffff) << 16;
858*4882a593Smuzhiyun 	} else {
859*4882a593Smuzhiyun 		pkt |= (((u8 *)msg->tx_buf)[0] << 8);
860*4882a593Smuzhiyun 		if (msg->tx_len > 1)
861*4882a593Smuzhiyun 			pkt |= (((u8 *)msg->tx_buf)[1] << 16);
862*4882a593Smuzhiyun 	}
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	pkt |= sun6i_dsi_ecc_compute(pkt) << 24;
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	return pkt;
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun 
sun6i_dsi_dcs_write_short(struct sun6i_dsi * dsi,const struct mipi_dsi_msg * msg)869*4882a593Smuzhiyun static int sun6i_dsi_dcs_write_short(struct sun6i_dsi *dsi,
870*4882a593Smuzhiyun 				     const struct mipi_dsi_msg *msg)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_CMD_TX_REG(0),
873*4882a593Smuzhiyun 		     sun6i_dsi_dcs_build_pkt_hdr(dsi, msg));
874*4882a593Smuzhiyun 	regmap_write_bits(dsi->regs, SUN6I_DSI_CMD_CTL_REG,
875*4882a593Smuzhiyun 			  0xff, (4 - 1));
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	sun6i_dsi_start(dsi, DSI_START_LPTX);
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	return msg->tx_len;
880*4882a593Smuzhiyun }
881*4882a593Smuzhiyun 
sun6i_dsi_dcs_write_long(struct sun6i_dsi * dsi,const struct mipi_dsi_msg * msg)882*4882a593Smuzhiyun static int sun6i_dsi_dcs_write_long(struct sun6i_dsi *dsi,
883*4882a593Smuzhiyun 				    const struct mipi_dsi_msg *msg)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun 	int ret, len = 0;
886*4882a593Smuzhiyun 	u8 *bounce;
887*4882a593Smuzhiyun 	u16 crc;
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_CMD_TX_REG(0),
890*4882a593Smuzhiyun 		     sun6i_dsi_dcs_build_pkt_hdr(dsi, msg));
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	bounce = kzalloc(ALIGN(msg->tx_len + sizeof(crc), 4), GFP_KERNEL);
893*4882a593Smuzhiyun 	if (!bounce)
894*4882a593Smuzhiyun 		return -ENOMEM;
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	memcpy(bounce, msg->tx_buf, msg->tx_len);
897*4882a593Smuzhiyun 	len += msg->tx_len;
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	crc = sun6i_dsi_crc_compute(bounce, msg->tx_len);
900*4882a593Smuzhiyun 	memcpy((u8 *)bounce + msg->tx_len, &crc, sizeof(crc));
901*4882a593Smuzhiyun 	len += sizeof(crc);
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	regmap_bulk_write(dsi->regs, SUN6I_DSI_CMD_TX_REG(1), bounce, DIV_ROUND_UP(len, 4));
904*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_CMD_CTL_REG, len + 4 - 1);
905*4882a593Smuzhiyun 	kfree(bounce);
906*4882a593Smuzhiyun 
907*4882a593Smuzhiyun 	sun6i_dsi_start(dsi, DSI_START_LPTX);
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	ret = sun6i_dsi_inst_wait_for_completion(dsi);
910*4882a593Smuzhiyun 	if (ret < 0) {
911*4882a593Smuzhiyun 		sun6i_dsi_inst_abort(dsi);
912*4882a593Smuzhiyun 		return ret;
913*4882a593Smuzhiyun 	}
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	/*
916*4882a593Smuzhiyun 	 * TODO: There's some bits (reg 0x200, bits 8/9) that
917*4882a593Smuzhiyun 	 * apparently can be used to check whether the data have been
918*4882a593Smuzhiyun 	 * sent, but I couldn't get it to work reliably.
919*4882a593Smuzhiyun 	 */
920*4882a593Smuzhiyun 	return msg->tx_len;
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun 
sun6i_dsi_dcs_read(struct sun6i_dsi * dsi,const struct mipi_dsi_msg * msg)923*4882a593Smuzhiyun static int sun6i_dsi_dcs_read(struct sun6i_dsi *dsi,
924*4882a593Smuzhiyun 			      const struct mipi_dsi_msg *msg)
925*4882a593Smuzhiyun {
926*4882a593Smuzhiyun 	u32 val;
927*4882a593Smuzhiyun 	int ret;
928*4882a593Smuzhiyun 	u8 byte0;
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_CMD_TX_REG(0),
931*4882a593Smuzhiyun 		     sun6i_dsi_dcs_build_pkt_hdr(dsi, msg));
932*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_CMD_CTL_REG,
933*4882a593Smuzhiyun 		     (4 - 1));
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	sun6i_dsi_start(dsi, DSI_START_LPRX);
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	ret = sun6i_dsi_inst_wait_for_completion(dsi);
938*4882a593Smuzhiyun 	if (ret < 0) {
939*4882a593Smuzhiyun 		sun6i_dsi_inst_abort(dsi);
940*4882a593Smuzhiyun 		return ret;
941*4882a593Smuzhiyun 	}
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	/*
944*4882a593Smuzhiyun 	 * TODO: There's some bits (reg 0x200, bits 24/25) that
945*4882a593Smuzhiyun 	 * apparently can be used to check whether the data have been
946*4882a593Smuzhiyun 	 * received, but I couldn't get it to work reliably.
947*4882a593Smuzhiyun 	 */
948*4882a593Smuzhiyun 	regmap_read(dsi->regs, SUN6I_DSI_CMD_CTL_REG, &val);
949*4882a593Smuzhiyun 	if (val & SUN6I_DSI_CMD_CTL_RX_OVERFLOW)
950*4882a593Smuzhiyun 		return -EIO;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	regmap_read(dsi->regs, SUN6I_DSI_CMD_RX_REG(0), &val);
953*4882a593Smuzhiyun 	byte0 = val & 0xff;
954*4882a593Smuzhiyun 	if (byte0 == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT)
955*4882a593Smuzhiyun 		return -EIO;
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	((u8 *)msg->rx_buf)[0] = (val >> 8);
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	return 1;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun 
sun6i_dsi_attach(struct mipi_dsi_host * host,struct mipi_dsi_device * device)962*4882a593Smuzhiyun static int sun6i_dsi_attach(struct mipi_dsi_host *host,
963*4882a593Smuzhiyun 			    struct mipi_dsi_device *device)
964*4882a593Smuzhiyun {
965*4882a593Smuzhiyun 	struct sun6i_dsi *dsi = host_to_sun6i_dsi(host);
966*4882a593Smuzhiyun 	struct drm_panel *panel = of_drm_find_panel(device->dev.of_node);
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	if (IS_ERR(panel))
969*4882a593Smuzhiyun 		return PTR_ERR(panel);
970*4882a593Smuzhiyun 	if (!dsi->drm || !dsi->drm->registered)
971*4882a593Smuzhiyun 		return -EPROBE_DEFER;
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	dsi->panel = panel;
974*4882a593Smuzhiyun 	dsi->device = device;
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	drm_kms_helper_hotplug_event(dsi->drm);
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	dev_info(host->dev, "Attached device %s\n", device->name);
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	return 0;
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun 
sun6i_dsi_detach(struct mipi_dsi_host * host,struct mipi_dsi_device * device)983*4882a593Smuzhiyun static int sun6i_dsi_detach(struct mipi_dsi_host *host,
984*4882a593Smuzhiyun 			    struct mipi_dsi_device *device)
985*4882a593Smuzhiyun {
986*4882a593Smuzhiyun 	struct sun6i_dsi *dsi = host_to_sun6i_dsi(host);
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 	dsi->panel = NULL;
989*4882a593Smuzhiyun 	dsi->device = NULL;
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	drm_kms_helper_hotplug_event(dsi->drm);
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	return 0;
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun 
sun6i_dsi_transfer(struct mipi_dsi_host * host,const struct mipi_dsi_msg * msg)996*4882a593Smuzhiyun static ssize_t sun6i_dsi_transfer(struct mipi_dsi_host *host,
997*4882a593Smuzhiyun 				  const struct mipi_dsi_msg *msg)
998*4882a593Smuzhiyun {
999*4882a593Smuzhiyun 	struct sun6i_dsi *dsi = host_to_sun6i_dsi(host);
1000*4882a593Smuzhiyun 	int ret;
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	ret = sun6i_dsi_inst_wait_for_completion(dsi);
1003*4882a593Smuzhiyun 	if (ret < 0)
1004*4882a593Smuzhiyun 		sun6i_dsi_inst_abort(dsi);
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	regmap_write(dsi->regs, SUN6I_DSI_CMD_CTL_REG,
1007*4882a593Smuzhiyun 		     SUN6I_DSI_CMD_CTL_RX_OVERFLOW |
1008*4882a593Smuzhiyun 		     SUN6I_DSI_CMD_CTL_RX_FLAG |
1009*4882a593Smuzhiyun 		     SUN6I_DSI_CMD_CTL_TX_FLAG);
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	switch (msg->type) {
1012*4882a593Smuzhiyun 	case MIPI_DSI_DCS_SHORT_WRITE:
1013*4882a593Smuzhiyun 	case MIPI_DSI_DCS_SHORT_WRITE_PARAM:
1014*4882a593Smuzhiyun 	case MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM:
1015*4882a593Smuzhiyun 		ret = sun6i_dsi_dcs_write_short(dsi, msg);
1016*4882a593Smuzhiyun 		break;
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	case MIPI_DSI_DCS_LONG_WRITE:
1019*4882a593Smuzhiyun 		ret = sun6i_dsi_dcs_write_long(dsi, msg);
1020*4882a593Smuzhiyun 		break;
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	case MIPI_DSI_DCS_READ:
1023*4882a593Smuzhiyun 		if (msg->rx_len == 1) {
1024*4882a593Smuzhiyun 			ret = sun6i_dsi_dcs_read(dsi, msg);
1025*4882a593Smuzhiyun 			break;
1026*4882a593Smuzhiyun 		}
1027*4882a593Smuzhiyun 		fallthrough;
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	default:
1030*4882a593Smuzhiyun 		ret = -EINVAL;
1031*4882a593Smuzhiyun 	}
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	return ret;
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun static const struct mipi_dsi_host_ops sun6i_dsi_host_ops = {
1037*4882a593Smuzhiyun 	.attach		= sun6i_dsi_attach,
1038*4882a593Smuzhiyun 	.detach		= sun6i_dsi_detach,
1039*4882a593Smuzhiyun 	.transfer	= sun6i_dsi_transfer,
1040*4882a593Smuzhiyun };
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun static const struct regmap_config sun6i_dsi_regmap_config = {
1043*4882a593Smuzhiyun 	.reg_bits	= 32,
1044*4882a593Smuzhiyun 	.val_bits	= 32,
1045*4882a593Smuzhiyun 	.reg_stride	= 4,
1046*4882a593Smuzhiyun 	.max_register	= SUN6I_DSI_CMD_TX_REG(255),
1047*4882a593Smuzhiyun 	.name		= "mipi-dsi",
1048*4882a593Smuzhiyun };
1049*4882a593Smuzhiyun 
sun6i_dsi_bind(struct device * dev,struct device * master,void * data)1050*4882a593Smuzhiyun static int sun6i_dsi_bind(struct device *dev, struct device *master,
1051*4882a593Smuzhiyun 			 void *data)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun 	struct drm_device *drm = data;
1054*4882a593Smuzhiyun 	struct sun6i_dsi *dsi = dev_get_drvdata(dev);
1055*4882a593Smuzhiyun 	int ret;
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	drm_encoder_helper_add(&dsi->encoder,
1058*4882a593Smuzhiyun 			       &sun6i_dsi_enc_helper_funcs);
1059*4882a593Smuzhiyun 	ret = drm_simple_encoder_init(drm, &dsi->encoder,
1060*4882a593Smuzhiyun 				      DRM_MODE_ENCODER_DSI);
1061*4882a593Smuzhiyun 	if (ret) {
1062*4882a593Smuzhiyun 		dev_err(dsi->dev, "Couldn't initialise the DSI encoder\n");
1063*4882a593Smuzhiyun 		return ret;
1064*4882a593Smuzhiyun 	}
1065*4882a593Smuzhiyun 	dsi->encoder.possible_crtcs = BIT(0);
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	drm_connector_helper_add(&dsi->connector,
1068*4882a593Smuzhiyun 				 &sun6i_dsi_connector_helper_funcs);
1069*4882a593Smuzhiyun 	ret = drm_connector_init(drm, &dsi->connector,
1070*4882a593Smuzhiyun 				 &sun6i_dsi_connector_funcs,
1071*4882a593Smuzhiyun 				 DRM_MODE_CONNECTOR_DSI);
1072*4882a593Smuzhiyun 	if (ret) {
1073*4882a593Smuzhiyun 		dev_err(dsi->dev,
1074*4882a593Smuzhiyun 			"Couldn't initialise the DSI connector\n");
1075*4882a593Smuzhiyun 		goto err_cleanup_connector;
1076*4882a593Smuzhiyun 	}
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	drm_connector_attach_encoder(&dsi->connector, &dsi->encoder);
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	dsi->drm = drm;
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	return 0;
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun err_cleanup_connector:
1085*4882a593Smuzhiyun 	drm_encoder_cleanup(&dsi->encoder);
1086*4882a593Smuzhiyun 	return ret;
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun 
sun6i_dsi_unbind(struct device * dev,struct device * master,void * data)1089*4882a593Smuzhiyun static void sun6i_dsi_unbind(struct device *dev, struct device *master,
1090*4882a593Smuzhiyun 			    void *data)
1091*4882a593Smuzhiyun {
1092*4882a593Smuzhiyun 	struct sun6i_dsi *dsi = dev_get_drvdata(dev);
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	dsi->drm = NULL;
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun static const struct component_ops sun6i_dsi_ops = {
1098*4882a593Smuzhiyun 	.bind	= sun6i_dsi_bind,
1099*4882a593Smuzhiyun 	.unbind	= sun6i_dsi_unbind,
1100*4882a593Smuzhiyun };
1101*4882a593Smuzhiyun 
sun6i_dsi_probe(struct platform_device * pdev)1102*4882a593Smuzhiyun static int sun6i_dsi_probe(struct platform_device *pdev)
1103*4882a593Smuzhiyun {
1104*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1105*4882a593Smuzhiyun 	const char *bus_clk_name = NULL;
1106*4882a593Smuzhiyun 	struct sun6i_dsi *dsi;
1107*4882a593Smuzhiyun 	struct resource *res;
1108*4882a593Smuzhiyun 	void __iomem *base;
1109*4882a593Smuzhiyun 	int ret;
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	dsi = devm_kzalloc(dev, sizeof(*dsi), GFP_KERNEL);
1112*4882a593Smuzhiyun 	if (!dsi)
1113*4882a593Smuzhiyun 		return -ENOMEM;
1114*4882a593Smuzhiyun 	dev_set_drvdata(dev, dsi);
1115*4882a593Smuzhiyun 	dsi->dev = dev;
1116*4882a593Smuzhiyun 	dsi->host.ops = &sun6i_dsi_host_ops;
1117*4882a593Smuzhiyun 	dsi->host.dev = dev;
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	if (of_device_is_compatible(dev->of_node,
1120*4882a593Smuzhiyun 				    "allwinner,sun6i-a31-mipi-dsi"))
1121*4882a593Smuzhiyun 		bus_clk_name = "bus";
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1124*4882a593Smuzhiyun 	base = devm_ioremap_resource(dev, res);
1125*4882a593Smuzhiyun 	if (IS_ERR(base)) {
1126*4882a593Smuzhiyun 		dev_err(dev, "Couldn't map the DSI encoder registers\n");
1127*4882a593Smuzhiyun 		return PTR_ERR(base);
1128*4882a593Smuzhiyun 	}
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	dsi->regulator = devm_regulator_get(dev, "vcc-dsi");
1131*4882a593Smuzhiyun 	if (IS_ERR(dsi->regulator)) {
1132*4882a593Smuzhiyun 		dev_err(dev, "Couldn't get VCC-DSI supply\n");
1133*4882a593Smuzhiyun 		return PTR_ERR(dsi->regulator);
1134*4882a593Smuzhiyun 	}
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	dsi->reset = devm_reset_control_get_shared(dev, NULL);
1137*4882a593Smuzhiyun 	if (IS_ERR(dsi->reset)) {
1138*4882a593Smuzhiyun 		dev_err(dev, "Couldn't get our reset line\n");
1139*4882a593Smuzhiyun 		return PTR_ERR(dsi->reset);
1140*4882a593Smuzhiyun 	}
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun 	dsi->regs = devm_regmap_init_mmio(dev, base, &sun6i_dsi_regmap_config);
1143*4882a593Smuzhiyun 	if (IS_ERR(dsi->regs)) {
1144*4882a593Smuzhiyun 		dev_err(dev, "Couldn't init regmap\n");
1145*4882a593Smuzhiyun 		return PTR_ERR(dsi->regs);
1146*4882a593Smuzhiyun 	}
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun 	dsi->bus_clk = devm_clk_get(dev, bus_clk_name);
1149*4882a593Smuzhiyun 	if (IS_ERR(dsi->bus_clk)) {
1150*4882a593Smuzhiyun 		dev_err(dev, "Couldn't get the DSI bus clock\n");
1151*4882a593Smuzhiyun 		return PTR_ERR(dsi->bus_clk);
1152*4882a593Smuzhiyun 	}
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	ret = regmap_mmio_attach_clk(dsi->regs, dsi->bus_clk);
1155*4882a593Smuzhiyun 	if (ret)
1156*4882a593Smuzhiyun 		return ret;
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 	if (of_device_is_compatible(dev->of_node,
1159*4882a593Smuzhiyun 				    "allwinner,sun6i-a31-mipi-dsi")) {
1160*4882a593Smuzhiyun 		dsi->mod_clk = devm_clk_get(dev, "mod");
1161*4882a593Smuzhiyun 		if (IS_ERR(dsi->mod_clk)) {
1162*4882a593Smuzhiyun 			dev_err(dev, "Couldn't get the DSI mod clock\n");
1163*4882a593Smuzhiyun 			ret = PTR_ERR(dsi->mod_clk);
1164*4882a593Smuzhiyun 			goto err_attach_clk;
1165*4882a593Smuzhiyun 		}
1166*4882a593Smuzhiyun 	}
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	/*
1169*4882a593Smuzhiyun 	 * In order to operate properly, that clock seems to be always
1170*4882a593Smuzhiyun 	 * set to 297MHz.
1171*4882a593Smuzhiyun 	 */
1172*4882a593Smuzhiyun 	clk_set_rate_exclusive(dsi->mod_clk, 297000000);
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	dsi->dphy = devm_phy_get(dev, "dphy");
1175*4882a593Smuzhiyun 	if (IS_ERR(dsi->dphy)) {
1176*4882a593Smuzhiyun 		dev_err(dev, "Couldn't get the MIPI D-PHY\n");
1177*4882a593Smuzhiyun 		ret = PTR_ERR(dsi->dphy);
1178*4882a593Smuzhiyun 		goto err_unprotect_clk;
1179*4882a593Smuzhiyun 	}
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	ret = mipi_dsi_host_register(&dsi->host);
1182*4882a593Smuzhiyun 	if (ret) {
1183*4882a593Smuzhiyun 		dev_err(dev, "Couldn't register MIPI-DSI host\n");
1184*4882a593Smuzhiyun 		goto err_unprotect_clk;
1185*4882a593Smuzhiyun 	}
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 	ret = component_add(&pdev->dev, &sun6i_dsi_ops);
1188*4882a593Smuzhiyun 	if (ret) {
1189*4882a593Smuzhiyun 		dev_err(dev, "Couldn't register our component\n");
1190*4882a593Smuzhiyun 		goto err_remove_dsi_host;
1191*4882a593Smuzhiyun 	}
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	return 0;
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun err_remove_dsi_host:
1196*4882a593Smuzhiyun 	mipi_dsi_host_unregister(&dsi->host);
1197*4882a593Smuzhiyun err_unprotect_clk:
1198*4882a593Smuzhiyun 	clk_rate_exclusive_put(dsi->mod_clk);
1199*4882a593Smuzhiyun err_attach_clk:
1200*4882a593Smuzhiyun 	if (!IS_ERR(dsi->bus_clk))
1201*4882a593Smuzhiyun 		regmap_mmio_detach_clk(dsi->regs);
1202*4882a593Smuzhiyun 	return ret;
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun 
sun6i_dsi_remove(struct platform_device * pdev)1205*4882a593Smuzhiyun static int sun6i_dsi_remove(struct platform_device *pdev)
1206*4882a593Smuzhiyun {
1207*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1208*4882a593Smuzhiyun 	struct sun6i_dsi *dsi = dev_get_drvdata(dev);
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	component_del(&pdev->dev, &sun6i_dsi_ops);
1211*4882a593Smuzhiyun 	mipi_dsi_host_unregister(&dsi->host);
1212*4882a593Smuzhiyun 	clk_rate_exclusive_put(dsi->mod_clk);
1213*4882a593Smuzhiyun 
1214*4882a593Smuzhiyun 	if (!IS_ERR(dsi->bus_clk))
1215*4882a593Smuzhiyun 		regmap_mmio_detach_clk(dsi->regs);
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 	return 0;
1218*4882a593Smuzhiyun }
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun static const struct of_device_id sun6i_dsi_of_table[] = {
1221*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun6i-a31-mipi-dsi" },
1222*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun50i-a64-mipi-dsi" },
1223*4882a593Smuzhiyun 	{ }
1224*4882a593Smuzhiyun };
1225*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sun6i_dsi_of_table);
1226*4882a593Smuzhiyun 
1227*4882a593Smuzhiyun static struct platform_driver sun6i_dsi_platform_driver = {
1228*4882a593Smuzhiyun 	.probe		= sun6i_dsi_probe,
1229*4882a593Smuzhiyun 	.remove		= sun6i_dsi_remove,
1230*4882a593Smuzhiyun 	.driver		= {
1231*4882a593Smuzhiyun 		.name		= "sun6i-mipi-dsi",
1232*4882a593Smuzhiyun 		.of_match_table	= sun6i_dsi_of_table,
1233*4882a593Smuzhiyun 	},
1234*4882a593Smuzhiyun };
1235*4882a593Smuzhiyun module_platform_driver(sun6i_dsi_platform_driver);
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun MODULE_AUTHOR("Maxime Ripard <maxime.ripard@free-electrons.com>");
1238*4882a593Smuzhiyun MODULE_DESCRIPTION("Allwinner A31 DSI Driver");
1239*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1240