xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/sun4i/sun4i_tcon.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2015 Free Electrons
4*4882a593Smuzhiyun  * Copyright (C) 2015 NextThing Co
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Maxime Ripard <maxime.ripard@free-electrons.com>
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/component.h>
10*4882a593Smuzhiyun #include <linux/ioport.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of_address.h>
13*4882a593Smuzhiyun #include <linux/of_device.h>
14*4882a593Smuzhiyun #include <linux/of_irq.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun #include <linux/reset.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
19*4882a593Smuzhiyun #include <drm/drm_bridge.h>
20*4882a593Smuzhiyun #include <drm/drm_connector.h>
21*4882a593Smuzhiyun #include <drm/drm_crtc.h>
22*4882a593Smuzhiyun #include <drm/drm_encoder.h>
23*4882a593Smuzhiyun #include <drm/drm_modes.h>
24*4882a593Smuzhiyun #include <drm/drm_of.h>
25*4882a593Smuzhiyun #include <drm/drm_panel.h>
26*4882a593Smuzhiyun #include <drm/drm_print.h>
27*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
28*4882a593Smuzhiyun #include <drm/drm_vblank.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include <uapi/drm/drm_mode.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #include "sun4i_crtc.h"
33*4882a593Smuzhiyun #include "sun4i_dotclock.h"
34*4882a593Smuzhiyun #include "sun4i_drv.h"
35*4882a593Smuzhiyun #include "sun4i_lvds.h"
36*4882a593Smuzhiyun #include "sun4i_rgb.h"
37*4882a593Smuzhiyun #include "sun4i_tcon.h"
38*4882a593Smuzhiyun #include "sun6i_mipi_dsi.h"
39*4882a593Smuzhiyun #include "sun8i_tcon_top.h"
40*4882a593Smuzhiyun #include "sunxi_engine.h"
41*4882a593Smuzhiyun 
sun4i_tcon_get_connector(const struct drm_encoder * encoder)42*4882a593Smuzhiyun static struct drm_connector *sun4i_tcon_get_connector(const struct drm_encoder *encoder)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	struct drm_connector *connector;
45*4882a593Smuzhiyun 	struct drm_connector_list_iter iter;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	drm_connector_list_iter_begin(encoder->dev, &iter);
48*4882a593Smuzhiyun 	drm_for_each_connector_iter(connector, &iter)
49*4882a593Smuzhiyun 		if (connector->encoder == encoder) {
50*4882a593Smuzhiyun 			drm_connector_list_iter_end(&iter);
51*4882a593Smuzhiyun 			return connector;
52*4882a593Smuzhiyun 		}
53*4882a593Smuzhiyun 	drm_connector_list_iter_end(&iter);
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	return NULL;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun 
sun4i_tcon_get_pixel_depth(const struct drm_encoder * encoder)58*4882a593Smuzhiyun static int sun4i_tcon_get_pixel_depth(const struct drm_encoder *encoder)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	struct drm_connector *connector;
61*4882a593Smuzhiyun 	struct drm_display_info *info;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	connector = sun4i_tcon_get_connector(encoder);
64*4882a593Smuzhiyun 	if (!connector)
65*4882a593Smuzhiyun 		return -EINVAL;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	info = &connector->display_info;
68*4882a593Smuzhiyun 	if (info->num_bus_formats != 1)
69*4882a593Smuzhiyun 		return -EINVAL;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	switch (info->bus_formats[0]) {
72*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
73*4882a593Smuzhiyun 		return 18;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
76*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
77*4882a593Smuzhiyun 		return 24;
78*4882a593Smuzhiyun 	}
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	return -EINVAL;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
sun4i_tcon_channel_set_status(struct sun4i_tcon * tcon,int channel,bool enabled)83*4882a593Smuzhiyun static void sun4i_tcon_channel_set_status(struct sun4i_tcon *tcon, int channel,
84*4882a593Smuzhiyun 					  bool enabled)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	struct clk *clk;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	switch (channel) {
89*4882a593Smuzhiyun 	case 0:
90*4882a593Smuzhiyun 		WARN_ON(!tcon->quirks->has_channel_0);
91*4882a593Smuzhiyun 		regmap_update_bits(tcon->regs, SUN4I_TCON0_CTL_REG,
92*4882a593Smuzhiyun 				   SUN4I_TCON0_CTL_TCON_ENABLE,
93*4882a593Smuzhiyun 				   enabled ? SUN4I_TCON0_CTL_TCON_ENABLE : 0);
94*4882a593Smuzhiyun 		clk = tcon->dclk;
95*4882a593Smuzhiyun 		break;
96*4882a593Smuzhiyun 	case 1:
97*4882a593Smuzhiyun 		WARN_ON(!tcon->quirks->has_channel_1);
98*4882a593Smuzhiyun 		regmap_update_bits(tcon->regs, SUN4I_TCON1_CTL_REG,
99*4882a593Smuzhiyun 				   SUN4I_TCON1_CTL_TCON_ENABLE,
100*4882a593Smuzhiyun 				   enabled ? SUN4I_TCON1_CTL_TCON_ENABLE : 0);
101*4882a593Smuzhiyun 		clk = tcon->sclk1;
102*4882a593Smuzhiyun 		break;
103*4882a593Smuzhiyun 	default:
104*4882a593Smuzhiyun 		DRM_WARN("Unknown channel... doing nothing\n");
105*4882a593Smuzhiyun 		return;
106*4882a593Smuzhiyun 	}
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	if (enabled) {
109*4882a593Smuzhiyun 		clk_prepare_enable(clk);
110*4882a593Smuzhiyun 		clk_rate_exclusive_get(clk);
111*4882a593Smuzhiyun 	} else {
112*4882a593Smuzhiyun 		clk_rate_exclusive_put(clk);
113*4882a593Smuzhiyun 		clk_disable_unprepare(clk);
114*4882a593Smuzhiyun 	}
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun 
sun4i_tcon_setup_lvds_phy(struct sun4i_tcon * tcon,const struct drm_encoder * encoder)117*4882a593Smuzhiyun static void sun4i_tcon_setup_lvds_phy(struct sun4i_tcon *tcon,
118*4882a593Smuzhiyun 				      const struct drm_encoder *encoder)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG,
121*4882a593Smuzhiyun 		     SUN4I_TCON0_LVDS_ANA0_CK_EN |
122*4882a593Smuzhiyun 		     SUN4I_TCON0_LVDS_ANA0_REG_V |
123*4882a593Smuzhiyun 		     SUN4I_TCON0_LVDS_ANA0_REG_C |
124*4882a593Smuzhiyun 		     SUN4I_TCON0_LVDS_ANA0_EN_MB |
125*4882a593Smuzhiyun 		     SUN4I_TCON0_LVDS_ANA0_PD |
126*4882a593Smuzhiyun 		     SUN4I_TCON0_LVDS_ANA0_DCHS);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	udelay(2); /* delay at least 1200 ns */
129*4882a593Smuzhiyun 	regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_ANA1_REG,
130*4882a593Smuzhiyun 			   SUN4I_TCON0_LVDS_ANA1_INIT,
131*4882a593Smuzhiyun 			   SUN4I_TCON0_LVDS_ANA1_INIT);
132*4882a593Smuzhiyun 	udelay(1); /* delay at least 120 ns */
133*4882a593Smuzhiyun 	regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_ANA1_REG,
134*4882a593Smuzhiyun 			   SUN4I_TCON0_LVDS_ANA1_UPDATE,
135*4882a593Smuzhiyun 			   SUN4I_TCON0_LVDS_ANA1_UPDATE);
136*4882a593Smuzhiyun 	regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG,
137*4882a593Smuzhiyun 			   SUN4I_TCON0_LVDS_ANA0_EN_MB,
138*4882a593Smuzhiyun 			   SUN4I_TCON0_LVDS_ANA0_EN_MB);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
sun6i_tcon_setup_lvds_phy(struct sun4i_tcon * tcon,const struct drm_encoder * encoder)141*4882a593Smuzhiyun static void sun6i_tcon_setup_lvds_phy(struct sun4i_tcon *tcon,
142*4882a593Smuzhiyun 				      const struct drm_encoder *encoder)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	u8 val;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG,
147*4882a593Smuzhiyun 		     SUN6I_TCON0_LVDS_ANA0_C(2) |
148*4882a593Smuzhiyun 		     SUN6I_TCON0_LVDS_ANA0_V(3) |
149*4882a593Smuzhiyun 		     SUN6I_TCON0_LVDS_ANA0_PD(2) |
150*4882a593Smuzhiyun 		     SUN6I_TCON0_LVDS_ANA0_EN_LDO);
151*4882a593Smuzhiyun 	udelay(2);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG,
154*4882a593Smuzhiyun 			   SUN6I_TCON0_LVDS_ANA0_EN_MB,
155*4882a593Smuzhiyun 			   SUN6I_TCON0_LVDS_ANA0_EN_MB);
156*4882a593Smuzhiyun 	udelay(2);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG,
159*4882a593Smuzhiyun 			   SUN6I_TCON0_LVDS_ANA0_EN_DRVC,
160*4882a593Smuzhiyun 			   SUN6I_TCON0_LVDS_ANA0_EN_DRVC);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	if (sun4i_tcon_get_pixel_depth(encoder) == 18)
163*4882a593Smuzhiyun 		val = 7;
164*4882a593Smuzhiyun 	else
165*4882a593Smuzhiyun 		val = 0xf;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	regmap_write_bits(tcon->regs, SUN4I_TCON0_LVDS_ANA0_REG,
168*4882a593Smuzhiyun 			  SUN6I_TCON0_LVDS_ANA0_EN_DRVD(0xf),
169*4882a593Smuzhiyun 			  SUN6I_TCON0_LVDS_ANA0_EN_DRVD(val));
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
sun4i_tcon_lvds_set_status(struct sun4i_tcon * tcon,const struct drm_encoder * encoder,bool enabled)172*4882a593Smuzhiyun static void sun4i_tcon_lvds_set_status(struct sun4i_tcon *tcon,
173*4882a593Smuzhiyun 				       const struct drm_encoder *encoder,
174*4882a593Smuzhiyun 				       bool enabled)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	if (enabled) {
177*4882a593Smuzhiyun 		regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_IF_REG,
178*4882a593Smuzhiyun 				   SUN4I_TCON0_LVDS_IF_EN,
179*4882a593Smuzhiyun 				   SUN4I_TCON0_LVDS_IF_EN);
180*4882a593Smuzhiyun 		if (tcon->quirks->setup_lvds_phy)
181*4882a593Smuzhiyun 			tcon->quirks->setup_lvds_phy(tcon, encoder);
182*4882a593Smuzhiyun 	} else {
183*4882a593Smuzhiyun 		regmap_update_bits(tcon->regs, SUN4I_TCON0_LVDS_IF_REG,
184*4882a593Smuzhiyun 				   SUN4I_TCON0_LVDS_IF_EN, 0);
185*4882a593Smuzhiyun 	}
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
sun4i_tcon_set_status(struct sun4i_tcon * tcon,const struct drm_encoder * encoder,bool enabled)188*4882a593Smuzhiyun void sun4i_tcon_set_status(struct sun4i_tcon *tcon,
189*4882a593Smuzhiyun 			   const struct drm_encoder *encoder,
190*4882a593Smuzhiyun 			   bool enabled)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	bool is_lvds = false;
193*4882a593Smuzhiyun 	int channel;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	switch (encoder->encoder_type) {
196*4882a593Smuzhiyun 	case DRM_MODE_ENCODER_LVDS:
197*4882a593Smuzhiyun 		is_lvds = true;
198*4882a593Smuzhiyun 		fallthrough;
199*4882a593Smuzhiyun 	case DRM_MODE_ENCODER_DSI:
200*4882a593Smuzhiyun 	case DRM_MODE_ENCODER_NONE:
201*4882a593Smuzhiyun 		channel = 0;
202*4882a593Smuzhiyun 		break;
203*4882a593Smuzhiyun 	case DRM_MODE_ENCODER_TMDS:
204*4882a593Smuzhiyun 	case DRM_MODE_ENCODER_TVDAC:
205*4882a593Smuzhiyun 		channel = 1;
206*4882a593Smuzhiyun 		break;
207*4882a593Smuzhiyun 	default:
208*4882a593Smuzhiyun 		DRM_DEBUG_DRIVER("Unknown encoder type, doing nothing...\n");
209*4882a593Smuzhiyun 		return;
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	if (is_lvds && !enabled)
213*4882a593Smuzhiyun 		sun4i_tcon_lvds_set_status(tcon, encoder, false);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	regmap_update_bits(tcon->regs, SUN4I_TCON_GCTL_REG,
216*4882a593Smuzhiyun 			   SUN4I_TCON_GCTL_TCON_ENABLE,
217*4882a593Smuzhiyun 			   enabled ? SUN4I_TCON_GCTL_TCON_ENABLE : 0);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	if (is_lvds && enabled)
220*4882a593Smuzhiyun 		sun4i_tcon_lvds_set_status(tcon, encoder, true);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	sun4i_tcon_channel_set_status(tcon, channel, enabled);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun 
sun4i_tcon_enable_vblank(struct sun4i_tcon * tcon,bool enable)225*4882a593Smuzhiyun void sun4i_tcon_enable_vblank(struct sun4i_tcon *tcon, bool enable)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	u32 mask, val = 0;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("%sabling VBLANK interrupt\n", enable ? "En" : "Dis");
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	mask = SUN4I_TCON_GINT0_VBLANK_ENABLE(0) |
232*4882a593Smuzhiyun 		SUN4I_TCON_GINT0_VBLANK_ENABLE(1) |
233*4882a593Smuzhiyun 		SUN4I_TCON_GINT0_TCON0_TRI_FINISH_ENABLE;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	if (enable)
236*4882a593Smuzhiyun 		val = mask;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	regmap_update_bits(tcon->regs, SUN4I_TCON_GINT0_REG, mask, val);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun EXPORT_SYMBOL(sun4i_tcon_enable_vblank);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun /*
243*4882a593Smuzhiyun  * This function is a helper for TCON output muxing. The TCON output
244*4882a593Smuzhiyun  * muxing control register in earlier SoCs (without the TCON TOP block)
245*4882a593Smuzhiyun  * are located in TCON0. This helper returns a pointer to TCON0's
246*4882a593Smuzhiyun  * sun4i_tcon structure, or NULL if not found.
247*4882a593Smuzhiyun  */
sun4i_get_tcon0(struct drm_device * drm)248*4882a593Smuzhiyun static struct sun4i_tcon *sun4i_get_tcon0(struct drm_device *drm)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	struct sun4i_drv *drv = drm->dev_private;
251*4882a593Smuzhiyun 	struct sun4i_tcon *tcon;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	list_for_each_entry(tcon, &drv->tcon_list, list)
254*4882a593Smuzhiyun 		if (tcon->id == 0)
255*4882a593Smuzhiyun 			return tcon;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	dev_warn(drm->dev,
258*4882a593Smuzhiyun 		 "TCON0 not found, display output muxing may not work\n");
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	return NULL;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
sun4i_tcon_set_mux(struct sun4i_tcon * tcon,int channel,const struct drm_encoder * encoder)263*4882a593Smuzhiyun static void sun4i_tcon_set_mux(struct sun4i_tcon *tcon, int channel,
264*4882a593Smuzhiyun 			       const struct drm_encoder *encoder)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	int ret = -ENOTSUPP;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	if (tcon->quirks->set_mux)
269*4882a593Smuzhiyun 		ret = tcon->quirks->set_mux(tcon, encoder);
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("Muxing encoder %s to CRTC %s: %d\n",
272*4882a593Smuzhiyun 			 encoder->name, encoder->crtc->name, ret);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun 
sun4i_tcon_get_clk_delay(const struct drm_display_mode * mode,int channel)275*4882a593Smuzhiyun static int sun4i_tcon_get_clk_delay(const struct drm_display_mode *mode,
276*4882a593Smuzhiyun 				    int channel)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	int delay = mode->vtotal - mode->vdisplay;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
281*4882a593Smuzhiyun 		delay /= 2;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	if (channel == 1)
284*4882a593Smuzhiyun 		delay -= 2;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	delay = min(delay, 30);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("TCON %d clock delay %u\n", channel, delay);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	return delay;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
sun4i_tcon0_mode_set_common(struct sun4i_tcon * tcon,const struct drm_display_mode * mode)293*4882a593Smuzhiyun static void sun4i_tcon0_mode_set_common(struct sun4i_tcon *tcon,
294*4882a593Smuzhiyun 					const struct drm_display_mode *mode)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	/* Configure the dot clock */
297*4882a593Smuzhiyun 	clk_set_rate(tcon->dclk, mode->crtc_clock * 1000);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	/* Set the resolution */
300*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_BASIC0_REG,
301*4882a593Smuzhiyun 		     SUN4I_TCON0_BASIC0_X(mode->crtc_hdisplay) |
302*4882a593Smuzhiyun 		     SUN4I_TCON0_BASIC0_Y(mode->crtc_vdisplay));
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
sun4i_tcon0_mode_set_dithering(struct sun4i_tcon * tcon,const struct drm_connector * connector)305*4882a593Smuzhiyun static void sun4i_tcon0_mode_set_dithering(struct sun4i_tcon *tcon,
306*4882a593Smuzhiyun 					   const struct drm_connector *connector)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	u32 bus_format = 0;
309*4882a593Smuzhiyun 	u32 val = 0;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	/* XXX Would this ever happen? */
312*4882a593Smuzhiyun 	if (!connector)
313*4882a593Smuzhiyun 		return;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	/*
316*4882a593Smuzhiyun 	 * FIXME: Undocumented bits
317*4882a593Smuzhiyun 	 *
318*4882a593Smuzhiyun 	 * The whole dithering process and these parameters are not
319*4882a593Smuzhiyun 	 * explained in the vendor documents or BSP kernel code.
320*4882a593Smuzhiyun 	 */
321*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_FRM_SEED_PR_REG, 0x11111111);
322*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_FRM_SEED_PG_REG, 0x11111111);
323*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_FRM_SEED_PB_REG, 0x11111111);
324*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_FRM_SEED_LR_REG, 0x11111111);
325*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_FRM_SEED_LG_REG, 0x11111111);
326*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_FRM_SEED_LB_REG, 0x11111111);
327*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_FRM_TBL0_REG, 0x01010000);
328*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_FRM_TBL1_REG, 0x15151111);
329*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_FRM_TBL2_REG, 0x57575555);
330*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_FRM_TBL3_REG, 0x7f7f7777);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	/* Do dithering if panel only supports 6 bits per color */
333*4882a593Smuzhiyun 	if (connector->display_info.bpc == 6)
334*4882a593Smuzhiyun 		val |= SUN4I_TCON0_FRM_CTL_EN;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	if (connector->display_info.num_bus_formats == 1)
337*4882a593Smuzhiyun 		bus_format = connector->display_info.bus_formats[0];
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	/* Check the connection format */
340*4882a593Smuzhiyun 	switch (bus_format) {
341*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_RGB565_1X16:
342*4882a593Smuzhiyun 		/* R and B components are only 5 bits deep */
343*4882a593Smuzhiyun 		val |= SUN4I_TCON0_FRM_CTL_MODE_R;
344*4882a593Smuzhiyun 		val |= SUN4I_TCON0_FRM_CTL_MODE_B;
345*4882a593Smuzhiyun 		fallthrough;
346*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_RGB666_1X18:
347*4882a593Smuzhiyun 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
348*4882a593Smuzhiyun 		/* Fall through: enable dithering */
349*4882a593Smuzhiyun 		val |= SUN4I_TCON0_FRM_CTL_EN;
350*4882a593Smuzhiyun 		break;
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	/* Write dithering settings */
354*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON_FRM_CTL_REG, val);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
sun4i_tcon0_mode_set_cpu(struct sun4i_tcon * tcon,const struct drm_encoder * encoder,const struct drm_display_mode * mode)357*4882a593Smuzhiyun static void sun4i_tcon0_mode_set_cpu(struct sun4i_tcon *tcon,
358*4882a593Smuzhiyun 				     const struct drm_encoder *encoder,
359*4882a593Smuzhiyun 				     const struct drm_display_mode *mode)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	/* TODO support normal CPU interface modes */
362*4882a593Smuzhiyun 	struct sun6i_dsi *dsi = encoder_to_sun6i_dsi(encoder);
363*4882a593Smuzhiyun 	struct mipi_dsi_device *device = dsi->device;
364*4882a593Smuzhiyun 	u8 bpp = mipi_dsi_pixel_format_to_bpp(device->format);
365*4882a593Smuzhiyun 	u8 lanes = device->lanes;
366*4882a593Smuzhiyun 	u32 block_space, start_delay;
367*4882a593Smuzhiyun 	u32 tcon_div;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	tcon->dclk_min_div = SUN6I_DSI_TCON_DIV;
370*4882a593Smuzhiyun 	tcon->dclk_max_div = SUN6I_DSI_TCON_DIV;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	sun4i_tcon0_mode_set_common(tcon, mode);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	/* Set dithering if needed */
375*4882a593Smuzhiyun 	sun4i_tcon0_mode_set_dithering(tcon, sun4i_tcon_get_connector(encoder));
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	regmap_update_bits(tcon->regs, SUN4I_TCON0_CTL_REG,
378*4882a593Smuzhiyun 			   SUN4I_TCON0_CTL_IF_MASK,
379*4882a593Smuzhiyun 			   SUN4I_TCON0_CTL_IF_8080);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON_ECC_FIFO_REG,
382*4882a593Smuzhiyun 		     SUN4I_TCON_ECC_FIFO_EN);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_CPU_IF_REG,
385*4882a593Smuzhiyun 		     SUN4I_TCON0_CPU_IF_MODE_DSI |
386*4882a593Smuzhiyun 		     SUN4I_TCON0_CPU_IF_TRI_FIFO_FLUSH |
387*4882a593Smuzhiyun 		     SUN4I_TCON0_CPU_IF_TRI_FIFO_EN |
388*4882a593Smuzhiyun 		     SUN4I_TCON0_CPU_IF_TRI_EN);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	/*
391*4882a593Smuzhiyun 	 * This looks suspicious, but it works...
392*4882a593Smuzhiyun 	 *
393*4882a593Smuzhiyun 	 * The datasheet says that this should be set higher than 20 *
394*4882a593Smuzhiyun 	 * pixel cycle, but it's not clear what a pixel cycle is.
395*4882a593Smuzhiyun 	 */
396*4882a593Smuzhiyun 	regmap_read(tcon->regs, SUN4I_TCON0_DCLK_REG, &tcon_div);
397*4882a593Smuzhiyun 	tcon_div &= GENMASK(6, 0);
398*4882a593Smuzhiyun 	block_space = mode->htotal * bpp / (tcon_div * lanes);
399*4882a593Smuzhiyun 	block_space -= mode->hdisplay + 40;
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_CPU_TRI0_REG,
402*4882a593Smuzhiyun 		     SUN4I_TCON0_CPU_TRI0_BLOCK_SPACE(block_space) |
403*4882a593Smuzhiyun 		     SUN4I_TCON0_CPU_TRI0_BLOCK_SIZE(mode->hdisplay));
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_CPU_TRI1_REG,
406*4882a593Smuzhiyun 		     SUN4I_TCON0_CPU_TRI1_BLOCK_NUM(mode->vdisplay));
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	start_delay = (mode->crtc_vtotal - mode->crtc_vdisplay - 10 - 1);
409*4882a593Smuzhiyun 	start_delay = start_delay * mode->crtc_htotal * 149;
410*4882a593Smuzhiyun 	start_delay = start_delay / (mode->crtc_clock / 1000) / 8;
411*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_CPU_TRI2_REG,
412*4882a593Smuzhiyun 		     SUN4I_TCON0_CPU_TRI2_TRANS_START_SET(10) |
413*4882a593Smuzhiyun 		     SUN4I_TCON0_CPU_TRI2_START_DELAY(start_delay));
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	/*
416*4882a593Smuzhiyun 	 * The Allwinner BSP has a comment that the period should be
417*4882a593Smuzhiyun 	 * the display clock * 15, but uses an hardcoded 3000...
418*4882a593Smuzhiyun 	 */
419*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON_SAFE_PERIOD_REG,
420*4882a593Smuzhiyun 		     SUN4I_TCON_SAFE_PERIOD_NUM(3000) |
421*4882a593Smuzhiyun 		     SUN4I_TCON_SAFE_PERIOD_MODE(3));
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	/* Enable the output on the pins */
424*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_IO_TRI_REG,
425*4882a593Smuzhiyun 		     0xe0000000);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun 
sun4i_tcon0_mode_set_lvds(struct sun4i_tcon * tcon,const struct drm_encoder * encoder,const struct drm_display_mode * mode)428*4882a593Smuzhiyun static void sun4i_tcon0_mode_set_lvds(struct sun4i_tcon *tcon,
429*4882a593Smuzhiyun 				      const struct drm_encoder *encoder,
430*4882a593Smuzhiyun 				      const struct drm_display_mode *mode)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	unsigned int bp;
433*4882a593Smuzhiyun 	u8 clk_delay;
434*4882a593Smuzhiyun 	u32 reg, val = 0;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	WARN_ON(!tcon->quirks->has_channel_0);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	tcon->dclk_min_div = 7;
439*4882a593Smuzhiyun 	tcon->dclk_max_div = 7;
440*4882a593Smuzhiyun 	sun4i_tcon0_mode_set_common(tcon, mode);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	/* Set dithering if needed */
443*4882a593Smuzhiyun 	sun4i_tcon0_mode_set_dithering(tcon, sun4i_tcon_get_connector(encoder));
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	/* Adjust clock delay */
446*4882a593Smuzhiyun 	clk_delay = sun4i_tcon_get_clk_delay(mode, 0);
447*4882a593Smuzhiyun 	regmap_update_bits(tcon->regs, SUN4I_TCON0_CTL_REG,
448*4882a593Smuzhiyun 			   SUN4I_TCON0_CTL_CLK_DELAY_MASK,
449*4882a593Smuzhiyun 			   SUN4I_TCON0_CTL_CLK_DELAY(clk_delay));
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	/*
452*4882a593Smuzhiyun 	 * This is called a backporch in the register documentation,
453*4882a593Smuzhiyun 	 * but it really is the back porch + hsync
454*4882a593Smuzhiyun 	 */
455*4882a593Smuzhiyun 	bp = mode->crtc_htotal - mode->crtc_hsync_start;
456*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("Setting horizontal total %d, backporch %d\n",
457*4882a593Smuzhiyun 			 mode->crtc_htotal, bp);
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	/* Set horizontal display timings */
460*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_BASIC1_REG,
461*4882a593Smuzhiyun 		     SUN4I_TCON0_BASIC1_H_TOTAL(mode->htotal) |
462*4882a593Smuzhiyun 		     SUN4I_TCON0_BASIC1_H_BACKPORCH(bp));
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	/*
465*4882a593Smuzhiyun 	 * This is called a backporch in the register documentation,
466*4882a593Smuzhiyun 	 * but it really is the back porch + hsync
467*4882a593Smuzhiyun 	 */
468*4882a593Smuzhiyun 	bp = mode->crtc_vtotal - mode->crtc_vsync_start;
469*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("Setting vertical total %d, backporch %d\n",
470*4882a593Smuzhiyun 			 mode->crtc_vtotal, bp);
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	/* Set vertical display timings */
473*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_BASIC2_REG,
474*4882a593Smuzhiyun 		     SUN4I_TCON0_BASIC2_V_TOTAL(mode->crtc_vtotal * 2) |
475*4882a593Smuzhiyun 		     SUN4I_TCON0_BASIC2_V_BACKPORCH(bp));
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	reg = SUN4I_TCON0_LVDS_IF_CLK_SEL_TCON0;
478*4882a593Smuzhiyun 	if (sun4i_tcon_get_pixel_depth(encoder) == 24)
479*4882a593Smuzhiyun 		reg |= SUN4I_TCON0_LVDS_IF_BITWIDTH_24BITS;
480*4882a593Smuzhiyun 	else
481*4882a593Smuzhiyun 		reg |= SUN4I_TCON0_LVDS_IF_BITWIDTH_18BITS;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_LVDS_IF_REG, reg);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	/* Setup the polarity of the various signals */
486*4882a593Smuzhiyun 	if (!(mode->flags & DRM_MODE_FLAG_PHSYNC))
487*4882a593Smuzhiyun 		val |= SUN4I_TCON0_IO_POL_HSYNC_POSITIVE;
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	if (!(mode->flags & DRM_MODE_FLAG_PVSYNC))
490*4882a593Smuzhiyun 		val |= SUN4I_TCON0_IO_POL_VSYNC_POSITIVE;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_IO_POL_REG, val);
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	/* Map output pins to channel 0 */
495*4882a593Smuzhiyun 	regmap_update_bits(tcon->regs, SUN4I_TCON_GCTL_REG,
496*4882a593Smuzhiyun 			   SUN4I_TCON_GCTL_IOMAP_MASK,
497*4882a593Smuzhiyun 			   SUN4I_TCON_GCTL_IOMAP_TCON0);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	/* Enable the output on the pins */
500*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_IO_TRI_REG, 0xe0000000);
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun 
sun4i_tcon0_mode_set_rgb(struct sun4i_tcon * tcon,const struct drm_encoder * encoder,const struct drm_display_mode * mode)503*4882a593Smuzhiyun static void sun4i_tcon0_mode_set_rgb(struct sun4i_tcon *tcon,
504*4882a593Smuzhiyun 				     const struct drm_encoder *encoder,
505*4882a593Smuzhiyun 				     const struct drm_display_mode *mode)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	struct drm_connector *connector = sun4i_tcon_get_connector(encoder);
508*4882a593Smuzhiyun 	const struct drm_display_info *info = &connector->display_info;
509*4882a593Smuzhiyun 	unsigned int bp, hsync, vsync;
510*4882a593Smuzhiyun 	u8 clk_delay;
511*4882a593Smuzhiyun 	u32 val = 0;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	WARN_ON(!tcon->quirks->has_channel_0);
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	tcon->dclk_min_div = tcon->quirks->dclk_min_div;
516*4882a593Smuzhiyun 	tcon->dclk_max_div = 127;
517*4882a593Smuzhiyun 	sun4i_tcon0_mode_set_common(tcon, mode);
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	/* Set dithering if needed */
520*4882a593Smuzhiyun 	sun4i_tcon0_mode_set_dithering(tcon, connector);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	/* Adjust clock delay */
523*4882a593Smuzhiyun 	clk_delay = sun4i_tcon_get_clk_delay(mode, 0);
524*4882a593Smuzhiyun 	regmap_update_bits(tcon->regs, SUN4I_TCON0_CTL_REG,
525*4882a593Smuzhiyun 			   SUN4I_TCON0_CTL_CLK_DELAY_MASK,
526*4882a593Smuzhiyun 			   SUN4I_TCON0_CTL_CLK_DELAY(clk_delay));
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	/*
529*4882a593Smuzhiyun 	 * This is called a backporch in the register documentation,
530*4882a593Smuzhiyun 	 * but it really is the back porch + hsync
531*4882a593Smuzhiyun 	 */
532*4882a593Smuzhiyun 	bp = mode->crtc_htotal - mode->crtc_hsync_start;
533*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("Setting horizontal total %d, backporch %d\n",
534*4882a593Smuzhiyun 			 mode->crtc_htotal, bp);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	/* Set horizontal display timings */
537*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_BASIC1_REG,
538*4882a593Smuzhiyun 		     SUN4I_TCON0_BASIC1_H_TOTAL(mode->crtc_htotal) |
539*4882a593Smuzhiyun 		     SUN4I_TCON0_BASIC1_H_BACKPORCH(bp));
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	/*
542*4882a593Smuzhiyun 	 * This is called a backporch in the register documentation,
543*4882a593Smuzhiyun 	 * but it really is the back porch + hsync
544*4882a593Smuzhiyun 	 */
545*4882a593Smuzhiyun 	bp = mode->crtc_vtotal - mode->crtc_vsync_start;
546*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("Setting vertical total %d, backporch %d\n",
547*4882a593Smuzhiyun 			 mode->crtc_vtotal, bp);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	/* Set vertical display timings */
550*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_BASIC2_REG,
551*4882a593Smuzhiyun 		     SUN4I_TCON0_BASIC2_V_TOTAL(mode->crtc_vtotal * 2) |
552*4882a593Smuzhiyun 		     SUN4I_TCON0_BASIC2_V_BACKPORCH(bp));
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	/* Set Hsync and Vsync length */
555*4882a593Smuzhiyun 	hsync = mode->crtc_hsync_end - mode->crtc_hsync_start;
556*4882a593Smuzhiyun 	vsync = mode->crtc_vsync_end - mode->crtc_vsync_start;
557*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("Setting HSYNC %d, VSYNC %d\n", hsync, vsync);
558*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_BASIC3_REG,
559*4882a593Smuzhiyun 		     SUN4I_TCON0_BASIC3_V_SYNC(vsync) |
560*4882a593Smuzhiyun 		     SUN4I_TCON0_BASIC3_H_SYNC(hsync));
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	/* Setup the polarity of the various signals */
563*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_PHSYNC)
564*4882a593Smuzhiyun 		val |= SUN4I_TCON0_IO_POL_HSYNC_POSITIVE;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_PVSYNC)
567*4882a593Smuzhiyun 		val |= SUN4I_TCON0_IO_POL_VSYNC_POSITIVE;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 	if (info->bus_flags & DRM_BUS_FLAG_DE_LOW)
570*4882a593Smuzhiyun 		val |= SUN4I_TCON0_IO_POL_DE_NEGATIVE;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	if (info->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE)
573*4882a593Smuzhiyun 		val |= SUN4I_TCON0_IO_POL_DCLK_DRIVE_NEGEDGE;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	regmap_update_bits(tcon->regs, SUN4I_TCON0_IO_POL_REG,
576*4882a593Smuzhiyun 			   SUN4I_TCON0_IO_POL_HSYNC_POSITIVE |
577*4882a593Smuzhiyun 			   SUN4I_TCON0_IO_POL_VSYNC_POSITIVE |
578*4882a593Smuzhiyun 			   SUN4I_TCON0_IO_POL_DCLK_DRIVE_NEGEDGE |
579*4882a593Smuzhiyun 			   SUN4I_TCON0_IO_POL_DE_NEGATIVE,
580*4882a593Smuzhiyun 			   val);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	/* Map output pins to channel 0 */
583*4882a593Smuzhiyun 	regmap_update_bits(tcon->regs, SUN4I_TCON_GCTL_REG,
584*4882a593Smuzhiyun 			   SUN4I_TCON_GCTL_IOMAP_MASK,
585*4882a593Smuzhiyun 			   SUN4I_TCON_GCTL_IOMAP_TCON0);
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	/* Enable the output on the pins */
588*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_IO_TRI_REG, 0);
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun 
sun4i_tcon1_mode_set(struct sun4i_tcon * tcon,const struct drm_display_mode * mode)591*4882a593Smuzhiyun static void sun4i_tcon1_mode_set(struct sun4i_tcon *tcon,
592*4882a593Smuzhiyun 				 const struct drm_display_mode *mode)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun 	unsigned int bp, hsync, vsync, vtotal;
595*4882a593Smuzhiyun 	u8 clk_delay;
596*4882a593Smuzhiyun 	u32 val;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	WARN_ON(!tcon->quirks->has_channel_1);
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	/* Configure the dot clock */
601*4882a593Smuzhiyun 	clk_set_rate(tcon->sclk1, mode->crtc_clock * 1000);
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	/* Adjust clock delay */
604*4882a593Smuzhiyun 	clk_delay = sun4i_tcon_get_clk_delay(mode, 1);
605*4882a593Smuzhiyun 	regmap_update_bits(tcon->regs, SUN4I_TCON1_CTL_REG,
606*4882a593Smuzhiyun 			   SUN4I_TCON1_CTL_CLK_DELAY_MASK,
607*4882a593Smuzhiyun 			   SUN4I_TCON1_CTL_CLK_DELAY(clk_delay));
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	/* Set interlaced mode */
610*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
611*4882a593Smuzhiyun 		val = SUN4I_TCON1_CTL_INTERLACE_ENABLE;
612*4882a593Smuzhiyun 	else
613*4882a593Smuzhiyun 		val = 0;
614*4882a593Smuzhiyun 	regmap_update_bits(tcon->regs, SUN4I_TCON1_CTL_REG,
615*4882a593Smuzhiyun 			   SUN4I_TCON1_CTL_INTERLACE_ENABLE,
616*4882a593Smuzhiyun 			   val);
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	/* Set the input resolution */
619*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON1_BASIC0_REG,
620*4882a593Smuzhiyun 		     SUN4I_TCON1_BASIC0_X(mode->crtc_hdisplay) |
621*4882a593Smuzhiyun 		     SUN4I_TCON1_BASIC0_Y(mode->crtc_vdisplay));
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	/* Set the upscaling resolution */
624*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON1_BASIC1_REG,
625*4882a593Smuzhiyun 		     SUN4I_TCON1_BASIC1_X(mode->crtc_hdisplay) |
626*4882a593Smuzhiyun 		     SUN4I_TCON1_BASIC1_Y(mode->crtc_vdisplay));
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	/* Set the output resolution */
629*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON1_BASIC2_REG,
630*4882a593Smuzhiyun 		     SUN4I_TCON1_BASIC2_X(mode->crtc_hdisplay) |
631*4882a593Smuzhiyun 		     SUN4I_TCON1_BASIC2_Y(mode->crtc_vdisplay));
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	/* Set horizontal display timings */
634*4882a593Smuzhiyun 	bp = mode->crtc_htotal - mode->crtc_hsync_start;
635*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("Setting horizontal total %d, backporch %d\n",
636*4882a593Smuzhiyun 			 mode->htotal, bp);
637*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON1_BASIC3_REG,
638*4882a593Smuzhiyun 		     SUN4I_TCON1_BASIC3_H_TOTAL(mode->crtc_htotal) |
639*4882a593Smuzhiyun 		     SUN4I_TCON1_BASIC3_H_BACKPORCH(bp));
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	bp = mode->crtc_vtotal - mode->crtc_vsync_start;
642*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("Setting vertical total %d, backporch %d\n",
643*4882a593Smuzhiyun 			 mode->crtc_vtotal, bp);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	/*
646*4882a593Smuzhiyun 	 * The vertical resolution needs to be doubled in all
647*4882a593Smuzhiyun 	 * cases. We could use crtc_vtotal and always multiply by two,
648*4882a593Smuzhiyun 	 * but that leads to a rounding error in interlace when vtotal
649*4882a593Smuzhiyun 	 * is odd.
650*4882a593Smuzhiyun 	 *
651*4882a593Smuzhiyun 	 * This happens with TV's PAL for example, where vtotal will
652*4882a593Smuzhiyun 	 * be 625, crtc_vtotal 312, and thus crtc_vtotal * 2 will be
653*4882a593Smuzhiyun 	 * 624, which apparently confuses the hardware.
654*4882a593Smuzhiyun 	 *
655*4882a593Smuzhiyun 	 * To work around this, we will always use vtotal, and
656*4882a593Smuzhiyun 	 * multiply by two only if we're not in interlace.
657*4882a593Smuzhiyun 	 */
658*4882a593Smuzhiyun 	vtotal = mode->vtotal;
659*4882a593Smuzhiyun 	if (!(mode->flags & DRM_MODE_FLAG_INTERLACE))
660*4882a593Smuzhiyun 		vtotal = vtotal * 2;
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	/* Set vertical display timings */
663*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON1_BASIC4_REG,
664*4882a593Smuzhiyun 		     SUN4I_TCON1_BASIC4_V_TOTAL(vtotal) |
665*4882a593Smuzhiyun 		     SUN4I_TCON1_BASIC4_V_BACKPORCH(bp));
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	/* Set Hsync and Vsync length */
668*4882a593Smuzhiyun 	hsync = mode->crtc_hsync_end - mode->crtc_hsync_start;
669*4882a593Smuzhiyun 	vsync = mode->crtc_vsync_end - mode->crtc_vsync_start;
670*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("Setting HSYNC %d, VSYNC %d\n", hsync, vsync);
671*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON1_BASIC5_REG,
672*4882a593Smuzhiyun 		     SUN4I_TCON1_BASIC5_V_SYNC(vsync) |
673*4882a593Smuzhiyun 		     SUN4I_TCON1_BASIC5_H_SYNC(hsync));
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	/* Setup the polarity of multiple signals */
676*4882a593Smuzhiyun 	if (tcon->quirks->polarity_in_ch0) {
677*4882a593Smuzhiyun 		val = 0;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 		if (mode->flags & DRM_MODE_FLAG_PHSYNC)
680*4882a593Smuzhiyun 			val |= SUN4I_TCON0_IO_POL_HSYNC_POSITIVE;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 		if (mode->flags & DRM_MODE_FLAG_PVSYNC)
683*4882a593Smuzhiyun 			val |= SUN4I_TCON0_IO_POL_VSYNC_POSITIVE;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 		regmap_write(tcon->regs, SUN4I_TCON0_IO_POL_REG, val);
686*4882a593Smuzhiyun 	} else {
687*4882a593Smuzhiyun 		/* according to vendor driver, this bit must be always set */
688*4882a593Smuzhiyun 		val = SUN4I_TCON1_IO_POL_UNKNOWN;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 		if (mode->flags & DRM_MODE_FLAG_PHSYNC)
691*4882a593Smuzhiyun 			val |= SUN4I_TCON1_IO_POL_HSYNC_POSITIVE;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 		if (mode->flags & DRM_MODE_FLAG_PVSYNC)
694*4882a593Smuzhiyun 			val |= SUN4I_TCON1_IO_POL_VSYNC_POSITIVE;
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 		regmap_write(tcon->regs, SUN4I_TCON1_IO_POL_REG, val);
697*4882a593Smuzhiyun 	}
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	/* Map output pins to channel 1 */
700*4882a593Smuzhiyun 	regmap_update_bits(tcon->regs, SUN4I_TCON_GCTL_REG,
701*4882a593Smuzhiyun 			   SUN4I_TCON_GCTL_IOMAP_MASK,
702*4882a593Smuzhiyun 			   SUN4I_TCON_GCTL_IOMAP_TCON1);
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun 
sun4i_tcon_mode_set(struct sun4i_tcon * tcon,const struct drm_encoder * encoder,const struct drm_display_mode * mode)705*4882a593Smuzhiyun void sun4i_tcon_mode_set(struct sun4i_tcon *tcon,
706*4882a593Smuzhiyun 			 const struct drm_encoder *encoder,
707*4882a593Smuzhiyun 			 const struct drm_display_mode *mode)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun 	switch (encoder->encoder_type) {
710*4882a593Smuzhiyun 	case DRM_MODE_ENCODER_DSI:
711*4882a593Smuzhiyun 		/* DSI is tied to special case of CPU interface */
712*4882a593Smuzhiyun 		sun4i_tcon0_mode_set_cpu(tcon, encoder, mode);
713*4882a593Smuzhiyun 		break;
714*4882a593Smuzhiyun 	case DRM_MODE_ENCODER_LVDS:
715*4882a593Smuzhiyun 		sun4i_tcon0_mode_set_lvds(tcon, encoder, mode);
716*4882a593Smuzhiyun 		break;
717*4882a593Smuzhiyun 	case DRM_MODE_ENCODER_NONE:
718*4882a593Smuzhiyun 		sun4i_tcon0_mode_set_rgb(tcon, encoder, mode);
719*4882a593Smuzhiyun 		sun4i_tcon_set_mux(tcon, 0, encoder);
720*4882a593Smuzhiyun 		break;
721*4882a593Smuzhiyun 	case DRM_MODE_ENCODER_TVDAC:
722*4882a593Smuzhiyun 	case DRM_MODE_ENCODER_TMDS:
723*4882a593Smuzhiyun 		sun4i_tcon1_mode_set(tcon, mode);
724*4882a593Smuzhiyun 		sun4i_tcon_set_mux(tcon, 1, encoder);
725*4882a593Smuzhiyun 		break;
726*4882a593Smuzhiyun 	default:
727*4882a593Smuzhiyun 		DRM_DEBUG_DRIVER("Unknown encoder type, doing nothing...\n");
728*4882a593Smuzhiyun 	}
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun EXPORT_SYMBOL(sun4i_tcon_mode_set);
731*4882a593Smuzhiyun 
sun4i_tcon_finish_page_flip(struct drm_device * dev,struct sun4i_crtc * scrtc)732*4882a593Smuzhiyun static void sun4i_tcon_finish_page_flip(struct drm_device *dev,
733*4882a593Smuzhiyun 					struct sun4i_crtc *scrtc)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun 	unsigned long flags;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	spin_lock_irqsave(&dev->event_lock, flags);
738*4882a593Smuzhiyun 	if (scrtc->event) {
739*4882a593Smuzhiyun 		drm_crtc_send_vblank_event(&scrtc->crtc, scrtc->event);
740*4882a593Smuzhiyun 		drm_crtc_vblank_put(&scrtc->crtc);
741*4882a593Smuzhiyun 		scrtc->event = NULL;
742*4882a593Smuzhiyun 	}
743*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dev->event_lock, flags);
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun 
sun4i_tcon_handler(int irq,void * private)746*4882a593Smuzhiyun static irqreturn_t sun4i_tcon_handler(int irq, void *private)
747*4882a593Smuzhiyun {
748*4882a593Smuzhiyun 	struct sun4i_tcon *tcon = private;
749*4882a593Smuzhiyun 	struct drm_device *drm = tcon->drm;
750*4882a593Smuzhiyun 	struct sun4i_crtc *scrtc = tcon->crtc;
751*4882a593Smuzhiyun 	struct sunxi_engine *engine = scrtc->engine;
752*4882a593Smuzhiyun 	unsigned int status;
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	regmap_read(tcon->regs, SUN4I_TCON_GINT0_REG, &status);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	if (!(status & (SUN4I_TCON_GINT0_VBLANK_INT(0) |
757*4882a593Smuzhiyun 			SUN4I_TCON_GINT0_VBLANK_INT(1) |
758*4882a593Smuzhiyun 			SUN4I_TCON_GINT0_TCON0_TRI_FINISH_INT)))
759*4882a593Smuzhiyun 		return IRQ_NONE;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	drm_crtc_handle_vblank(&scrtc->crtc);
762*4882a593Smuzhiyun 	sun4i_tcon_finish_page_flip(drm, scrtc);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	/* Acknowledge the interrupt */
765*4882a593Smuzhiyun 	regmap_update_bits(tcon->regs, SUN4I_TCON_GINT0_REG,
766*4882a593Smuzhiyun 			   SUN4I_TCON_GINT0_VBLANK_INT(0) |
767*4882a593Smuzhiyun 			   SUN4I_TCON_GINT0_VBLANK_INT(1) |
768*4882a593Smuzhiyun 			   SUN4I_TCON_GINT0_TCON0_TRI_FINISH_INT,
769*4882a593Smuzhiyun 			   0);
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	if (engine->ops->vblank_quirk)
772*4882a593Smuzhiyun 		engine->ops->vblank_quirk(engine);
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	return IRQ_HANDLED;
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun 
sun4i_tcon_init_clocks(struct device * dev,struct sun4i_tcon * tcon)777*4882a593Smuzhiyun static int sun4i_tcon_init_clocks(struct device *dev,
778*4882a593Smuzhiyun 				  struct sun4i_tcon *tcon)
779*4882a593Smuzhiyun {
780*4882a593Smuzhiyun 	tcon->clk = devm_clk_get(dev, "ahb");
781*4882a593Smuzhiyun 	if (IS_ERR(tcon->clk)) {
782*4882a593Smuzhiyun 		dev_err(dev, "Couldn't get the TCON bus clock\n");
783*4882a593Smuzhiyun 		return PTR_ERR(tcon->clk);
784*4882a593Smuzhiyun 	}
785*4882a593Smuzhiyun 	clk_prepare_enable(tcon->clk);
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	if (tcon->quirks->has_channel_0) {
788*4882a593Smuzhiyun 		tcon->sclk0 = devm_clk_get(dev, "tcon-ch0");
789*4882a593Smuzhiyun 		if (IS_ERR(tcon->sclk0)) {
790*4882a593Smuzhiyun 			dev_err(dev, "Couldn't get the TCON channel 0 clock\n");
791*4882a593Smuzhiyun 			return PTR_ERR(tcon->sclk0);
792*4882a593Smuzhiyun 		}
793*4882a593Smuzhiyun 	}
794*4882a593Smuzhiyun 	clk_prepare_enable(tcon->sclk0);
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	if (tcon->quirks->has_channel_1) {
797*4882a593Smuzhiyun 		tcon->sclk1 = devm_clk_get(dev, "tcon-ch1");
798*4882a593Smuzhiyun 		if (IS_ERR(tcon->sclk1)) {
799*4882a593Smuzhiyun 			dev_err(dev, "Couldn't get the TCON channel 1 clock\n");
800*4882a593Smuzhiyun 			return PTR_ERR(tcon->sclk1);
801*4882a593Smuzhiyun 		}
802*4882a593Smuzhiyun 	}
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	return 0;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun 
sun4i_tcon_free_clocks(struct sun4i_tcon * tcon)807*4882a593Smuzhiyun static void sun4i_tcon_free_clocks(struct sun4i_tcon *tcon)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun 	clk_disable_unprepare(tcon->sclk0);
810*4882a593Smuzhiyun 	clk_disable_unprepare(tcon->clk);
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun 
sun4i_tcon_init_irq(struct device * dev,struct sun4i_tcon * tcon)813*4882a593Smuzhiyun static int sun4i_tcon_init_irq(struct device *dev,
814*4882a593Smuzhiyun 			       struct sun4i_tcon *tcon)
815*4882a593Smuzhiyun {
816*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev);
817*4882a593Smuzhiyun 	int irq, ret;
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
820*4882a593Smuzhiyun 	if (irq < 0)
821*4882a593Smuzhiyun 		return irq;
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun 	ret = devm_request_irq(dev, irq, sun4i_tcon_handler, 0,
824*4882a593Smuzhiyun 			       dev_name(dev), tcon);
825*4882a593Smuzhiyun 	if (ret) {
826*4882a593Smuzhiyun 		dev_err(dev, "Couldn't request the IRQ\n");
827*4882a593Smuzhiyun 		return ret;
828*4882a593Smuzhiyun 	}
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	return 0;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun static const struct regmap_config sun4i_tcon_regmap_config = {
834*4882a593Smuzhiyun 	.reg_bits	= 32,
835*4882a593Smuzhiyun 	.val_bits	= 32,
836*4882a593Smuzhiyun 	.reg_stride	= 4,
837*4882a593Smuzhiyun 	.max_register	= 0x800,
838*4882a593Smuzhiyun };
839*4882a593Smuzhiyun 
sun4i_tcon_init_regmap(struct device * dev,struct sun4i_tcon * tcon)840*4882a593Smuzhiyun static int sun4i_tcon_init_regmap(struct device *dev,
841*4882a593Smuzhiyun 				  struct sun4i_tcon *tcon)
842*4882a593Smuzhiyun {
843*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev);
844*4882a593Smuzhiyun 	struct resource *res;
845*4882a593Smuzhiyun 	void __iomem *regs;
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
848*4882a593Smuzhiyun 	regs = devm_ioremap_resource(dev, res);
849*4882a593Smuzhiyun 	if (IS_ERR(regs))
850*4882a593Smuzhiyun 		return PTR_ERR(regs);
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	tcon->regs = devm_regmap_init_mmio(dev, regs,
853*4882a593Smuzhiyun 					   &sun4i_tcon_regmap_config);
854*4882a593Smuzhiyun 	if (IS_ERR(tcon->regs)) {
855*4882a593Smuzhiyun 		dev_err(dev, "Couldn't create the TCON regmap\n");
856*4882a593Smuzhiyun 		return PTR_ERR(tcon->regs);
857*4882a593Smuzhiyun 	}
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	/* Make sure the TCON is disabled and all IRQs are off */
860*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON_GCTL_REG, 0);
861*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON_GINT0_REG, 0);
862*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON_GINT1_REG, 0);
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	/* Disable IO lines and set them to tristate */
865*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON0_IO_TRI_REG, ~0);
866*4882a593Smuzhiyun 	regmap_write(tcon->regs, SUN4I_TCON1_IO_TRI_REG, ~0);
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	return 0;
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun /*
872*4882a593Smuzhiyun  * On SoCs with the old display pipeline design (Display Engine 1.0),
873*4882a593Smuzhiyun  * the TCON is always tied to just one backend. Hence we can traverse
874*4882a593Smuzhiyun  * the of_graph upwards to find the backend our tcon is connected to,
875*4882a593Smuzhiyun  * and take its ID as our own.
876*4882a593Smuzhiyun  *
877*4882a593Smuzhiyun  * We can either identify backends from their compatible strings, which
878*4882a593Smuzhiyun  * means maintaining a large list of them. Or, since the backend is
879*4882a593Smuzhiyun  * registered and binded before the TCON, we can just go through the
880*4882a593Smuzhiyun  * list of registered backends and compare the device node.
881*4882a593Smuzhiyun  *
882*4882a593Smuzhiyun  * As the structures now store engines instead of backends, here this
883*4882a593Smuzhiyun  * function in fact searches the corresponding engine, and the ID is
884*4882a593Smuzhiyun  * requested via the get_id function of the engine.
885*4882a593Smuzhiyun  */
886*4882a593Smuzhiyun static struct sunxi_engine *
sun4i_tcon_find_engine_traverse(struct sun4i_drv * drv,struct device_node * node,u32 port_id)887*4882a593Smuzhiyun sun4i_tcon_find_engine_traverse(struct sun4i_drv *drv,
888*4882a593Smuzhiyun 				struct device_node *node,
889*4882a593Smuzhiyun 				u32 port_id)
890*4882a593Smuzhiyun {
891*4882a593Smuzhiyun 	struct device_node *port, *ep, *remote;
892*4882a593Smuzhiyun 	struct sunxi_engine *engine = ERR_PTR(-EINVAL);
893*4882a593Smuzhiyun 	u32 reg = 0;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	port = of_graph_get_port_by_id(node, port_id);
896*4882a593Smuzhiyun 	if (!port)
897*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	/*
900*4882a593Smuzhiyun 	 * This only works if there is only one path from the TCON
901*4882a593Smuzhiyun 	 * to any display engine. Otherwise the probe order of the
902*4882a593Smuzhiyun 	 * TCONs and display engines is not guaranteed. They may
903*4882a593Smuzhiyun 	 * either bind to the wrong one, or worse, bind to the same
904*4882a593Smuzhiyun 	 * one if additional checks are not done.
905*4882a593Smuzhiyun 	 *
906*4882a593Smuzhiyun 	 * Bail out if there are multiple input connections.
907*4882a593Smuzhiyun 	 */
908*4882a593Smuzhiyun 	if (of_get_available_child_count(port) != 1)
909*4882a593Smuzhiyun 		goto out_put_port;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	/* Get the first connection without specifying an ID */
912*4882a593Smuzhiyun 	ep = of_get_next_available_child(port, NULL);
913*4882a593Smuzhiyun 	if (!ep)
914*4882a593Smuzhiyun 		goto out_put_port;
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	remote = of_graph_get_remote_port_parent(ep);
917*4882a593Smuzhiyun 	if (!remote)
918*4882a593Smuzhiyun 		goto out_put_ep;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	/* does this node match any registered engines? */
921*4882a593Smuzhiyun 	list_for_each_entry(engine, &drv->engine_list, list)
922*4882a593Smuzhiyun 		if (remote == engine->node)
923*4882a593Smuzhiyun 			goto out_put_remote;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	/*
926*4882a593Smuzhiyun 	 * According to device tree binding input ports have even id
927*4882a593Smuzhiyun 	 * number and output ports have odd id. Since component with
928*4882a593Smuzhiyun 	 * more than one input and one output (TCON TOP) exits, correct
929*4882a593Smuzhiyun 	 * remote input id has to be calculated by subtracting 1 from
930*4882a593Smuzhiyun 	 * remote output id. If this for some reason can't be done, 0
931*4882a593Smuzhiyun 	 * is used as input port id.
932*4882a593Smuzhiyun 	 */
933*4882a593Smuzhiyun 	of_node_put(port);
934*4882a593Smuzhiyun 	port = of_graph_get_remote_port(ep);
935*4882a593Smuzhiyun 	if (!of_property_read_u32(port, "reg", &reg) && reg > 0)
936*4882a593Smuzhiyun 		reg -= 1;
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	/* keep looking through upstream ports */
939*4882a593Smuzhiyun 	engine = sun4i_tcon_find_engine_traverse(drv, remote, reg);
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun out_put_remote:
942*4882a593Smuzhiyun 	of_node_put(remote);
943*4882a593Smuzhiyun out_put_ep:
944*4882a593Smuzhiyun 	of_node_put(ep);
945*4882a593Smuzhiyun out_put_port:
946*4882a593Smuzhiyun 	of_node_put(port);
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	return engine;
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun /*
952*4882a593Smuzhiyun  * The device tree binding says that the remote endpoint ID of any
953*4882a593Smuzhiyun  * connection between components, up to and including the TCON, of
954*4882a593Smuzhiyun  * the display pipeline should be equal to the actual ID of the local
955*4882a593Smuzhiyun  * component. Thus we can look at any one of the input connections of
956*4882a593Smuzhiyun  * the TCONs, and use that connection's remote endpoint ID as our own.
957*4882a593Smuzhiyun  *
958*4882a593Smuzhiyun  * Since the user of this function already finds the input port,
959*4882a593Smuzhiyun  * the port is passed in directly without further checks.
960*4882a593Smuzhiyun  */
sun4i_tcon_of_get_id_from_port(struct device_node * port)961*4882a593Smuzhiyun static int sun4i_tcon_of_get_id_from_port(struct device_node *port)
962*4882a593Smuzhiyun {
963*4882a593Smuzhiyun 	struct device_node *ep;
964*4882a593Smuzhiyun 	int ret = -EINVAL;
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	/* try finding an upstream endpoint */
967*4882a593Smuzhiyun 	for_each_available_child_of_node(port, ep) {
968*4882a593Smuzhiyun 		struct device_node *remote;
969*4882a593Smuzhiyun 		u32 reg;
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 		remote = of_graph_get_remote_endpoint(ep);
972*4882a593Smuzhiyun 		if (!remote)
973*4882a593Smuzhiyun 			continue;
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 		ret = of_property_read_u32(remote, "reg", &reg);
976*4882a593Smuzhiyun 		if (ret)
977*4882a593Smuzhiyun 			continue;
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 		ret = reg;
980*4882a593Smuzhiyun 	}
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	return ret;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun /*
986*4882a593Smuzhiyun  * Once we know the TCON's id, we can look through the list of
987*4882a593Smuzhiyun  * engines to find a matching one. We assume all engines have
988*4882a593Smuzhiyun  * been probed and added to the list.
989*4882a593Smuzhiyun  */
sun4i_tcon_get_engine_by_id(struct sun4i_drv * drv,int id)990*4882a593Smuzhiyun static struct sunxi_engine *sun4i_tcon_get_engine_by_id(struct sun4i_drv *drv,
991*4882a593Smuzhiyun 							int id)
992*4882a593Smuzhiyun {
993*4882a593Smuzhiyun 	struct sunxi_engine *engine;
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	list_for_each_entry(engine, &drv->engine_list, list)
996*4882a593Smuzhiyun 		if (engine->id == id)
997*4882a593Smuzhiyun 			return engine;
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	return ERR_PTR(-EINVAL);
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun 
sun4i_tcon_connected_to_tcon_top(struct device_node * node)1002*4882a593Smuzhiyun static bool sun4i_tcon_connected_to_tcon_top(struct device_node *node)
1003*4882a593Smuzhiyun {
1004*4882a593Smuzhiyun 	struct device_node *remote;
1005*4882a593Smuzhiyun 	bool ret = false;
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	remote = of_graph_get_remote_node(node, 0, -1);
1008*4882a593Smuzhiyun 	if (remote) {
1009*4882a593Smuzhiyun 		ret = !!(IS_ENABLED(CONFIG_DRM_SUN8I_TCON_TOP) &&
1010*4882a593Smuzhiyun 			 of_match_node(sun8i_tcon_top_of_table, remote));
1011*4882a593Smuzhiyun 		of_node_put(remote);
1012*4882a593Smuzhiyun 	}
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	return ret;
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun 
sun4i_tcon_get_index(struct sun4i_drv * drv)1017*4882a593Smuzhiyun static int sun4i_tcon_get_index(struct sun4i_drv *drv)
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun 	struct list_head *pos;
1020*4882a593Smuzhiyun 	int size = 0;
1021*4882a593Smuzhiyun 
1022*4882a593Smuzhiyun 	/*
1023*4882a593Smuzhiyun 	 * Because TCON is added to the list at the end of the probe
1024*4882a593Smuzhiyun 	 * (after this function is called), index of the current TCON
1025*4882a593Smuzhiyun 	 * will be same as current TCON list size.
1026*4882a593Smuzhiyun 	 */
1027*4882a593Smuzhiyun 	list_for_each(pos, &drv->tcon_list)
1028*4882a593Smuzhiyun 		++size;
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	return size;
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun /*
1034*4882a593Smuzhiyun  * On SoCs with the old display pipeline design (Display Engine 1.0),
1035*4882a593Smuzhiyun  * we assumed the TCON was always tied to just one backend. However
1036*4882a593Smuzhiyun  * this proved not to be the case. On the A31, the TCON can select
1037*4882a593Smuzhiyun  * either backend as its source. On the A20 (and likely on the A10),
1038*4882a593Smuzhiyun  * the backend can choose which TCON to output to.
1039*4882a593Smuzhiyun  *
1040*4882a593Smuzhiyun  * The device tree binding says that the remote endpoint ID of any
1041*4882a593Smuzhiyun  * connection between components, up to and including the TCON, of
1042*4882a593Smuzhiyun  * the display pipeline should be equal to the actual ID of the local
1043*4882a593Smuzhiyun  * component. Thus we should be able to look at any one of the input
1044*4882a593Smuzhiyun  * connections of the TCONs, and use that connection's remote endpoint
1045*4882a593Smuzhiyun  * ID as our own.
1046*4882a593Smuzhiyun  *
1047*4882a593Smuzhiyun  * However  the connections between the backend and TCON were assumed
1048*4882a593Smuzhiyun  * to be always singular, and their endpoit IDs were all incorrectly
1049*4882a593Smuzhiyun  * set to 0. This means for these old device trees, we cannot just look
1050*4882a593Smuzhiyun  * up the remote endpoint ID of a TCON input endpoint. TCON1 would be
1051*4882a593Smuzhiyun  * incorrectly identified as TCON0.
1052*4882a593Smuzhiyun  *
1053*4882a593Smuzhiyun  * This function first checks if the TCON node has 2 input endpoints.
1054*4882a593Smuzhiyun  * If so, then the device tree is a corrected version, and it will use
1055*4882a593Smuzhiyun  * sun4i_tcon_of_get_id() and sun4i_tcon_get_engine_by_id() from above
1056*4882a593Smuzhiyun  * to fetch the ID and engine directly. If not, then it is likely an
1057*4882a593Smuzhiyun  * old device trees, where the endpoint IDs were incorrect, but did not
1058*4882a593Smuzhiyun  * have endpoint connections between the backend and TCON across
1059*4882a593Smuzhiyun  * different display pipelines. It will fall back to the old method of
1060*4882a593Smuzhiyun  * traversing the  of_graph to try and find a matching engine by device
1061*4882a593Smuzhiyun  * node.
1062*4882a593Smuzhiyun  *
1063*4882a593Smuzhiyun  * In the case of single display pipeline device trees, either method
1064*4882a593Smuzhiyun  * works.
1065*4882a593Smuzhiyun  */
sun4i_tcon_find_engine(struct sun4i_drv * drv,struct device_node * node)1066*4882a593Smuzhiyun static struct sunxi_engine *sun4i_tcon_find_engine(struct sun4i_drv *drv,
1067*4882a593Smuzhiyun 						   struct device_node *node)
1068*4882a593Smuzhiyun {
1069*4882a593Smuzhiyun 	struct device_node *port;
1070*4882a593Smuzhiyun 	struct sunxi_engine *engine;
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	port = of_graph_get_port_by_id(node, 0);
1073*4882a593Smuzhiyun 	if (!port)
1074*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	/*
1077*4882a593Smuzhiyun 	 * Is this a corrected device tree with cross pipeline
1078*4882a593Smuzhiyun 	 * connections between the backend and TCON?
1079*4882a593Smuzhiyun 	 */
1080*4882a593Smuzhiyun 	if (of_get_child_count(port) > 1) {
1081*4882a593Smuzhiyun 		int id;
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 		/*
1084*4882a593Smuzhiyun 		 * When pipeline has the same number of TCONs and engines which
1085*4882a593Smuzhiyun 		 * are represented by frontends/backends (DE1) or mixers (DE2),
1086*4882a593Smuzhiyun 		 * we match them by their respective IDs. However, if pipeline
1087*4882a593Smuzhiyun 		 * contains TCON TOP, chances are that there are either more
1088*4882a593Smuzhiyun 		 * TCONs than engines (R40) or TCONs with non-consecutive ids.
1089*4882a593Smuzhiyun 		 * (H6). In that case it's easier just use TCON index in list
1090*4882a593Smuzhiyun 		 * as an id. That means that on R40, any 2 TCONs can be enabled
1091*4882a593Smuzhiyun 		 * in DT out of 4 (there are 2 mixers). Due to the design of
1092*4882a593Smuzhiyun 		 * TCON TOP, remaining 2 TCONs can't be connected to anything
1093*4882a593Smuzhiyun 		 * anyway.
1094*4882a593Smuzhiyun 		 */
1095*4882a593Smuzhiyun 		if (sun4i_tcon_connected_to_tcon_top(node))
1096*4882a593Smuzhiyun 			id = sun4i_tcon_get_index(drv);
1097*4882a593Smuzhiyun 		else
1098*4882a593Smuzhiyun 			id = sun4i_tcon_of_get_id_from_port(port);
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 		/* Get our engine by matching our ID */
1101*4882a593Smuzhiyun 		engine = sun4i_tcon_get_engine_by_id(drv, id);
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 		of_node_put(port);
1104*4882a593Smuzhiyun 		return engine;
1105*4882a593Smuzhiyun 	}
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	/* Fallback to old method by traversing input endpoints */
1108*4882a593Smuzhiyun 	of_node_put(port);
1109*4882a593Smuzhiyun 	return sun4i_tcon_find_engine_traverse(drv, node, 0);
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun 
sun4i_tcon_bind(struct device * dev,struct device * master,void * data)1112*4882a593Smuzhiyun static int sun4i_tcon_bind(struct device *dev, struct device *master,
1113*4882a593Smuzhiyun 			   void *data)
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun 	struct drm_device *drm = data;
1116*4882a593Smuzhiyun 	struct sun4i_drv *drv = drm->dev_private;
1117*4882a593Smuzhiyun 	struct sunxi_engine *engine;
1118*4882a593Smuzhiyun 	struct device_node *remote;
1119*4882a593Smuzhiyun 	struct sun4i_tcon *tcon;
1120*4882a593Smuzhiyun 	struct reset_control *edp_rstc;
1121*4882a593Smuzhiyun 	bool has_lvds_rst, has_lvds_alt, can_lvds;
1122*4882a593Smuzhiyun 	int ret;
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	engine = sun4i_tcon_find_engine(drv, dev->of_node);
1125*4882a593Smuzhiyun 	if (IS_ERR(engine)) {
1126*4882a593Smuzhiyun 		dev_err(dev, "Couldn't find matching engine\n");
1127*4882a593Smuzhiyun 		return -EPROBE_DEFER;
1128*4882a593Smuzhiyun 	}
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	tcon = devm_kzalloc(dev, sizeof(*tcon), GFP_KERNEL);
1131*4882a593Smuzhiyun 	if (!tcon)
1132*4882a593Smuzhiyun 		return -ENOMEM;
1133*4882a593Smuzhiyun 	dev_set_drvdata(dev, tcon);
1134*4882a593Smuzhiyun 	tcon->drm = drm;
1135*4882a593Smuzhiyun 	tcon->dev = dev;
1136*4882a593Smuzhiyun 	tcon->id = engine->id;
1137*4882a593Smuzhiyun 	tcon->quirks = of_device_get_match_data(dev);
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	tcon->lcd_rst = devm_reset_control_get(dev, "lcd");
1140*4882a593Smuzhiyun 	if (IS_ERR(tcon->lcd_rst)) {
1141*4882a593Smuzhiyun 		dev_err(dev, "Couldn't get our reset line\n");
1142*4882a593Smuzhiyun 		return PTR_ERR(tcon->lcd_rst);
1143*4882a593Smuzhiyun 	}
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	if (tcon->quirks->needs_edp_reset) {
1146*4882a593Smuzhiyun 		edp_rstc = devm_reset_control_get_shared(dev, "edp");
1147*4882a593Smuzhiyun 		if (IS_ERR(edp_rstc)) {
1148*4882a593Smuzhiyun 			dev_err(dev, "Couldn't get edp reset line\n");
1149*4882a593Smuzhiyun 			return PTR_ERR(edp_rstc);
1150*4882a593Smuzhiyun 		}
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 		ret = reset_control_deassert(edp_rstc);
1153*4882a593Smuzhiyun 		if (ret) {
1154*4882a593Smuzhiyun 			dev_err(dev, "Couldn't deassert edp reset line\n");
1155*4882a593Smuzhiyun 			return ret;
1156*4882a593Smuzhiyun 		}
1157*4882a593Smuzhiyun 	}
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	/* Make sure our TCON is reset */
1160*4882a593Smuzhiyun 	ret = reset_control_reset(tcon->lcd_rst);
1161*4882a593Smuzhiyun 	if (ret) {
1162*4882a593Smuzhiyun 		dev_err(dev, "Couldn't deassert our reset line\n");
1163*4882a593Smuzhiyun 		return ret;
1164*4882a593Smuzhiyun 	}
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	if (tcon->quirks->supports_lvds) {
1167*4882a593Smuzhiyun 		/*
1168*4882a593Smuzhiyun 		 * This can only be made optional since we've had DT
1169*4882a593Smuzhiyun 		 * nodes without the LVDS reset properties.
1170*4882a593Smuzhiyun 		 *
1171*4882a593Smuzhiyun 		 * If the property is missing, just disable LVDS, and
1172*4882a593Smuzhiyun 		 * print a warning.
1173*4882a593Smuzhiyun 		 */
1174*4882a593Smuzhiyun 		tcon->lvds_rst = devm_reset_control_get_optional(dev, "lvds");
1175*4882a593Smuzhiyun 		if (IS_ERR(tcon->lvds_rst)) {
1176*4882a593Smuzhiyun 			dev_err(dev, "Couldn't get our reset line\n");
1177*4882a593Smuzhiyun 			return PTR_ERR(tcon->lvds_rst);
1178*4882a593Smuzhiyun 		} else if (tcon->lvds_rst) {
1179*4882a593Smuzhiyun 			has_lvds_rst = true;
1180*4882a593Smuzhiyun 			reset_control_reset(tcon->lvds_rst);
1181*4882a593Smuzhiyun 		} else {
1182*4882a593Smuzhiyun 			has_lvds_rst = false;
1183*4882a593Smuzhiyun 		}
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 		/*
1186*4882a593Smuzhiyun 		 * This can only be made optional since we've had DT
1187*4882a593Smuzhiyun 		 * nodes without the LVDS reset properties.
1188*4882a593Smuzhiyun 		 *
1189*4882a593Smuzhiyun 		 * If the property is missing, just disable LVDS, and
1190*4882a593Smuzhiyun 		 * print a warning.
1191*4882a593Smuzhiyun 		 */
1192*4882a593Smuzhiyun 		if (tcon->quirks->has_lvds_alt) {
1193*4882a593Smuzhiyun 			tcon->lvds_pll = devm_clk_get(dev, "lvds-alt");
1194*4882a593Smuzhiyun 			if (IS_ERR(tcon->lvds_pll)) {
1195*4882a593Smuzhiyun 				if (PTR_ERR(tcon->lvds_pll) == -ENOENT) {
1196*4882a593Smuzhiyun 					has_lvds_alt = false;
1197*4882a593Smuzhiyun 				} else {
1198*4882a593Smuzhiyun 					dev_err(dev, "Couldn't get the LVDS PLL\n");
1199*4882a593Smuzhiyun 					return PTR_ERR(tcon->lvds_pll);
1200*4882a593Smuzhiyun 				}
1201*4882a593Smuzhiyun 			} else {
1202*4882a593Smuzhiyun 				has_lvds_alt = true;
1203*4882a593Smuzhiyun 			}
1204*4882a593Smuzhiyun 		}
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 		if (!has_lvds_rst ||
1207*4882a593Smuzhiyun 		    (tcon->quirks->has_lvds_alt && !has_lvds_alt)) {
1208*4882a593Smuzhiyun 			dev_warn(dev, "Missing LVDS properties, Please upgrade your DT\n");
1209*4882a593Smuzhiyun 			dev_warn(dev, "LVDS output disabled\n");
1210*4882a593Smuzhiyun 			can_lvds = false;
1211*4882a593Smuzhiyun 		} else {
1212*4882a593Smuzhiyun 			can_lvds = true;
1213*4882a593Smuzhiyun 		}
1214*4882a593Smuzhiyun 	} else {
1215*4882a593Smuzhiyun 		can_lvds = false;
1216*4882a593Smuzhiyun 	}
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	ret = sun4i_tcon_init_clocks(dev, tcon);
1219*4882a593Smuzhiyun 	if (ret) {
1220*4882a593Smuzhiyun 		dev_err(dev, "Couldn't init our TCON clocks\n");
1221*4882a593Smuzhiyun 		goto err_assert_reset;
1222*4882a593Smuzhiyun 	}
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun 	ret = sun4i_tcon_init_regmap(dev, tcon);
1225*4882a593Smuzhiyun 	if (ret) {
1226*4882a593Smuzhiyun 		dev_err(dev, "Couldn't init our TCON regmap\n");
1227*4882a593Smuzhiyun 		goto err_free_clocks;
1228*4882a593Smuzhiyun 	}
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	if (tcon->quirks->has_channel_0) {
1231*4882a593Smuzhiyun 		ret = sun4i_dclk_create(dev, tcon);
1232*4882a593Smuzhiyun 		if (ret) {
1233*4882a593Smuzhiyun 			dev_err(dev, "Couldn't create our TCON dot clock\n");
1234*4882a593Smuzhiyun 			goto err_free_clocks;
1235*4882a593Smuzhiyun 		}
1236*4882a593Smuzhiyun 	}
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	ret = sun4i_tcon_init_irq(dev, tcon);
1239*4882a593Smuzhiyun 	if (ret) {
1240*4882a593Smuzhiyun 		dev_err(dev, "Couldn't init our TCON interrupts\n");
1241*4882a593Smuzhiyun 		goto err_free_dotclock;
1242*4882a593Smuzhiyun 	}
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	tcon->crtc = sun4i_crtc_init(drm, engine, tcon);
1245*4882a593Smuzhiyun 	if (IS_ERR(tcon->crtc)) {
1246*4882a593Smuzhiyun 		dev_err(dev, "Couldn't create our CRTC\n");
1247*4882a593Smuzhiyun 		ret = PTR_ERR(tcon->crtc);
1248*4882a593Smuzhiyun 		goto err_free_dotclock;
1249*4882a593Smuzhiyun 	}
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	if (tcon->quirks->has_channel_0) {
1252*4882a593Smuzhiyun 		/*
1253*4882a593Smuzhiyun 		 * If we have an LVDS panel connected to the TCON, we should
1254*4882a593Smuzhiyun 		 * just probe the LVDS connector. Otherwise, just probe RGB as
1255*4882a593Smuzhiyun 		 * we used to.
1256*4882a593Smuzhiyun 		 */
1257*4882a593Smuzhiyun 		remote = of_graph_get_remote_node(dev->of_node, 1, 0);
1258*4882a593Smuzhiyun 		if (of_device_is_compatible(remote, "panel-lvds"))
1259*4882a593Smuzhiyun 			if (can_lvds)
1260*4882a593Smuzhiyun 				ret = sun4i_lvds_init(drm, tcon);
1261*4882a593Smuzhiyun 			else
1262*4882a593Smuzhiyun 				ret = -EINVAL;
1263*4882a593Smuzhiyun 		else
1264*4882a593Smuzhiyun 			ret = sun4i_rgb_init(drm, tcon);
1265*4882a593Smuzhiyun 		of_node_put(remote);
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun 		if (ret < 0)
1268*4882a593Smuzhiyun 			goto err_free_dotclock;
1269*4882a593Smuzhiyun 	}
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 	if (tcon->quirks->needs_de_be_mux) {
1272*4882a593Smuzhiyun 		/*
1273*4882a593Smuzhiyun 		 * We assume there is no dynamic muxing of backends
1274*4882a593Smuzhiyun 		 * and TCONs, so we select the backend with same ID.
1275*4882a593Smuzhiyun 		 *
1276*4882a593Smuzhiyun 		 * While dynamic selection might be interesting, since
1277*4882a593Smuzhiyun 		 * the CRTC is tied to the TCON, while the layers are
1278*4882a593Smuzhiyun 		 * tied to the backends, this means, we will need to
1279*4882a593Smuzhiyun 		 * switch between groups of layers. There might not be
1280*4882a593Smuzhiyun 		 * a way to represent this constraint in DRM.
1281*4882a593Smuzhiyun 		 */
1282*4882a593Smuzhiyun 		regmap_update_bits(tcon->regs, SUN4I_TCON0_CTL_REG,
1283*4882a593Smuzhiyun 				   SUN4I_TCON0_CTL_SRC_SEL_MASK,
1284*4882a593Smuzhiyun 				   tcon->id);
1285*4882a593Smuzhiyun 		regmap_update_bits(tcon->regs, SUN4I_TCON1_CTL_REG,
1286*4882a593Smuzhiyun 				   SUN4I_TCON1_CTL_SRC_SEL_MASK,
1287*4882a593Smuzhiyun 				   tcon->id);
1288*4882a593Smuzhiyun 	}
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 	list_add_tail(&tcon->list, &drv->tcon_list);
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 	return 0;
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun err_free_dotclock:
1295*4882a593Smuzhiyun 	if (tcon->quirks->has_channel_0)
1296*4882a593Smuzhiyun 		sun4i_dclk_free(tcon);
1297*4882a593Smuzhiyun err_free_clocks:
1298*4882a593Smuzhiyun 	sun4i_tcon_free_clocks(tcon);
1299*4882a593Smuzhiyun err_assert_reset:
1300*4882a593Smuzhiyun 	reset_control_assert(tcon->lcd_rst);
1301*4882a593Smuzhiyun 	return ret;
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun 
sun4i_tcon_unbind(struct device * dev,struct device * master,void * data)1304*4882a593Smuzhiyun static void sun4i_tcon_unbind(struct device *dev, struct device *master,
1305*4882a593Smuzhiyun 			      void *data)
1306*4882a593Smuzhiyun {
1307*4882a593Smuzhiyun 	struct sun4i_tcon *tcon = dev_get_drvdata(dev);
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun 	list_del(&tcon->list);
1310*4882a593Smuzhiyun 	if (tcon->quirks->has_channel_0)
1311*4882a593Smuzhiyun 		sun4i_dclk_free(tcon);
1312*4882a593Smuzhiyun 	sun4i_tcon_free_clocks(tcon);
1313*4882a593Smuzhiyun }
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun static const struct component_ops sun4i_tcon_ops = {
1316*4882a593Smuzhiyun 	.bind	= sun4i_tcon_bind,
1317*4882a593Smuzhiyun 	.unbind	= sun4i_tcon_unbind,
1318*4882a593Smuzhiyun };
1319*4882a593Smuzhiyun 
sun4i_tcon_probe(struct platform_device * pdev)1320*4882a593Smuzhiyun static int sun4i_tcon_probe(struct platform_device *pdev)
1321*4882a593Smuzhiyun {
1322*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
1323*4882a593Smuzhiyun 	const struct sun4i_tcon_quirks *quirks;
1324*4882a593Smuzhiyun 	struct drm_bridge *bridge;
1325*4882a593Smuzhiyun 	struct drm_panel *panel;
1326*4882a593Smuzhiyun 	int ret;
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 	quirks = of_device_get_match_data(&pdev->dev);
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	/* panels and bridges are present only on TCONs with channel 0 */
1331*4882a593Smuzhiyun 	if (quirks->has_channel_0) {
1332*4882a593Smuzhiyun 		ret = drm_of_find_panel_or_bridge(node, 1, 0, &panel, &bridge);
1333*4882a593Smuzhiyun 		if (ret == -EPROBE_DEFER)
1334*4882a593Smuzhiyun 			return ret;
1335*4882a593Smuzhiyun 	}
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 	return component_add(&pdev->dev, &sun4i_tcon_ops);
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun 
sun4i_tcon_remove(struct platform_device * pdev)1340*4882a593Smuzhiyun static int sun4i_tcon_remove(struct platform_device *pdev)
1341*4882a593Smuzhiyun {
1342*4882a593Smuzhiyun 	component_del(&pdev->dev, &sun4i_tcon_ops);
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	return 0;
1345*4882a593Smuzhiyun }
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun /* platform specific TCON muxing callbacks */
sun4i_a10_tcon_set_mux(struct sun4i_tcon * tcon,const struct drm_encoder * encoder)1348*4882a593Smuzhiyun static int sun4i_a10_tcon_set_mux(struct sun4i_tcon *tcon,
1349*4882a593Smuzhiyun 				  const struct drm_encoder *encoder)
1350*4882a593Smuzhiyun {
1351*4882a593Smuzhiyun 	struct sun4i_tcon *tcon0 = sun4i_get_tcon0(encoder->dev);
1352*4882a593Smuzhiyun 	u32 shift;
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	if (!tcon0)
1355*4882a593Smuzhiyun 		return -EINVAL;
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun 	switch (encoder->encoder_type) {
1358*4882a593Smuzhiyun 	case DRM_MODE_ENCODER_TMDS:
1359*4882a593Smuzhiyun 		/* HDMI */
1360*4882a593Smuzhiyun 		shift = 8;
1361*4882a593Smuzhiyun 		break;
1362*4882a593Smuzhiyun 	default:
1363*4882a593Smuzhiyun 		return -EINVAL;
1364*4882a593Smuzhiyun 	}
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun 	regmap_update_bits(tcon0->regs, SUN4I_TCON_MUX_CTRL_REG,
1367*4882a593Smuzhiyun 			   0x3 << shift, tcon->id << shift);
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	return 0;
1370*4882a593Smuzhiyun }
1371*4882a593Smuzhiyun 
sun5i_a13_tcon_set_mux(struct sun4i_tcon * tcon,const struct drm_encoder * encoder)1372*4882a593Smuzhiyun static int sun5i_a13_tcon_set_mux(struct sun4i_tcon *tcon,
1373*4882a593Smuzhiyun 				  const struct drm_encoder *encoder)
1374*4882a593Smuzhiyun {
1375*4882a593Smuzhiyun 	u32 val;
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 	if (encoder->encoder_type == DRM_MODE_ENCODER_TVDAC)
1378*4882a593Smuzhiyun 		val = 1;
1379*4882a593Smuzhiyun 	else
1380*4882a593Smuzhiyun 		val = 0;
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 	/*
1383*4882a593Smuzhiyun 	 * FIXME: Undocumented bits
1384*4882a593Smuzhiyun 	 */
1385*4882a593Smuzhiyun 	return regmap_write(tcon->regs, SUN4I_TCON_MUX_CTRL_REG, val);
1386*4882a593Smuzhiyun }
1387*4882a593Smuzhiyun 
sun6i_tcon_set_mux(struct sun4i_tcon * tcon,const struct drm_encoder * encoder)1388*4882a593Smuzhiyun static int sun6i_tcon_set_mux(struct sun4i_tcon *tcon,
1389*4882a593Smuzhiyun 			      const struct drm_encoder *encoder)
1390*4882a593Smuzhiyun {
1391*4882a593Smuzhiyun 	struct sun4i_tcon *tcon0 = sun4i_get_tcon0(encoder->dev);
1392*4882a593Smuzhiyun 	u32 shift;
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	if (!tcon0)
1395*4882a593Smuzhiyun 		return -EINVAL;
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 	switch (encoder->encoder_type) {
1398*4882a593Smuzhiyun 	case DRM_MODE_ENCODER_TMDS:
1399*4882a593Smuzhiyun 		/* HDMI */
1400*4882a593Smuzhiyun 		shift = 8;
1401*4882a593Smuzhiyun 		break;
1402*4882a593Smuzhiyun 	default:
1403*4882a593Smuzhiyun 		/* TODO A31 has MIPI DSI but A31s does not */
1404*4882a593Smuzhiyun 		return -EINVAL;
1405*4882a593Smuzhiyun 	}
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun 	regmap_update_bits(tcon0->regs, SUN4I_TCON_MUX_CTRL_REG,
1408*4882a593Smuzhiyun 			   0x3 << shift, tcon->id << shift);
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	return 0;
1411*4882a593Smuzhiyun }
1412*4882a593Smuzhiyun 
sun8i_r40_tcon_tv_set_mux(struct sun4i_tcon * tcon,const struct drm_encoder * encoder)1413*4882a593Smuzhiyun static int sun8i_r40_tcon_tv_set_mux(struct sun4i_tcon *tcon,
1414*4882a593Smuzhiyun 				     const struct drm_encoder *encoder)
1415*4882a593Smuzhiyun {
1416*4882a593Smuzhiyun 	struct device_node *port, *remote;
1417*4882a593Smuzhiyun 	struct platform_device *pdev;
1418*4882a593Smuzhiyun 	int id, ret;
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 	/* find TCON TOP platform device and TCON id */
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 	port = of_graph_get_port_by_id(tcon->dev->of_node, 0);
1423*4882a593Smuzhiyun 	if (!port)
1424*4882a593Smuzhiyun 		return -EINVAL;
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 	id = sun4i_tcon_of_get_id_from_port(port);
1427*4882a593Smuzhiyun 	of_node_put(port);
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	remote = of_graph_get_remote_node(tcon->dev->of_node, 0, -1);
1430*4882a593Smuzhiyun 	if (!remote)
1431*4882a593Smuzhiyun 		return -EINVAL;
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun 	pdev = of_find_device_by_node(remote);
1434*4882a593Smuzhiyun 	of_node_put(remote);
1435*4882a593Smuzhiyun 	if (!pdev)
1436*4882a593Smuzhiyun 		return -EINVAL;
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_DRM_SUN8I_TCON_TOP) &&
1439*4882a593Smuzhiyun 	    encoder->encoder_type == DRM_MODE_ENCODER_TMDS) {
1440*4882a593Smuzhiyun 		ret = sun8i_tcon_top_set_hdmi_src(&pdev->dev, id);
1441*4882a593Smuzhiyun 		if (ret) {
1442*4882a593Smuzhiyun 			put_device(&pdev->dev);
1443*4882a593Smuzhiyun 			return ret;
1444*4882a593Smuzhiyun 		}
1445*4882a593Smuzhiyun 	}
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_DRM_SUN8I_TCON_TOP)) {
1448*4882a593Smuzhiyun 		ret = sun8i_tcon_top_de_config(&pdev->dev, tcon->id, id);
1449*4882a593Smuzhiyun 		if (ret) {
1450*4882a593Smuzhiyun 			put_device(&pdev->dev);
1451*4882a593Smuzhiyun 			return ret;
1452*4882a593Smuzhiyun 		}
1453*4882a593Smuzhiyun 	}
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 	return 0;
1456*4882a593Smuzhiyun }
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun static const struct sun4i_tcon_quirks sun4i_a10_quirks = {
1459*4882a593Smuzhiyun 	.has_channel_0		= true,
1460*4882a593Smuzhiyun 	.has_channel_1		= true,
1461*4882a593Smuzhiyun 	.dclk_min_div		= 4,
1462*4882a593Smuzhiyun 	.set_mux		= sun4i_a10_tcon_set_mux,
1463*4882a593Smuzhiyun };
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun static const struct sun4i_tcon_quirks sun5i_a13_quirks = {
1466*4882a593Smuzhiyun 	.has_channel_0		= true,
1467*4882a593Smuzhiyun 	.has_channel_1		= true,
1468*4882a593Smuzhiyun 	.dclk_min_div		= 4,
1469*4882a593Smuzhiyun 	.set_mux		= sun5i_a13_tcon_set_mux,
1470*4882a593Smuzhiyun };
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun static const struct sun4i_tcon_quirks sun6i_a31_quirks = {
1473*4882a593Smuzhiyun 	.has_channel_0		= true,
1474*4882a593Smuzhiyun 	.has_channel_1		= true,
1475*4882a593Smuzhiyun 	.has_lvds_alt		= true,
1476*4882a593Smuzhiyun 	.needs_de_be_mux	= true,
1477*4882a593Smuzhiyun 	.dclk_min_div		= 1,
1478*4882a593Smuzhiyun 	.set_mux		= sun6i_tcon_set_mux,
1479*4882a593Smuzhiyun };
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun static const struct sun4i_tcon_quirks sun6i_a31s_quirks = {
1482*4882a593Smuzhiyun 	.has_channel_0		= true,
1483*4882a593Smuzhiyun 	.has_channel_1		= true,
1484*4882a593Smuzhiyun 	.needs_de_be_mux	= true,
1485*4882a593Smuzhiyun 	.dclk_min_div		= 1,
1486*4882a593Smuzhiyun };
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun static const struct sun4i_tcon_quirks sun7i_a20_tcon0_quirks = {
1489*4882a593Smuzhiyun 	.supports_lvds		= true,
1490*4882a593Smuzhiyun 	.has_channel_0		= true,
1491*4882a593Smuzhiyun 	.has_channel_1		= true,
1492*4882a593Smuzhiyun 	.dclk_min_div		= 4,
1493*4882a593Smuzhiyun 	/* Same display pipeline structure as A10 */
1494*4882a593Smuzhiyun 	.set_mux		= sun4i_a10_tcon_set_mux,
1495*4882a593Smuzhiyun 	.setup_lvds_phy		= sun4i_tcon_setup_lvds_phy,
1496*4882a593Smuzhiyun };
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun static const struct sun4i_tcon_quirks sun7i_a20_quirks = {
1499*4882a593Smuzhiyun 	.has_channel_0		= true,
1500*4882a593Smuzhiyun 	.has_channel_1		= true,
1501*4882a593Smuzhiyun 	.dclk_min_div		= 4,
1502*4882a593Smuzhiyun 	/* Same display pipeline structure as A10 */
1503*4882a593Smuzhiyun 	.set_mux		= sun4i_a10_tcon_set_mux,
1504*4882a593Smuzhiyun };
1505*4882a593Smuzhiyun 
1506*4882a593Smuzhiyun static const struct sun4i_tcon_quirks sun8i_a33_quirks = {
1507*4882a593Smuzhiyun 	.has_channel_0		= true,
1508*4882a593Smuzhiyun 	.has_lvds_alt		= true,
1509*4882a593Smuzhiyun 	.dclk_min_div		= 1,
1510*4882a593Smuzhiyun 	.setup_lvds_phy		= sun6i_tcon_setup_lvds_phy,
1511*4882a593Smuzhiyun 	.supports_lvds		= true,
1512*4882a593Smuzhiyun };
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun static const struct sun4i_tcon_quirks sun8i_a83t_lcd_quirks = {
1515*4882a593Smuzhiyun 	.supports_lvds		= true,
1516*4882a593Smuzhiyun 	.has_channel_0		= true,
1517*4882a593Smuzhiyun 	.dclk_min_div		= 1,
1518*4882a593Smuzhiyun 	.setup_lvds_phy		= sun6i_tcon_setup_lvds_phy,
1519*4882a593Smuzhiyun };
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun static const struct sun4i_tcon_quirks sun8i_a83t_tv_quirks = {
1522*4882a593Smuzhiyun 	.has_channel_1		= true,
1523*4882a593Smuzhiyun };
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun static const struct sun4i_tcon_quirks sun8i_r40_tv_quirks = {
1526*4882a593Smuzhiyun 	.has_channel_1		= true,
1527*4882a593Smuzhiyun 	.polarity_in_ch0	= true,
1528*4882a593Smuzhiyun 	.set_mux		= sun8i_r40_tcon_tv_set_mux,
1529*4882a593Smuzhiyun };
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun static const struct sun4i_tcon_quirks sun8i_v3s_quirks = {
1532*4882a593Smuzhiyun 	.has_channel_0		= true,
1533*4882a593Smuzhiyun 	.dclk_min_div		= 1,
1534*4882a593Smuzhiyun };
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun static const struct sun4i_tcon_quirks sun9i_a80_tcon_lcd_quirks = {
1537*4882a593Smuzhiyun 	.has_channel_0		= true,
1538*4882a593Smuzhiyun 	.needs_edp_reset	= true,
1539*4882a593Smuzhiyun 	.dclk_min_div		= 1,
1540*4882a593Smuzhiyun };
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun static const struct sun4i_tcon_quirks sun9i_a80_tcon_tv_quirks = {
1543*4882a593Smuzhiyun 	.has_channel_1	= true,
1544*4882a593Smuzhiyun 	.needs_edp_reset = true,
1545*4882a593Smuzhiyun };
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun /* sun4i_drv uses this list to check if a device node is a TCON */
1548*4882a593Smuzhiyun const struct of_device_id sun4i_tcon_of_table[] = {
1549*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun4i-a10-tcon", .data = &sun4i_a10_quirks },
1550*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun5i-a13-tcon", .data = &sun5i_a13_quirks },
1551*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun6i-a31-tcon", .data = &sun6i_a31_quirks },
1552*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun6i-a31s-tcon", .data = &sun6i_a31s_quirks },
1553*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun7i-a20-tcon", .data = &sun7i_a20_quirks },
1554*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun7i-a20-tcon0", .data = &sun7i_a20_tcon0_quirks },
1555*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun7i-a20-tcon1", .data = &sun7i_a20_quirks },
1556*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun8i-a23-tcon", .data = &sun8i_a33_quirks },
1557*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun8i-a33-tcon", .data = &sun8i_a33_quirks },
1558*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun8i-a83t-tcon-lcd", .data = &sun8i_a83t_lcd_quirks },
1559*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun8i-a83t-tcon-tv", .data = &sun8i_a83t_tv_quirks },
1560*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun8i-r40-tcon-tv", .data = &sun8i_r40_tv_quirks },
1561*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun8i-v3s-tcon", .data = &sun8i_v3s_quirks },
1562*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun9i-a80-tcon-lcd", .data = &sun9i_a80_tcon_lcd_quirks },
1563*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun9i-a80-tcon-tv", .data = &sun9i_a80_tcon_tv_quirks },
1564*4882a593Smuzhiyun 	{ }
1565*4882a593Smuzhiyun };
1566*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sun4i_tcon_of_table);
1567*4882a593Smuzhiyun EXPORT_SYMBOL(sun4i_tcon_of_table);
1568*4882a593Smuzhiyun 
1569*4882a593Smuzhiyun static struct platform_driver sun4i_tcon_platform_driver = {
1570*4882a593Smuzhiyun 	.probe		= sun4i_tcon_probe,
1571*4882a593Smuzhiyun 	.remove		= sun4i_tcon_remove,
1572*4882a593Smuzhiyun 	.driver		= {
1573*4882a593Smuzhiyun 		.name		= "sun4i-tcon",
1574*4882a593Smuzhiyun 		.of_match_table	= sun4i_tcon_of_table,
1575*4882a593Smuzhiyun 	},
1576*4882a593Smuzhiyun };
1577*4882a593Smuzhiyun module_platform_driver(sun4i_tcon_platform_driver);
1578*4882a593Smuzhiyun 
1579*4882a593Smuzhiyun MODULE_AUTHOR("Maxime Ripard <maxime.ripard@free-electrons.com>");
1580*4882a593Smuzhiyun MODULE_DESCRIPTION("Allwinner A10 Timing Controller Driver");
1581*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1582