xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/sun4i/sun4i_hdmi_enc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2016 Maxime Ripard
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Maxime Ripard <maxime.ripard@free-electrons.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/component.h>
10*4882a593Smuzhiyun #include <linux/iopoll.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of_device.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/pm_runtime.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun #include <linux/reset.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
19*4882a593Smuzhiyun #include <drm/drm_edid.h>
20*4882a593Smuzhiyun #include <drm/drm_encoder.h>
21*4882a593Smuzhiyun #include <drm/drm_of.h>
22*4882a593Smuzhiyun #include <drm/drm_panel.h>
23*4882a593Smuzhiyun #include <drm/drm_print.h>
24*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
25*4882a593Smuzhiyun #include <drm/drm_simple_kms_helper.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include "sun4i_backend.h"
28*4882a593Smuzhiyun #include "sun4i_crtc.h"
29*4882a593Smuzhiyun #include "sun4i_drv.h"
30*4882a593Smuzhiyun #include "sun4i_hdmi.h"
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun static inline struct sun4i_hdmi *
drm_encoder_to_sun4i_hdmi(struct drm_encoder * encoder)33*4882a593Smuzhiyun drm_encoder_to_sun4i_hdmi(struct drm_encoder *encoder)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun 	return container_of(encoder, struct sun4i_hdmi,
36*4882a593Smuzhiyun 			    encoder);
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun static inline struct sun4i_hdmi *
drm_connector_to_sun4i_hdmi(struct drm_connector * connector)40*4882a593Smuzhiyun drm_connector_to_sun4i_hdmi(struct drm_connector *connector)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun 	return container_of(connector, struct sun4i_hdmi,
43*4882a593Smuzhiyun 			    connector);
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun 
sun4i_hdmi_setup_avi_infoframes(struct sun4i_hdmi * hdmi,struct drm_display_mode * mode)46*4882a593Smuzhiyun static int sun4i_hdmi_setup_avi_infoframes(struct sun4i_hdmi *hdmi,
47*4882a593Smuzhiyun 					   struct drm_display_mode *mode)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	struct hdmi_avi_infoframe frame;
50*4882a593Smuzhiyun 	u8 buffer[17];
51*4882a593Smuzhiyun 	int i, ret;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	ret = drm_hdmi_avi_infoframe_from_display_mode(&frame,
54*4882a593Smuzhiyun 						       &hdmi->connector, mode);
55*4882a593Smuzhiyun 	if (ret < 0) {
56*4882a593Smuzhiyun 		DRM_ERROR("Failed to get infoframes from mode\n");
57*4882a593Smuzhiyun 		return ret;
58*4882a593Smuzhiyun 	}
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	ret = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
61*4882a593Smuzhiyun 	if (ret < 0) {
62*4882a593Smuzhiyun 		DRM_ERROR("Failed to pack infoframes\n");
63*4882a593Smuzhiyun 		return ret;
64*4882a593Smuzhiyun 	}
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	for (i = 0; i < sizeof(buffer); i++)
67*4882a593Smuzhiyun 		writeb(buffer[i], hdmi->base + SUN4I_HDMI_AVI_INFOFRAME_REG(i));
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	return 0;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
sun4i_hdmi_atomic_check(struct drm_encoder * encoder,struct drm_crtc_state * crtc_state,struct drm_connector_state * conn_state)72*4882a593Smuzhiyun static int sun4i_hdmi_atomic_check(struct drm_encoder *encoder,
73*4882a593Smuzhiyun 				   struct drm_crtc_state *crtc_state,
74*4882a593Smuzhiyun 				   struct drm_connector_state *conn_state)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	struct drm_display_mode *mode = &crtc_state->mode;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
79*4882a593Smuzhiyun 		return -EINVAL;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	return 0;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
sun4i_hdmi_disable(struct drm_encoder * encoder)84*4882a593Smuzhiyun static void sun4i_hdmi_disable(struct drm_encoder *encoder)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	struct sun4i_hdmi *hdmi = drm_encoder_to_sun4i_hdmi(encoder);
87*4882a593Smuzhiyun 	u32 val;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("Disabling the HDMI Output\n");
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	val = readl(hdmi->base + SUN4I_HDMI_VID_CTRL_REG);
92*4882a593Smuzhiyun 	val &= ~SUN4I_HDMI_VID_CTRL_ENABLE;
93*4882a593Smuzhiyun 	writel(val, hdmi->base + SUN4I_HDMI_VID_CTRL_REG);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	clk_disable_unprepare(hdmi->tmds_clk);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
sun4i_hdmi_enable(struct drm_encoder * encoder)98*4882a593Smuzhiyun static void sun4i_hdmi_enable(struct drm_encoder *encoder)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	struct drm_display_mode *mode = &encoder->crtc->state->adjusted_mode;
101*4882a593Smuzhiyun 	struct sun4i_hdmi *hdmi = drm_encoder_to_sun4i_hdmi(encoder);
102*4882a593Smuzhiyun 	u32 val = 0;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("Enabling the HDMI Output\n");
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	clk_prepare_enable(hdmi->tmds_clk);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	sun4i_hdmi_setup_avi_infoframes(hdmi, mode);
109*4882a593Smuzhiyun 	val |= SUN4I_HDMI_PKT_CTRL_TYPE(0, SUN4I_HDMI_PKT_AVI);
110*4882a593Smuzhiyun 	val |= SUN4I_HDMI_PKT_CTRL_TYPE(1, SUN4I_HDMI_PKT_END);
111*4882a593Smuzhiyun 	writel(val, hdmi->base + SUN4I_HDMI_PKT_CTRL_REG(0));
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	val = SUN4I_HDMI_VID_CTRL_ENABLE;
114*4882a593Smuzhiyun 	if (hdmi->hdmi_monitor)
115*4882a593Smuzhiyun 		val |= SUN4I_HDMI_VID_CTRL_HDMI_MODE;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	writel(val, hdmi->base + SUN4I_HDMI_VID_CTRL_REG);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
sun4i_hdmi_mode_set(struct drm_encoder * encoder,struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)120*4882a593Smuzhiyun static void sun4i_hdmi_mode_set(struct drm_encoder *encoder,
121*4882a593Smuzhiyun 				struct drm_display_mode *mode,
122*4882a593Smuzhiyun 				struct drm_display_mode *adjusted_mode)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	struct sun4i_hdmi *hdmi = drm_encoder_to_sun4i_hdmi(encoder);
125*4882a593Smuzhiyun 	unsigned int x, y;
126*4882a593Smuzhiyun 	u32 val;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	clk_set_rate(hdmi->mod_clk, mode->crtc_clock * 1000);
129*4882a593Smuzhiyun 	clk_set_rate(hdmi->tmds_clk, mode->crtc_clock * 1000);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	/* Set input sync enable */
132*4882a593Smuzhiyun 	writel(SUN4I_HDMI_UNKNOWN_INPUT_SYNC,
133*4882a593Smuzhiyun 	       hdmi->base + SUN4I_HDMI_UNKNOWN_REG);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	/*
136*4882a593Smuzhiyun 	 * Setup output pad (?) controls
137*4882a593Smuzhiyun 	 *
138*4882a593Smuzhiyun 	 * This is done here instead of at probe/bind time because
139*4882a593Smuzhiyun 	 * the controller seems to toggle some of the bits on its own.
140*4882a593Smuzhiyun 	 *
141*4882a593Smuzhiyun 	 * We can't just initialize the register there, we need to
142*4882a593Smuzhiyun 	 * protect the clock bits that have already been read out and
143*4882a593Smuzhiyun 	 * cached by the clock framework.
144*4882a593Smuzhiyun 	 */
145*4882a593Smuzhiyun 	val = readl(hdmi->base + SUN4I_HDMI_PAD_CTRL1_REG);
146*4882a593Smuzhiyun 	val &= SUN4I_HDMI_PAD_CTRL1_HALVE_CLK;
147*4882a593Smuzhiyun 	val |= hdmi->variant->pad_ctrl1_init_val;
148*4882a593Smuzhiyun 	writel(val, hdmi->base + SUN4I_HDMI_PAD_CTRL1_REG);
149*4882a593Smuzhiyun 	val = readl(hdmi->base + SUN4I_HDMI_PAD_CTRL1_REG);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	/* Setup timing registers */
152*4882a593Smuzhiyun 	writel(SUN4I_HDMI_VID_TIMING_X(mode->hdisplay) |
153*4882a593Smuzhiyun 	       SUN4I_HDMI_VID_TIMING_Y(mode->vdisplay),
154*4882a593Smuzhiyun 	       hdmi->base + SUN4I_HDMI_VID_TIMING_ACT_REG);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	x = mode->htotal - mode->hsync_start;
157*4882a593Smuzhiyun 	y = mode->vtotal - mode->vsync_start;
158*4882a593Smuzhiyun 	writel(SUN4I_HDMI_VID_TIMING_X(x) | SUN4I_HDMI_VID_TIMING_Y(y),
159*4882a593Smuzhiyun 	       hdmi->base + SUN4I_HDMI_VID_TIMING_BP_REG);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	x = mode->hsync_start - mode->hdisplay;
162*4882a593Smuzhiyun 	y = mode->vsync_start - mode->vdisplay;
163*4882a593Smuzhiyun 	writel(SUN4I_HDMI_VID_TIMING_X(x) | SUN4I_HDMI_VID_TIMING_Y(y),
164*4882a593Smuzhiyun 	       hdmi->base + SUN4I_HDMI_VID_TIMING_FP_REG);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	x = mode->hsync_end - mode->hsync_start;
167*4882a593Smuzhiyun 	y = mode->vsync_end - mode->vsync_start;
168*4882a593Smuzhiyun 	writel(SUN4I_HDMI_VID_TIMING_X(x) | SUN4I_HDMI_VID_TIMING_Y(y),
169*4882a593Smuzhiyun 	       hdmi->base + SUN4I_HDMI_VID_TIMING_SPW_REG);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	val = SUN4I_HDMI_VID_TIMING_POL_TX_CLK;
172*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_PHSYNC)
173*4882a593Smuzhiyun 		val |= SUN4I_HDMI_VID_TIMING_POL_HSYNC;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_PVSYNC)
176*4882a593Smuzhiyun 		val |= SUN4I_HDMI_VID_TIMING_POL_VSYNC;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	writel(val, hdmi->base + SUN4I_HDMI_VID_TIMING_POL_REG);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
sun4i_hdmi_mode_valid(struct drm_encoder * encoder,const struct drm_display_mode * mode)181*4882a593Smuzhiyun static enum drm_mode_status sun4i_hdmi_mode_valid(struct drm_encoder *encoder,
182*4882a593Smuzhiyun 					const struct drm_display_mode *mode)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	struct sun4i_hdmi *hdmi = drm_encoder_to_sun4i_hdmi(encoder);
185*4882a593Smuzhiyun 	unsigned long rate = mode->clock * 1000;
186*4882a593Smuzhiyun 	unsigned long diff = rate / 200; /* +-0.5% allowed by HDMI spec */
187*4882a593Smuzhiyun 	long rounded_rate;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	/* 165 MHz is the typical max pixelclock frequency for HDMI <= 1.2 */
190*4882a593Smuzhiyun 	if (rate > 165000000)
191*4882a593Smuzhiyun 		return MODE_CLOCK_HIGH;
192*4882a593Smuzhiyun 	rounded_rate = clk_round_rate(hdmi->tmds_clk, rate);
193*4882a593Smuzhiyun 	if (rounded_rate > 0 &&
194*4882a593Smuzhiyun 	    max_t(unsigned long, rounded_rate, rate) -
195*4882a593Smuzhiyun 	    min_t(unsigned long, rounded_rate, rate) < diff)
196*4882a593Smuzhiyun 		return MODE_OK;
197*4882a593Smuzhiyun 	return MODE_NOCLOCK;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs sun4i_hdmi_helper_funcs = {
201*4882a593Smuzhiyun 	.atomic_check	= sun4i_hdmi_atomic_check,
202*4882a593Smuzhiyun 	.disable	= sun4i_hdmi_disable,
203*4882a593Smuzhiyun 	.enable		= sun4i_hdmi_enable,
204*4882a593Smuzhiyun 	.mode_set	= sun4i_hdmi_mode_set,
205*4882a593Smuzhiyun 	.mode_valid	= sun4i_hdmi_mode_valid,
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun 
sun4i_hdmi_get_modes(struct drm_connector * connector)208*4882a593Smuzhiyun static int sun4i_hdmi_get_modes(struct drm_connector *connector)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	struct sun4i_hdmi *hdmi = drm_connector_to_sun4i_hdmi(connector);
211*4882a593Smuzhiyun 	struct edid *edid;
212*4882a593Smuzhiyun 	int ret;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	edid = drm_get_edid(connector, hdmi->ddc_i2c ?: hdmi->i2c);
215*4882a593Smuzhiyun 	if (!edid)
216*4882a593Smuzhiyun 		return 0;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	hdmi->hdmi_monitor = drm_detect_hdmi_monitor(edid);
219*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("Monitor is %s monitor\n",
220*4882a593Smuzhiyun 			 hdmi->hdmi_monitor ? "an HDMI" : "a DVI");
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	drm_connector_update_edid_property(connector, edid);
223*4882a593Smuzhiyun 	cec_s_phys_addr_from_edid(hdmi->cec_adap, edid);
224*4882a593Smuzhiyun 	ret = drm_add_edid_modes(connector, edid);
225*4882a593Smuzhiyun 	kfree(edid);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	return ret;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
sun4i_hdmi_get_ddc(struct device * dev)230*4882a593Smuzhiyun static struct i2c_adapter *sun4i_hdmi_get_ddc(struct device *dev)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	struct device_node *phandle, *remote;
233*4882a593Smuzhiyun 	struct i2c_adapter *ddc;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	remote = of_graph_get_remote_node(dev->of_node, 1, -1);
236*4882a593Smuzhiyun 	if (!remote)
237*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	phandle = of_parse_phandle(remote, "ddc-i2c-bus", 0);
240*4882a593Smuzhiyun 	of_node_put(remote);
241*4882a593Smuzhiyun 	if (!phandle)
242*4882a593Smuzhiyun 		return ERR_PTR(-ENODEV);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	ddc = of_get_i2c_adapter_by_node(phandle);
245*4882a593Smuzhiyun 	of_node_put(phandle);
246*4882a593Smuzhiyun 	if (!ddc)
247*4882a593Smuzhiyun 		return ERR_PTR(-EPROBE_DEFER);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	return ddc;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun static const struct drm_connector_helper_funcs sun4i_hdmi_connector_helper_funcs = {
253*4882a593Smuzhiyun 	.get_modes	= sun4i_hdmi_get_modes,
254*4882a593Smuzhiyun };
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun static enum drm_connector_status
sun4i_hdmi_connector_detect(struct drm_connector * connector,bool force)257*4882a593Smuzhiyun sun4i_hdmi_connector_detect(struct drm_connector *connector, bool force)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun 	struct sun4i_hdmi *hdmi = drm_connector_to_sun4i_hdmi(connector);
260*4882a593Smuzhiyun 	unsigned long reg;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	reg = readl(hdmi->base + SUN4I_HDMI_HPD_REG);
263*4882a593Smuzhiyun 	if (!(reg & SUN4I_HDMI_HPD_HIGH)) {
264*4882a593Smuzhiyun 		cec_phys_addr_invalidate(hdmi->cec_adap);
265*4882a593Smuzhiyun 		return connector_status_disconnected;
266*4882a593Smuzhiyun 	}
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	return connector_status_connected;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun static const struct drm_connector_funcs sun4i_hdmi_connector_funcs = {
272*4882a593Smuzhiyun 	.detect			= sun4i_hdmi_connector_detect,
273*4882a593Smuzhiyun 	.fill_modes		= drm_helper_probe_single_connector_modes,
274*4882a593Smuzhiyun 	.destroy		= drm_connector_cleanup,
275*4882a593Smuzhiyun 	.reset			= drm_atomic_helper_connector_reset,
276*4882a593Smuzhiyun 	.atomic_duplicate_state	= drm_atomic_helper_connector_duplicate_state,
277*4882a593Smuzhiyun 	.atomic_destroy_state	= drm_atomic_helper_connector_destroy_state,
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun #ifdef CONFIG_DRM_SUN4I_HDMI_CEC
sun4i_hdmi_cec_pin_read(struct cec_adapter * adap)281*4882a593Smuzhiyun static int sun4i_hdmi_cec_pin_read(struct cec_adapter *adap)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun 	struct sun4i_hdmi *hdmi = cec_get_drvdata(adap);
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	return readl(hdmi->base + SUN4I_HDMI_CEC) & SUN4I_HDMI_CEC_RX;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
sun4i_hdmi_cec_pin_low(struct cec_adapter * adap)288*4882a593Smuzhiyun static void sun4i_hdmi_cec_pin_low(struct cec_adapter *adap)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	struct sun4i_hdmi *hdmi = cec_get_drvdata(adap);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	/* Start driving the CEC pin low */
293*4882a593Smuzhiyun 	writel(SUN4I_HDMI_CEC_ENABLE, hdmi->base + SUN4I_HDMI_CEC);
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun 
sun4i_hdmi_cec_pin_high(struct cec_adapter * adap)296*4882a593Smuzhiyun static void sun4i_hdmi_cec_pin_high(struct cec_adapter *adap)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun 	struct sun4i_hdmi *hdmi = cec_get_drvdata(adap);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	/*
301*4882a593Smuzhiyun 	 * Stop driving the CEC pin, the pull up will take over
302*4882a593Smuzhiyun 	 * unless another CEC device is driving the pin low.
303*4882a593Smuzhiyun 	 */
304*4882a593Smuzhiyun 	writel(0, hdmi->base + SUN4I_HDMI_CEC);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun static const struct cec_pin_ops sun4i_hdmi_cec_pin_ops = {
308*4882a593Smuzhiyun 	.read = sun4i_hdmi_cec_pin_read,
309*4882a593Smuzhiyun 	.low = sun4i_hdmi_cec_pin_low,
310*4882a593Smuzhiyun 	.high = sun4i_hdmi_cec_pin_high,
311*4882a593Smuzhiyun };
312*4882a593Smuzhiyun #endif
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun #define SUN4I_HDMI_PAD_CTRL1_MASK	(GENMASK(24, 7) | GENMASK(5, 0))
315*4882a593Smuzhiyun #define SUN4I_HDMI_PLL_CTRL_MASK	(GENMASK(31, 8) | GENMASK(3, 0))
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun /* Only difference from sun5i is AMP is 4 instead of 6 */
318*4882a593Smuzhiyun static const struct sun4i_hdmi_variant sun4i_variant = {
319*4882a593Smuzhiyun 	.pad_ctrl0_init_val	= SUN4I_HDMI_PAD_CTRL0_TXEN |
320*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL0_CKEN |
321*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL0_PWENG |
322*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL0_PWEND |
323*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL0_PWENC |
324*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL0_LDODEN |
325*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL0_LDOCEN |
326*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL0_BIASEN,
327*4882a593Smuzhiyun 	.pad_ctrl1_init_val	= SUN4I_HDMI_PAD_CTRL1_REG_AMP(4) |
328*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL1_REG_EMP(2) |
329*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL1_REG_DENCK |
330*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL1_REG_DEN |
331*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL1_EMPCK_OPT |
332*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL1_EMP_OPT |
333*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL1_AMPCK_OPT |
334*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL1_AMP_OPT,
335*4882a593Smuzhiyun 	.pll_ctrl_init_val	= SUN4I_HDMI_PLL_CTRL_VCO_S(8) |
336*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_CS(7) |
337*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_CP_S(15) |
338*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_S(7) |
339*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_VCO_GAIN(4) |
340*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_SDIV2 |
341*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_LDO2_EN |
342*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_LDO1_EN |
343*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_HV_IS_33 |
344*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_BWS |
345*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_PLL_EN,
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	.ddc_clk_reg		= REG_FIELD(SUN4I_HDMI_DDC_CLK_REG, 0, 6),
348*4882a593Smuzhiyun 	.ddc_clk_pre_divider	= 2,
349*4882a593Smuzhiyun 	.ddc_clk_m_offset	= 1,
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	.field_ddc_en		= REG_FIELD(SUN4I_HDMI_DDC_CTRL_REG, 31, 31),
352*4882a593Smuzhiyun 	.field_ddc_start	= REG_FIELD(SUN4I_HDMI_DDC_CTRL_REG, 30, 30),
353*4882a593Smuzhiyun 	.field_ddc_reset	= REG_FIELD(SUN4I_HDMI_DDC_CTRL_REG, 0, 0),
354*4882a593Smuzhiyun 	.field_ddc_addr_reg	= REG_FIELD(SUN4I_HDMI_DDC_ADDR_REG, 0, 31),
355*4882a593Smuzhiyun 	.field_ddc_slave_addr	= REG_FIELD(SUN4I_HDMI_DDC_ADDR_REG, 0, 6),
356*4882a593Smuzhiyun 	.field_ddc_int_status	= REG_FIELD(SUN4I_HDMI_DDC_INT_STATUS_REG, 0, 8),
357*4882a593Smuzhiyun 	.field_ddc_fifo_clear	= REG_FIELD(SUN4I_HDMI_DDC_FIFO_CTRL_REG, 31, 31),
358*4882a593Smuzhiyun 	.field_ddc_fifo_rx_thres = REG_FIELD(SUN4I_HDMI_DDC_FIFO_CTRL_REG, 4, 7),
359*4882a593Smuzhiyun 	.field_ddc_fifo_tx_thres = REG_FIELD(SUN4I_HDMI_DDC_FIFO_CTRL_REG, 0, 3),
360*4882a593Smuzhiyun 	.field_ddc_byte_count	= REG_FIELD(SUN4I_HDMI_DDC_BYTE_COUNT_REG, 0, 9),
361*4882a593Smuzhiyun 	.field_ddc_cmd		= REG_FIELD(SUN4I_HDMI_DDC_CMD_REG, 0, 2),
362*4882a593Smuzhiyun 	.field_ddc_sda_en	= REG_FIELD(SUN4I_HDMI_DDC_LINE_CTRL_REG, 9, 9),
363*4882a593Smuzhiyun 	.field_ddc_sck_en	= REG_FIELD(SUN4I_HDMI_DDC_LINE_CTRL_REG, 8, 8),
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	.ddc_fifo_reg		= SUN4I_HDMI_DDC_FIFO_DATA_REG,
366*4882a593Smuzhiyun 	.ddc_fifo_has_dir	= true,
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun static const struct sun4i_hdmi_variant sun5i_variant = {
370*4882a593Smuzhiyun 	.pad_ctrl0_init_val	= SUN4I_HDMI_PAD_CTRL0_TXEN |
371*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL0_CKEN |
372*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL0_PWENG |
373*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL0_PWEND |
374*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL0_PWENC |
375*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL0_LDODEN |
376*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL0_LDOCEN |
377*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL0_BIASEN,
378*4882a593Smuzhiyun 	.pad_ctrl1_init_val	= SUN4I_HDMI_PAD_CTRL1_REG_AMP(6) |
379*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL1_REG_EMP(2) |
380*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL1_REG_DENCK |
381*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL1_REG_DEN |
382*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL1_EMPCK_OPT |
383*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL1_EMP_OPT |
384*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL1_AMPCK_OPT |
385*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL1_AMP_OPT,
386*4882a593Smuzhiyun 	.pll_ctrl_init_val	= SUN4I_HDMI_PLL_CTRL_VCO_S(8) |
387*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_CS(7) |
388*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_CP_S(15) |
389*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_S(7) |
390*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_VCO_GAIN(4) |
391*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_SDIV2 |
392*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_LDO2_EN |
393*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_LDO1_EN |
394*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_HV_IS_33 |
395*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_BWS |
396*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_PLL_EN,
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	.ddc_clk_reg		= REG_FIELD(SUN4I_HDMI_DDC_CLK_REG, 0, 6),
399*4882a593Smuzhiyun 	.ddc_clk_pre_divider	= 2,
400*4882a593Smuzhiyun 	.ddc_clk_m_offset	= 1,
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	.field_ddc_en		= REG_FIELD(SUN4I_HDMI_DDC_CTRL_REG, 31, 31),
403*4882a593Smuzhiyun 	.field_ddc_start	= REG_FIELD(SUN4I_HDMI_DDC_CTRL_REG, 30, 30),
404*4882a593Smuzhiyun 	.field_ddc_reset	= REG_FIELD(SUN4I_HDMI_DDC_CTRL_REG, 0, 0),
405*4882a593Smuzhiyun 	.field_ddc_addr_reg	= REG_FIELD(SUN4I_HDMI_DDC_ADDR_REG, 0, 31),
406*4882a593Smuzhiyun 	.field_ddc_slave_addr	= REG_FIELD(SUN4I_HDMI_DDC_ADDR_REG, 0, 6),
407*4882a593Smuzhiyun 	.field_ddc_int_status	= REG_FIELD(SUN4I_HDMI_DDC_INT_STATUS_REG, 0, 8),
408*4882a593Smuzhiyun 	.field_ddc_fifo_clear	= REG_FIELD(SUN4I_HDMI_DDC_FIFO_CTRL_REG, 31, 31),
409*4882a593Smuzhiyun 	.field_ddc_fifo_rx_thres = REG_FIELD(SUN4I_HDMI_DDC_FIFO_CTRL_REG, 4, 7),
410*4882a593Smuzhiyun 	.field_ddc_fifo_tx_thres = REG_FIELD(SUN4I_HDMI_DDC_FIFO_CTRL_REG, 0, 3),
411*4882a593Smuzhiyun 	.field_ddc_byte_count	= REG_FIELD(SUN4I_HDMI_DDC_BYTE_COUNT_REG, 0, 9),
412*4882a593Smuzhiyun 	.field_ddc_cmd		= REG_FIELD(SUN4I_HDMI_DDC_CMD_REG, 0, 2),
413*4882a593Smuzhiyun 	.field_ddc_sda_en	= REG_FIELD(SUN4I_HDMI_DDC_LINE_CTRL_REG, 9, 9),
414*4882a593Smuzhiyun 	.field_ddc_sck_en	= REG_FIELD(SUN4I_HDMI_DDC_LINE_CTRL_REG, 8, 8),
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	.ddc_fifo_reg		= SUN4I_HDMI_DDC_FIFO_DATA_REG,
417*4882a593Smuzhiyun 	.ddc_fifo_has_dir	= true,
418*4882a593Smuzhiyun };
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun static const struct sun4i_hdmi_variant sun6i_variant = {
421*4882a593Smuzhiyun 	.has_ddc_parent_clk	= true,
422*4882a593Smuzhiyun 	.has_reset_control	= true,
423*4882a593Smuzhiyun 	.pad_ctrl0_init_val	= 0xff |
424*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL0_TXEN |
425*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL0_CKEN |
426*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL0_PWENG |
427*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL0_PWEND |
428*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL0_PWENC |
429*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL0_LDODEN |
430*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL0_LDOCEN,
431*4882a593Smuzhiyun 	.pad_ctrl1_init_val	= SUN4I_HDMI_PAD_CTRL1_REG_AMP(6) |
432*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL1_REG_EMP(4) |
433*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL1_REG_DENCK |
434*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL1_REG_DEN |
435*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL1_EMPCK_OPT |
436*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL1_EMP_OPT |
437*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL1_PWSDT |
438*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL1_PWSCK |
439*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL1_AMPCK_OPT |
440*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL1_AMP_OPT |
441*4882a593Smuzhiyun 				  SUN4I_HDMI_PAD_CTRL1_UNKNOWN,
442*4882a593Smuzhiyun 	.pll_ctrl_init_val	= SUN4I_HDMI_PLL_CTRL_VCO_S(8) |
443*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_CS(3) |
444*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_CP_S(10) |
445*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_S(4) |
446*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_VCO_GAIN(4) |
447*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_SDIV2 |
448*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_LDO2_EN |
449*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_LDO1_EN |
450*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_HV_IS_33 |
451*4882a593Smuzhiyun 				  SUN4I_HDMI_PLL_CTRL_PLL_EN,
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	.ddc_clk_reg		= REG_FIELD(SUN6I_HDMI_DDC_CLK_REG, 0, 6),
454*4882a593Smuzhiyun 	.ddc_clk_pre_divider	= 1,
455*4882a593Smuzhiyun 	.ddc_clk_m_offset	= 2,
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	.tmds_clk_div_offset	= 1,
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	.field_ddc_en		= REG_FIELD(SUN6I_HDMI_DDC_CTRL_REG, 0, 0),
460*4882a593Smuzhiyun 	.field_ddc_start	= REG_FIELD(SUN6I_HDMI_DDC_CTRL_REG, 27, 27),
461*4882a593Smuzhiyun 	.field_ddc_reset	= REG_FIELD(SUN6I_HDMI_DDC_CTRL_REG, 31, 31),
462*4882a593Smuzhiyun 	.field_ddc_addr_reg	= REG_FIELD(SUN6I_HDMI_DDC_ADDR_REG, 1, 31),
463*4882a593Smuzhiyun 	.field_ddc_slave_addr	= REG_FIELD(SUN6I_HDMI_DDC_ADDR_REG, 1, 7),
464*4882a593Smuzhiyun 	.field_ddc_int_status	= REG_FIELD(SUN6I_HDMI_DDC_INT_STATUS_REG, 0, 8),
465*4882a593Smuzhiyun 	.field_ddc_fifo_clear	= REG_FIELD(SUN6I_HDMI_DDC_FIFO_CTRL_REG, 18, 18),
466*4882a593Smuzhiyun 	.field_ddc_fifo_rx_thres = REG_FIELD(SUN6I_HDMI_DDC_FIFO_CTRL_REG, 4, 7),
467*4882a593Smuzhiyun 	.field_ddc_fifo_tx_thres = REG_FIELD(SUN6I_HDMI_DDC_FIFO_CTRL_REG, 0, 3),
468*4882a593Smuzhiyun 	.field_ddc_byte_count	= REG_FIELD(SUN6I_HDMI_DDC_CMD_REG, 16, 25),
469*4882a593Smuzhiyun 	.field_ddc_cmd		= REG_FIELD(SUN6I_HDMI_DDC_CMD_REG, 0, 2),
470*4882a593Smuzhiyun 	.field_ddc_sda_en	= REG_FIELD(SUN6I_HDMI_DDC_CTRL_REG, 6, 6),
471*4882a593Smuzhiyun 	.field_ddc_sck_en	= REG_FIELD(SUN6I_HDMI_DDC_CTRL_REG, 4, 4),
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	.ddc_fifo_reg		= SUN6I_HDMI_DDC_FIFO_DATA_REG,
474*4882a593Smuzhiyun 	.ddc_fifo_thres_incl	= true,
475*4882a593Smuzhiyun };
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun static const struct regmap_config sun4i_hdmi_regmap_config = {
478*4882a593Smuzhiyun 	.reg_bits	= 32,
479*4882a593Smuzhiyun 	.val_bits	= 32,
480*4882a593Smuzhiyun 	.reg_stride	= 4,
481*4882a593Smuzhiyun 	.max_register	= 0x580,
482*4882a593Smuzhiyun };
483*4882a593Smuzhiyun 
sun4i_hdmi_bind(struct device * dev,struct device * master,void * data)484*4882a593Smuzhiyun static int sun4i_hdmi_bind(struct device *dev, struct device *master,
485*4882a593Smuzhiyun 			   void *data)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev);
488*4882a593Smuzhiyun 	struct drm_device *drm = data;
489*4882a593Smuzhiyun 	struct cec_connector_info conn_info;
490*4882a593Smuzhiyun 	struct sun4i_drv *drv = drm->dev_private;
491*4882a593Smuzhiyun 	struct sun4i_hdmi *hdmi;
492*4882a593Smuzhiyun 	struct resource *res;
493*4882a593Smuzhiyun 	u32 reg;
494*4882a593Smuzhiyun 	int ret;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL);
497*4882a593Smuzhiyun 	if (!hdmi)
498*4882a593Smuzhiyun 		return -ENOMEM;
499*4882a593Smuzhiyun 	dev_set_drvdata(dev, hdmi);
500*4882a593Smuzhiyun 	hdmi->dev = dev;
501*4882a593Smuzhiyun 	hdmi->drv = drv;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	hdmi->variant = of_device_get_match_data(dev);
504*4882a593Smuzhiyun 	if (!hdmi->variant)
505*4882a593Smuzhiyun 		return -EINVAL;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
508*4882a593Smuzhiyun 	hdmi->base = devm_ioremap_resource(dev, res);
509*4882a593Smuzhiyun 	if (IS_ERR(hdmi->base)) {
510*4882a593Smuzhiyun 		dev_err(dev, "Couldn't map the HDMI encoder registers\n");
511*4882a593Smuzhiyun 		return PTR_ERR(hdmi->base);
512*4882a593Smuzhiyun 	}
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	if (hdmi->variant->has_reset_control) {
515*4882a593Smuzhiyun 		hdmi->reset = devm_reset_control_get(dev, NULL);
516*4882a593Smuzhiyun 		if (IS_ERR(hdmi->reset)) {
517*4882a593Smuzhiyun 			dev_err(dev, "Couldn't get the HDMI reset control\n");
518*4882a593Smuzhiyun 			return PTR_ERR(hdmi->reset);
519*4882a593Smuzhiyun 		}
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 		ret = reset_control_deassert(hdmi->reset);
522*4882a593Smuzhiyun 		if (ret) {
523*4882a593Smuzhiyun 			dev_err(dev, "Couldn't deassert HDMI reset\n");
524*4882a593Smuzhiyun 			return ret;
525*4882a593Smuzhiyun 		}
526*4882a593Smuzhiyun 	}
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	hdmi->bus_clk = devm_clk_get(dev, "ahb");
529*4882a593Smuzhiyun 	if (IS_ERR(hdmi->bus_clk)) {
530*4882a593Smuzhiyun 		dev_err(dev, "Couldn't get the HDMI bus clock\n");
531*4882a593Smuzhiyun 		ret = PTR_ERR(hdmi->bus_clk);
532*4882a593Smuzhiyun 		goto err_assert_reset;
533*4882a593Smuzhiyun 	}
534*4882a593Smuzhiyun 	clk_prepare_enable(hdmi->bus_clk);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	hdmi->mod_clk = devm_clk_get(dev, "mod");
537*4882a593Smuzhiyun 	if (IS_ERR(hdmi->mod_clk)) {
538*4882a593Smuzhiyun 		dev_err(dev, "Couldn't get the HDMI mod clock\n");
539*4882a593Smuzhiyun 		ret = PTR_ERR(hdmi->mod_clk);
540*4882a593Smuzhiyun 		goto err_disable_bus_clk;
541*4882a593Smuzhiyun 	}
542*4882a593Smuzhiyun 	clk_prepare_enable(hdmi->mod_clk);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	hdmi->pll0_clk = devm_clk_get(dev, "pll-0");
545*4882a593Smuzhiyun 	if (IS_ERR(hdmi->pll0_clk)) {
546*4882a593Smuzhiyun 		dev_err(dev, "Couldn't get the HDMI PLL 0 clock\n");
547*4882a593Smuzhiyun 		ret = PTR_ERR(hdmi->pll0_clk);
548*4882a593Smuzhiyun 		goto err_disable_mod_clk;
549*4882a593Smuzhiyun 	}
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	hdmi->pll1_clk = devm_clk_get(dev, "pll-1");
552*4882a593Smuzhiyun 	if (IS_ERR(hdmi->pll1_clk)) {
553*4882a593Smuzhiyun 		dev_err(dev, "Couldn't get the HDMI PLL 1 clock\n");
554*4882a593Smuzhiyun 		ret = PTR_ERR(hdmi->pll1_clk);
555*4882a593Smuzhiyun 		goto err_disable_mod_clk;
556*4882a593Smuzhiyun 	}
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	hdmi->regmap = devm_regmap_init_mmio(dev, hdmi->base,
559*4882a593Smuzhiyun 					     &sun4i_hdmi_regmap_config);
560*4882a593Smuzhiyun 	if (IS_ERR(hdmi->regmap)) {
561*4882a593Smuzhiyun 		dev_err(dev, "Couldn't create HDMI encoder regmap\n");
562*4882a593Smuzhiyun 		ret = PTR_ERR(hdmi->regmap);
563*4882a593Smuzhiyun 		goto err_disable_mod_clk;
564*4882a593Smuzhiyun 	}
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	ret = sun4i_tmds_create(hdmi);
567*4882a593Smuzhiyun 	if (ret) {
568*4882a593Smuzhiyun 		dev_err(dev, "Couldn't create the TMDS clock\n");
569*4882a593Smuzhiyun 		goto err_disable_mod_clk;
570*4882a593Smuzhiyun 	}
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	if (hdmi->variant->has_ddc_parent_clk) {
573*4882a593Smuzhiyun 		hdmi->ddc_parent_clk = devm_clk_get(dev, "ddc");
574*4882a593Smuzhiyun 		if (IS_ERR(hdmi->ddc_parent_clk)) {
575*4882a593Smuzhiyun 			dev_err(dev, "Couldn't get the HDMI DDC clock\n");
576*4882a593Smuzhiyun 			ret = PTR_ERR(hdmi->ddc_parent_clk);
577*4882a593Smuzhiyun 			goto err_disable_mod_clk;
578*4882a593Smuzhiyun 		}
579*4882a593Smuzhiyun 	} else {
580*4882a593Smuzhiyun 		hdmi->ddc_parent_clk = hdmi->tmds_clk;
581*4882a593Smuzhiyun 	}
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	writel(SUN4I_HDMI_CTRL_ENABLE, hdmi->base + SUN4I_HDMI_CTRL_REG);
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	writel(hdmi->variant->pad_ctrl0_init_val,
586*4882a593Smuzhiyun 	       hdmi->base + SUN4I_HDMI_PAD_CTRL0_REG);
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	reg = readl(hdmi->base + SUN4I_HDMI_PLL_CTRL_REG);
589*4882a593Smuzhiyun 	reg &= SUN4I_HDMI_PLL_CTRL_DIV_MASK;
590*4882a593Smuzhiyun 	reg |= hdmi->variant->pll_ctrl_init_val;
591*4882a593Smuzhiyun 	writel(reg, hdmi->base + SUN4I_HDMI_PLL_CTRL_REG);
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	ret = sun4i_hdmi_i2c_create(dev, hdmi);
594*4882a593Smuzhiyun 	if (ret) {
595*4882a593Smuzhiyun 		dev_err(dev, "Couldn't create the HDMI I2C adapter\n");
596*4882a593Smuzhiyun 		goto err_disable_mod_clk;
597*4882a593Smuzhiyun 	}
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	hdmi->ddc_i2c = sun4i_hdmi_get_ddc(dev);
600*4882a593Smuzhiyun 	if (IS_ERR(hdmi->ddc_i2c)) {
601*4882a593Smuzhiyun 		ret = PTR_ERR(hdmi->ddc_i2c);
602*4882a593Smuzhiyun 		if (ret == -ENODEV)
603*4882a593Smuzhiyun 			hdmi->ddc_i2c = NULL;
604*4882a593Smuzhiyun 		else
605*4882a593Smuzhiyun 			goto err_del_i2c_adapter;
606*4882a593Smuzhiyun 	}
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	drm_encoder_helper_add(&hdmi->encoder,
609*4882a593Smuzhiyun 			       &sun4i_hdmi_helper_funcs);
610*4882a593Smuzhiyun 	ret = drm_simple_encoder_init(drm, &hdmi->encoder,
611*4882a593Smuzhiyun 				      DRM_MODE_ENCODER_TMDS);
612*4882a593Smuzhiyun 	if (ret) {
613*4882a593Smuzhiyun 		dev_err(dev, "Couldn't initialise the HDMI encoder\n");
614*4882a593Smuzhiyun 		goto err_put_ddc_i2c;
615*4882a593Smuzhiyun 	}
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	hdmi->encoder.possible_crtcs = drm_of_find_possible_crtcs(drm,
618*4882a593Smuzhiyun 								  dev->of_node);
619*4882a593Smuzhiyun 	if (!hdmi->encoder.possible_crtcs) {
620*4882a593Smuzhiyun 		ret = -EPROBE_DEFER;
621*4882a593Smuzhiyun 		goto err_put_ddc_i2c;
622*4882a593Smuzhiyun 	}
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun #ifdef CONFIG_DRM_SUN4I_HDMI_CEC
625*4882a593Smuzhiyun 	hdmi->cec_adap = cec_pin_allocate_adapter(&sun4i_hdmi_cec_pin_ops,
626*4882a593Smuzhiyun 		hdmi, "sun4i", CEC_CAP_DEFAULTS | CEC_CAP_CONNECTOR_INFO);
627*4882a593Smuzhiyun 	ret = PTR_ERR_OR_ZERO(hdmi->cec_adap);
628*4882a593Smuzhiyun 	if (ret < 0)
629*4882a593Smuzhiyun 		goto err_cleanup_connector;
630*4882a593Smuzhiyun 	writel(readl(hdmi->base + SUN4I_HDMI_CEC) & ~SUN4I_HDMI_CEC_TX,
631*4882a593Smuzhiyun 	       hdmi->base + SUN4I_HDMI_CEC);
632*4882a593Smuzhiyun #endif
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	drm_connector_helper_add(&hdmi->connector,
635*4882a593Smuzhiyun 				 &sun4i_hdmi_connector_helper_funcs);
636*4882a593Smuzhiyun 	ret = drm_connector_init_with_ddc(drm, &hdmi->connector,
637*4882a593Smuzhiyun 					  &sun4i_hdmi_connector_funcs,
638*4882a593Smuzhiyun 					  DRM_MODE_CONNECTOR_HDMIA,
639*4882a593Smuzhiyun 					  hdmi->ddc_i2c);
640*4882a593Smuzhiyun 	if (ret) {
641*4882a593Smuzhiyun 		dev_err(dev,
642*4882a593Smuzhiyun 			"Couldn't initialise the HDMI connector\n");
643*4882a593Smuzhiyun 		goto err_cleanup_connector;
644*4882a593Smuzhiyun 	}
645*4882a593Smuzhiyun 	cec_fill_conn_info_from_drm(&conn_info, &hdmi->connector);
646*4882a593Smuzhiyun 	cec_s_conn_info(hdmi->cec_adap, &conn_info);
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	/* There is no HPD interrupt, so we need to poll the controller */
649*4882a593Smuzhiyun 	hdmi->connector.polled = DRM_CONNECTOR_POLL_CONNECT |
650*4882a593Smuzhiyun 		DRM_CONNECTOR_POLL_DISCONNECT;
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	ret = cec_register_adapter(hdmi->cec_adap, dev);
653*4882a593Smuzhiyun 	if (ret < 0)
654*4882a593Smuzhiyun 		goto err_cleanup_connector;
655*4882a593Smuzhiyun 	drm_connector_attach_encoder(&hdmi->connector, &hdmi->encoder);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	return 0;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun err_cleanup_connector:
660*4882a593Smuzhiyun 	cec_delete_adapter(hdmi->cec_adap);
661*4882a593Smuzhiyun 	drm_encoder_cleanup(&hdmi->encoder);
662*4882a593Smuzhiyun err_put_ddc_i2c:
663*4882a593Smuzhiyun 	i2c_put_adapter(hdmi->ddc_i2c);
664*4882a593Smuzhiyun err_del_i2c_adapter:
665*4882a593Smuzhiyun 	i2c_del_adapter(hdmi->i2c);
666*4882a593Smuzhiyun err_disable_mod_clk:
667*4882a593Smuzhiyun 	clk_disable_unprepare(hdmi->mod_clk);
668*4882a593Smuzhiyun err_disable_bus_clk:
669*4882a593Smuzhiyun 	clk_disable_unprepare(hdmi->bus_clk);
670*4882a593Smuzhiyun err_assert_reset:
671*4882a593Smuzhiyun 	reset_control_assert(hdmi->reset);
672*4882a593Smuzhiyun 	return ret;
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun 
sun4i_hdmi_unbind(struct device * dev,struct device * master,void * data)675*4882a593Smuzhiyun static void sun4i_hdmi_unbind(struct device *dev, struct device *master,
676*4882a593Smuzhiyun 			    void *data)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun 	struct sun4i_hdmi *hdmi = dev_get_drvdata(dev);
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	cec_unregister_adapter(hdmi->cec_adap);
681*4882a593Smuzhiyun 	i2c_del_adapter(hdmi->i2c);
682*4882a593Smuzhiyun 	i2c_put_adapter(hdmi->ddc_i2c);
683*4882a593Smuzhiyun 	clk_disable_unprepare(hdmi->mod_clk);
684*4882a593Smuzhiyun 	clk_disable_unprepare(hdmi->bus_clk);
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun static const struct component_ops sun4i_hdmi_ops = {
688*4882a593Smuzhiyun 	.bind	= sun4i_hdmi_bind,
689*4882a593Smuzhiyun 	.unbind	= sun4i_hdmi_unbind,
690*4882a593Smuzhiyun };
691*4882a593Smuzhiyun 
sun4i_hdmi_probe(struct platform_device * pdev)692*4882a593Smuzhiyun static int sun4i_hdmi_probe(struct platform_device *pdev)
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun 	return component_add(&pdev->dev, &sun4i_hdmi_ops);
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun 
sun4i_hdmi_remove(struct platform_device * pdev)697*4882a593Smuzhiyun static int sun4i_hdmi_remove(struct platform_device *pdev)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun 	component_del(&pdev->dev, &sun4i_hdmi_ops);
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	return 0;
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun static const struct of_device_id sun4i_hdmi_of_table[] = {
705*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun4i-a10-hdmi", .data = &sun4i_variant, },
706*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun5i-a10s-hdmi", .data = &sun5i_variant, },
707*4882a593Smuzhiyun 	{ .compatible = "allwinner,sun6i-a31-hdmi", .data = &sun6i_variant, },
708*4882a593Smuzhiyun 	{ }
709*4882a593Smuzhiyun };
710*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, sun4i_hdmi_of_table);
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun static struct platform_driver sun4i_hdmi_driver = {
713*4882a593Smuzhiyun 	.probe		= sun4i_hdmi_probe,
714*4882a593Smuzhiyun 	.remove		= sun4i_hdmi_remove,
715*4882a593Smuzhiyun 	.driver		= {
716*4882a593Smuzhiyun 		.name		= "sun4i-hdmi",
717*4882a593Smuzhiyun 		.of_match_table	= sun4i_hdmi_of_table,
718*4882a593Smuzhiyun 	},
719*4882a593Smuzhiyun };
720*4882a593Smuzhiyun module_platform_driver(sun4i_hdmi_driver);
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun MODULE_AUTHOR("Maxime Ripard <maxime.ripard@free-electrons.com>");
723*4882a593Smuzhiyun MODULE_DESCRIPTION("Allwinner A10 HDMI Driver");
724*4882a593Smuzhiyun MODULE_LICENSE("GPL");
725