1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2016 Free Electrons
4*4882a593Smuzhiyun * Copyright (C) 2016 NextThing Co
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Maxime Ripard <maxime.ripard@free-electrons.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/clk-provider.h>
10*4882a593Smuzhiyun #include <linux/regmap.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "sun4i_tcon.h"
13*4882a593Smuzhiyun #include "sun4i_dotclock.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun struct sun4i_dclk {
16*4882a593Smuzhiyun struct clk_hw hw;
17*4882a593Smuzhiyun struct regmap *regmap;
18*4882a593Smuzhiyun struct sun4i_tcon *tcon;
19*4882a593Smuzhiyun };
20*4882a593Smuzhiyun
hw_to_dclk(struct clk_hw * hw)21*4882a593Smuzhiyun static inline struct sun4i_dclk *hw_to_dclk(struct clk_hw *hw)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun return container_of(hw, struct sun4i_dclk, hw);
24*4882a593Smuzhiyun }
25*4882a593Smuzhiyun
sun4i_dclk_disable(struct clk_hw * hw)26*4882a593Smuzhiyun static void sun4i_dclk_disable(struct clk_hw *hw)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun struct sun4i_dclk *dclk = hw_to_dclk(hw);
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun regmap_update_bits(dclk->regmap, SUN4I_TCON0_DCLK_REG,
31*4882a593Smuzhiyun BIT(SUN4I_TCON0_DCLK_GATE_BIT), 0);
32*4882a593Smuzhiyun }
33*4882a593Smuzhiyun
sun4i_dclk_enable(struct clk_hw * hw)34*4882a593Smuzhiyun static int sun4i_dclk_enable(struct clk_hw *hw)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun struct sun4i_dclk *dclk = hw_to_dclk(hw);
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun return regmap_update_bits(dclk->regmap, SUN4I_TCON0_DCLK_REG,
39*4882a593Smuzhiyun BIT(SUN4I_TCON0_DCLK_GATE_BIT),
40*4882a593Smuzhiyun BIT(SUN4I_TCON0_DCLK_GATE_BIT));
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun
sun4i_dclk_is_enabled(struct clk_hw * hw)43*4882a593Smuzhiyun static int sun4i_dclk_is_enabled(struct clk_hw *hw)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun struct sun4i_dclk *dclk = hw_to_dclk(hw);
46*4882a593Smuzhiyun u32 val;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun regmap_read(dclk->regmap, SUN4I_TCON0_DCLK_REG, &val);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun return val & BIT(SUN4I_TCON0_DCLK_GATE_BIT);
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
sun4i_dclk_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)53*4882a593Smuzhiyun static unsigned long sun4i_dclk_recalc_rate(struct clk_hw *hw,
54*4882a593Smuzhiyun unsigned long parent_rate)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun struct sun4i_dclk *dclk = hw_to_dclk(hw);
57*4882a593Smuzhiyun u32 val;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun regmap_read(dclk->regmap, SUN4I_TCON0_DCLK_REG, &val);
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun val >>= SUN4I_TCON0_DCLK_DIV_SHIFT;
62*4882a593Smuzhiyun val &= (1 << SUN4I_TCON0_DCLK_DIV_WIDTH) - 1;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun if (!val)
65*4882a593Smuzhiyun val = 1;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun return parent_rate / val;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
sun4i_dclk_round_rate(struct clk_hw * hw,unsigned long rate,unsigned long * parent_rate)70*4882a593Smuzhiyun static long sun4i_dclk_round_rate(struct clk_hw *hw, unsigned long rate,
71*4882a593Smuzhiyun unsigned long *parent_rate)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun struct sun4i_dclk *dclk = hw_to_dclk(hw);
74*4882a593Smuzhiyun struct sun4i_tcon *tcon = dclk->tcon;
75*4882a593Smuzhiyun unsigned long best_parent = 0;
76*4882a593Smuzhiyun u8 best_div = 1;
77*4882a593Smuzhiyun int i;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun for (i = tcon->dclk_min_div; i <= tcon->dclk_max_div; i++) {
80*4882a593Smuzhiyun u64 ideal = (u64)rate * i;
81*4882a593Smuzhiyun unsigned long rounded;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /*
84*4882a593Smuzhiyun * ideal has overflowed the max value that can be stored in an
85*4882a593Smuzhiyun * unsigned long, and every clk operation we might do on a
86*4882a593Smuzhiyun * truncated u64 value will give us incorrect results.
87*4882a593Smuzhiyun * Let's just stop there since bigger dividers will result in
88*4882a593Smuzhiyun * the same overflow issue.
89*4882a593Smuzhiyun */
90*4882a593Smuzhiyun if (ideal > ULONG_MAX)
91*4882a593Smuzhiyun goto out;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun rounded = clk_hw_round_rate(clk_hw_get_parent(hw),
94*4882a593Smuzhiyun ideal);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun if (rounded == ideal) {
97*4882a593Smuzhiyun best_parent = rounded;
98*4882a593Smuzhiyun best_div = i;
99*4882a593Smuzhiyun goto out;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun if (abs(rate - rounded / i) <
103*4882a593Smuzhiyun abs(rate - best_parent / best_div)) {
104*4882a593Smuzhiyun best_parent = rounded;
105*4882a593Smuzhiyun best_div = i;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun out:
110*4882a593Smuzhiyun *parent_rate = best_parent;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun return best_parent / best_div;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
sun4i_dclk_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long parent_rate)115*4882a593Smuzhiyun static int sun4i_dclk_set_rate(struct clk_hw *hw, unsigned long rate,
116*4882a593Smuzhiyun unsigned long parent_rate)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun struct sun4i_dclk *dclk = hw_to_dclk(hw);
119*4882a593Smuzhiyun u8 div = parent_rate / rate;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun return regmap_update_bits(dclk->regmap, SUN4I_TCON0_DCLK_REG,
122*4882a593Smuzhiyun GENMASK(6, 0), div);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
sun4i_dclk_get_phase(struct clk_hw * hw)125*4882a593Smuzhiyun static int sun4i_dclk_get_phase(struct clk_hw *hw)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun struct sun4i_dclk *dclk = hw_to_dclk(hw);
128*4882a593Smuzhiyun u32 val;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun regmap_read(dclk->regmap, SUN4I_TCON0_IO_POL_REG, &val);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun val >>= 28;
133*4882a593Smuzhiyun val &= 3;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun return val * 120;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
sun4i_dclk_set_phase(struct clk_hw * hw,int degrees)138*4882a593Smuzhiyun static int sun4i_dclk_set_phase(struct clk_hw *hw, int degrees)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun struct sun4i_dclk *dclk = hw_to_dclk(hw);
141*4882a593Smuzhiyun u32 val = degrees / 120;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun val <<= 28;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun regmap_update_bits(dclk->regmap, SUN4I_TCON0_IO_POL_REG,
146*4882a593Smuzhiyun GENMASK(29, 28),
147*4882a593Smuzhiyun val);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun return 0;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun static const struct clk_ops sun4i_dclk_ops = {
153*4882a593Smuzhiyun .disable = sun4i_dclk_disable,
154*4882a593Smuzhiyun .enable = sun4i_dclk_enable,
155*4882a593Smuzhiyun .is_enabled = sun4i_dclk_is_enabled,
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun .recalc_rate = sun4i_dclk_recalc_rate,
158*4882a593Smuzhiyun .round_rate = sun4i_dclk_round_rate,
159*4882a593Smuzhiyun .set_rate = sun4i_dclk_set_rate,
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun .get_phase = sun4i_dclk_get_phase,
162*4882a593Smuzhiyun .set_phase = sun4i_dclk_set_phase,
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun
sun4i_dclk_create(struct device * dev,struct sun4i_tcon * tcon)165*4882a593Smuzhiyun int sun4i_dclk_create(struct device *dev, struct sun4i_tcon *tcon)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun const char *clk_name, *parent_name;
168*4882a593Smuzhiyun struct clk_init_data init;
169*4882a593Smuzhiyun struct sun4i_dclk *dclk;
170*4882a593Smuzhiyun int ret;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun parent_name = __clk_get_name(tcon->sclk0);
173*4882a593Smuzhiyun ret = of_property_read_string_index(dev->of_node,
174*4882a593Smuzhiyun "clock-output-names", 0,
175*4882a593Smuzhiyun &clk_name);
176*4882a593Smuzhiyun if (ret)
177*4882a593Smuzhiyun return ret;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun dclk = devm_kzalloc(dev, sizeof(*dclk), GFP_KERNEL);
180*4882a593Smuzhiyun if (!dclk)
181*4882a593Smuzhiyun return -ENOMEM;
182*4882a593Smuzhiyun dclk->tcon = tcon;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun init.name = clk_name;
185*4882a593Smuzhiyun init.ops = &sun4i_dclk_ops;
186*4882a593Smuzhiyun init.parent_names = &parent_name;
187*4882a593Smuzhiyun init.num_parents = 1;
188*4882a593Smuzhiyun init.flags = CLK_SET_RATE_PARENT;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun dclk->regmap = tcon->regs;
191*4882a593Smuzhiyun dclk->hw.init = &init;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun tcon->dclk = clk_register(dev, &dclk->hw);
194*4882a593Smuzhiyun if (IS_ERR(tcon->dclk))
195*4882a593Smuzhiyun return PTR_ERR(tcon->dclk);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun return 0;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun EXPORT_SYMBOL(sun4i_dclk_create);
200*4882a593Smuzhiyun
sun4i_dclk_free(struct sun4i_tcon * tcon)201*4882a593Smuzhiyun int sun4i_dclk_free(struct sun4i_tcon *tcon)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun clk_unregister(tcon->dclk);
204*4882a593Smuzhiyun return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun EXPORT_SYMBOL(sun4i_dclk_free);
207