xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/stm/ltdc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) STMicroelectronics SA 2017
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Authors: Philippe Cornu <philippe.cornu@st.com>
6*4882a593Smuzhiyun  *          Yannick Fertre <yannick.fertre@st.com>
7*4882a593Smuzhiyun  *          Fabien Dessenne <fabien.dessenne@st.com>
8*4882a593Smuzhiyun  *          Mickael Reulier <mickael.reulier@st.com>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/component.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/of_address.h>
17*4882a593Smuzhiyun #include <linux/of_graph.h>
18*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/pm_runtime.h>
21*4882a593Smuzhiyun #include <linux/reset.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <drm/drm_atomic.h>
24*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
25*4882a593Smuzhiyun #include <drm/drm_bridge.h>
26*4882a593Smuzhiyun #include <drm/drm_device.h>
27*4882a593Smuzhiyun #include <drm/drm_fb_cma_helper.h>
28*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
29*4882a593Smuzhiyun #include <drm/drm_gem_cma_helper.h>
30*4882a593Smuzhiyun #include <drm/drm_gem_framebuffer_helper.h>
31*4882a593Smuzhiyun #include <drm/drm_of.h>
32*4882a593Smuzhiyun #include <drm/drm_plane_helper.h>
33*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
34*4882a593Smuzhiyun #include <drm/drm_vblank.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include <video/videomode.h>
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #include "ltdc.h"
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define NB_CRTC 1
41*4882a593Smuzhiyun #define CRTC_MASK GENMASK(NB_CRTC - 1, 0)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define MAX_IRQ 4
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define HWVER_10200 0x010200
46*4882a593Smuzhiyun #define HWVER_10300 0x010300
47*4882a593Smuzhiyun #define HWVER_20101 0x020101
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /*
50*4882a593Smuzhiyun  * The address of some registers depends on the HW version: such registers have
51*4882a593Smuzhiyun  * an extra offset specified with reg_ofs.
52*4882a593Smuzhiyun  */
53*4882a593Smuzhiyun #define REG_OFS_NONE	0
54*4882a593Smuzhiyun #define REG_OFS_4	4		/* Insertion of "Layer Conf. 2" reg */
55*4882a593Smuzhiyun #define REG_OFS		(ldev->caps.reg_ofs)
56*4882a593Smuzhiyun #define LAY_OFS		0x80		/* Register Offset between 2 layers */
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /* Global register offsets */
59*4882a593Smuzhiyun #define LTDC_IDR	0x0000		/* IDentification */
60*4882a593Smuzhiyun #define LTDC_LCR	0x0004		/* Layer Count */
61*4882a593Smuzhiyun #define LTDC_SSCR	0x0008		/* Synchronization Size Configuration */
62*4882a593Smuzhiyun #define LTDC_BPCR	0x000C		/* Back Porch Configuration */
63*4882a593Smuzhiyun #define LTDC_AWCR	0x0010		/* Active Width Configuration */
64*4882a593Smuzhiyun #define LTDC_TWCR	0x0014		/* Total Width Configuration */
65*4882a593Smuzhiyun #define LTDC_GCR	0x0018		/* Global Control */
66*4882a593Smuzhiyun #define LTDC_GC1R	0x001C		/* Global Configuration 1 */
67*4882a593Smuzhiyun #define LTDC_GC2R	0x0020		/* Global Configuration 2 */
68*4882a593Smuzhiyun #define LTDC_SRCR	0x0024		/* Shadow Reload Configuration */
69*4882a593Smuzhiyun #define LTDC_GACR	0x0028		/* GAmma Correction */
70*4882a593Smuzhiyun #define LTDC_BCCR	0x002C		/* Background Color Configuration */
71*4882a593Smuzhiyun #define LTDC_IER	0x0034		/* Interrupt Enable */
72*4882a593Smuzhiyun #define LTDC_ISR	0x0038		/* Interrupt Status */
73*4882a593Smuzhiyun #define LTDC_ICR	0x003C		/* Interrupt Clear */
74*4882a593Smuzhiyun #define LTDC_LIPCR	0x0040		/* Line Interrupt Position Conf. */
75*4882a593Smuzhiyun #define LTDC_CPSR	0x0044		/* Current Position Status */
76*4882a593Smuzhiyun #define LTDC_CDSR	0x0048		/* Current Display Status */
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /* Layer register offsets */
79*4882a593Smuzhiyun #define LTDC_L1LC1R	(0x80)		/* L1 Layer Configuration 1 */
80*4882a593Smuzhiyun #define LTDC_L1LC2R	(0x84)		/* L1 Layer Configuration 2 */
81*4882a593Smuzhiyun #define LTDC_L1CR	(0x84 + REG_OFS)/* L1 Control */
82*4882a593Smuzhiyun #define LTDC_L1WHPCR	(0x88 + REG_OFS)/* L1 Window Hor Position Config */
83*4882a593Smuzhiyun #define LTDC_L1WVPCR	(0x8C + REG_OFS)/* L1 Window Vert Position Config */
84*4882a593Smuzhiyun #define LTDC_L1CKCR	(0x90 + REG_OFS)/* L1 Color Keying Configuration */
85*4882a593Smuzhiyun #define LTDC_L1PFCR	(0x94 + REG_OFS)/* L1 Pixel Format Configuration */
86*4882a593Smuzhiyun #define LTDC_L1CACR	(0x98 + REG_OFS)/* L1 Constant Alpha Config */
87*4882a593Smuzhiyun #define LTDC_L1DCCR	(0x9C + REG_OFS)/* L1 Default Color Configuration */
88*4882a593Smuzhiyun #define LTDC_L1BFCR	(0xA0 + REG_OFS)/* L1 Blend Factors Configuration */
89*4882a593Smuzhiyun #define LTDC_L1FBBCR	(0xA4 + REG_OFS)/* L1 FrameBuffer Bus Control */
90*4882a593Smuzhiyun #define LTDC_L1AFBCR	(0xA8 + REG_OFS)/* L1 AuxFB Control */
91*4882a593Smuzhiyun #define LTDC_L1CFBAR	(0xAC + REG_OFS)/* L1 Color FrameBuffer Address */
92*4882a593Smuzhiyun #define LTDC_L1CFBLR	(0xB0 + REG_OFS)/* L1 Color FrameBuffer Length */
93*4882a593Smuzhiyun #define LTDC_L1CFBLNR	(0xB4 + REG_OFS)/* L1 Color FrameBuffer Line Nb */
94*4882a593Smuzhiyun #define LTDC_L1AFBAR	(0xB8 + REG_OFS)/* L1 AuxFB Address */
95*4882a593Smuzhiyun #define LTDC_L1AFBLR	(0xBC + REG_OFS)/* L1 AuxFB Length */
96*4882a593Smuzhiyun #define LTDC_L1AFBLNR	(0xC0 + REG_OFS)/* L1 AuxFB Line Number */
97*4882a593Smuzhiyun #define LTDC_L1CLUTWR	(0xC4 + REG_OFS)/* L1 CLUT Write */
98*4882a593Smuzhiyun #define LTDC_L1YS1R	(0xE0 + REG_OFS)/* L1 YCbCr Scale 1 */
99*4882a593Smuzhiyun #define LTDC_L1YS2R	(0xE4 + REG_OFS)/* L1 YCbCr Scale 2 */
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun /* Bit definitions */
102*4882a593Smuzhiyun #define SSCR_VSH	GENMASK(10, 0)	/* Vertical Synchronization Height */
103*4882a593Smuzhiyun #define SSCR_HSW	GENMASK(27, 16)	/* Horizontal Synchronization Width */
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define BPCR_AVBP	GENMASK(10, 0)	/* Accumulated Vertical Back Porch */
106*4882a593Smuzhiyun #define BPCR_AHBP	GENMASK(27, 16)	/* Accumulated Horizontal Back Porch */
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define AWCR_AAH	GENMASK(10, 0)	/* Accumulated Active Height */
109*4882a593Smuzhiyun #define AWCR_AAW	GENMASK(27, 16)	/* Accumulated Active Width */
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define TWCR_TOTALH	GENMASK(10, 0)	/* TOTAL Height */
112*4882a593Smuzhiyun #define TWCR_TOTALW	GENMASK(27, 16)	/* TOTAL Width */
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define GCR_LTDCEN	BIT(0)		/* LTDC ENable */
115*4882a593Smuzhiyun #define GCR_DEN		BIT(16)		/* Dither ENable */
116*4882a593Smuzhiyun #define GCR_PCPOL	BIT(28)		/* Pixel Clock POLarity-Inverted */
117*4882a593Smuzhiyun #define GCR_DEPOL	BIT(29)		/* Data Enable POLarity-High */
118*4882a593Smuzhiyun #define GCR_VSPOL	BIT(30)		/* Vertical Synchro POLarity-High */
119*4882a593Smuzhiyun #define GCR_HSPOL	BIT(31)		/* Horizontal Synchro POLarity-High */
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define GC1R_WBCH	GENMASK(3, 0)	/* Width of Blue CHannel output */
122*4882a593Smuzhiyun #define GC1R_WGCH	GENMASK(7, 4)	/* Width of Green Channel output */
123*4882a593Smuzhiyun #define GC1R_WRCH	GENMASK(11, 8)	/* Width of Red Channel output */
124*4882a593Smuzhiyun #define GC1R_PBEN	BIT(12)		/* Precise Blending ENable */
125*4882a593Smuzhiyun #define GC1R_DT		GENMASK(15, 14)	/* Dithering Technique */
126*4882a593Smuzhiyun #define GC1R_GCT	GENMASK(19, 17)	/* Gamma Correction Technique */
127*4882a593Smuzhiyun #define GC1R_SHREN	BIT(21)		/* SHadow Registers ENabled */
128*4882a593Smuzhiyun #define GC1R_BCP	BIT(22)		/* Background Colour Programmable */
129*4882a593Smuzhiyun #define GC1R_BBEN	BIT(23)		/* Background Blending ENabled */
130*4882a593Smuzhiyun #define GC1R_LNIP	BIT(24)		/* Line Number IRQ Position */
131*4882a593Smuzhiyun #define GC1R_TP		BIT(25)		/* Timing Programmable */
132*4882a593Smuzhiyun #define GC1R_IPP	BIT(26)		/* IRQ Polarity Programmable */
133*4882a593Smuzhiyun #define GC1R_SPP	BIT(27)		/* Sync Polarity Programmable */
134*4882a593Smuzhiyun #define GC1R_DWP	BIT(28)		/* Dither Width Programmable */
135*4882a593Smuzhiyun #define GC1R_STREN	BIT(29)		/* STatus Registers ENabled */
136*4882a593Smuzhiyun #define GC1R_BMEN	BIT(31)		/* Blind Mode ENabled */
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #define GC2R_EDCA	BIT(0)		/* External Display Control Ability  */
139*4882a593Smuzhiyun #define GC2R_STSAEN	BIT(1)		/* Slave Timing Sync Ability ENabled */
140*4882a593Smuzhiyun #define GC2R_DVAEN	BIT(2)		/* Dual-View Ability ENabled */
141*4882a593Smuzhiyun #define GC2R_DPAEN	BIT(3)		/* Dual-Port Ability ENabled */
142*4882a593Smuzhiyun #define GC2R_BW		GENMASK(6, 4)	/* Bus Width (log2 of nb of bytes) */
143*4882a593Smuzhiyun #define GC2R_EDCEN	BIT(7)		/* External Display Control ENabled */
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun #define SRCR_IMR	BIT(0)		/* IMmediate Reload */
146*4882a593Smuzhiyun #define SRCR_VBR	BIT(1)		/* Vertical Blanking Reload */
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #define BCCR_BCBLACK	0x00		/* Background Color BLACK */
149*4882a593Smuzhiyun #define BCCR_BCBLUE	GENMASK(7, 0)	/* Background Color BLUE */
150*4882a593Smuzhiyun #define BCCR_BCGREEN	GENMASK(15, 8)	/* Background Color GREEN */
151*4882a593Smuzhiyun #define BCCR_BCRED	GENMASK(23, 16)	/* Background Color RED */
152*4882a593Smuzhiyun #define BCCR_BCWHITE	GENMASK(23, 0)	/* Background Color WHITE */
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun #define IER_LIE		BIT(0)		/* Line Interrupt Enable */
155*4882a593Smuzhiyun #define IER_FUIE	BIT(1)		/* Fifo Underrun Interrupt Enable */
156*4882a593Smuzhiyun #define IER_TERRIE	BIT(2)		/* Transfer ERRor Interrupt Enable */
157*4882a593Smuzhiyun #define IER_RRIE	BIT(3)		/* Register Reload Interrupt enable */
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define CPSR_CYPOS	GENMASK(15, 0)	/* Current Y position */
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define ISR_LIF		BIT(0)		/* Line Interrupt Flag */
162*4882a593Smuzhiyun #define ISR_FUIF	BIT(1)		/* Fifo Underrun Interrupt Flag */
163*4882a593Smuzhiyun #define ISR_TERRIF	BIT(2)		/* Transfer ERRor Interrupt Flag */
164*4882a593Smuzhiyun #define ISR_RRIF	BIT(3)		/* Register Reload Interrupt Flag */
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #define LXCR_LEN	BIT(0)		/* Layer ENable */
167*4882a593Smuzhiyun #define LXCR_COLKEN	BIT(1)		/* Color Keying Enable */
168*4882a593Smuzhiyun #define LXCR_CLUTEN	BIT(4)		/* Color Look-Up Table ENable */
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun #define LXWHPCR_WHSTPOS	GENMASK(11, 0)	/* Window Horizontal StarT POSition */
171*4882a593Smuzhiyun #define LXWHPCR_WHSPPOS	GENMASK(27, 16)	/* Window Horizontal StoP POSition */
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #define LXWVPCR_WVSTPOS	GENMASK(10, 0)	/* Window Vertical StarT POSition */
174*4882a593Smuzhiyun #define LXWVPCR_WVSPPOS	GENMASK(26, 16)	/* Window Vertical StoP POSition */
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun #define LXPFCR_PF	GENMASK(2, 0)	/* Pixel Format */
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun #define LXCACR_CONSTA	GENMASK(7, 0)	/* CONSTant Alpha */
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define LXBFCR_BF2	GENMASK(2, 0)	/* Blending Factor 2 */
181*4882a593Smuzhiyun #define LXBFCR_BF1	GENMASK(10, 8)	/* Blending Factor 1 */
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define LXCFBLR_CFBLL	GENMASK(12, 0)	/* Color Frame Buffer Line Length */
184*4882a593Smuzhiyun #define LXCFBLR_CFBP	GENMASK(28, 16)	/* Color Frame Buffer Pitch in bytes */
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #define LXCFBLNR_CFBLN	GENMASK(10, 0)	/* Color Frame Buffer Line Number */
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun #define CLUT_SIZE	256
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define CONSTA_MAX	0xFF		/* CONSTant Alpha MAX= 1.0 */
191*4882a593Smuzhiyun #define BF1_PAXCA	0x600		/* Pixel Alpha x Constant Alpha */
192*4882a593Smuzhiyun #define BF1_CA		0x400		/* Constant Alpha */
193*4882a593Smuzhiyun #define BF2_1PAXCA	0x007		/* 1 - (Pixel Alpha x Constant Alpha) */
194*4882a593Smuzhiyun #define BF2_1CA		0x005		/* 1 - Constant Alpha */
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun #define NB_PF		8		/* Max nb of HW pixel format */
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun enum ltdc_pix_fmt {
199*4882a593Smuzhiyun 	PF_NONE,
200*4882a593Smuzhiyun 	/* RGB formats */
201*4882a593Smuzhiyun 	PF_ARGB8888,		/* ARGB [32 bits] */
202*4882a593Smuzhiyun 	PF_RGBA8888,		/* RGBA [32 bits] */
203*4882a593Smuzhiyun 	PF_RGB888,		/* RGB [24 bits] */
204*4882a593Smuzhiyun 	PF_RGB565,		/* RGB [16 bits] */
205*4882a593Smuzhiyun 	PF_ARGB1555,		/* ARGB A:1 bit RGB:15 bits [16 bits] */
206*4882a593Smuzhiyun 	PF_ARGB4444,		/* ARGB A:4 bits R/G/B: 4 bits each [16 bits] */
207*4882a593Smuzhiyun 	/* Indexed formats */
208*4882a593Smuzhiyun 	PF_L8,			/* Indexed 8 bits [8 bits] */
209*4882a593Smuzhiyun 	PF_AL44,		/* Alpha:4 bits + indexed 4 bits [8 bits] */
210*4882a593Smuzhiyun 	PF_AL88			/* Alpha:8 bits + indexed 8 bits [16 bits] */
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun /* The index gives the encoding of the pixel format for an HW version */
214*4882a593Smuzhiyun static const enum ltdc_pix_fmt ltdc_pix_fmt_a0[NB_PF] = {
215*4882a593Smuzhiyun 	PF_ARGB8888,		/* 0x00 */
216*4882a593Smuzhiyun 	PF_RGB888,		/* 0x01 */
217*4882a593Smuzhiyun 	PF_RGB565,		/* 0x02 */
218*4882a593Smuzhiyun 	PF_ARGB1555,		/* 0x03 */
219*4882a593Smuzhiyun 	PF_ARGB4444,		/* 0x04 */
220*4882a593Smuzhiyun 	PF_L8,			/* 0x05 */
221*4882a593Smuzhiyun 	PF_AL44,		/* 0x06 */
222*4882a593Smuzhiyun 	PF_AL88			/* 0x07 */
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun static const enum ltdc_pix_fmt ltdc_pix_fmt_a1[NB_PF] = {
226*4882a593Smuzhiyun 	PF_ARGB8888,		/* 0x00 */
227*4882a593Smuzhiyun 	PF_RGB888,		/* 0x01 */
228*4882a593Smuzhiyun 	PF_RGB565,		/* 0x02 */
229*4882a593Smuzhiyun 	PF_RGBA8888,		/* 0x03 */
230*4882a593Smuzhiyun 	PF_AL44,		/* 0x04 */
231*4882a593Smuzhiyun 	PF_L8,			/* 0x05 */
232*4882a593Smuzhiyun 	PF_ARGB1555,		/* 0x06 */
233*4882a593Smuzhiyun 	PF_ARGB4444		/* 0x07 */
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun static const u64 ltdc_format_modifiers[] = {
237*4882a593Smuzhiyun 	DRM_FORMAT_MOD_LINEAR,
238*4882a593Smuzhiyun 	DRM_FORMAT_MOD_INVALID
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun 
reg_read(void __iomem * base,u32 reg)241*4882a593Smuzhiyun static inline u32 reg_read(void __iomem *base, u32 reg)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	return readl_relaxed(base + reg);
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
reg_write(void __iomem * base,u32 reg,u32 val)246*4882a593Smuzhiyun static inline void reg_write(void __iomem *base, u32 reg, u32 val)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	writel_relaxed(val, base + reg);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
reg_set(void __iomem * base,u32 reg,u32 mask)251*4882a593Smuzhiyun static inline void reg_set(void __iomem *base, u32 reg, u32 mask)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	reg_write(base, reg, reg_read(base, reg) | mask);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
reg_clear(void __iomem * base,u32 reg,u32 mask)256*4882a593Smuzhiyun static inline void reg_clear(void __iomem *base, u32 reg, u32 mask)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	reg_write(base, reg, reg_read(base, reg) & ~mask);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
reg_update_bits(void __iomem * base,u32 reg,u32 mask,u32 val)261*4882a593Smuzhiyun static inline void reg_update_bits(void __iomem *base, u32 reg, u32 mask,
262*4882a593Smuzhiyun 				   u32 val)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun 	reg_write(base, reg, (reg_read(base, reg) & ~mask) | val);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
crtc_to_ltdc(struct drm_crtc * crtc)267*4882a593Smuzhiyun static inline struct ltdc_device *crtc_to_ltdc(struct drm_crtc *crtc)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	return (struct ltdc_device *)crtc->dev->dev_private;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
plane_to_ltdc(struct drm_plane * plane)272*4882a593Smuzhiyun static inline struct ltdc_device *plane_to_ltdc(struct drm_plane *plane)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun 	return (struct ltdc_device *)plane->dev->dev_private;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
encoder_to_ltdc(struct drm_encoder * enc)277*4882a593Smuzhiyun static inline struct ltdc_device *encoder_to_ltdc(struct drm_encoder *enc)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun 	return (struct ltdc_device *)enc->dev->dev_private;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
to_ltdc_pixelformat(u32 drm_fmt)282*4882a593Smuzhiyun static inline enum ltdc_pix_fmt to_ltdc_pixelformat(u32 drm_fmt)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	enum ltdc_pix_fmt pf;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	switch (drm_fmt) {
287*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB8888:
288*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB8888:
289*4882a593Smuzhiyun 		pf = PF_ARGB8888;
290*4882a593Smuzhiyun 		break;
291*4882a593Smuzhiyun 	case DRM_FORMAT_RGBA8888:
292*4882a593Smuzhiyun 	case DRM_FORMAT_RGBX8888:
293*4882a593Smuzhiyun 		pf = PF_RGBA8888;
294*4882a593Smuzhiyun 		break;
295*4882a593Smuzhiyun 	case DRM_FORMAT_RGB888:
296*4882a593Smuzhiyun 		pf = PF_RGB888;
297*4882a593Smuzhiyun 		break;
298*4882a593Smuzhiyun 	case DRM_FORMAT_RGB565:
299*4882a593Smuzhiyun 		pf = PF_RGB565;
300*4882a593Smuzhiyun 		break;
301*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB1555:
302*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB1555:
303*4882a593Smuzhiyun 		pf = PF_ARGB1555;
304*4882a593Smuzhiyun 		break;
305*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB4444:
306*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB4444:
307*4882a593Smuzhiyun 		pf = PF_ARGB4444;
308*4882a593Smuzhiyun 		break;
309*4882a593Smuzhiyun 	case DRM_FORMAT_C8:
310*4882a593Smuzhiyun 		pf = PF_L8;
311*4882a593Smuzhiyun 		break;
312*4882a593Smuzhiyun 	default:
313*4882a593Smuzhiyun 		pf = PF_NONE;
314*4882a593Smuzhiyun 		break;
315*4882a593Smuzhiyun 		/* Note: There are no DRM_FORMAT for AL44 and AL88 */
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	return pf;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
to_drm_pixelformat(enum ltdc_pix_fmt pf)321*4882a593Smuzhiyun static inline u32 to_drm_pixelformat(enum ltdc_pix_fmt pf)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	switch (pf) {
324*4882a593Smuzhiyun 	case PF_ARGB8888:
325*4882a593Smuzhiyun 		return DRM_FORMAT_ARGB8888;
326*4882a593Smuzhiyun 	case PF_RGBA8888:
327*4882a593Smuzhiyun 		return DRM_FORMAT_RGBA8888;
328*4882a593Smuzhiyun 	case PF_RGB888:
329*4882a593Smuzhiyun 		return DRM_FORMAT_RGB888;
330*4882a593Smuzhiyun 	case PF_RGB565:
331*4882a593Smuzhiyun 		return DRM_FORMAT_RGB565;
332*4882a593Smuzhiyun 	case PF_ARGB1555:
333*4882a593Smuzhiyun 		return DRM_FORMAT_ARGB1555;
334*4882a593Smuzhiyun 	case PF_ARGB4444:
335*4882a593Smuzhiyun 		return DRM_FORMAT_ARGB4444;
336*4882a593Smuzhiyun 	case PF_L8:
337*4882a593Smuzhiyun 		return DRM_FORMAT_C8;
338*4882a593Smuzhiyun 	case PF_AL44:		/* No DRM support */
339*4882a593Smuzhiyun 	case PF_AL88:		/* No DRM support */
340*4882a593Smuzhiyun 	case PF_NONE:
341*4882a593Smuzhiyun 	default:
342*4882a593Smuzhiyun 		return 0;
343*4882a593Smuzhiyun 	}
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
get_pixelformat_without_alpha(u32 drm)346*4882a593Smuzhiyun static inline u32 get_pixelformat_without_alpha(u32 drm)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	switch (drm) {
349*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB4444:
350*4882a593Smuzhiyun 		return DRM_FORMAT_XRGB4444;
351*4882a593Smuzhiyun 	case DRM_FORMAT_RGBA4444:
352*4882a593Smuzhiyun 		return DRM_FORMAT_RGBX4444;
353*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB1555:
354*4882a593Smuzhiyun 		return DRM_FORMAT_XRGB1555;
355*4882a593Smuzhiyun 	case DRM_FORMAT_RGBA5551:
356*4882a593Smuzhiyun 		return DRM_FORMAT_RGBX5551;
357*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB8888:
358*4882a593Smuzhiyun 		return DRM_FORMAT_XRGB8888;
359*4882a593Smuzhiyun 	case DRM_FORMAT_RGBA8888:
360*4882a593Smuzhiyun 		return DRM_FORMAT_RGBX8888;
361*4882a593Smuzhiyun 	default:
362*4882a593Smuzhiyun 		return 0;
363*4882a593Smuzhiyun 	}
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun 
ltdc_irq_thread(int irq,void * arg)366*4882a593Smuzhiyun static irqreturn_t ltdc_irq_thread(int irq, void *arg)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	struct drm_device *ddev = arg;
369*4882a593Smuzhiyun 	struct ltdc_device *ldev = ddev->dev_private;
370*4882a593Smuzhiyun 	struct drm_crtc *crtc = drm_crtc_from_index(ddev, 0);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	/* Line IRQ : trigger the vblank event */
373*4882a593Smuzhiyun 	if (ldev->irq_status & ISR_LIF)
374*4882a593Smuzhiyun 		drm_crtc_handle_vblank(crtc);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	/* Save FIFO Underrun & Transfer Error status */
377*4882a593Smuzhiyun 	mutex_lock(&ldev->err_lock);
378*4882a593Smuzhiyun 	if (ldev->irq_status & ISR_FUIF)
379*4882a593Smuzhiyun 		ldev->error_status |= ISR_FUIF;
380*4882a593Smuzhiyun 	if (ldev->irq_status & ISR_TERRIF)
381*4882a593Smuzhiyun 		ldev->error_status |= ISR_TERRIF;
382*4882a593Smuzhiyun 	mutex_unlock(&ldev->err_lock);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	return IRQ_HANDLED;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun 
ltdc_irq(int irq,void * arg)387*4882a593Smuzhiyun static irqreturn_t ltdc_irq(int irq, void *arg)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun 	struct drm_device *ddev = arg;
390*4882a593Smuzhiyun 	struct ltdc_device *ldev = ddev->dev_private;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	/* Read & Clear the interrupt status */
393*4882a593Smuzhiyun 	ldev->irq_status = reg_read(ldev->regs, LTDC_ISR);
394*4882a593Smuzhiyun 	reg_write(ldev->regs, LTDC_ICR, ldev->irq_status);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	return IRQ_WAKE_THREAD;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun /*
400*4882a593Smuzhiyun  * DRM_CRTC
401*4882a593Smuzhiyun  */
402*4882a593Smuzhiyun 
ltdc_crtc_update_clut(struct drm_crtc * crtc)403*4882a593Smuzhiyun static void ltdc_crtc_update_clut(struct drm_crtc *crtc)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	struct ltdc_device *ldev = crtc_to_ltdc(crtc);
406*4882a593Smuzhiyun 	struct drm_color_lut *lut;
407*4882a593Smuzhiyun 	u32 val;
408*4882a593Smuzhiyun 	int i;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	if (!crtc->state->color_mgmt_changed || !crtc->state->gamma_lut)
411*4882a593Smuzhiyun 		return;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	lut = (struct drm_color_lut *)crtc->state->gamma_lut->data;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	for (i = 0; i < CLUT_SIZE; i++, lut++) {
416*4882a593Smuzhiyun 		val = ((lut->red << 8) & 0xff0000) | (lut->green & 0xff00) |
417*4882a593Smuzhiyun 			(lut->blue >> 8) | (i << 24);
418*4882a593Smuzhiyun 		reg_write(ldev->regs, LTDC_L1CLUTWR, val);
419*4882a593Smuzhiyun 	}
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
ltdc_crtc_atomic_enable(struct drm_crtc * crtc,struct drm_crtc_state * old_state)422*4882a593Smuzhiyun static void ltdc_crtc_atomic_enable(struct drm_crtc *crtc,
423*4882a593Smuzhiyun 				    struct drm_crtc_state *old_state)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun 	struct ltdc_device *ldev = crtc_to_ltdc(crtc);
426*4882a593Smuzhiyun 	struct drm_device *ddev = crtc->dev;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("\n");
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	pm_runtime_get_sync(ddev->dev);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	/* Sets the background color value */
433*4882a593Smuzhiyun 	reg_write(ldev->regs, LTDC_BCCR, BCCR_BCBLACK);
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	/* Enable IRQ */
436*4882a593Smuzhiyun 	reg_set(ldev->regs, LTDC_IER, IER_RRIE | IER_FUIE | IER_TERRIE);
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	/* Commit shadow registers = update planes at next vblank */
439*4882a593Smuzhiyun 	reg_set(ldev->regs, LTDC_SRCR, SRCR_VBR);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	drm_crtc_vblank_on(crtc);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun 
ltdc_crtc_atomic_disable(struct drm_crtc * crtc,struct drm_crtc_state * old_state)444*4882a593Smuzhiyun static void ltdc_crtc_atomic_disable(struct drm_crtc *crtc,
445*4882a593Smuzhiyun 				     struct drm_crtc_state *old_state)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun 	struct ltdc_device *ldev = crtc_to_ltdc(crtc);
448*4882a593Smuzhiyun 	struct drm_device *ddev = crtc->dev;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("\n");
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	drm_crtc_vblank_off(crtc);
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	/* disable IRQ */
455*4882a593Smuzhiyun 	reg_clear(ldev->regs, LTDC_IER, IER_RRIE | IER_FUIE | IER_TERRIE);
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	/* immediately commit disable of layers before switching off LTDC */
458*4882a593Smuzhiyun 	reg_set(ldev->regs, LTDC_SRCR, SRCR_IMR);
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	pm_runtime_put_sync(ddev->dev);
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun #define CLK_TOLERANCE_HZ 50
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun static enum drm_mode_status
ltdc_crtc_mode_valid(struct drm_crtc * crtc,const struct drm_display_mode * mode)466*4882a593Smuzhiyun ltdc_crtc_mode_valid(struct drm_crtc *crtc,
467*4882a593Smuzhiyun 		     const struct drm_display_mode *mode)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun 	struct ltdc_device *ldev = crtc_to_ltdc(crtc);
470*4882a593Smuzhiyun 	int target = mode->clock * 1000;
471*4882a593Smuzhiyun 	int target_min = target - CLK_TOLERANCE_HZ;
472*4882a593Smuzhiyun 	int target_max = target + CLK_TOLERANCE_HZ;
473*4882a593Smuzhiyun 	int result;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	result = clk_round_rate(ldev->pixel_clk, target);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("clk rate target %d, available %d\n", target, result);
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	/* Filter modes according to the max frequency supported by the pads */
480*4882a593Smuzhiyun 	if (result > ldev->caps.pad_max_freq_hz)
481*4882a593Smuzhiyun 		return MODE_CLOCK_HIGH;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	/*
484*4882a593Smuzhiyun 	 * Accept all "preferred" modes:
485*4882a593Smuzhiyun 	 * - this is important for panels because panel clock tolerances are
486*4882a593Smuzhiyun 	 *   bigger than hdmi ones and there is no reason to not accept them
487*4882a593Smuzhiyun 	 *   (the fps may vary a little but it is not a problem).
488*4882a593Smuzhiyun 	 * - the hdmi preferred mode will be accepted too, but userland will
489*4882a593Smuzhiyun 	 *   be able to use others hdmi "valid" modes if necessary.
490*4882a593Smuzhiyun 	 */
491*4882a593Smuzhiyun 	if (mode->type & DRM_MODE_TYPE_PREFERRED)
492*4882a593Smuzhiyun 		return MODE_OK;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	/*
495*4882a593Smuzhiyun 	 * Filter modes according to the clock value, particularly useful for
496*4882a593Smuzhiyun 	 * hdmi modes that require precise pixel clocks.
497*4882a593Smuzhiyun 	 */
498*4882a593Smuzhiyun 	if (result < target_min || result > target_max)
499*4882a593Smuzhiyun 		return MODE_CLOCK_RANGE;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	return MODE_OK;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun 
ltdc_crtc_mode_fixup(struct drm_crtc * crtc,const struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)504*4882a593Smuzhiyun static bool ltdc_crtc_mode_fixup(struct drm_crtc *crtc,
505*4882a593Smuzhiyun 				 const struct drm_display_mode *mode,
506*4882a593Smuzhiyun 				 struct drm_display_mode *adjusted_mode)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun 	struct ltdc_device *ldev = crtc_to_ltdc(crtc);
509*4882a593Smuzhiyun 	int rate = mode->clock * 1000;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	if (clk_set_rate(ldev->pixel_clk, rate) < 0) {
512*4882a593Smuzhiyun 		DRM_ERROR("Cannot set rate (%dHz) for pixel clk\n", rate);
513*4882a593Smuzhiyun 		return false;
514*4882a593Smuzhiyun 	}
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	adjusted_mode->clock = clk_get_rate(ldev->pixel_clk) / 1000;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("requested clock %dkHz, adjusted clock %dkHz\n",
519*4882a593Smuzhiyun 			 mode->clock, adjusted_mode->clock);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	return true;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun 
ltdc_crtc_mode_set_nofb(struct drm_crtc * crtc)524*4882a593Smuzhiyun static void ltdc_crtc_mode_set_nofb(struct drm_crtc *crtc)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun 	struct ltdc_device *ldev = crtc_to_ltdc(crtc);
527*4882a593Smuzhiyun 	struct drm_device *ddev = crtc->dev;
528*4882a593Smuzhiyun 	struct drm_connector_list_iter iter;
529*4882a593Smuzhiyun 	struct drm_connector *connector = NULL;
530*4882a593Smuzhiyun 	struct drm_encoder *encoder = NULL, *en_iter;
531*4882a593Smuzhiyun 	struct drm_bridge *bridge = NULL, *br_iter;
532*4882a593Smuzhiyun 	struct drm_display_mode *mode = &crtc->state->adjusted_mode;
533*4882a593Smuzhiyun 	struct videomode vm;
534*4882a593Smuzhiyun 	u32 hsync, vsync, accum_hbp, accum_vbp, accum_act_w, accum_act_h;
535*4882a593Smuzhiyun 	u32 total_width, total_height;
536*4882a593Smuzhiyun 	u32 bus_flags = 0;
537*4882a593Smuzhiyun 	u32 val;
538*4882a593Smuzhiyun 	int ret;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	/* get encoder from crtc */
541*4882a593Smuzhiyun 	drm_for_each_encoder(en_iter, ddev)
542*4882a593Smuzhiyun 		if (en_iter->crtc == crtc) {
543*4882a593Smuzhiyun 			encoder = en_iter;
544*4882a593Smuzhiyun 			break;
545*4882a593Smuzhiyun 		}
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	if (encoder) {
548*4882a593Smuzhiyun 		/* get bridge from encoder */
549*4882a593Smuzhiyun 		list_for_each_entry(br_iter, &encoder->bridge_chain, chain_node)
550*4882a593Smuzhiyun 			if (br_iter->encoder == encoder) {
551*4882a593Smuzhiyun 				bridge = br_iter;
552*4882a593Smuzhiyun 				break;
553*4882a593Smuzhiyun 			}
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 		/* Get the connector from encoder */
556*4882a593Smuzhiyun 		drm_connector_list_iter_begin(ddev, &iter);
557*4882a593Smuzhiyun 		drm_for_each_connector_iter(connector, &iter)
558*4882a593Smuzhiyun 			if (connector->encoder == encoder)
559*4882a593Smuzhiyun 				break;
560*4882a593Smuzhiyun 		drm_connector_list_iter_end(&iter);
561*4882a593Smuzhiyun 	}
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	if (bridge && bridge->timings)
564*4882a593Smuzhiyun 		bus_flags = bridge->timings->input_bus_flags;
565*4882a593Smuzhiyun 	else if (connector)
566*4882a593Smuzhiyun 		bus_flags = connector->display_info.bus_flags;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	if (!pm_runtime_active(ddev->dev)) {
569*4882a593Smuzhiyun 		ret = pm_runtime_get_sync(ddev->dev);
570*4882a593Smuzhiyun 		if (ret) {
571*4882a593Smuzhiyun 			DRM_ERROR("Failed to set mode, cannot get sync\n");
572*4882a593Smuzhiyun 			return;
573*4882a593Smuzhiyun 		}
574*4882a593Smuzhiyun 	}
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	drm_display_mode_to_videomode(mode, &vm);
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("CRTC:%d mode:%s\n", crtc->base.id, mode->name);
579*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("Video mode: %dx%d", vm.hactive, vm.vactive);
580*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER(" hfp %d hbp %d hsl %d vfp %d vbp %d vsl %d\n",
581*4882a593Smuzhiyun 			 vm.hfront_porch, vm.hback_porch, vm.hsync_len,
582*4882a593Smuzhiyun 			 vm.vfront_porch, vm.vback_porch, vm.vsync_len);
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	/* Convert video timings to ltdc timings */
585*4882a593Smuzhiyun 	hsync = vm.hsync_len - 1;
586*4882a593Smuzhiyun 	vsync = vm.vsync_len - 1;
587*4882a593Smuzhiyun 	accum_hbp = hsync + vm.hback_porch;
588*4882a593Smuzhiyun 	accum_vbp = vsync + vm.vback_porch;
589*4882a593Smuzhiyun 	accum_act_w = accum_hbp + vm.hactive;
590*4882a593Smuzhiyun 	accum_act_h = accum_vbp + vm.vactive;
591*4882a593Smuzhiyun 	total_width = accum_act_w + vm.hfront_porch;
592*4882a593Smuzhiyun 	total_height = accum_act_h + vm.vfront_porch;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	/* Configures the HS, VS, DE and PC polarities. Default Active Low */
595*4882a593Smuzhiyun 	val = 0;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	if (vm.flags & DISPLAY_FLAGS_HSYNC_HIGH)
598*4882a593Smuzhiyun 		val |= GCR_HSPOL;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	if (vm.flags & DISPLAY_FLAGS_VSYNC_HIGH)
601*4882a593Smuzhiyun 		val |= GCR_VSPOL;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	if (bus_flags & DRM_BUS_FLAG_DE_LOW)
604*4882a593Smuzhiyun 		val |= GCR_DEPOL;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	if (bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE)
607*4882a593Smuzhiyun 		val |= GCR_PCPOL;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	reg_update_bits(ldev->regs, LTDC_GCR,
610*4882a593Smuzhiyun 			GCR_HSPOL | GCR_VSPOL | GCR_DEPOL | GCR_PCPOL, val);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	/* Set Synchronization size */
613*4882a593Smuzhiyun 	val = (hsync << 16) | vsync;
614*4882a593Smuzhiyun 	reg_update_bits(ldev->regs, LTDC_SSCR, SSCR_VSH | SSCR_HSW, val);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	/* Set Accumulated Back porch */
617*4882a593Smuzhiyun 	val = (accum_hbp << 16) | accum_vbp;
618*4882a593Smuzhiyun 	reg_update_bits(ldev->regs, LTDC_BPCR, BPCR_AVBP | BPCR_AHBP, val);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	/* Set Accumulated Active Width */
621*4882a593Smuzhiyun 	val = (accum_act_w << 16) | accum_act_h;
622*4882a593Smuzhiyun 	reg_update_bits(ldev->regs, LTDC_AWCR, AWCR_AAW | AWCR_AAH, val);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	/* Set total width & height */
625*4882a593Smuzhiyun 	val = (total_width << 16) | total_height;
626*4882a593Smuzhiyun 	reg_update_bits(ldev->regs, LTDC_TWCR, TWCR_TOTALH | TWCR_TOTALW, val);
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	reg_write(ldev->regs, LTDC_LIPCR, (accum_act_h + 1));
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun 
ltdc_crtc_atomic_flush(struct drm_crtc * crtc,struct drm_crtc_state * old_crtc_state)631*4882a593Smuzhiyun static void ltdc_crtc_atomic_flush(struct drm_crtc *crtc,
632*4882a593Smuzhiyun 				   struct drm_crtc_state *old_crtc_state)
633*4882a593Smuzhiyun {
634*4882a593Smuzhiyun 	struct ltdc_device *ldev = crtc_to_ltdc(crtc);
635*4882a593Smuzhiyun 	struct drm_device *ddev = crtc->dev;
636*4882a593Smuzhiyun 	struct drm_pending_vblank_event *event = crtc->state->event;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun 	DRM_DEBUG_ATOMIC("\n");
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	ltdc_crtc_update_clut(crtc);
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	/* Commit shadow registers = update planes at next vblank */
643*4882a593Smuzhiyun 	reg_set(ldev->regs, LTDC_SRCR, SRCR_VBR);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	if (event) {
646*4882a593Smuzhiyun 		crtc->state->event = NULL;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 		spin_lock_irq(&ddev->event_lock);
649*4882a593Smuzhiyun 		if (drm_crtc_vblank_get(crtc) == 0)
650*4882a593Smuzhiyun 			drm_crtc_arm_vblank_event(crtc, event);
651*4882a593Smuzhiyun 		else
652*4882a593Smuzhiyun 			drm_crtc_send_vblank_event(crtc, event);
653*4882a593Smuzhiyun 		spin_unlock_irq(&ddev->event_lock);
654*4882a593Smuzhiyun 	}
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun 
ltdc_crtc_get_scanout_position(struct drm_crtc * crtc,bool in_vblank_irq,int * vpos,int * hpos,ktime_t * stime,ktime_t * etime,const struct drm_display_mode * mode)657*4882a593Smuzhiyun static bool ltdc_crtc_get_scanout_position(struct drm_crtc *crtc,
658*4882a593Smuzhiyun 					   bool in_vblank_irq,
659*4882a593Smuzhiyun 					   int *vpos, int *hpos,
660*4882a593Smuzhiyun 					   ktime_t *stime, ktime_t *etime,
661*4882a593Smuzhiyun 					   const struct drm_display_mode *mode)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun 	struct drm_device *ddev = crtc->dev;
664*4882a593Smuzhiyun 	struct ltdc_device *ldev = ddev->dev_private;
665*4882a593Smuzhiyun 	int line, vactive_start, vactive_end, vtotal;
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	if (stime)
668*4882a593Smuzhiyun 		*stime = ktime_get();
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	/* The active area starts after vsync + front porch and ends
671*4882a593Smuzhiyun 	 * at vsync + front porc + display size.
672*4882a593Smuzhiyun 	 * The total height also include back porch.
673*4882a593Smuzhiyun 	 * We have 3 possible cases to handle:
674*4882a593Smuzhiyun 	 * - line < vactive_start: vpos = line - vactive_start and will be
675*4882a593Smuzhiyun 	 * negative
676*4882a593Smuzhiyun 	 * - vactive_start < line < vactive_end: vpos = line - vactive_start
677*4882a593Smuzhiyun 	 * and will be positive
678*4882a593Smuzhiyun 	 * - line > vactive_end: vpos = line - vtotal - vactive_start
679*4882a593Smuzhiyun 	 * and will negative
680*4882a593Smuzhiyun 	 *
681*4882a593Smuzhiyun 	 * Computation for the two first cases are identical so we can
682*4882a593Smuzhiyun 	 * simplify the code and only test if line > vactive_end
683*4882a593Smuzhiyun 	 */
684*4882a593Smuzhiyun 	if (pm_runtime_active(ddev->dev)) {
685*4882a593Smuzhiyun 		line = reg_read(ldev->regs, LTDC_CPSR) & CPSR_CYPOS;
686*4882a593Smuzhiyun 		vactive_start = reg_read(ldev->regs, LTDC_BPCR) & BPCR_AVBP;
687*4882a593Smuzhiyun 		vactive_end = reg_read(ldev->regs, LTDC_AWCR) & AWCR_AAH;
688*4882a593Smuzhiyun 		vtotal = reg_read(ldev->regs, LTDC_TWCR) & TWCR_TOTALH;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 		if (line > vactive_end)
691*4882a593Smuzhiyun 			*vpos = line - vtotal - vactive_start;
692*4882a593Smuzhiyun 		else
693*4882a593Smuzhiyun 			*vpos = line - vactive_start;
694*4882a593Smuzhiyun 	} else {
695*4882a593Smuzhiyun 		*vpos = 0;
696*4882a593Smuzhiyun 	}
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	*hpos = 0;
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	if (etime)
701*4882a593Smuzhiyun 		*etime = ktime_get();
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	return true;
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun static const struct drm_crtc_helper_funcs ltdc_crtc_helper_funcs = {
707*4882a593Smuzhiyun 	.mode_valid = ltdc_crtc_mode_valid,
708*4882a593Smuzhiyun 	.mode_fixup = ltdc_crtc_mode_fixup,
709*4882a593Smuzhiyun 	.mode_set_nofb = ltdc_crtc_mode_set_nofb,
710*4882a593Smuzhiyun 	.atomic_flush = ltdc_crtc_atomic_flush,
711*4882a593Smuzhiyun 	.atomic_enable = ltdc_crtc_atomic_enable,
712*4882a593Smuzhiyun 	.atomic_disable = ltdc_crtc_atomic_disable,
713*4882a593Smuzhiyun 	.get_scanout_position = ltdc_crtc_get_scanout_position,
714*4882a593Smuzhiyun };
715*4882a593Smuzhiyun 
ltdc_crtc_enable_vblank(struct drm_crtc * crtc)716*4882a593Smuzhiyun static int ltdc_crtc_enable_vblank(struct drm_crtc *crtc)
717*4882a593Smuzhiyun {
718*4882a593Smuzhiyun 	struct ltdc_device *ldev = crtc_to_ltdc(crtc);
719*4882a593Smuzhiyun 	struct drm_crtc_state *state = crtc->state;
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("\n");
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	if (state->enable)
724*4882a593Smuzhiyun 		reg_set(ldev->regs, LTDC_IER, IER_LIE);
725*4882a593Smuzhiyun 	else
726*4882a593Smuzhiyun 		return -EPERM;
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	return 0;
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun 
ltdc_crtc_disable_vblank(struct drm_crtc * crtc)731*4882a593Smuzhiyun static void ltdc_crtc_disable_vblank(struct drm_crtc *crtc)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun 	struct ltdc_device *ldev = crtc_to_ltdc(crtc);
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("\n");
736*4882a593Smuzhiyun 	reg_clear(ldev->regs, LTDC_IER, IER_LIE);
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun static const struct drm_crtc_funcs ltdc_crtc_funcs = {
740*4882a593Smuzhiyun 	.destroy = drm_crtc_cleanup,
741*4882a593Smuzhiyun 	.set_config = drm_atomic_helper_set_config,
742*4882a593Smuzhiyun 	.page_flip = drm_atomic_helper_page_flip,
743*4882a593Smuzhiyun 	.reset = drm_atomic_helper_crtc_reset,
744*4882a593Smuzhiyun 	.atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
745*4882a593Smuzhiyun 	.atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
746*4882a593Smuzhiyun 	.enable_vblank = ltdc_crtc_enable_vblank,
747*4882a593Smuzhiyun 	.disable_vblank = ltdc_crtc_disable_vblank,
748*4882a593Smuzhiyun 	.get_vblank_timestamp = drm_crtc_vblank_helper_get_vblank_timestamp,
749*4882a593Smuzhiyun 	.gamma_set = drm_atomic_helper_legacy_gamma_set,
750*4882a593Smuzhiyun };
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun /*
753*4882a593Smuzhiyun  * DRM_PLANE
754*4882a593Smuzhiyun  */
755*4882a593Smuzhiyun 
ltdc_plane_atomic_check(struct drm_plane * plane,struct drm_plane_state * state)756*4882a593Smuzhiyun static int ltdc_plane_atomic_check(struct drm_plane *plane,
757*4882a593Smuzhiyun 				   struct drm_plane_state *state)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun 	struct drm_framebuffer *fb = state->fb;
760*4882a593Smuzhiyun 	u32 src_w, src_h;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("\n");
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	if (!fb)
765*4882a593Smuzhiyun 		return 0;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	/* convert src_ from 16:16 format */
768*4882a593Smuzhiyun 	src_w = state->src_w >> 16;
769*4882a593Smuzhiyun 	src_h = state->src_h >> 16;
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	/* Reject scaling */
772*4882a593Smuzhiyun 	if (src_w != state->crtc_w || src_h != state->crtc_h) {
773*4882a593Smuzhiyun 		DRM_ERROR("Scaling is not supported");
774*4882a593Smuzhiyun 		return -EINVAL;
775*4882a593Smuzhiyun 	}
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	return 0;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun 
ltdc_plane_atomic_update(struct drm_plane * plane,struct drm_plane_state * oldstate)780*4882a593Smuzhiyun static void ltdc_plane_atomic_update(struct drm_plane *plane,
781*4882a593Smuzhiyun 				     struct drm_plane_state *oldstate)
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun 	struct ltdc_device *ldev = plane_to_ltdc(plane);
784*4882a593Smuzhiyun 	struct drm_plane_state *state = plane->state;
785*4882a593Smuzhiyun 	struct drm_framebuffer *fb = state->fb;
786*4882a593Smuzhiyun 	u32 lofs = plane->index * LAY_OFS;
787*4882a593Smuzhiyun 	u32 x0 = state->crtc_x;
788*4882a593Smuzhiyun 	u32 x1 = state->crtc_x + state->crtc_w - 1;
789*4882a593Smuzhiyun 	u32 y0 = state->crtc_y;
790*4882a593Smuzhiyun 	u32 y1 = state->crtc_y + state->crtc_h - 1;
791*4882a593Smuzhiyun 	u32 src_x, src_y, src_w, src_h;
792*4882a593Smuzhiyun 	u32 val, pitch_in_bytes, line_length, paddr, ahbp, avbp, bpcr;
793*4882a593Smuzhiyun 	enum ltdc_pix_fmt pf;
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	if (!state->crtc || !fb) {
796*4882a593Smuzhiyun 		DRM_DEBUG_DRIVER("fb or crtc NULL");
797*4882a593Smuzhiyun 		return;
798*4882a593Smuzhiyun 	}
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	/* convert src_ from 16:16 format */
801*4882a593Smuzhiyun 	src_x = state->src_x >> 16;
802*4882a593Smuzhiyun 	src_y = state->src_y >> 16;
803*4882a593Smuzhiyun 	src_w = state->src_w >> 16;
804*4882a593Smuzhiyun 	src_h = state->src_h >> 16;
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("plane:%d fb:%d (%dx%d)@(%d,%d) -> (%dx%d)@(%d,%d)\n",
807*4882a593Smuzhiyun 			 plane->base.id, fb->base.id,
808*4882a593Smuzhiyun 			 src_w, src_h, src_x, src_y,
809*4882a593Smuzhiyun 			 state->crtc_w, state->crtc_h,
810*4882a593Smuzhiyun 			 state->crtc_x, state->crtc_y);
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	bpcr = reg_read(ldev->regs, LTDC_BPCR);
813*4882a593Smuzhiyun 	ahbp = (bpcr & BPCR_AHBP) >> 16;
814*4882a593Smuzhiyun 	avbp = bpcr & BPCR_AVBP;
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	/* Configures the horizontal start and stop position */
817*4882a593Smuzhiyun 	val = ((x1 + 1 + ahbp) << 16) + (x0 + 1 + ahbp);
818*4882a593Smuzhiyun 	reg_update_bits(ldev->regs, LTDC_L1WHPCR + lofs,
819*4882a593Smuzhiyun 			LXWHPCR_WHSTPOS | LXWHPCR_WHSPPOS, val);
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	/* Configures the vertical start and stop position */
822*4882a593Smuzhiyun 	val = ((y1 + 1 + avbp) << 16) + (y0 + 1 + avbp);
823*4882a593Smuzhiyun 	reg_update_bits(ldev->regs, LTDC_L1WVPCR + lofs,
824*4882a593Smuzhiyun 			LXWVPCR_WVSTPOS | LXWVPCR_WVSPPOS, val);
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	/* Specifies the pixel format */
827*4882a593Smuzhiyun 	pf = to_ltdc_pixelformat(fb->format->format);
828*4882a593Smuzhiyun 	for (val = 0; val < NB_PF; val++)
829*4882a593Smuzhiyun 		if (ldev->caps.pix_fmt_hw[val] == pf)
830*4882a593Smuzhiyun 			break;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	if (val == NB_PF) {
833*4882a593Smuzhiyun 		DRM_ERROR("Pixel format %.4s not supported\n",
834*4882a593Smuzhiyun 			  (char *)&fb->format->format);
835*4882a593Smuzhiyun 		val = 0;	/* set by default ARGB 32 bits */
836*4882a593Smuzhiyun 	}
837*4882a593Smuzhiyun 	reg_update_bits(ldev->regs, LTDC_L1PFCR + lofs, LXPFCR_PF, val);
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	/* Configures the color frame buffer pitch in bytes & line length */
840*4882a593Smuzhiyun 	pitch_in_bytes = fb->pitches[0];
841*4882a593Smuzhiyun 	line_length = fb->format->cpp[0] *
842*4882a593Smuzhiyun 		      (x1 - x0 + 1) + (ldev->caps.bus_width >> 3) - 1;
843*4882a593Smuzhiyun 	val = ((pitch_in_bytes << 16) | line_length);
844*4882a593Smuzhiyun 	reg_update_bits(ldev->regs, LTDC_L1CFBLR + lofs,
845*4882a593Smuzhiyun 			LXCFBLR_CFBLL | LXCFBLR_CFBP, val);
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	/* Specifies the constant alpha value */
848*4882a593Smuzhiyun 	val = CONSTA_MAX;
849*4882a593Smuzhiyun 	reg_update_bits(ldev->regs, LTDC_L1CACR + lofs, LXCACR_CONSTA, val);
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	/* Specifies the blending factors */
852*4882a593Smuzhiyun 	val = BF1_PAXCA | BF2_1PAXCA;
853*4882a593Smuzhiyun 	if (!fb->format->has_alpha)
854*4882a593Smuzhiyun 		val = BF1_CA | BF2_1CA;
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	/* Manage hw-specific capabilities */
857*4882a593Smuzhiyun 	if (ldev->caps.non_alpha_only_l1 &&
858*4882a593Smuzhiyun 	    plane->type != DRM_PLANE_TYPE_PRIMARY)
859*4882a593Smuzhiyun 		val = BF1_PAXCA | BF2_1PAXCA;
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	reg_update_bits(ldev->regs, LTDC_L1BFCR + lofs,
862*4882a593Smuzhiyun 			LXBFCR_BF2 | LXBFCR_BF1, val);
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	/* Configures the frame buffer line number */
865*4882a593Smuzhiyun 	val = y1 - y0 + 1;
866*4882a593Smuzhiyun 	reg_update_bits(ldev->regs, LTDC_L1CFBLNR + lofs, LXCFBLNR_CFBLN, val);
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	/* Sets the FB address */
869*4882a593Smuzhiyun 	paddr = (u32)drm_fb_cma_get_gem_addr(fb, state, 0);
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("fb: phys 0x%08x", paddr);
872*4882a593Smuzhiyun 	reg_write(ldev->regs, LTDC_L1CFBAR + lofs, paddr);
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	/* Enable layer and CLUT if needed */
875*4882a593Smuzhiyun 	val = fb->format->format == DRM_FORMAT_C8 ? LXCR_CLUTEN : 0;
876*4882a593Smuzhiyun 	val |= LXCR_LEN;
877*4882a593Smuzhiyun 	reg_update_bits(ldev->regs, LTDC_L1CR + lofs,
878*4882a593Smuzhiyun 			LXCR_LEN | LXCR_CLUTEN, val);
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	ldev->plane_fpsi[plane->index].counter++;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	mutex_lock(&ldev->err_lock);
883*4882a593Smuzhiyun 	if (ldev->error_status & ISR_FUIF) {
884*4882a593Smuzhiyun 		DRM_WARN("ltdc fifo underrun: please verify display mode\n");
885*4882a593Smuzhiyun 		ldev->error_status &= ~ISR_FUIF;
886*4882a593Smuzhiyun 	}
887*4882a593Smuzhiyun 	if (ldev->error_status & ISR_TERRIF) {
888*4882a593Smuzhiyun 		DRM_WARN("ltdc transfer error\n");
889*4882a593Smuzhiyun 		ldev->error_status &= ~ISR_TERRIF;
890*4882a593Smuzhiyun 	}
891*4882a593Smuzhiyun 	mutex_unlock(&ldev->err_lock);
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun 
ltdc_plane_atomic_disable(struct drm_plane * plane,struct drm_plane_state * oldstate)894*4882a593Smuzhiyun static void ltdc_plane_atomic_disable(struct drm_plane *plane,
895*4882a593Smuzhiyun 				      struct drm_plane_state *oldstate)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun 	struct ltdc_device *ldev = plane_to_ltdc(plane);
898*4882a593Smuzhiyun 	u32 lofs = plane->index * LAY_OFS;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	/* disable layer */
901*4882a593Smuzhiyun 	reg_clear(ldev->regs, LTDC_L1CR + lofs, LXCR_LEN);
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("CRTC:%d plane:%d\n",
904*4882a593Smuzhiyun 			 oldstate->crtc->base.id, plane->base.id);
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun 
ltdc_plane_atomic_print_state(struct drm_printer * p,const struct drm_plane_state * state)907*4882a593Smuzhiyun static void ltdc_plane_atomic_print_state(struct drm_printer *p,
908*4882a593Smuzhiyun 					  const struct drm_plane_state *state)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun 	struct drm_plane *plane = state->plane;
911*4882a593Smuzhiyun 	struct ltdc_device *ldev = plane_to_ltdc(plane);
912*4882a593Smuzhiyun 	struct fps_info *fpsi = &ldev->plane_fpsi[plane->index];
913*4882a593Smuzhiyun 	int ms_since_last;
914*4882a593Smuzhiyun 	ktime_t now;
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	now = ktime_get();
917*4882a593Smuzhiyun 	ms_since_last = ktime_to_ms(ktime_sub(now, fpsi->last_timestamp));
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	drm_printf(p, "\tuser_updates=%dfps\n",
920*4882a593Smuzhiyun 		   DIV_ROUND_CLOSEST(fpsi->counter * 1000, ms_since_last));
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	fpsi->last_timestamp = now;
923*4882a593Smuzhiyun 	fpsi->counter = 0;
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun 
ltdc_plane_format_mod_supported(struct drm_plane * plane,u32 format,u64 modifier)926*4882a593Smuzhiyun static bool ltdc_plane_format_mod_supported(struct drm_plane *plane,
927*4882a593Smuzhiyun 					    u32 format,
928*4882a593Smuzhiyun 					    u64 modifier)
929*4882a593Smuzhiyun {
930*4882a593Smuzhiyun 	if (modifier == DRM_FORMAT_MOD_LINEAR)
931*4882a593Smuzhiyun 		return true;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	return false;
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun static const struct drm_plane_funcs ltdc_plane_funcs = {
937*4882a593Smuzhiyun 	.update_plane = drm_atomic_helper_update_plane,
938*4882a593Smuzhiyun 	.disable_plane = drm_atomic_helper_disable_plane,
939*4882a593Smuzhiyun 	.destroy = drm_plane_cleanup,
940*4882a593Smuzhiyun 	.reset = drm_atomic_helper_plane_reset,
941*4882a593Smuzhiyun 	.atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
942*4882a593Smuzhiyun 	.atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
943*4882a593Smuzhiyun 	.atomic_print_state = ltdc_plane_atomic_print_state,
944*4882a593Smuzhiyun 	.format_mod_supported = ltdc_plane_format_mod_supported,
945*4882a593Smuzhiyun };
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun static const struct drm_plane_helper_funcs ltdc_plane_helper_funcs = {
948*4882a593Smuzhiyun 	.prepare_fb = drm_gem_fb_prepare_fb,
949*4882a593Smuzhiyun 	.atomic_check = ltdc_plane_atomic_check,
950*4882a593Smuzhiyun 	.atomic_update = ltdc_plane_atomic_update,
951*4882a593Smuzhiyun 	.atomic_disable = ltdc_plane_atomic_disable,
952*4882a593Smuzhiyun };
953*4882a593Smuzhiyun 
ltdc_plane_create(struct drm_device * ddev,enum drm_plane_type type)954*4882a593Smuzhiyun static struct drm_plane *ltdc_plane_create(struct drm_device *ddev,
955*4882a593Smuzhiyun 					   enum drm_plane_type type)
956*4882a593Smuzhiyun {
957*4882a593Smuzhiyun 	unsigned long possible_crtcs = CRTC_MASK;
958*4882a593Smuzhiyun 	struct ltdc_device *ldev = ddev->dev_private;
959*4882a593Smuzhiyun 	struct device *dev = ddev->dev;
960*4882a593Smuzhiyun 	struct drm_plane *plane;
961*4882a593Smuzhiyun 	unsigned int i, nb_fmt = 0;
962*4882a593Smuzhiyun 	u32 formats[NB_PF * 2];
963*4882a593Smuzhiyun 	u32 drm_fmt, drm_fmt_no_alpha;
964*4882a593Smuzhiyun 	const u64 *modifiers = ltdc_format_modifiers;
965*4882a593Smuzhiyun 	int ret;
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	/* Get supported pixel formats */
968*4882a593Smuzhiyun 	for (i = 0; i < NB_PF; i++) {
969*4882a593Smuzhiyun 		drm_fmt = to_drm_pixelformat(ldev->caps.pix_fmt_hw[i]);
970*4882a593Smuzhiyun 		if (!drm_fmt)
971*4882a593Smuzhiyun 			continue;
972*4882a593Smuzhiyun 		formats[nb_fmt++] = drm_fmt;
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 		/* Add the no-alpha related format if any & supported */
975*4882a593Smuzhiyun 		drm_fmt_no_alpha = get_pixelformat_without_alpha(drm_fmt);
976*4882a593Smuzhiyun 		if (!drm_fmt_no_alpha)
977*4882a593Smuzhiyun 			continue;
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 		/* Manage hw-specific capabilities */
980*4882a593Smuzhiyun 		if (ldev->caps.non_alpha_only_l1 &&
981*4882a593Smuzhiyun 		    type != DRM_PLANE_TYPE_PRIMARY)
982*4882a593Smuzhiyun 			continue;
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 		formats[nb_fmt++] = drm_fmt_no_alpha;
985*4882a593Smuzhiyun 	}
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	plane = devm_kzalloc(dev, sizeof(*plane), GFP_KERNEL);
988*4882a593Smuzhiyun 	if (!plane)
989*4882a593Smuzhiyun 		return NULL;
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	ret = drm_universal_plane_init(ddev, plane, possible_crtcs,
992*4882a593Smuzhiyun 				       &ltdc_plane_funcs, formats, nb_fmt,
993*4882a593Smuzhiyun 				       modifiers, type, NULL);
994*4882a593Smuzhiyun 	if (ret < 0)
995*4882a593Smuzhiyun 		return NULL;
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	drm_plane_helper_add(plane, &ltdc_plane_helper_funcs);
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("plane:%d created\n", plane->base.id);
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	return plane;
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun 
ltdc_plane_destroy_all(struct drm_device * ddev)1004*4882a593Smuzhiyun static void ltdc_plane_destroy_all(struct drm_device *ddev)
1005*4882a593Smuzhiyun {
1006*4882a593Smuzhiyun 	struct drm_plane *plane, *plane_temp;
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	list_for_each_entry_safe(plane, plane_temp,
1009*4882a593Smuzhiyun 				 &ddev->mode_config.plane_list, head)
1010*4882a593Smuzhiyun 		drm_plane_cleanup(plane);
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun 
ltdc_crtc_init(struct drm_device * ddev,struct drm_crtc * crtc)1013*4882a593Smuzhiyun static int ltdc_crtc_init(struct drm_device *ddev, struct drm_crtc *crtc)
1014*4882a593Smuzhiyun {
1015*4882a593Smuzhiyun 	struct ltdc_device *ldev = ddev->dev_private;
1016*4882a593Smuzhiyun 	struct drm_plane *primary, *overlay;
1017*4882a593Smuzhiyun 	unsigned int i;
1018*4882a593Smuzhiyun 	int ret;
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	primary = ltdc_plane_create(ddev, DRM_PLANE_TYPE_PRIMARY);
1021*4882a593Smuzhiyun 	if (!primary) {
1022*4882a593Smuzhiyun 		DRM_ERROR("Can not create primary plane\n");
1023*4882a593Smuzhiyun 		return -EINVAL;
1024*4882a593Smuzhiyun 	}
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	ret = drm_crtc_init_with_planes(ddev, crtc, primary, NULL,
1027*4882a593Smuzhiyun 					&ltdc_crtc_funcs, NULL);
1028*4882a593Smuzhiyun 	if (ret) {
1029*4882a593Smuzhiyun 		DRM_ERROR("Can not initialize CRTC\n");
1030*4882a593Smuzhiyun 		goto cleanup;
1031*4882a593Smuzhiyun 	}
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	drm_crtc_helper_add(crtc, &ltdc_crtc_helper_funcs);
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	drm_mode_crtc_set_gamma_size(crtc, CLUT_SIZE);
1036*4882a593Smuzhiyun 	drm_crtc_enable_color_mgmt(crtc, 0, false, CLUT_SIZE);
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("CRTC:%d created\n", crtc->base.id);
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	/* Add planes. Note : the first layer is used by primary plane */
1041*4882a593Smuzhiyun 	for (i = 1; i < ldev->caps.nb_layers; i++) {
1042*4882a593Smuzhiyun 		overlay = ltdc_plane_create(ddev, DRM_PLANE_TYPE_OVERLAY);
1043*4882a593Smuzhiyun 		if (!overlay) {
1044*4882a593Smuzhiyun 			ret = -ENOMEM;
1045*4882a593Smuzhiyun 			DRM_ERROR("Can not create overlay plane %d\n", i);
1046*4882a593Smuzhiyun 			goto cleanup;
1047*4882a593Smuzhiyun 		}
1048*4882a593Smuzhiyun 	}
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	return 0;
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun cleanup:
1053*4882a593Smuzhiyun 	ltdc_plane_destroy_all(ddev);
1054*4882a593Smuzhiyun 	return ret;
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun /*
1058*4882a593Smuzhiyun  * DRM_ENCODER
1059*4882a593Smuzhiyun  */
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun static const struct drm_encoder_funcs ltdc_encoder_funcs = {
1062*4882a593Smuzhiyun 	.destroy = drm_encoder_cleanup,
1063*4882a593Smuzhiyun };
1064*4882a593Smuzhiyun 
ltdc_encoder_disable(struct drm_encoder * encoder)1065*4882a593Smuzhiyun static void ltdc_encoder_disable(struct drm_encoder *encoder)
1066*4882a593Smuzhiyun {
1067*4882a593Smuzhiyun 	struct drm_device *ddev = encoder->dev;
1068*4882a593Smuzhiyun 	struct ltdc_device *ldev = ddev->dev_private;
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("\n");
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	/* Disable LTDC */
1073*4882a593Smuzhiyun 	reg_clear(ldev->regs, LTDC_GCR, GCR_LTDCEN);
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	/* Set to sleep state the pinctrl whatever type of encoder */
1076*4882a593Smuzhiyun 	pinctrl_pm_select_sleep_state(ddev->dev);
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun 
ltdc_encoder_enable(struct drm_encoder * encoder)1079*4882a593Smuzhiyun static void ltdc_encoder_enable(struct drm_encoder *encoder)
1080*4882a593Smuzhiyun {
1081*4882a593Smuzhiyun 	struct drm_device *ddev = encoder->dev;
1082*4882a593Smuzhiyun 	struct ltdc_device *ldev = ddev->dev_private;
1083*4882a593Smuzhiyun 
1084*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("\n");
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	/* Enable LTDC */
1087*4882a593Smuzhiyun 	reg_set(ldev->regs, LTDC_GCR, GCR_LTDCEN);
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun 
ltdc_encoder_mode_set(struct drm_encoder * encoder,struct drm_display_mode * mode,struct drm_display_mode * adjusted_mode)1090*4882a593Smuzhiyun static void ltdc_encoder_mode_set(struct drm_encoder *encoder,
1091*4882a593Smuzhiyun 				  struct drm_display_mode *mode,
1092*4882a593Smuzhiyun 				  struct drm_display_mode *adjusted_mode)
1093*4882a593Smuzhiyun {
1094*4882a593Smuzhiyun 	struct drm_device *ddev = encoder->dev;
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("\n");
1097*4882a593Smuzhiyun 
1098*4882a593Smuzhiyun 	/*
1099*4882a593Smuzhiyun 	 * Set to default state the pinctrl only with DPI type.
1100*4882a593Smuzhiyun 	 * Others types like DSI, don't need pinctrl due to
1101*4882a593Smuzhiyun 	 * internal bridge (the signals do not come out of the chipset).
1102*4882a593Smuzhiyun 	 */
1103*4882a593Smuzhiyun 	if (encoder->encoder_type == DRM_MODE_ENCODER_DPI)
1104*4882a593Smuzhiyun 		pinctrl_pm_select_default_state(ddev->dev);
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun static const struct drm_encoder_helper_funcs ltdc_encoder_helper_funcs = {
1108*4882a593Smuzhiyun 	.disable = ltdc_encoder_disable,
1109*4882a593Smuzhiyun 	.enable = ltdc_encoder_enable,
1110*4882a593Smuzhiyun 	.mode_set = ltdc_encoder_mode_set,
1111*4882a593Smuzhiyun };
1112*4882a593Smuzhiyun 
ltdc_encoder_init(struct drm_device * ddev,struct drm_bridge * bridge)1113*4882a593Smuzhiyun static int ltdc_encoder_init(struct drm_device *ddev, struct drm_bridge *bridge)
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun 	struct drm_encoder *encoder;
1116*4882a593Smuzhiyun 	int ret;
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	encoder = devm_kzalloc(ddev->dev, sizeof(*encoder), GFP_KERNEL);
1119*4882a593Smuzhiyun 	if (!encoder)
1120*4882a593Smuzhiyun 		return -ENOMEM;
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	encoder->possible_crtcs = CRTC_MASK;
1123*4882a593Smuzhiyun 	encoder->possible_clones = 0;	/* No cloning support */
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 	drm_encoder_init(ddev, encoder, &ltdc_encoder_funcs,
1126*4882a593Smuzhiyun 			 DRM_MODE_ENCODER_DPI, NULL);
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	drm_encoder_helper_add(encoder, &ltdc_encoder_helper_funcs);
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	ret = drm_bridge_attach(encoder, bridge, NULL, 0);
1131*4882a593Smuzhiyun 	if (ret) {
1132*4882a593Smuzhiyun 		drm_encoder_cleanup(encoder);
1133*4882a593Smuzhiyun 		return -EINVAL;
1134*4882a593Smuzhiyun 	}
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("Bridge encoder:%d created\n", encoder->base.id);
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	return 0;
1139*4882a593Smuzhiyun }
1140*4882a593Smuzhiyun 
ltdc_get_caps(struct drm_device * ddev)1141*4882a593Smuzhiyun static int ltdc_get_caps(struct drm_device *ddev)
1142*4882a593Smuzhiyun {
1143*4882a593Smuzhiyun 	struct ltdc_device *ldev = ddev->dev_private;
1144*4882a593Smuzhiyun 	u32 bus_width_log2, lcr, gc2r;
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	/*
1147*4882a593Smuzhiyun 	 * at least 1 layer must be managed & the number of layers
1148*4882a593Smuzhiyun 	 * must not exceed LTDC_MAX_LAYER
1149*4882a593Smuzhiyun 	 */
1150*4882a593Smuzhiyun 	lcr = reg_read(ldev->regs, LTDC_LCR);
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	ldev->caps.nb_layers = clamp((int)lcr, 1, LTDC_MAX_LAYER);
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	/* set data bus width */
1155*4882a593Smuzhiyun 	gc2r = reg_read(ldev->regs, LTDC_GC2R);
1156*4882a593Smuzhiyun 	bus_width_log2 = (gc2r & GC2R_BW) >> 4;
1157*4882a593Smuzhiyun 	ldev->caps.bus_width = 8 << bus_width_log2;
1158*4882a593Smuzhiyun 	ldev->caps.hw_version = reg_read(ldev->regs, LTDC_IDR);
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 	switch (ldev->caps.hw_version) {
1161*4882a593Smuzhiyun 	case HWVER_10200:
1162*4882a593Smuzhiyun 	case HWVER_10300:
1163*4882a593Smuzhiyun 		ldev->caps.reg_ofs = REG_OFS_NONE;
1164*4882a593Smuzhiyun 		ldev->caps.pix_fmt_hw = ltdc_pix_fmt_a0;
1165*4882a593Smuzhiyun 		/*
1166*4882a593Smuzhiyun 		 * Hw older versions support non-alpha color formats derived
1167*4882a593Smuzhiyun 		 * from native alpha color formats only on the primary layer.
1168*4882a593Smuzhiyun 		 * For instance, RG16 native format without alpha works fine
1169*4882a593Smuzhiyun 		 * on 2nd layer but XR24 (derived color format from AR24)
1170*4882a593Smuzhiyun 		 * does not work on 2nd layer.
1171*4882a593Smuzhiyun 		 */
1172*4882a593Smuzhiyun 		ldev->caps.non_alpha_only_l1 = true;
1173*4882a593Smuzhiyun 		ldev->caps.pad_max_freq_hz = 90000000;
1174*4882a593Smuzhiyun 		if (ldev->caps.hw_version == HWVER_10200)
1175*4882a593Smuzhiyun 			ldev->caps.pad_max_freq_hz = 65000000;
1176*4882a593Smuzhiyun 		ldev->caps.nb_irq = 2;
1177*4882a593Smuzhiyun 		break;
1178*4882a593Smuzhiyun 	case HWVER_20101:
1179*4882a593Smuzhiyun 		ldev->caps.reg_ofs = REG_OFS_4;
1180*4882a593Smuzhiyun 		ldev->caps.pix_fmt_hw = ltdc_pix_fmt_a1;
1181*4882a593Smuzhiyun 		ldev->caps.non_alpha_only_l1 = false;
1182*4882a593Smuzhiyun 		ldev->caps.pad_max_freq_hz = 150000000;
1183*4882a593Smuzhiyun 		ldev->caps.nb_irq = 4;
1184*4882a593Smuzhiyun 		break;
1185*4882a593Smuzhiyun 	default:
1186*4882a593Smuzhiyun 		return -ENODEV;
1187*4882a593Smuzhiyun 	}
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	return 0;
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun 
ltdc_suspend(struct drm_device * ddev)1192*4882a593Smuzhiyun void ltdc_suspend(struct drm_device *ddev)
1193*4882a593Smuzhiyun {
1194*4882a593Smuzhiyun 	struct ltdc_device *ldev = ddev->dev_private;
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("\n");
1197*4882a593Smuzhiyun 	clk_disable_unprepare(ldev->pixel_clk);
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun 
ltdc_resume(struct drm_device * ddev)1200*4882a593Smuzhiyun int ltdc_resume(struct drm_device *ddev)
1201*4882a593Smuzhiyun {
1202*4882a593Smuzhiyun 	struct ltdc_device *ldev = ddev->dev_private;
1203*4882a593Smuzhiyun 	int ret;
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("\n");
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	ret = clk_prepare_enable(ldev->pixel_clk);
1208*4882a593Smuzhiyun 	if (ret) {
1209*4882a593Smuzhiyun 		DRM_ERROR("failed to enable pixel clock (%d)\n", ret);
1210*4882a593Smuzhiyun 		return ret;
1211*4882a593Smuzhiyun 	}
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	return 0;
1214*4882a593Smuzhiyun }
1215*4882a593Smuzhiyun 
ltdc_load(struct drm_device * ddev)1216*4882a593Smuzhiyun int ltdc_load(struct drm_device *ddev)
1217*4882a593Smuzhiyun {
1218*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(ddev->dev);
1219*4882a593Smuzhiyun 	struct ltdc_device *ldev = ddev->dev_private;
1220*4882a593Smuzhiyun 	struct device *dev = ddev->dev;
1221*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
1222*4882a593Smuzhiyun 	struct drm_bridge *bridge;
1223*4882a593Smuzhiyun 	struct drm_panel *panel;
1224*4882a593Smuzhiyun 	struct drm_crtc *crtc;
1225*4882a593Smuzhiyun 	struct reset_control *rstc;
1226*4882a593Smuzhiyun 	struct resource *res;
1227*4882a593Smuzhiyun 	int irq, i, nb_endpoints;
1228*4882a593Smuzhiyun 	int ret = -ENODEV;
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("\n");
1231*4882a593Smuzhiyun 
1232*4882a593Smuzhiyun 	/* Get number of endpoints */
1233*4882a593Smuzhiyun 	nb_endpoints = of_graph_get_endpoint_count(np);
1234*4882a593Smuzhiyun 	if (!nb_endpoints)
1235*4882a593Smuzhiyun 		return -ENODEV;
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	ldev->pixel_clk = devm_clk_get(dev, "lcd");
1238*4882a593Smuzhiyun 	if (IS_ERR(ldev->pixel_clk)) {
1239*4882a593Smuzhiyun 		if (PTR_ERR(ldev->pixel_clk) != -EPROBE_DEFER)
1240*4882a593Smuzhiyun 			DRM_ERROR("Unable to get lcd clock\n");
1241*4882a593Smuzhiyun 		return PTR_ERR(ldev->pixel_clk);
1242*4882a593Smuzhiyun 	}
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun 	if (clk_prepare_enable(ldev->pixel_clk)) {
1245*4882a593Smuzhiyun 		DRM_ERROR("Unable to prepare pixel clock\n");
1246*4882a593Smuzhiyun 		return -ENODEV;
1247*4882a593Smuzhiyun 	}
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	/* Get endpoints if any */
1250*4882a593Smuzhiyun 	for (i = 0; i < nb_endpoints; i++) {
1251*4882a593Smuzhiyun 		ret = drm_of_find_panel_or_bridge(np, 0, i, &panel, &bridge);
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 		/*
1254*4882a593Smuzhiyun 		 * If at least one endpoint is -ENODEV, continue probing,
1255*4882a593Smuzhiyun 		 * else if at least one endpoint returned an error
1256*4882a593Smuzhiyun 		 * (ie -EPROBE_DEFER) then stop probing.
1257*4882a593Smuzhiyun 		 */
1258*4882a593Smuzhiyun 		if (ret == -ENODEV)
1259*4882a593Smuzhiyun 			continue;
1260*4882a593Smuzhiyun 		else if (ret)
1261*4882a593Smuzhiyun 			goto err;
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 		if (panel) {
1264*4882a593Smuzhiyun 			bridge = drm_panel_bridge_add_typed(panel,
1265*4882a593Smuzhiyun 							    DRM_MODE_CONNECTOR_DPI);
1266*4882a593Smuzhiyun 			if (IS_ERR(bridge)) {
1267*4882a593Smuzhiyun 				DRM_ERROR("panel-bridge endpoint %d\n", i);
1268*4882a593Smuzhiyun 				ret = PTR_ERR(bridge);
1269*4882a593Smuzhiyun 				goto err;
1270*4882a593Smuzhiyun 			}
1271*4882a593Smuzhiyun 		}
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 		if (bridge) {
1274*4882a593Smuzhiyun 			ret = ltdc_encoder_init(ddev, bridge);
1275*4882a593Smuzhiyun 			if (ret) {
1276*4882a593Smuzhiyun 				DRM_ERROR("init encoder endpoint %d\n", i);
1277*4882a593Smuzhiyun 				goto err;
1278*4882a593Smuzhiyun 			}
1279*4882a593Smuzhiyun 		}
1280*4882a593Smuzhiyun 	}
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	rstc = devm_reset_control_get_exclusive(dev, NULL);
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	mutex_init(&ldev->err_lock);
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun 	if (!IS_ERR(rstc)) {
1287*4882a593Smuzhiyun 		reset_control_assert(rstc);
1288*4882a593Smuzhiyun 		usleep_range(10, 20);
1289*4882a593Smuzhiyun 		reset_control_deassert(rstc);
1290*4882a593Smuzhiyun 	}
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1293*4882a593Smuzhiyun 	ldev->regs = devm_ioremap_resource(dev, res);
1294*4882a593Smuzhiyun 	if (IS_ERR(ldev->regs)) {
1295*4882a593Smuzhiyun 		DRM_ERROR("Unable to get ltdc registers\n");
1296*4882a593Smuzhiyun 		ret = PTR_ERR(ldev->regs);
1297*4882a593Smuzhiyun 		goto err;
1298*4882a593Smuzhiyun 	}
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	/* Disable interrupts */
1301*4882a593Smuzhiyun 	reg_clear(ldev->regs, LTDC_IER,
1302*4882a593Smuzhiyun 		  IER_LIE | IER_RRIE | IER_FUIE | IER_TERRIE);
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun 	ret = ltdc_get_caps(ddev);
1305*4882a593Smuzhiyun 	if (ret) {
1306*4882a593Smuzhiyun 		DRM_ERROR("hardware identifier (0x%08x) not supported!\n",
1307*4882a593Smuzhiyun 			  ldev->caps.hw_version);
1308*4882a593Smuzhiyun 		goto err;
1309*4882a593Smuzhiyun 	}
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("ltdc hw version 0x%08x\n", ldev->caps.hw_version);
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun 	for (i = 0; i < ldev->caps.nb_irq; i++) {
1314*4882a593Smuzhiyun 		irq = platform_get_irq(pdev, i);
1315*4882a593Smuzhiyun 		if (irq < 0) {
1316*4882a593Smuzhiyun 			ret = irq;
1317*4882a593Smuzhiyun 			goto err;
1318*4882a593Smuzhiyun 		}
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 		ret = devm_request_threaded_irq(dev, irq, ltdc_irq,
1321*4882a593Smuzhiyun 						ltdc_irq_thread, IRQF_ONESHOT,
1322*4882a593Smuzhiyun 						dev_name(dev), ddev);
1323*4882a593Smuzhiyun 		if (ret) {
1324*4882a593Smuzhiyun 			DRM_ERROR("Failed to register LTDC interrupt\n");
1325*4882a593Smuzhiyun 			goto err;
1326*4882a593Smuzhiyun 		}
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 	}
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	crtc = devm_kzalloc(dev, sizeof(*crtc), GFP_KERNEL);
1331*4882a593Smuzhiyun 	if (!crtc) {
1332*4882a593Smuzhiyun 		DRM_ERROR("Failed to allocate crtc\n");
1333*4882a593Smuzhiyun 		ret = -ENOMEM;
1334*4882a593Smuzhiyun 		goto err;
1335*4882a593Smuzhiyun 	}
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 	ddev->mode_config.allow_fb_modifiers = true;
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	ret = ltdc_crtc_init(ddev, crtc);
1340*4882a593Smuzhiyun 	if (ret) {
1341*4882a593Smuzhiyun 		DRM_ERROR("Failed to init crtc\n");
1342*4882a593Smuzhiyun 		goto err;
1343*4882a593Smuzhiyun 	}
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 	ret = drm_vblank_init(ddev, NB_CRTC);
1346*4882a593Smuzhiyun 	if (ret) {
1347*4882a593Smuzhiyun 		DRM_ERROR("Failed calling drm_vblank_init()\n");
1348*4882a593Smuzhiyun 		goto err;
1349*4882a593Smuzhiyun 	}
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun 	/* Allow usage of vblank without having to call drm_irq_install */
1352*4882a593Smuzhiyun 	ddev->irq_enabled = 1;
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	clk_disable_unprepare(ldev->pixel_clk);
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 	pinctrl_pm_select_sleep_state(ddev->dev);
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 	pm_runtime_enable(ddev->dev);
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	return 0;
1361*4882a593Smuzhiyun err:
1362*4882a593Smuzhiyun 	for (i = 0; i < nb_endpoints; i++)
1363*4882a593Smuzhiyun 		drm_of_panel_bridge_remove(ddev->dev->of_node, 0, i);
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	clk_disable_unprepare(ldev->pixel_clk);
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	return ret;
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun 
ltdc_unload(struct drm_device * ddev)1370*4882a593Smuzhiyun void ltdc_unload(struct drm_device *ddev)
1371*4882a593Smuzhiyun {
1372*4882a593Smuzhiyun 	struct device *dev = ddev->dev;
1373*4882a593Smuzhiyun 	int nb_endpoints, i;
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("\n");
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 	nb_endpoints = of_graph_get_endpoint_count(dev->of_node);
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	for (i = 0; i < nb_endpoints; i++)
1380*4882a593Smuzhiyun 		drm_of_panel_bridge_remove(ddev->dev->of_node, 0, i);
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun 	pm_runtime_disable(ddev->dev);
1383*4882a593Smuzhiyun }
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun MODULE_AUTHOR("Philippe Cornu <philippe.cornu@st.com>");
1386*4882a593Smuzhiyun MODULE_AUTHOR("Yannick Fertre <yannick.fertre@st.com>");
1387*4882a593Smuzhiyun MODULE_AUTHOR("Fabien Dessenne <fabien.dessenne@st.com>");
1388*4882a593Smuzhiyun MODULE_AUTHOR("Mickael Reulier <mickael.reulier@st.com>");
1389*4882a593Smuzhiyun MODULE_DESCRIPTION("STMicroelectronics ST DRM LTDC driver");
1390*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1391