1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) STMicroelectronics SA 2017
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Authors: Philippe Cornu <philippe.cornu@st.com>
6*4882a593Smuzhiyun * Yannick Fertre <yannick.fertre@st.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/iopoll.h>
11*4882a593Smuzhiyun #include <linux/mod_devicetable.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <video/mipi_display.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <drm/bridge/dw_mipi_dsi.h>
19*4882a593Smuzhiyun #include <drm/drm_mipi_dsi.h>
20*4882a593Smuzhiyun #include <drm/drm_print.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define HWVER_130 0x31333000 /* IP version 1.30 */
23*4882a593Smuzhiyun #define HWVER_131 0x31333100 /* IP version 1.31 */
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* DSI digital registers & bit definitions */
26*4882a593Smuzhiyun #define DSI_VERSION 0x00
27*4882a593Smuzhiyun #define VERSION GENMASK(31, 8)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* DSI wrapper registers & bit definitions */
30*4882a593Smuzhiyun /* Note: registers are named as in the Reference Manual */
31*4882a593Smuzhiyun #define DSI_WCFGR 0x0400 /* Wrapper ConFiGuration Reg */
32*4882a593Smuzhiyun #define WCFGR_DSIM BIT(0) /* DSI Mode */
33*4882a593Smuzhiyun #define WCFGR_COLMUX GENMASK(3, 1) /* COLor MUltipleXing */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define DSI_WCR 0x0404 /* Wrapper Control Reg */
36*4882a593Smuzhiyun #define WCR_DSIEN BIT(3) /* DSI ENable */
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define DSI_WISR 0x040C /* Wrapper Interrupt and Status Reg */
39*4882a593Smuzhiyun #define WISR_PLLLS BIT(8) /* PLL Lock Status */
40*4882a593Smuzhiyun #define WISR_RRS BIT(12) /* Regulator Ready Status */
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define DSI_WPCR0 0x0418 /* Wrapper Phy Conf Reg 0 */
43*4882a593Smuzhiyun #define WPCR0_UIX4 GENMASK(5, 0) /* Unit Interval X 4 */
44*4882a593Smuzhiyun #define WPCR0_TDDL BIT(16) /* Turn Disable Data Lanes */
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define DSI_WRPCR 0x0430 /* Wrapper Regulator & Pll Ctrl Reg */
47*4882a593Smuzhiyun #define WRPCR_PLLEN BIT(0) /* PLL ENable */
48*4882a593Smuzhiyun #define WRPCR_NDIV GENMASK(8, 2) /* pll loop DIVision Factor */
49*4882a593Smuzhiyun #define WRPCR_IDF GENMASK(14, 11) /* pll Input Division Factor */
50*4882a593Smuzhiyun #define WRPCR_ODF GENMASK(17, 16) /* pll Output Division Factor */
51*4882a593Smuzhiyun #define WRPCR_REGEN BIT(24) /* REGulator ENable */
52*4882a593Smuzhiyun #define WRPCR_BGREN BIT(28) /* BandGap Reference ENable */
53*4882a593Smuzhiyun #define IDF_MIN 1
54*4882a593Smuzhiyun #define IDF_MAX 7
55*4882a593Smuzhiyun #define NDIV_MIN 10
56*4882a593Smuzhiyun #define NDIV_MAX 125
57*4882a593Smuzhiyun #define ODF_MIN 1
58*4882a593Smuzhiyun #define ODF_MAX 8
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* dsi color format coding according to the datasheet */
61*4882a593Smuzhiyun enum dsi_color {
62*4882a593Smuzhiyun DSI_RGB565_CONF1,
63*4882a593Smuzhiyun DSI_RGB565_CONF2,
64*4882a593Smuzhiyun DSI_RGB565_CONF3,
65*4882a593Smuzhiyun DSI_RGB666_CONF1,
66*4882a593Smuzhiyun DSI_RGB666_CONF2,
67*4882a593Smuzhiyun DSI_RGB888,
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define LANE_MIN_KBPS 31250
71*4882a593Smuzhiyun #define LANE_MAX_KBPS 500000
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /* Sleep & timeout for regulator on/off, pll lock/unlock & fifo empty */
74*4882a593Smuzhiyun #define SLEEP_US 1000
75*4882a593Smuzhiyun #define TIMEOUT_US 200000
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun struct dw_mipi_dsi_stm {
78*4882a593Smuzhiyun void __iomem *base;
79*4882a593Smuzhiyun struct clk *pllref_clk;
80*4882a593Smuzhiyun struct dw_mipi_dsi *dsi;
81*4882a593Smuzhiyun u32 hw_version;
82*4882a593Smuzhiyun int lane_min_kbps;
83*4882a593Smuzhiyun int lane_max_kbps;
84*4882a593Smuzhiyun struct regulator *vdd_supply;
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun
dsi_write(struct dw_mipi_dsi_stm * dsi,u32 reg,u32 val)87*4882a593Smuzhiyun static inline void dsi_write(struct dw_mipi_dsi_stm *dsi, u32 reg, u32 val)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun writel(val, dsi->base + reg);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
dsi_read(struct dw_mipi_dsi_stm * dsi,u32 reg)92*4882a593Smuzhiyun static inline u32 dsi_read(struct dw_mipi_dsi_stm *dsi, u32 reg)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun return readl(dsi->base + reg);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
dsi_set(struct dw_mipi_dsi_stm * dsi,u32 reg,u32 mask)97*4882a593Smuzhiyun static inline void dsi_set(struct dw_mipi_dsi_stm *dsi, u32 reg, u32 mask)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun dsi_write(dsi, reg, dsi_read(dsi, reg) | mask);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
dsi_clear(struct dw_mipi_dsi_stm * dsi,u32 reg,u32 mask)102*4882a593Smuzhiyun static inline void dsi_clear(struct dw_mipi_dsi_stm *dsi, u32 reg, u32 mask)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun dsi_write(dsi, reg, dsi_read(dsi, reg) & ~mask);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
dsi_update_bits(struct dw_mipi_dsi_stm * dsi,u32 reg,u32 mask,u32 val)107*4882a593Smuzhiyun static inline void dsi_update_bits(struct dw_mipi_dsi_stm *dsi, u32 reg,
108*4882a593Smuzhiyun u32 mask, u32 val)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun dsi_write(dsi, reg, (dsi_read(dsi, reg) & ~mask) | val);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
dsi_color_from_mipi(enum mipi_dsi_pixel_format fmt)113*4882a593Smuzhiyun static enum dsi_color dsi_color_from_mipi(enum mipi_dsi_pixel_format fmt)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun switch (fmt) {
116*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB888:
117*4882a593Smuzhiyun return DSI_RGB888;
118*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB666:
119*4882a593Smuzhiyun return DSI_RGB666_CONF2;
120*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB666_PACKED:
121*4882a593Smuzhiyun return DSI_RGB666_CONF1;
122*4882a593Smuzhiyun case MIPI_DSI_FMT_RGB565:
123*4882a593Smuzhiyun return DSI_RGB565_CONF1;
124*4882a593Smuzhiyun default:
125*4882a593Smuzhiyun DRM_DEBUG_DRIVER("MIPI color invalid, so we use rgb888\n");
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun return DSI_RGB888;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
dsi_pll_get_clkout_khz(int clkin_khz,int idf,int ndiv,int odf)130*4882a593Smuzhiyun static int dsi_pll_get_clkout_khz(int clkin_khz, int idf, int ndiv, int odf)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun int divisor = idf * odf;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* prevent from division by 0 */
135*4882a593Smuzhiyun if (!divisor)
136*4882a593Smuzhiyun return 0;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun return DIV_ROUND_CLOSEST(clkin_khz * ndiv, divisor);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
dsi_pll_get_params(struct dw_mipi_dsi_stm * dsi,int clkin_khz,int clkout_khz,int * idf,int * ndiv,int * odf)141*4882a593Smuzhiyun static int dsi_pll_get_params(struct dw_mipi_dsi_stm *dsi,
142*4882a593Smuzhiyun int clkin_khz, int clkout_khz,
143*4882a593Smuzhiyun int *idf, int *ndiv, int *odf)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun int i, o, n, n_min, n_max;
146*4882a593Smuzhiyun int fvco_min, fvco_max, delta, best_delta; /* all in khz */
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* Early checks preventing division by 0 & odd results */
149*4882a593Smuzhiyun if (clkin_khz <= 0 || clkout_khz <= 0)
150*4882a593Smuzhiyun return -EINVAL;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun fvco_min = dsi->lane_min_kbps * 2 * ODF_MAX;
153*4882a593Smuzhiyun fvco_max = dsi->lane_max_kbps * 2 * ODF_MIN;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun best_delta = 1000000; /* big started value (1000000khz) */
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun for (i = IDF_MIN; i <= IDF_MAX; i++) {
158*4882a593Smuzhiyun /* Compute ndiv range according to Fvco */
159*4882a593Smuzhiyun n_min = ((fvco_min * i) / (2 * clkin_khz)) + 1;
160*4882a593Smuzhiyun n_max = (fvco_max * i) / (2 * clkin_khz);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* No need to continue idf loop if we reach ndiv max */
163*4882a593Smuzhiyun if (n_min >= NDIV_MAX)
164*4882a593Smuzhiyun break;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* Clamp ndiv to valid values */
167*4882a593Smuzhiyun if (n_min < NDIV_MIN)
168*4882a593Smuzhiyun n_min = NDIV_MIN;
169*4882a593Smuzhiyun if (n_max > NDIV_MAX)
170*4882a593Smuzhiyun n_max = NDIV_MAX;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun for (o = ODF_MIN; o <= ODF_MAX; o *= 2) {
173*4882a593Smuzhiyun n = DIV_ROUND_CLOSEST(i * o * clkout_khz, clkin_khz);
174*4882a593Smuzhiyun /* Check ndiv according to vco range */
175*4882a593Smuzhiyun if (n < n_min || n > n_max)
176*4882a593Smuzhiyun continue;
177*4882a593Smuzhiyun /* Check if new delta is better & saves parameters */
178*4882a593Smuzhiyun delta = dsi_pll_get_clkout_khz(clkin_khz, i, n, o) -
179*4882a593Smuzhiyun clkout_khz;
180*4882a593Smuzhiyun if (delta < 0)
181*4882a593Smuzhiyun delta = -delta;
182*4882a593Smuzhiyun if (delta < best_delta) {
183*4882a593Smuzhiyun *idf = i;
184*4882a593Smuzhiyun *ndiv = n;
185*4882a593Smuzhiyun *odf = o;
186*4882a593Smuzhiyun best_delta = delta;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun /* fast return in case of "perfect result" */
189*4882a593Smuzhiyun if (!delta)
190*4882a593Smuzhiyun return 0;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun return 0;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
dw_mipi_dsi_phy_init(void * priv_data)197*4882a593Smuzhiyun static int dw_mipi_dsi_phy_init(void *priv_data)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun struct dw_mipi_dsi_stm *dsi = priv_data;
200*4882a593Smuzhiyun u32 val;
201*4882a593Smuzhiyun int ret;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /* Enable the regulator */
204*4882a593Smuzhiyun dsi_set(dsi, DSI_WRPCR, WRPCR_REGEN | WRPCR_BGREN);
205*4882a593Smuzhiyun ret = readl_poll_timeout(dsi->base + DSI_WISR, val, val & WISR_RRS,
206*4882a593Smuzhiyun SLEEP_US, TIMEOUT_US);
207*4882a593Smuzhiyun if (ret)
208*4882a593Smuzhiyun DRM_DEBUG_DRIVER("!TIMEOUT! waiting REGU, let's continue\n");
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* Enable the DSI PLL & wait for its lock */
211*4882a593Smuzhiyun dsi_set(dsi, DSI_WRPCR, WRPCR_PLLEN);
212*4882a593Smuzhiyun ret = readl_poll_timeout(dsi->base + DSI_WISR, val, val & WISR_PLLLS,
213*4882a593Smuzhiyun SLEEP_US, TIMEOUT_US);
214*4882a593Smuzhiyun if (ret)
215*4882a593Smuzhiyun DRM_DEBUG_DRIVER("!TIMEOUT! waiting PLL, let's continue\n");
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun return 0;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
dw_mipi_dsi_phy_power_on(void * priv_data)220*4882a593Smuzhiyun static void dw_mipi_dsi_phy_power_on(void *priv_data)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun struct dw_mipi_dsi_stm *dsi = priv_data;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun DRM_DEBUG_DRIVER("\n");
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* Enable the DSI wrapper */
227*4882a593Smuzhiyun dsi_set(dsi, DSI_WCR, WCR_DSIEN);
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
dw_mipi_dsi_phy_power_off(void * priv_data)230*4882a593Smuzhiyun static void dw_mipi_dsi_phy_power_off(void *priv_data)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun struct dw_mipi_dsi_stm *dsi = priv_data;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun DRM_DEBUG_DRIVER("\n");
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* Disable the DSI wrapper */
237*4882a593Smuzhiyun dsi_clear(dsi, DSI_WCR, WCR_DSIEN);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun static int
dw_mipi_dsi_get_lane_mbps(void * priv_data,const struct drm_display_mode * mode,unsigned long mode_flags,u32 lanes,u32 format,unsigned int * lane_mbps)241*4882a593Smuzhiyun dw_mipi_dsi_get_lane_mbps(void *priv_data, const struct drm_display_mode *mode,
242*4882a593Smuzhiyun unsigned long mode_flags, u32 lanes, u32 format,
243*4882a593Smuzhiyun unsigned int *lane_mbps)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun struct dw_mipi_dsi_stm *dsi = priv_data;
246*4882a593Smuzhiyun unsigned int idf, ndiv, odf, pll_in_khz, pll_out_khz;
247*4882a593Smuzhiyun int ret, bpp;
248*4882a593Smuzhiyun u32 val;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* Update lane capabilities according to hw version */
251*4882a593Smuzhiyun dsi->lane_min_kbps = LANE_MIN_KBPS;
252*4882a593Smuzhiyun dsi->lane_max_kbps = LANE_MAX_KBPS;
253*4882a593Smuzhiyun if (dsi->hw_version == HWVER_131) {
254*4882a593Smuzhiyun dsi->lane_min_kbps *= 2;
255*4882a593Smuzhiyun dsi->lane_max_kbps *= 2;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun pll_in_khz = (unsigned int)(clk_get_rate(dsi->pllref_clk) / 1000);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* Compute requested pll out */
261*4882a593Smuzhiyun bpp = mipi_dsi_pixel_format_to_bpp(format);
262*4882a593Smuzhiyun pll_out_khz = mode->clock * bpp / lanes;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* Add 20% to pll out to be higher than pixel bw (burst mode only) */
265*4882a593Smuzhiyun if (mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
266*4882a593Smuzhiyun pll_out_khz = (pll_out_khz * 12) / 10;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (pll_out_khz > dsi->lane_max_kbps) {
269*4882a593Smuzhiyun pll_out_khz = dsi->lane_max_kbps;
270*4882a593Smuzhiyun DRM_WARN("Warning max phy mbps is used\n");
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun if (pll_out_khz < dsi->lane_min_kbps) {
273*4882a593Smuzhiyun pll_out_khz = dsi->lane_min_kbps;
274*4882a593Smuzhiyun DRM_WARN("Warning min phy mbps is used\n");
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun /* Compute best pll parameters */
278*4882a593Smuzhiyun idf = 0;
279*4882a593Smuzhiyun ndiv = 0;
280*4882a593Smuzhiyun odf = 0;
281*4882a593Smuzhiyun ret = dsi_pll_get_params(dsi, pll_in_khz, pll_out_khz,
282*4882a593Smuzhiyun &idf, &ndiv, &odf);
283*4882a593Smuzhiyun if (ret)
284*4882a593Smuzhiyun DRM_WARN("Warning dsi_pll_get_params(): bad params\n");
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* Get the adjusted pll out value */
287*4882a593Smuzhiyun pll_out_khz = dsi_pll_get_clkout_khz(pll_in_khz, idf, ndiv, odf);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* Set the PLL division factors */
290*4882a593Smuzhiyun dsi_update_bits(dsi, DSI_WRPCR, WRPCR_NDIV | WRPCR_IDF | WRPCR_ODF,
291*4882a593Smuzhiyun (ndiv << 2) | (idf << 11) | ((ffs(odf) - 1) << 16));
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* Compute uix4 & set the bit period in high-speed mode */
294*4882a593Smuzhiyun val = 4000000 / pll_out_khz;
295*4882a593Smuzhiyun dsi_update_bits(dsi, DSI_WPCR0, WPCR0_UIX4, val);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* Select video mode by resetting DSIM bit */
298*4882a593Smuzhiyun dsi_clear(dsi, DSI_WCFGR, WCFGR_DSIM);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* Select the color coding */
301*4882a593Smuzhiyun dsi_update_bits(dsi, DSI_WCFGR, WCFGR_COLMUX,
302*4882a593Smuzhiyun dsi_color_from_mipi(format) << 1);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun *lane_mbps = pll_out_khz / 1000;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun DRM_DEBUG_DRIVER("pll_in %ukHz pll_out %ukHz lane_mbps %uMHz\n",
307*4882a593Smuzhiyun pll_in_khz, pll_out_khz, *lane_mbps);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun return 0;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun static int
dw_mipi_dsi_phy_get_timing(void * priv_data,unsigned int lane_mbps,struct dw_mipi_dsi_dphy_timing * timing)313*4882a593Smuzhiyun dw_mipi_dsi_phy_get_timing(void *priv_data, unsigned int lane_mbps,
314*4882a593Smuzhiyun struct dw_mipi_dsi_dphy_timing *timing)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun timing->clk_hs2lp = 0x40;
317*4882a593Smuzhiyun timing->clk_lp2hs = 0x40;
318*4882a593Smuzhiyun timing->data_hs2lp = 0x40;
319*4882a593Smuzhiyun timing->data_lp2hs = 0x40;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun return 0;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun static const struct dw_mipi_dsi_phy_ops dw_mipi_dsi_stm_phy_ops = {
325*4882a593Smuzhiyun .init = dw_mipi_dsi_phy_init,
326*4882a593Smuzhiyun .power_on = dw_mipi_dsi_phy_power_on,
327*4882a593Smuzhiyun .power_off = dw_mipi_dsi_phy_power_off,
328*4882a593Smuzhiyun .get_lane_mbps = dw_mipi_dsi_get_lane_mbps,
329*4882a593Smuzhiyun .get_timing = dw_mipi_dsi_phy_get_timing,
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun static struct dw_mipi_dsi_plat_data dw_mipi_dsi_stm_plat_data = {
333*4882a593Smuzhiyun .max_data_lanes = 2,
334*4882a593Smuzhiyun .phy_ops = &dw_mipi_dsi_stm_phy_ops,
335*4882a593Smuzhiyun };
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun static const struct of_device_id dw_mipi_dsi_stm_dt_ids[] = {
338*4882a593Smuzhiyun { .compatible = "st,stm32-dsi", .data = &dw_mipi_dsi_stm_plat_data, },
339*4882a593Smuzhiyun { },
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, dw_mipi_dsi_stm_dt_ids);
342*4882a593Smuzhiyun
dw_mipi_dsi_stm_probe(struct platform_device * pdev)343*4882a593Smuzhiyun static int dw_mipi_dsi_stm_probe(struct platform_device *pdev)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun struct device *dev = &pdev->dev;
346*4882a593Smuzhiyun struct dw_mipi_dsi_stm *dsi;
347*4882a593Smuzhiyun struct clk *pclk;
348*4882a593Smuzhiyun struct resource *res;
349*4882a593Smuzhiyun int ret;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun dsi = devm_kzalloc(dev, sizeof(*dsi), GFP_KERNEL);
352*4882a593Smuzhiyun if (!dsi)
353*4882a593Smuzhiyun return -ENOMEM;
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
356*4882a593Smuzhiyun dsi->base = devm_ioremap_resource(dev, res);
357*4882a593Smuzhiyun if (IS_ERR(dsi->base)) {
358*4882a593Smuzhiyun ret = PTR_ERR(dsi->base);
359*4882a593Smuzhiyun DRM_ERROR("Unable to get dsi registers %d\n", ret);
360*4882a593Smuzhiyun return ret;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun dsi->vdd_supply = devm_regulator_get(dev, "phy-dsi");
364*4882a593Smuzhiyun if (IS_ERR(dsi->vdd_supply)) {
365*4882a593Smuzhiyun ret = PTR_ERR(dsi->vdd_supply);
366*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
367*4882a593Smuzhiyun DRM_ERROR("Failed to request regulator: %d\n", ret);
368*4882a593Smuzhiyun return ret;
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun ret = regulator_enable(dsi->vdd_supply);
372*4882a593Smuzhiyun if (ret) {
373*4882a593Smuzhiyun DRM_ERROR("Failed to enable regulator: %d\n", ret);
374*4882a593Smuzhiyun return ret;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun dsi->pllref_clk = devm_clk_get(dev, "ref");
378*4882a593Smuzhiyun if (IS_ERR(dsi->pllref_clk)) {
379*4882a593Smuzhiyun ret = PTR_ERR(dsi->pllref_clk);
380*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
381*4882a593Smuzhiyun DRM_ERROR("Unable to get pll reference clock: %d\n",
382*4882a593Smuzhiyun ret);
383*4882a593Smuzhiyun goto err_clk_get;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun ret = clk_prepare_enable(dsi->pllref_clk);
387*4882a593Smuzhiyun if (ret) {
388*4882a593Smuzhiyun DRM_ERROR("Failed to enable pllref_clk: %d\n", ret);
389*4882a593Smuzhiyun goto err_clk_get;
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun pclk = devm_clk_get(dev, "pclk");
393*4882a593Smuzhiyun if (IS_ERR(pclk)) {
394*4882a593Smuzhiyun ret = PTR_ERR(pclk);
395*4882a593Smuzhiyun DRM_ERROR("Unable to get peripheral clock: %d\n", ret);
396*4882a593Smuzhiyun goto err_dsi_probe;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun ret = clk_prepare_enable(pclk);
400*4882a593Smuzhiyun if (ret) {
401*4882a593Smuzhiyun DRM_ERROR("%s: Failed to enable peripheral clk\n", __func__);
402*4882a593Smuzhiyun goto err_dsi_probe;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun dsi->hw_version = dsi_read(dsi, DSI_VERSION) & VERSION;
406*4882a593Smuzhiyun clk_disable_unprepare(pclk);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun if (dsi->hw_version != HWVER_130 && dsi->hw_version != HWVER_131) {
409*4882a593Smuzhiyun ret = -ENODEV;
410*4882a593Smuzhiyun DRM_ERROR("bad dsi hardware version\n");
411*4882a593Smuzhiyun goto err_dsi_probe;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun dw_mipi_dsi_stm_plat_data.base = dsi->base;
415*4882a593Smuzhiyun dw_mipi_dsi_stm_plat_data.priv_data = dsi;
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun platform_set_drvdata(pdev, dsi);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun dsi->dsi = dw_mipi_dsi_probe(pdev, &dw_mipi_dsi_stm_plat_data);
420*4882a593Smuzhiyun if (IS_ERR(dsi->dsi)) {
421*4882a593Smuzhiyun ret = PTR_ERR(dsi->dsi);
422*4882a593Smuzhiyun DRM_ERROR("Failed to initialize mipi dsi host: %d\n", ret);
423*4882a593Smuzhiyun goto err_dsi_probe;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun return 0;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun err_dsi_probe:
429*4882a593Smuzhiyun clk_disable_unprepare(dsi->pllref_clk);
430*4882a593Smuzhiyun err_clk_get:
431*4882a593Smuzhiyun regulator_disable(dsi->vdd_supply);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun return ret;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
dw_mipi_dsi_stm_remove(struct platform_device * pdev)436*4882a593Smuzhiyun static int dw_mipi_dsi_stm_remove(struct platform_device *pdev)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun struct dw_mipi_dsi_stm *dsi = platform_get_drvdata(pdev);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun dw_mipi_dsi_remove(dsi->dsi);
441*4882a593Smuzhiyun clk_disable_unprepare(dsi->pllref_clk);
442*4882a593Smuzhiyun regulator_disable(dsi->vdd_supply);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun return 0;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
dw_mipi_dsi_stm_suspend(struct device * dev)447*4882a593Smuzhiyun static int __maybe_unused dw_mipi_dsi_stm_suspend(struct device *dev)
448*4882a593Smuzhiyun {
449*4882a593Smuzhiyun struct dw_mipi_dsi_stm *dsi = dw_mipi_dsi_stm_plat_data.priv_data;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun DRM_DEBUG_DRIVER("\n");
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun clk_disable_unprepare(dsi->pllref_clk);
454*4882a593Smuzhiyun regulator_disable(dsi->vdd_supply);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun return 0;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
dw_mipi_dsi_stm_resume(struct device * dev)459*4882a593Smuzhiyun static int __maybe_unused dw_mipi_dsi_stm_resume(struct device *dev)
460*4882a593Smuzhiyun {
461*4882a593Smuzhiyun struct dw_mipi_dsi_stm *dsi = dw_mipi_dsi_stm_plat_data.priv_data;
462*4882a593Smuzhiyun int ret;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun DRM_DEBUG_DRIVER("\n");
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun ret = regulator_enable(dsi->vdd_supply);
467*4882a593Smuzhiyun if (ret) {
468*4882a593Smuzhiyun DRM_ERROR("Failed to enable regulator: %d\n", ret);
469*4882a593Smuzhiyun return ret;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun ret = clk_prepare_enable(dsi->pllref_clk);
473*4882a593Smuzhiyun if (ret) {
474*4882a593Smuzhiyun regulator_disable(dsi->vdd_supply);
475*4882a593Smuzhiyun DRM_ERROR("Failed to enable pllref_clk: %d\n", ret);
476*4882a593Smuzhiyun return ret;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun return 0;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun static const struct dev_pm_ops dw_mipi_dsi_stm_pm_ops = {
483*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(dw_mipi_dsi_stm_suspend,
484*4882a593Smuzhiyun dw_mipi_dsi_stm_resume)
485*4882a593Smuzhiyun };
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun static struct platform_driver dw_mipi_dsi_stm_driver = {
488*4882a593Smuzhiyun .probe = dw_mipi_dsi_stm_probe,
489*4882a593Smuzhiyun .remove = dw_mipi_dsi_stm_remove,
490*4882a593Smuzhiyun .driver = {
491*4882a593Smuzhiyun .of_match_table = dw_mipi_dsi_stm_dt_ids,
492*4882a593Smuzhiyun .name = "stm32-display-dsi",
493*4882a593Smuzhiyun .pm = &dw_mipi_dsi_stm_pm_ops,
494*4882a593Smuzhiyun },
495*4882a593Smuzhiyun };
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun module_platform_driver(dw_mipi_dsi_stm_driver);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun MODULE_AUTHOR("Philippe Cornu <philippe.cornu@st.com>");
500*4882a593Smuzhiyun MODULE_AUTHOR("Yannick Fertre <yannick.fertre@st.com>");
501*4882a593Smuzhiyun MODULE_DESCRIPTION("STMicroelectronics DW MIPI DSI host controller driver");
502*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
503