xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/sti/sti_vtg.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) STMicroelectronics SA 2014
4*4882a593Smuzhiyun  * Authors: Benjamin Gaignard <benjamin.gaignard@st.com>
5*4882a593Smuzhiyun  *          Fabien Dessenne <fabien.dessenne@st.com>
6*4882a593Smuzhiyun  *          Vincent Abriou <vincent.abriou@st.com>
7*4882a593Smuzhiyun  *          for STMicroelectronics.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/notifier.h>
13*4882a593Smuzhiyun #include <linux/of_platform.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <drm/drm_modes.h>
17*4882a593Smuzhiyun #include <drm/drm_print.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include "sti_drv.h"
20*4882a593Smuzhiyun #include "sti_vtg.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define VTG_MODE_MASTER         0
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* registers offset */
25*4882a593Smuzhiyun #define VTG_MODE            0x0000
26*4882a593Smuzhiyun #define VTG_CLKLN           0x0008
27*4882a593Smuzhiyun #define VTG_HLFLN           0x000C
28*4882a593Smuzhiyun #define VTG_DRST_AUTOC      0x0010
29*4882a593Smuzhiyun #define VTG_VID_TFO         0x0040
30*4882a593Smuzhiyun #define VTG_VID_TFS         0x0044
31*4882a593Smuzhiyun #define VTG_VID_BFO         0x0048
32*4882a593Smuzhiyun #define VTG_VID_BFS         0x004C
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define VTG_HOST_ITS        0x0078
35*4882a593Smuzhiyun #define VTG_HOST_ITS_BCLR   0x007C
36*4882a593Smuzhiyun #define VTG_HOST_ITM_BCLR   0x0088
37*4882a593Smuzhiyun #define VTG_HOST_ITM_BSET   0x008C
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define VTG_H_HD_1          0x00C0
40*4882a593Smuzhiyun #define VTG_TOP_V_VD_1      0x00C4
41*4882a593Smuzhiyun #define VTG_BOT_V_VD_1      0x00C8
42*4882a593Smuzhiyun #define VTG_TOP_V_HD_1      0x00CC
43*4882a593Smuzhiyun #define VTG_BOT_V_HD_1      0x00D0
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define VTG_H_HD_2          0x00E0
46*4882a593Smuzhiyun #define VTG_TOP_V_VD_2      0x00E4
47*4882a593Smuzhiyun #define VTG_BOT_V_VD_2      0x00E8
48*4882a593Smuzhiyun #define VTG_TOP_V_HD_2      0x00EC
49*4882a593Smuzhiyun #define VTG_BOT_V_HD_2      0x00F0
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define VTG_H_HD_3          0x0100
52*4882a593Smuzhiyun #define VTG_TOP_V_VD_3      0x0104
53*4882a593Smuzhiyun #define VTG_BOT_V_VD_3      0x0108
54*4882a593Smuzhiyun #define VTG_TOP_V_HD_3      0x010C
55*4882a593Smuzhiyun #define VTG_BOT_V_HD_3      0x0110
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define VTG_H_HD_4          0x0120
58*4882a593Smuzhiyun #define VTG_TOP_V_VD_4      0x0124
59*4882a593Smuzhiyun #define VTG_BOT_V_VD_4      0x0128
60*4882a593Smuzhiyun #define VTG_TOP_V_HD_4      0x012c
61*4882a593Smuzhiyun #define VTG_BOT_V_HD_4      0x0130
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define VTG_IRQ_BOTTOM      BIT(0)
64*4882a593Smuzhiyun #define VTG_IRQ_TOP         BIT(1)
65*4882a593Smuzhiyun #define VTG_IRQ_MASK        (VTG_IRQ_TOP | VTG_IRQ_BOTTOM)
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /* Delay introduced by the HDMI in nb of pixel */
68*4882a593Smuzhiyun #define HDMI_DELAY          (5)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun /* Delay introduced by the DVO in nb of pixel */
71*4882a593Smuzhiyun #define DVO_DELAY           (7)
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /* delay introduced by the Arbitrary Waveform Generator in nb of pixels */
74*4882a593Smuzhiyun #define AWG_DELAY_HD        (-9)
75*4882a593Smuzhiyun #define AWG_DELAY_ED        (-8)
76*4882a593Smuzhiyun #define AWG_DELAY_SD        (-7)
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun /*
79*4882a593Smuzhiyun  * STI VTG register offset structure
80*4882a593Smuzhiyun  *
81*4882a593Smuzhiyun  *@h_hd:     stores the VTG_H_HD_x     register offset
82*4882a593Smuzhiyun  *@top_v_vd: stores the VTG_TOP_V_VD_x register offset
83*4882a593Smuzhiyun  *@bot_v_vd: stores the VTG_BOT_V_VD_x register offset
84*4882a593Smuzhiyun  *@top_v_hd: stores the VTG_TOP_V_HD_x register offset
85*4882a593Smuzhiyun  *@bot_v_hd: stores the VTG_BOT_V_HD_x register offset
86*4882a593Smuzhiyun  */
87*4882a593Smuzhiyun struct sti_vtg_regs_offs {
88*4882a593Smuzhiyun 	u32 h_hd;
89*4882a593Smuzhiyun 	u32 top_v_vd;
90*4882a593Smuzhiyun 	u32 bot_v_vd;
91*4882a593Smuzhiyun 	u32 top_v_hd;
92*4882a593Smuzhiyun 	u32 bot_v_hd;
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define VTG_MAX_SYNC_OUTPUT 4
96*4882a593Smuzhiyun static const struct sti_vtg_regs_offs vtg_regs_offs[VTG_MAX_SYNC_OUTPUT] = {
97*4882a593Smuzhiyun 	{ VTG_H_HD_1,
98*4882a593Smuzhiyun 	  VTG_TOP_V_VD_1, VTG_BOT_V_VD_1, VTG_TOP_V_HD_1, VTG_BOT_V_HD_1 },
99*4882a593Smuzhiyun 	{ VTG_H_HD_2,
100*4882a593Smuzhiyun 	  VTG_TOP_V_VD_2, VTG_BOT_V_VD_2, VTG_TOP_V_HD_2, VTG_BOT_V_HD_2 },
101*4882a593Smuzhiyun 	{ VTG_H_HD_3,
102*4882a593Smuzhiyun 	  VTG_TOP_V_VD_3, VTG_BOT_V_VD_3, VTG_TOP_V_HD_3, VTG_BOT_V_HD_3 },
103*4882a593Smuzhiyun 	{ VTG_H_HD_4,
104*4882a593Smuzhiyun 	  VTG_TOP_V_VD_4, VTG_BOT_V_VD_4, VTG_TOP_V_HD_4, VTG_BOT_V_HD_4 }
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /*
108*4882a593Smuzhiyun  * STI VTG synchronisation parameters structure
109*4882a593Smuzhiyun  *
110*4882a593Smuzhiyun  *@hsync: sample number falling and rising edge
111*4882a593Smuzhiyun  *@vsync_line_top: vertical top field line number falling and rising edge
112*4882a593Smuzhiyun  *@vsync_line_bot: vertical bottom field line number falling and rising edge
113*4882a593Smuzhiyun  *@vsync_off_top: vertical top field sample number rising and falling edge
114*4882a593Smuzhiyun  *@vsync_off_bot: vertical bottom field sample number rising and falling edge
115*4882a593Smuzhiyun  */
116*4882a593Smuzhiyun struct sti_vtg_sync_params {
117*4882a593Smuzhiyun 	u32 hsync;
118*4882a593Smuzhiyun 	u32 vsync_line_top;
119*4882a593Smuzhiyun 	u32 vsync_line_bot;
120*4882a593Smuzhiyun 	u32 vsync_off_top;
121*4882a593Smuzhiyun 	u32 vsync_off_bot;
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /*
125*4882a593Smuzhiyun  * STI VTG structure
126*4882a593Smuzhiyun  *
127*4882a593Smuzhiyun  * @regs: register mapping
128*4882a593Smuzhiyun  * @sync_params: synchronisation parameters used to generate timings
129*4882a593Smuzhiyun  * @irq: VTG irq
130*4882a593Smuzhiyun  * @irq_status: store the IRQ status value
131*4882a593Smuzhiyun  * @notifier_list: notifier callback
132*4882a593Smuzhiyun  * @crtc: the CRTC for vblank event
133*4882a593Smuzhiyun  */
134*4882a593Smuzhiyun struct sti_vtg {
135*4882a593Smuzhiyun 	void __iomem *regs;
136*4882a593Smuzhiyun 	struct sti_vtg_sync_params sync_params[VTG_MAX_SYNC_OUTPUT];
137*4882a593Smuzhiyun 	int irq;
138*4882a593Smuzhiyun 	u32 irq_status;
139*4882a593Smuzhiyun 	struct raw_notifier_head notifier_list;
140*4882a593Smuzhiyun 	struct drm_crtc *crtc;
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun 
of_vtg_find(struct device_node * np)143*4882a593Smuzhiyun struct sti_vtg *of_vtg_find(struct device_node *np)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	struct platform_device *pdev;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	pdev = of_find_device_by_node(np);
148*4882a593Smuzhiyun 	if (!pdev)
149*4882a593Smuzhiyun 		return NULL;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	return (struct sti_vtg *)platform_get_drvdata(pdev);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
vtg_reset(struct sti_vtg * vtg)154*4882a593Smuzhiyun static void vtg_reset(struct sti_vtg *vtg)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	writel(1, vtg->regs + VTG_DRST_AUTOC);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
vtg_set_output_window(void __iomem * regs,const struct drm_display_mode * mode)159*4882a593Smuzhiyun static void vtg_set_output_window(void __iomem *regs,
160*4882a593Smuzhiyun 				  const struct drm_display_mode *mode)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	u32 video_top_field_start;
163*4882a593Smuzhiyun 	u32 video_top_field_stop;
164*4882a593Smuzhiyun 	u32 video_bottom_field_start;
165*4882a593Smuzhiyun 	u32 video_bottom_field_stop;
166*4882a593Smuzhiyun 	u32 xstart = sti_vtg_get_pixel_number(*mode, 0);
167*4882a593Smuzhiyun 	u32 ystart = sti_vtg_get_line_number(*mode, 0);
168*4882a593Smuzhiyun 	u32 xstop = sti_vtg_get_pixel_number(*mode, mode->hdisplay - 1);
169*4882a593Smuzhiyun 	u32 ystop = sti_vtg_get_line_number(*mode, mode->vdisplay - 1);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	/* Set output window to fit the display mode selected */
172*4882a593Smuzhiyun 	video_top_field_start = (ystart << 16) | xstart;
173*4882a593Smuzhiyun 	video_top_field_stop = (ystop << 16) | xstop;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	/* Only progressive supported for now */
176*4882a593Smuzhiyun 	video_bottom_field_start = video_top_field_start;
177*4882a593Smuzhiyun 	video_bottom_field_stop = video_top_field_stop;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	writel(video_top_field_start, regs + VTG_VID_TFO);
180*4882a593Smuzhiyun 	writel(video_top_field_stop, regs + VTG_VID_TFS);
181*4882a593Smuzhiyun 	writel(video_bottom_field_start, regs + VTG_VID_BFO);
182*4882a593Smuzhiyun 	writel(video_bottom_field_stop, regs + VTG_VID_BFS);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
vtg_set_hsync_vsync_pos(struct sti_vtg_sync_params * sync,int delay,const struct drm_display_mode * mode)185*4882a593Smuzhiyun static void vtg_set_hsync_vsync_pos(struct sti_vtg_sync_params *sync,
186*4882a593Smuzhiyun 				    int delay,
187*4882a593Smuzhiyun 				    const struct drm_display_mode *mode)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	long clocksperline, start, stop;
190*4882a593Smuzhiyun 	u32 risesync_top, fallsync_top;
191*4882a593Smuzhiyun 	u32 risesync_offs_top, fallsync_offs_top;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	clocksperline = mode->htotal;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/* Get the hsync position */
196*4882a593Smuzhiyun 	start = 0;
197*4882a593Smuzhiyun 	stop = mode->hsync_end - mode->hsync_start;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	start += delay;
200*4882a593Smuzhiyun 	stop  += delay;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	if (start < 0)
203*4882a593Smuzhiyun 		start += clocksperline;
204*4882a593Smuzhiyun 	else if (start >= clocksperline)
205*4882a593Smuzhiyun 		start -= clocksperline;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	if (stop < 0)
208*4882a593Smuzhiyun 		stop += clocksperline;
209*4882a593Smuzhiyun 	else if (stop >= clocksperline)
210*4882a593Smuzhiyun 		stop -= clocksperline;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	sync->hsync = (stop << 16) | start;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	/* Get the vsync position */
215*4882a593Smuzhiyun 	if (delay >= 0) {
216*4882a593Smuzhiyun 		risesync_top = 1;
217*4882a593Smuzhiyun 		fallsync_top = risesync_top;
218*4882a593Smuzhiyun 		fallsync_top += mode->vsync_end - mode->vsync_start;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 		fallsync_offs_top = (u32)delay;
221*4882a593Smuzhiyun 		risesync_offs_top = (u32)delay;
222*4882a593Smuzhiyun 	} else {
223*4882a593Smuzhiyun 		risesync_top = mode->vtotal;
224*4882a593Smuzhiyun 		fallsync_top = mode->vsync_end - mode->vsync_start;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 		fallsync_offs_top = clocksperline + delay;
227*4882a593Smuzhiyun 		risesync_offs_top = clocksperline + delay;
228*4882a593Smuzhiyun 	}
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	sync->vsync_line_top = (fallsync_top << 16) | risesync_top;
231*4882a593Smuzhiyun 	sync->vsync_off_top = (fallsync_offs_top << 16) | risesync_offs_top;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	/* Only progressive supported for now */
234*4882a593Smuzhiyun 	sync->vsync_line_bot = sync->vsync_line_top;
235*4882a593Smuzhiyun 	sync->vsync_off_bot = sync->vsync_off_top;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
vtg_set_mode(struct sti_vtg * vtg,int type,struct sti_vtg_sync_params * sync,const struct drm_display_mode * mode)238*4882a593Smuzhiyun static void vtg_set_mode(struct sti_vtg *vtg,
239*4882a593Smuzhiyun 			 int type,
240*4882a593Smuzhiyun 			 struct sti_vtg_sync_params *sync,
241*4882a593Smuzhiyun 			 const struct drm_display_mode *mode)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	unsigned int i;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	/* Set the number of clock cycles per line */
246*4882a593Smuzhiyun 	writel(mode->htotal, vtg->regs + VTG_CLKLN);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	/* Set Half Line Per Field (only progressive supported for now) */
249*4882a593Smuzhiyun 	writel(mode->vtotal * 2, vtg->regs + VTG_HLFLN);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	/* Program output window */
252*4882a593Smuzhiyun 	vtg_set_output_window(vtg->regs, mode);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	/* Set hsync and vsync position for HDMI */
255*4882a593Smuzhiyun 	vtg_set_hsync_vsync_pos(&sync[VTG_SYNC_ID_HDMI - 1], HDMI_DELAY, mode);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	/* Set hsync and vsync position for HD DCS */
258*4882a593Smuzhiyun 	vtg_set_hsync_vsync_pos(&sync[VTG_SYNC_ID_HDDCS - 1], 0, mode);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	/* Set hsync and vsync position for HDF */
261*4882a593Smuzhiyun 	vtg_set_hsync_vsync_pos(&sync[VTG_SYNC_ID_HDF - 1], AWG_DELAY_HD, mode);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	/* Set hsync and vsync position for DVO */
264*4882a593Smuzhiyun 	vtg_set_hsync_vsync_pos(&sync[VTG_SYNC_ID_DVO - 1], DVO_DELAY, mode);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	/* Progam the syncs outputs */
267*4882a593Smuzhiyun 	for (i = 0; i < VTG_MAX_SYNC_OUTPUT ; i++) {
268*4882a593Smuzhiyun 		writel(sync[i].hsync,
269*4882a593Smuzhiyun 		       vtg->regs + vtg_regs_offs[i].h_hd);
270*4882a593Smuzhiyun 		writel(sync[i].vsync_line_top,
271*4882a593Smuzhiyun 		       vtg->regs + vtg_regs_offs[i].top_v_vd);
272*4882a593Smuzhiyun 		writel(sync[i].vsync_line_bot,
273*4882a593Smuzhiyun 		       vtg->regs + vtg_regs_offs[i].bot_v_vd);
274*4882a593Smuzhiyun 		writel(sync[i].vsync_off_top,
275*4882a593Smuzhiyun 		       vtg->regs + vtg_regs_offs[i].top_v_hd);
276*4882a593Smuzhiyun 		writel(sync[i].vsync_off_bot,
277*4882a593Smuzhiyun 		       vtg->regs + vtg_regs_offs[i].bot_v_hd);
278*4882a593Smuzhiyun 	}
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	/* mode */
281*4882a593Smuzhiyun 	writel(type, vtg->regs + VTG_MODE);
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
vtg_enable_irq(struct sti_vtg * vtg)284*4882a593Smuzhiyun static void vtg_enable_irq(struct sti_vtg *vtg)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	/* clear interrupt status and mask */
287*4882a593Smuzhiyun 	writel(0xFFFF, vtg->regs + VTG_HOST_ITS_BCLR);
288*4882a593Smuzhiyun 	writel(0xFFFF, vtg->regs + VTG_HOST_ITM_BCLR);
289*4882a593Smuzhiyun 	writel(VTG_IRQ_MASK, vtg->regs + VTG_HOST_ITM_BSET);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun 
sti_vtg_set_config(struct sti_vtg * vtg,const struct drm_display_mode * mode)292*4882a593Smuzhiyun void sti_vtg_set_config(struct sti_vtg *vtg,
293*4882a593Smuzhiyun 		const struct drm_display_mode *mode)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	/* write configuration */
296*4882a593Smuzhiyun 	vtg_set_mode(vtg, VTG_MODE_MASTER, vtg->sync_params, mode);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	vtg_reset(vtg);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	vtg_enable_irq(vtg);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun /**
304*4882a593Smuzhiyun  * sti_vtg_get_line_number
305*4882a593Smuzhiyun  *
306*4882a593Smuzhiyun  * @mode: display mode to be used
307*4882a593Smuzhiyun  * @y:    line
308*4882a593Smuzhiyun  *
309*4882a593Smuzhiyun  * Return the line number according to the display mode taking
310*4882a593Smuzhiyun  * into account the Sync and Back Porch information.
311*4882a593Smuzhiyun  * Video frame line numbers start at 1, y starts at 0.
312*4882a593Smuzhiyun  * In interlaced modes the start line is the field line number of the odd
313*4882a593Smuzhiyun  * field, but y is still defined as a progressive frame.
314*4882a593Smuzhiyun  */
sti_vtg_get_line_number(struct drm_display_mode mode,int y)315*4882a593Smuzhiyun u32 sti_vtg_get_line_number(struct drm_display_mode mode, int y)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	u32 start_line = mode.vtotal - mode.vsync_start + 1;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	if (mode.flags & DRM_MODE_FLAG_INTERLACE)
320*4882a593Smuzhiyun 		start_line *= 2;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	return start_line + y;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun /**
326*4882a593Smuzhiyun  * sti_vtg_get_pixel_number
327*4882a593Smuzhiyun  *
328*4882a593Smuzhiyun  * @mode: display mode to be used
329*4882a593Smuzhiyun  * @x:    row
330*4882a593Smuzhiyun  *
331*4882a593Smuzhiyun  * Return the pixel number according to the display mode taking
332*4882a593Smuzhiyun  * into account the Sync and Back Porch information.
333*4882a593Smuzhiyun  * Pixels are counted from 0.
334*4882a593Smuzhiyun  */
sti_vtg_get_pixel_number(struct drm_display_mode mode,int x)335*4882a593Smuzhiyun u32 sti_vtg_get_pixel_number(struct drm_display_mode mode, int x)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	return mode.htotal - mode.hsync_start + x;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
sti_vtg_register_client(struct sti_vtg * vtg,struct notifier_block * nb,struct drm_crtc * crtc)340*4882a593Smuzhiyun int sti_vtg_register_client(struct sti_vtg *vtg, struct notifier_block *nb,
341*4882a593Smuzhiyun 			    struct drm_crtc *crtc)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	vtg->crtc = crtc;
344*4882a593Smuzhiyun 	return raw_notifier_chain_register(&vtg->notifier_list, nb);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
sti_vtg_unregister_client(struct sti_vtg * vtg,struct notifier_block * nb)347*4882a593Smuzhiyun int sti_vtg_unregister_client(struct sti_vtg *vtg, struct notifier_block *nb)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun 	return raw_notifier_chain_unregister(&vtg->notifier_list, nb);
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun 
vtg_irq_thread(int irq,void * arg)352*4882a593Smuzhiyun static irqreturn_t vtg_irq_thread(int irq, void *arg)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun 	struct sti_vtg *vtg = arg;
355*4882a593Smuzhiyun 	u32 event;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	event = (vtg->irq_status & VTG_IRQ_TOP) ?
358*4882a593Smuzhiyun 		VTG_TOP_FIELD_EVENT : VTG_BOTTOM_FIELD_EVENT;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	raw_notifier_call_chain(&vtg->notifier_list, event, vtg->crtc);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	return IRQ_HANDLED;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun 
vtg_irq(int irq,void * arg)365*4882a593Smuzhiyun static irqreturn_t vtg_irq(int irq, void *arg)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	struct sti_vtg *vtg = arg;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	vtg->irq_status = readl(vtg->regs + VTG_HOST_ITS);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	writel(vtg->irq_status, vtg->regs + VTG_HOST_ITS_BCLR);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	/* force sync bus write */
374*4882a593Smuzhiyun 	readl(vtg->regs + VTG_HOST_ITS);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	return IRQ_WAKE_THREAD;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun 
vtg_probe(struct platform_device * pdev)379*4882a593Smuzhiyun static int vtg_probe(struct platform_device *pdev)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
382*4882a593Smuzhiyun 	struct sti_vtg *vtg;
383*4882a593Smuzhiyun 	struct resource *res;
384*4882a593Smuzhiyun 	int ret;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	vtg = devm_kzalloc(dev, sizeof(*vtg), GFP_KERNEL);
387*4882a593Smuzhiyun 	if (!vtg)
388*4882a593Smuzhiyun 		return -ENOMEM;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	/* Get Memory ressources */
391*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
392*4882a593Smuzhiyun 	if (!res) {
393*4882a593Smuzhiyun 		DRM_ERROR("Get memory resource failed\n");
394*4882a593Smuzhiyun 		return -ENOMEM;
395*4882a593Smuzhiyun 	}
396*4882a593Smuzhiyun 	vtg->regs = devm_ioremap(dev, res->start, resource_size(res));
397*4882a593Smuzhiyun 	if (!vtg->regs) {
398*4882a593Smuzhiyun 		DRM_ERROR("failed to remap I/O memory\n");
399*4882a593Smuzhiyun 		return -ENOMEM;
400*4882a593Smuzhiyun 	}
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	vtg->irq = platform_get_irq(pdev, 0);
403*4882a593Smuzhiyun 	if (vtg->irq < 0) {
404*4882a593Smuzhiyun 		DRM_ERROR("Failed to get VTG interrupt\n");
405*4882a593Smuzhiyun 		return vtg->irq;
406*4882a593Smuzhiyun 	}
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	RAW_INIT_NOTIFIER_HEAD(&vtg->notifier_list);
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	ret = devm_request_threaded_irq(dev, vtg->irq, vtg_irq,
411*4882a593Smuzhiyun 					vtg_irq_thread, IRQF_ONESHOT,
412*4882a593Smuzhiyun 					dev_name(dev), vtg);
413*4882a593Smuzhiyun 	if (ret < 0) {
414*4882a593Smuzhiyun 		DRM_ERROR("Failed to register VTG interrupt\n");
415*4882a593Smuzhiyun 		return ret;
416*4882a593Smuzhiyun 	}
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	platform_set_drvdata(pdev, vtg);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	DRM_INFO("%s %s\n", __func__, dev_name(dev));
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	return 0;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun static const struct of_device_id vtg_of_match[] = {
426*4882a593Smuzhiyun 	{ .compatible = "st,vtg", },
427*4882a593Smuzhiyun 	{ /* sentinel */ }
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, vtg_of_match);
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun struct platform_driver sti_vtg_driver = {
432*4882a593Smuzhiyun 	.driver = {
433*4882a593Smuzhiyun 		.name = "sti-vtg",
434*4882a593Smuzhiyun 		.owner = THIS_MODULE,
435*4882a593Smuzhiyun 		.of_match_table = vtg_of_match,
436*4882a593Smuzhiyun 	},
437*4882a593Smuzhiyun 	.probe	= vtg_probe,
438*4882a593Smuzhiyun };
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun MODULE_AUTHOR("Benjamin Gaignard <benjamin.gaignard@st.com>");
441*4882a593Smuzhiyun MODULE_DESCRIPTION("STMicroelectronics SoC DRM driver");
442*4882a593Smuzhiyun MODULE_LICENSE("GPL");
443