xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/sti/sti_mixer.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) STMicroelectronics SA 2014
4*4882a593Smuzhiyun  * Authors: Benjamin Gaignard <benjamin.gaignard@st.com>
5*4882a593Smuzhiyun  *          Fabien Dessenne <fabien.dessenne@st.com>
6*4882a593Smuzhiyun  *          for STMicroelectronics.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/moduleparam.h>
10*4882a593Smuzhiyun #include <linux/seq_file.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <drm/drm_print.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "sti_compositor.h"
15*4882a593Smuzhiyun #include "sti_mixer.h"
16*4882a593Smuzhiyun #include "sti_vtg.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /* Module parameter to set the background color of the mixer */
19*4882a593Smuzhiyun static unsigned int bkg_color = 0x000000;
20*4882a593Smuzhiyun MODULE_PARM_DESC(bkgcolor, "Value of the background color 0xRRGGBB");
21*4882a593Smuzhiyun module_param_named(bkgcolor, bkg_color, int, 0644);
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* regs offset */
24*4882a593Smuzhiyun #define GAM_MIXER_CTL      0x00
25*4882a593Smuzhiyun #define GAM_MIXER_BKC      0x04
26*4882a593Smuzhiyun #define GAM_MIXER_BCO      0x0C
27*4882a593Smuzhiyun #define GAM_MIXER_BCS      0x10
28*4882a593Smuzhiyun #define GAM_MIXER_AVO      0x28
29*4882a593Smuzhiyun #define GAM_MIXER_AVS      0x2C
30*4882a593Smuzhiyun #define GAM_MIXER_CRB      0x34
31*4882a593Smuzhiyun #define GAM_MIXER_ACT      0x38
32*4882a593Smuzhiyun #define GAM_MIXER_MBP      0x3C
33*4882a593Smuzhiyun #define GAM_MIXER_MX0      0x80
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /* id for depth of CRB reg */
36*4882a593Smuzhiyun #define GAM_DEPTH_VID0_ID  1
37*4882a593Smuzhiyun #define GAM_DEPTH_VID1_ID  2
38*4882a593Smuzhiyun #define GAM_DEPTH_GDP0_ID  3
39*4882a593Smuzhiyun #define GAM_DEPTH_GDP1_ID  4
40*4882a593Smuzhiyun #define GAM_DEPTH_GDP2_ID  5
41*4882a593Smuzhiyun #define GAM_DEPTH_GDP3_ID  6
42*4882a593Smuzhiyun #define GAM_DEPTH_MASK_ID  7
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* mask in CTL reg */
45*4882a593Smuzhiyun #define GAM_CTL_BACK_MASK  BIT(0)
46*4882a593Smuzhiyun #define GAM_CTL_VID0_MASK  BIT(1)
47*4882a593Smuzhiyun #define GAM_CTL_VID1_MASK  BIT(2)
48*4882a593Smuzhiyun #define GAM_CTL_GDP0_MASK  BIT(3)
49*4882a593Smuzhiyun #define GAM_CTL_GDP1_MASK  BIT(4)
50*4882a593Smuzhiyun #define GAM_CTL_GDP2_MASK  BIT(5)
51*4882a593Smuzhiyun #define GAM_CTL_GDP3_MASK  BIT(6)
52*4882a593Smuzhiyun #define GAM_CTL_CURSOR_MASK BIT(9)
53*4882a593Smuzhiyun 
sti_mixer_to_str(struct sti_mixer * mixer)54*4882a593Smuzhiyun const char *sti_mixer_to_str(struct sti_mixer *mixer)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	switch (mixer->id) {
57*4882a593Smuzhiyun 	case STI_MIXER_MAIN:
58*4882a593Smuzhiyun 		return "MAIN_MIXER";
59*4882a593Smuzhiyun 	case STI_MIXER_AUX:
60*4882a593Smuzhiyun 		return "AUX_MIXER";
61*4882a593Smuzhiyun 	default:
62*4882a593Smuzhiyun 		return "<UNKNOWN MIXER>";
63*4882a593Smuzhiyun 	}
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun 
sti_mixer_reg_read(struct sti_mixer * mixer,u32 reg_id)66*4882a593Smuzhiyun static inline u32 sti_mixer_reg_read(struct sti_mixer *mixer, u32 reg_id)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	return readl(mixer->regs + reg_id);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
sti_mixer_reg_write(struct sti_mixer * mixer,u32 reg_id,u32 val)71*4882a593Smuzhiyun static inline void sti_mixer_reg_write(struct sti_mixer *mixer,
72*4882a593Smuzhiyun 				       u32 reg_id, u32 val)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	writel(val, mixer->regs + reg_id);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define DBGFS_DUMP(reg) seq_printf(s, "\n  %-25s 0x%08X", #reg, \
78*4882a593Smuzhiyun 				   sti_mixer_reg_read(mixer, reg))
79*4882a593Smuzhiyun 
mixer_dbg_ctl(struct seq_file * s,int val)80*4882a593Smuzhiyun static void mixer_dbg_ctl(struct seq_file *s, int val)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	unsigned int i;
83*4882a593Smuzhiyun 	int count = 0;
84*4882a593Smuzhiyun 	char *const disp_layer[] = {"BKG", "VID0", "VID1", "GDP0",
85*4882a593Smuzhiyun 				    "GDP1", "GDP2", "GDP3"};
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	seq_puts(s, "\tEnabled: ");
88*4882a593Smuzhiyun 	for (i = 0; i < 7; i++) {
89*4882a593Smuzhiyun 		if (val & 1) {
90*4882a593Smuzhiyun 			seq_printf(s, "%s ", disp_layer[i]);
91*4882a593Smuzhiyun 			count++;
92*4882a593Smuzhiyun 		}
93*4882a593Smuzhiyun 		val = val >> 1;
94*4882a593Smuzhiyun 	}
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	val = val >> 2;
97*4882a593Smuzhiyun 	if (val & 1) {
98*4882a593Smuzhiyun 		seq_puts(s, "CURS ");
99*4882a593Smuzhiyun 		count++;
100*4882a593Smuzhiyun 	}
101*4882a593Smuzhiyun 	if (!count)
102*4882a593Smuzhiyun 		seq_puts(s, "Nothing");
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
mixer_dbg_crb(struct seq_file * s,int val)105*4882a593Smuzhiyun static void mixer_dbg_crb(struct seq_file *s, int val)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	int i;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	seq_puts(s, "\tDepth: ");
110*4882a593Smuzhiyun 	for (i = 0; i < GAM_MIXER_NB_DEPTH_LEVEL; i++) {
111*4882a593Smuzhiyun 		switch (val & GAM_DEPTH_MASK_ID) {
112*4882a593Smuzhiyun 		case GAM_DEPTH_VID0_ID:
113*4882a593Smuzhiyun 			seq_puts(s, "VID0");
114*4882a593Smuzhiyun 			break;
115*4882a593Smuzhiyun 		case GAM_DEPTH_VID1_ID:
116*4882a593Smuzhiyun 			seq_puts(s, "VID1");
117*4882a593Smuzhiyun 			break;
118*4882a593Smuzhiyun 		case GAM_DEPTH_GDP0_ID:
119*4882a593Smuzhiyun 			seq_puts(s, "GDP0");
120*4882a593Smuzhiyun 			break;
121*4882a593Smuzhiyun 		case GAM_DEPTH_GDP1_ID:
122*4882a593Smuzhiyun 			seq_puts(s, "GDP1");
123*4882a593Smuzhiyun 			break;
124*4882a593Smuzhiyun 		case GAM_DEPTH_GDP2_ID:
125*4882a593Smuzhiyun 			seq_puts(s, "GDP2");
126*4882a593Smuzhiyun 			break;
127*4882a593Smuzhiyun 		case GAM_DEPTH_GDP3_ID:
128*4882a593Smuzhiyun 			seq_puts(s, "GDP3");
129*4882a593Smuzhiyun 			break;
130*4882a593Smuzhiyun 		default:
131*4882a593Smuzhiyun 			seq_puts(s, "---");
132*4882a593Smuzhiyun 		}
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 		if (i < GAM_MIXER_NB_DEPTH_LEVEL - 1)
135*4882a593Smuzhiyun 			seq_puts(s, " < ");
136*4882a593Smuzhiyun 		val = val >> 3;
137*4882a593Smuzhiyun 	}
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
mixer_dbg_mxn(struct seq_file * s,void * addr)140*4882a593Smuzhiyun static void mixer_dbg_mxn(struct seq_file *s, void *addr)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	int i;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	for (i = 1; i < 8; i++)
145*4882a593Smuzhiyun 		seq_printf(s, "-0x%08X", (int)readl(addr + i * 4));
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
mixer_dbg_show(struct seq_file * s,void * arg)148*4882a593Smuzhiyun static int mixer_dbg_show(struct seq_file *s, void *arg)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	struct drm_info_node *node = s->private;
151*4882a593Smuzhiyun 	struct sti_mixer *mixer = (struct sti_mixer *)node->info_ent->data;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	seq_printf(s, "%s: (vaddr = 0x%p)",
154*4882a593Smuzhiyun 		   sti_mixer_to_str(mixer), mixer->regs);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	DBGFS_DUMP(GAM_MIXER_CTL);
157*4882a593Smuzhiyun 	mixer_dbg_ctl(s, sti_mixer_reg_read(mixer, GAM_MIXER_CTL));
158*4882a593Smuzhiyun 	DBGFS_DUMP(GAM_MIXER_BKC);
159*4882a593Smuzhiyun 	DBGFS_DUMP(GAM_MIXER_BCO);
160*4882a593Smuzhiyun 	DBGFS_DUMP(GAM_MIXER_BCS);
161*4882a593Smuzhiyun 	DBGFS_DUMP(GAM_MIXER_AVO);
162*4882a593Smuzhiyun 	DBGFS_DUMP(GAM_MIXER_AVS);
163*4882a593Smuzhiyun 	DBGFS_DUMP(GAM_MIXER_CRB);
164*4882a593Smuzhiyun 	mixer_dbg_crb(s, sti_mixer_reg_read(mixer, GAM_MIXER_CRB));
165*4882a593Smuzhiyun 	DBGFS_DUMP(GAM_MIXER_ACT);
166*4882a593Smuzhiyun 	DBGFS_DUMP(GAM_MIXER_MBP);
167*4882a593Smuzhiyun 	DBGFS_DUMP(GAM_MIXER_MX0);
168*4882a593Smuzhiyun 	mixer_dbg_mxn(s, mixer->regs + GAM_MIXER_MX0);
169*4882a593Smuzhiyun 	seq_putc(s, '\n');
170*4882a593Smuzhiyun 	return 0;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun static struct drm_info_list mixer0_debugfs_files[] = {
174*4882a593Smuzhiyun 	{ "mixer_main", mixer_dbg_show, 0, NULL },
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun static struct drm_info_list mixer1_debugfs_files[] = {
178*4882a593Smuzhiyun 	{ "mixer_aux", mixer_dbg_show, 0, NULL },
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun 
sti_mixer_debugfs_init(struct sti_mixer * mixer,struct drm_minor * minor)181*4882a593Smuzhiyun void sti_mixer_debugfs_init(struct sti_mixer *mixer, struct drm_minor *minor)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	unsigned int i;
184*4882a593Smuzhiyun 	struct drm_info_list *mixer_debugfs_files;
185*4882a593Smuzhiyun 	int nb_files;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	switch (mixer->id) {
188*4882a593Smuzhiyun 	case STI_MIXER_MAIN:
189*4882a593Smuzhiyun 		mixer_debugfs_files = mixer0_debugfs_files;
190*4882a593Smuzhiyun 		nb_files = ARRAY_SIZE(mixer0_debugfs_files);
191*4882a593Smuzhiyun 		break;
192*4882a593Smuzhiyun 	case STI_MIXER_AUX:
193*4882a593Smuzhiyun 		mixer_debugfs_files = mixer1_debugfs_files;
194*4882a593Smuzhiyun 		nb_files = ARRAY_SIZE(mixer1_debugfs_files);
195*4882a593Smuzhiyun 		break;
196*4882a593Smuzhiyun 	default:
197*4882a593Smuzhiyun 		return;
198*4882a593Smuzhiyun 	}
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	for (i = 0; i < nb_files; i++)
201*4882a593Smuzhiyun 		mixer_debugfs_files[i].data = mixer;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	drm_debugfs_create_files(mixer_debugfs_files,
204*4882a593Smuzhiyun 				 nb_files,
205*4882a593Smuzhiyun 				 minor->debugfs_root, minor);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
sti_mixer_set_background_status(struct sti_mixer * mixer,bool enable)208*4882a593Smuzhiyun void sti_mixer_set_background_status(struct sti_mixer *mixer, bool enable)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	u32 val = sti_mixer_reg_read(mixer, GAM_MIXER_CTL);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	val &= ~GAM_CTL_BACK_MASK;
213*4882a593Smuzhiyun 	val |= enable;
214*4882a593Smuzhiyun 	sti_mixer_reg_write(mixer, GAM_MIXER_CTL, val);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
sti_mixer_set_background_color(struct sti_mixer * mixer,unsigned int rgb)217*4882a593Smuzhiyun static void sti_mixer_set_background_color(struct sti_mixer *mixer,
218*4882a593Smuzhiyun 					   unsigned int rgb)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	sti_mixer_reg_write(mixer, GAM_MIXER_BKC, rgb);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
sti_mixer_set_background_area(struct sti_mixer * mixer,struct drm_display_mode * mode)223*4882a593Smuzhiyun static void sti_mixer_set_background_area(struct sti_mixer *mixer,
224*4882a593Smuzhiyun 					  struct drm_display_mode *mode)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	u32 ydo, xdo, yds, xds;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	ydo = sti_vtg_get_line_number(*mode, 0);
229*4882a593Smuzhiyun 	yds = sti_vtg_get_line_number(*mode, mode->vdisplay - 1);
230*4882a593Smuzhiyun 	xdo = sti_vtg_get_pixel_number(*mode, 0);
231*4882a593Smuzhiyun 	xds = sti_vtg_get_pixel_number(*mode, mode->hdisplay - 1);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	sti_mixer_reg_write(mixer, GAM_MIXER_BCO, ydo << 16 | xdo);
234*4882a593Smuzhiyun 	sti_mixer_reg_write(mixer, GAM_MIXER_BCS, yds << 16 | xds);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
sti_mixer_set_plane_depth(struct sti_mixer * mixer,struct sti_plane * plane)237*4882a593Smuzhiyun int sti_mixer_set_plane_depth(struct sti_mixer *mixer, struct sti_plane *plane)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	int plane_id, depth = plane->drm_plane.state->normalized_zpos;
240*4882a593Smuzhiyun 	unsigned int i;
241*4882a593Smuzhiyun 	u32 mask, val;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	switch (plane->desc) {
244*4882a593Smuzhiyun 	case STI_GDP_0:
245*4882a593Smuzhiyun 		plane_id = GAM_DEPTH_GDP0_ID;
246*4882a593Smuzhiyun 		break;
247*4882a593Smuzhiyun 	case STI_GDP_1:
248*4882a593Smuzhiyun 		plane_id = GAM_DEPTH_GDP1_ID;
249*4882a593Smuzhiyun 		break;
250*4882a593Smuzhiyun 	case STI_GDP_2:
251*4882a593Smuzhiyun 		plane_id = GAM_DEPTH_GDP2_ID;
252*4882a593Smuzhiyun 		break;
253*4882a593Smuzhiyun 	case STI_GDP_3:
254*4882a593Smuzhiyun 		plane_id = GAM_DEPTH_GDP3_ID;
255*4882a593Smuzhiyun 		break;
256*4882a593Smuzhiyun 	case STI_HQVDP_0:
257*4882a593Smuzhiyun 		plane_id = GAM_DEPTH_VID0_ID;
258*4882a593Smuzhiyun 		break;
259*4882a593Smuzhiyun 	case STI_CURSOR:
260*4882a593Smuzhiyun 		/* no need to set depth for cursor */
261*4882a593Smuzhiyun 		return 0;
262*4882a593Smuzhiyun 	default:
263*4882a593Smuzhiyun 		DRM_ERROR("Unknown plane %d\n", plane->desc);
264*4882a593Smuzhiyun 		return 1;
265*4882a593Smuzhiyun 	}
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	/* Search if a previous depth was already assigned to the plane */
268*4882a593Smuzhiyun 	val = sti_mixer_reg_read(mixer, GAM_MIXER_CRB);
269*4882a593Smuzhiyun 	for (i = 0; i < GAM_MIXER_NB_DEPTH_LEVEL; i++) {
270*4882a593Smuzhiyun 		mask = GAM_DEPTH_MASK_ID << (3 * i);
271*4882a593Smuzhiyun 		if ((val & mask) == plane_id << (3 * i))
272*4882a593Smuzhiyun 			break;
273*4882a593Smuzhiyun 	}
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	mask |= GAM_DEPTH_MASK_ID << (3 * depth);
276*4882a593Smuzhiyun 	plane_id = plane_id << (3 * depth);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("%s %s depth=%d\n", sti_mixer_to_str(mixer),
279*4882a593Smuzhiyun 			 sti_plane_to_str(plane), depth);
280*4882a593Smuzhiyun 	dev_dbg(mixer->dev, "GAM_MIXER_CRB val 0x%x mask 0x%x\n",
281*4882a593Smuzhiyun 		plane_id, mask);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	val &= ~mask;
284*4882a593Smuzhiyun 	val |= plane_id;
285*4882a593Smuzhiyun 	sti_mixer_reg_write(mixer, GAM_MIXER_CRB, val);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	dev_dbg(mixer->dev, "Read GAM_MIXER_CRB 0x%x\n",
288*4882a593Smuzhiyun 		sti_mixer_reg_read(mixer, GAM_MIXER_CRB));
289*4882a593Smuzhiyun 	return 0;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun 
sti_mixer_active_video_area(struct sti_mixer * mixer,struct drm_display_mode * mode)292*4882a593Smuzhiyun int sti_mixer_active_video_area(struct sti_mixer *mixer,
293*4882a593Smuzhiyun 				struct drm_display_mode *mode)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	u32 ydo, xdo, yds, xds;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	ydo = sti_vtg_get_line_number(*mode, 0);
298*4882a593Smuzhiyun 	yds = sti_vtg_get_line_number(*mode, mode->vdisplay - 1);
299*4882a593Smuzhiyun 	xdo = sti_vtg_get_pixel_number(*mode, 0);
300*4882a593Smuzhiyun 	xds = sti_vtg_get_pixel_number(*mode, mode->hdisplay - 1);
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("%s active video area xdo:%d ydo:%d xds:%d yds:%d\n",
303*4882a593Smuzhiyun 			 sti_mixer_to_str(mixer), xdo, ydo, xds, yds);
304*4882a593Smuzhiyun 	sti_mixer_reg_write(mixer, GAM_MIXER_AVO, ydo << 16 | xdo);
305*4882a593Smuzhiyun 	sti_mixer_reg_write(mixer, GAM_MIXER_AVS, yds << 16 | xds);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	sti_mixer_set_background_color(mixer, bkg_color);
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	sti_mixer_set_background_area(mixer, mode);
310*4882a593Smuzhiyun 	sti_mixer_set_background_status(mixer, true);
311*4882a593Smuzhiyun 	return 0;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
sti_mixer_get_plane_mask(struct sti_plane * plane)314*4882a593Smuzhiyun static u32 sti_mixer_get_plane_mask(struct sti_plane *plane)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun 	switch (plane->desc) {
317*4882a593Smuzhiyun 	case STI_BACK:
318*4882a593Smuzhiyun 		return GAM_CTL_BACK_MASK;
319*4882a593Smuzhiyun 	case STI_GDP_0:
320*4882a593Smuzhiyun 		return GAM_CTL_GDP0_MASK;
321*4882a593Smuzhiyun 	case STI_GDP_1:
322*4882a593Smuzhiyun 		return GAM_CTL_GDP1_MASK;
323*4882a593Smuzhiyun 	case STI_GDP_2:
324*4882a593Smuzhiyun 		return GAM_CTL_GDP2_MASK;
325*4882a593Smuzhiyun 	case STI_GDP_3:
326*4882a593Smuzhiyun 		return GAM_CTL_GDP3_MASK;
327*4882a593Smuzhiyun 	case STI_HQVDP_0:
328*4882a593Smuzhiyun 		return GAM_CTL_VID0_MASK;
329*4882a593Smuzhiyun 	case STI_CURSOR:
330*4882a593Smuzhiyun 		return GAM_CTL_CURSOR_MASK;
331*4882a593Smuzhiyun 	default:
332*4882a593Smuzhiyun 		return 0;
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
sti_mixer_set_plane_status(struct sti_mixer * mixer,struct sti_plane * plane,bool status)336*4882a593Smuzhiyun int sti_mixer_set_plane_status(struct sti_mixer *mixer,
337*4882a593Smuzhiyun 			       struct sti_plane *plane, bool status)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun 	u32 mask, val;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("%s %s %s\n", status ? "enable" : "disable",
342*4882a593Smuzhiyun 			 sti_mixer_to_str(mixer), sti_plane_to_str(plane));
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	mask = sti_mixer_get_plane_mask(plane);
345*4882a593Smuzhiyun 	if (!mask) {
346*4882a593Smuzhiyun 		DRM_ERROR("Can't find layer mask\n");
347*4882a593Smuzhiyun 		return -EINVAL;
348*4882a593Smuzhiyun 	}
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	val = sti_mixer_reg_read(mixer, GAM_MIXER_CTL);
351*4882a593Smuzhiyun 	val &= ~mask;
352*4882a593Smuzhiyun 	val |= status ? mask : 0;
353*4882a593Smuzhiyun 	sti_mixer_reg_write(mixer, GAM_MIXER_CTL, val);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	return 0;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
sti_mixer_create(struct device * dev,struct drm_device * drm_dev,int id,void __iomem * baseaddr)358*4882a593Smuzhiyun struct sti_mixer *sti_mixer_create(struct device *dev,
359*4882a593Smuzhiyun 				   struct drm_device *drm_dev,
360*4882a593Smuzhiyun 				   int id,
361*4882a593Smuzhiyun 				   void __iomem *baseaddr)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun 	struct sti_mixer *mixer = devm_kzalloc(dev, sizeof(*mixer), GFP_KERNEL);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	dev_dbg(dev, "%s\n", __func__);
366*4882a593Smuzhiyun 	if (!mixer) {
367*4882a593Smuzhiyun 		DRM_ERROR("Failed to allocated memory for mixer\n");
368*4882a593Smuzhiyun 		return NULL;
369*4882a593Smuzhiyun 	}
370*4882a593Smuzhiyun 	mixer->regs = baseaddr;
371*4882a593Smuzhiyun 	mixer->dev = dev;
372*4882a593Smuzhiyun 	mixer->id = id;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("%s created. Regs=%p\n",
375*4882a593Smuzhiyun 			 sti_mixer_to_str(mixer), mixer->regs);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	return mixer;
378*4882a593Smuzhiyun }
379