1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) STMicroelectronics SA 2014
4*4882a593Smuzhiyun * Authors: Fabien Dessenne <fabien.dessenne@st.com> for STMicroelectronics.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/component.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/dma-mapping.h>
10*4882a593Smuzhiyun #include <linux/firmware.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/reset.h>
14*4882a593Smuzhiyun #include <linux/seq_file.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <drm/drm_atomic.h>
17*4882a593Smuzhiyun #include <drm/drm_device.h>
18*4882a593Smuzhiyun #include <drm/drm_fb_cma_helper.h>
19*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
20*4882a593Smuzhiyun #include <drm/drm_gem_cma_helper.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include "sti_compositor.h"
23*4882a593Smuzhiyun #include "sti_drv.h"
24*4882a593Smuzhiyun #include "sti_hqvdp_lut.h"
25*4882a593Smuzhiyun #include "sti_plane.h"
26*4882a593Smuzhiyun #include "sti_vtg.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* Firmware name */
29*4882a593Smuzhiyun #define HQVDP_FMW_NAME "hqvdp-stih407.bin"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* Regs address */
32*4882a593Smuzhiyun #define HQVDP_DMEM 0x00000000 /* 0x00000000 */
33*4882a593Smuzhiyun #define HQVDP_PMEM 0x00040000 /* 0x00040000 */
34*4882a593Smuzhiyun #define HQVDP_RD_PLUG 0x000E0000 /* 0x000E0000 */
35*4882a593Smuzhiyun #define HQVDP_RD_PLUG_CONTROL (HQVDP_RD_PLUG + 0x1000) /* 0x000E1000 */
36*4882a593Smuzhiyun #define HQVDP_RD_PLUG_PAGE_SIZE (HQVDP_RD_PLUG + 0x1004) /* 0x000E1004 */
37*4882a593Smuzhiyun #define HQVDP_RD_PLUG_MIN_OPC (HQVDP_RD_PLUG + 0x1008) /* 0x000E1008 */
38*4882a593Smuzhiyun #define HQVDP_RD_PLUG_MAX_OPC (HQVDP_RD_PLUG + 0x100C) /* 0x000E100C */
39*4882a593Smuzhiyun #define HQVDP_RD_PLUG_MAX_CHK (HQVDP_RD_PLUG + 0x1010) /* 0x000E1010 */
40*4882a593Smuzhiyun #define HQVDP_RD_PLUG_MAX_MSG (HQVDP_RD_PLUG + 0x1014) /* 0x000E1014 */
41*4882a593Smuzhiyun #define HQVDP_RD_PLUG_MIN_SPACE (HQVDP_RD_PLUG + 0x1018) /* 0x000E1018 */
42*4882a593Smuzhiyun #define HQVDP_WR_PLUG 0x000E2000 /* 0x000E2000 */
43*4882a593Smuzhiyun #define HQVDP_WR_PLUG_CONTROL (HQVDP_WR_PLUG + 0x1000) /* 0x000E3000 */
44*4882a593Smuzhiyun #define HQVDP_WR_PLUG_PAGE_SIZE (HQVDP_WR_PLUG + 0x1004) /* 0x000E3004 */
45*4882a593Smuzhiyun #define HQVDP_WR_PLUG_MIN_OPC (HQVDP_WR_PLUG + 0x1008) /* 0x000E3008 */
46*4882a593Smuzhiyun #define HQVDP_WR_PLUG_MAX_OPC (HQVDP_WR_PLUG + 0x100C) /* 0x000E300C */
47*4882a593Smuzhiyun #define HQVDP_WR_PLUG_MAX_CHK (HQVDP_WR_PLUG + 0x1010) /* 0x000E3010 */
48*4882a593Smuzhiyun #define HQVDP_WR_PLUG_MAX_MSG (HQVDP_WR_PLUG + 0x1014) /* 0x000E3014 */
49*4882a593Smuzhiyun #define HQVDP_WR_PLUG_MIN_SPACE (HQVDP_WR_PLUG + 0x1018) /* 0x000E3018 */
50*4882a593Smuzhiyun #define HQVDP_MBX 0x000E4000 /* 0x000E4000 */
51*4882a593Smuzhiyun #define HQVDP_MBX_IRQ_TO_XP70 (HQVDP_MBX + 0x0000) /* 0x000E4000 */
52*4882a593Smuzhiyun #define HQVDP_MBX_INFO_HOST (HQVDP_MBX + 0x0004) /* 0x000E4004 */
53*4882a593Smuzhiyun #define HQVDP_MBX_IRQ_TO_HOST (HQVDP_MBX + 0x0008) /* 0x000E4008 */
54*4882a593Smuzhiyun #define HQVDP_MBX_INFO_XP70 (HQVDP_MBX + 0x000C) /* 0x000E400C */
55*4882a593Smuzhiyun #define HQVDP_MBX_SW_RESET_CTRL (HQVDP_MBX + 0x0010) /* 0x000E4010 */
56*4882a593Smuzhiyun #define HQVDP_MBX_STARTUP_CTRL1 (HQVDP_MBX + 0x0014) /* 0x000E4014 */
57*4882a593Smuzhiyun #define HQVDP_MBX_STARTUP_CTRL2 (HQVDP_MBX + 0x0018) /* 0x000E4018 */
58*4882a593Smuzhiyun #define HQVDP_MBX_GP_STATUS (HQVDP_MBX + 0x001C) /* 0x000E401C */
59*4882a593Smuzhiyun #define HQVDP_MBX_NEXT_CMD (HQVDP_MBX + 0x0020) /* 0x000E4020 */
60*4882a593Smuzhiyun #define HQVDP_MBX_CURRENT_CMD (HQVDP_MBX + 0x0024) /* 0x000E4024 */
61*4882a593Smuzhiyun #define HQVDP_MBX_SOFT_VSYNC (HQVDP_MBX + 0x0028) /* 0x000E4028 */
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* Plugs config */
64*4882a593Smuzhiyun #define PLUG_CONTROL_ENABLE 0x00000001
65*4882a593Smuzhiyun #define PLUG_PAGE_SIZE_256 0x00000002
66*4882a593Smuzhiyun #define PLUG_MIN_OPC_8 0x00000003
67*4882a593Smuzhiyun #define PLUG_MAX_OPC_64 0x00000006
68*4882a593Smuzhiyun #define PLUG_MAX_CHK_2X 0x00000001
69*4882a593Smuzhiyun #define PLUG_MAX_MSG_1X 0x00000000
70*4882a593Smuzhiyun #define PLUG_MIN_SPACE_1 0x00000000
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* SW reset CTRL */
73*4882a593Smuzhiyun #define SW_RESET_CTRL_FULL BIT(0)
74*4882a593Smuzhiyun #define SW_RESET_CTRL_CORE BIT(1)
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* Startup ctrl 1 */
77*4882a593Smuzhiyun #define STARTUP_CTRL1_RST_DONE BIT(0)
78*4882a593Smuzhiyun #define STARTUP_CTRL1_AUTH_IDLE BIT(2)
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* Startup ctrl 2 */
81*4882a593Smuzhiyun #define STARTUP_CTRL2_FETCH_EN BIT(1)
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* Info xP70 */
84*4882a593Smuzhiyun #define INFO_XP70_FW_READY BIT(15)
85*4882a593Smuzhiyun #define INFO_XP70_FW_PROCESSING BIT(14)
86*4882a593Smuzhiyun #define INFO_XP70_FW_INITQUEUES BIT(13)
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* SOFT_VSYNC */
89*4882a593Smuzhiyun #define SOFT_VSYNC_HW 0x00000000
90*4882a593Smuzhiyun #define SOFT_VSYNC_SW_CMD 0x00000001
91*4882a593Smuzhiyun #define SOFT_VSYNC_SW_CTRL_IRQ 0x00000003
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Reset & boot poll config */
94*4882a593Smuzhiyun #define POLL_MAX_ATTEMPT 50
95*4882a593Smuzhiyun #define POLL_DELAY_MS 20
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun #define SCALE_FACTOR 8192
98*4882a593Smuzhiyun #define SCALE_MAX_FOR_LEG_LUT_F 4096
99*4882a593Smuzhiyun #define SCALE_MAX_FOR_LEG_LUT_E 4915
100*4882a593Smuzhiyun #define SCALE_MAX_FOR_LEG_LUT_D 6654
101*4882a593Smuzhiyun #define SCALE_MAX_FOR_LEG_LUT_C 8192
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun enum sti_hvsrc_orient {
104*4882a593Smuzhiyun HVSRC_HORI,
105*4882a593Smuzhiyun HVSRC_VERT
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* Command structures */
109*4882a593Smuzhiyun struct sti_hqvdp_top {
110*4882a593Smuzhiyun u32 config;
111*4882a593Smuzhiyun u32 mem_format;
112*4882a593Smuzhiyun u32 current_luma;
113*4882a593Smuzhiyun u32 current_enh_luma;
114*4882a593Smuzhiyun u32 current_right_luma;
115*4882a593Smuzhiyun u32 current_enh_right_luma;
116*4882a593Smuzhiyun u32 current_chroma;
117*4882a593Smuzhiyun u32 current_enh_chroma;
118*4882a593Smuzhiyun u32 current_right_chroma;
119*4882a593Smuzhiyun u32 current_enh_right_chroma;
120*4882a593Smuzhiyun u32 output_luma;
121*4882a593Smuzhiyun u32 output_chroma;
122*4882a593Smuzhiyun u32 luma_src_pitch;
123*4882a593Smuzhiyun u32 luma_enh_src_pitch;
124*4882a593Smuzhiyun u32 luma_right_src_pitch;
125*4882a593Smuzhiyun u32 luma_enh_right_src_pitch;
126*4882a593Smuzhiyun u32 chroma_src_pitch;
127*4882a593Smuzhiyun u32 chroma_enh_src_pitch;
128*4882a593Smuzhiyun u32 chroma_right_src_pitch;
129*4882a593Smuzhiyun u32 chroma_enh_right_src_pitch;
130*4882a593Smuzhiyun u32 luma_processed_pitch;
131*4882a593Smuzhiyun u32 chroma_processed_pitch;
132*4882a593Smuzhiyun u32 input_frame_size;
133*4882a593Smuzhiyun u32 input_viewport_ori;
134*4882a593Smuzhiyun u32 input_viewport_ori_right;
135*4882a593Smuzhiyun u32 input_viewport_size;
136*4882a593Smuzhiyun u32 left_view_border_width;
137*4882a593Smuzhiyun u32 right_view_border_width;
138*4882a593Smuzhiyun u32 left_view_3d_offset_width;
139*4882a593Smuzhiyun u32 right_view_3d_offset_width;
140*4882a593Smuzhiyun u32 side_stripe_color;
141*4882a593Smuzhiyun u32 crc_reset_ctrl;
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* Configs for interlaced : no IT, no pass thru, 3 fields */
145*4882a593Smuzhiyun #define TOP_CONFIG_INTER_BTM 0x00000000
146*4882a593Smuzhiyun #define TOP_CONFIG_INTER_TOP 0x00000002
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* Config for progressive : no IT, no pass thru, 3 fields */
149*4882a593Smuzhiyun #define TOP_CONFIG_PROGRESSIVE 0x00000001
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* Default MemFormat: in=420_raster_dual out=444_raster;opaque Mem2Tv mode */
152*4882a593Smuzhiyun #define TOP_MEM_FORMAT_DFLT 0x00018060
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* Min/Max size */
155*4882a593Smuzhiyun #define MAX_WIDTH 0x1FFF
156*4882a593Smuzhiyun #define MAX_HEIGHT 0x0FFF
157*4882a593Smuzhiyun #define MIN_WIDTH 0x0030
158*4882a593Smuzhiyun #define MIN_HEIGHT 0x0010
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun struct sti_hqvdp_vc1re {
161*4882a593Smuzhiyun u32 ctrl_prv_csdi;
162*4882a593Smuzhiyun u32 ctrl_cur_csdi;
163*4882a593Smuzhiyun u32 ctrl_nxt_csdi;
164*4882a593Smuzhiyun u32 ctrl_cur_fmd;
165*4882a593Smuzhiyun u32 ctrl_nxt_fmd;
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun struct sti_hqvdp_fmd {
169*4882a593Smuzhiyun u32 config;
170*4882a593Smuzhiyun u32 viewport_ori;
171*4882a593Smuzhiyun u32 viewport_size;
172*4882a593Smuzhiyun u32 next_next_luma;
173*4882a593Smuzhiyun u32 next_next_right_luma;
174*4882a593Smuzhiyun u32 next_next_next_luma;
175*4882a593Smuzhiyun u32 next_next_next_right_luma;
176*4882a593Smuzhiyun u32 threshold_scd;
177*4882a593Smuzhiyun u32 threshold_rfd;
178*4882a593Smuzhiyun u32 threshold_move;
179*4882a593Smuzhiyun u32 threshold_cfd;
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun struct sti_hqvdp_csdi {
183*4882a593Smuzhiyun u32 config;
184*4882a593Smuzhiyun u32 config2;
185*4882a593Smuzhiyun u32 dcdi_config;
186*4882a593Smuzhiyun u32 prev_luma;
187*4882a593Smuzhiyun u32 prev_enh_luma;
188*4882a593Smuzhiyun u32 prev_right_luma;
189*4882a593Smuzhiyun u32 prev_enh_right_luma;
190*4882a593Smuzhiyun u32 next_luma;
191*4882a593Smuzhiyun u32 next_enh_luma;
192*4882a593Smuzhiyun u32 next_right_luma;
193*4882a593Smuzhiyun u32 next_enh_right_luma;
194*4882a593Smuzhiyun u32 prev_chroma;
195*4882a593Smuzhiyun u32 prev_enh_chroma;
196*4882a593Smuzhiyun u32 prev_right_chroma;
197*4882a593Smuzhiyun u32 prev_enh_right_chroma;
198*4882a593Smuzhiyun u32 next_chroma;
199*4882a593Smuzhiyun u32 next_enh_chroma;
200*4882a593Smuzhiyun u32 next_right_chroma;
201*4882a593Smuzhiyun u32 next_enh_right_chroma;
202*4882a593Smuzhiyun u32 prev_motion;
203*4882a593Smuzhiyun u32 prev_right_motion;
204*4882a593Smuzhiyun u32 cur_motion;
205*4882a593Smuzhiyun u32 cur_right_motion;
206*4882a593Smuzhiyun u32 next_motion;
207*4882a593Smuzhiyun u32 next_right_motion;
208*4882a593Smuzhiyun };
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* Config for progressive: by pass */
211*4882a593Smuzhiyun #define CSDI_CONFIG_PROG 0x00000000
212*4882a593Smuzhiyun /* Config for directional deinterlacing without motion */
213*4882a593Smuzhiyun #define CSDI_CONFIG_INTER_DIR 0x00000016
214*4882a593Smuzhiyun /* Additional configs for fader, blender, motion,... deinterlace algorithms */
215*4882a593Smuzhiyun #define CSDI_CONFIG2_DFLT 0x000001B3
216*4882a593Smuzhiyun #define CSDI_DCDI_CONFIG_DFLT 0x00203803
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun struct sti_hqvdp_hvsrc {
219*4882a593Smuzhiyun u32 hor_panoramic_ctrl;
220*4882a593Smuzhiyun u32 output_picture_size;
221*4882a593Smuzhiyun u32 init_horizontal;
222*4882a593Smuzhiyun u32 init_vertical;
223*4882a593Smuzhiyun u32 param_ctrl;
224*4882a593Smuzhiyun u32 yh_coef[NB_COEF];
225*4882a593Smuzhiyun u32 ch_coef[NB_COEF];
226*4882a593Smuzhiyun u32 yv_coef[NB_COEF];
227*4882a593Smuzhiyun u32 cv_coef[NB_COEF];
228*4882a593Smuzhiyun u32 hori_shift;
229*4882a593Smuzhiyun u32 vert_shift;
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /* Default ParamCtrl: all controls enabled */
233*4882a593Smuzhiyun #define HVSRC_PARAM_CTRL_DFLT 0xFFFFFFFF
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun struct sti_hqvdp_iqi {
236*4882a593Smuzhiyun u32 config;
237*4882a593Smuzhiyun u32 demo_wind_size;
238*4882a593Smuzhiyun u32 pk_config;
239*4882a593Smuzhiyun u32 coeff0_coeff1;
240*4882a593Smuzhiyun u32 coeff2_coeff3;
241*4882a593Smuzhiyun u32 coeff4;
242*4882a593Smuzhiyun u32 pk_lut;
243*4882a593Smuzhiyun u32 pk_gain;
244*4882a593Smuzhiyun u32 pk_coring_level;
245*4882a593Smuzhiyun u32 cti_config;
246*4882a593Smuzhiyun u32 le_config;
247*4882a593Smuzhiyun u32 le_lut[64];
248*4882a593Smuzhiyun u32 con_bri;
249*4882a593Smuzhiyun u32 sat_gain;
250*4882a593Smuzhiyun u32 pxf_conf;
251*4882a593Smuzhiyun u32 default_color;
252*4882a593Smuzhiyun };
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* Default Config : IQI bypassed */
255*4882a593Smuzhiyun #define IQI_CONFIG_DFLT 0x00000001
256*4882a593Smuzhiyun /* Default Contrast & Brightness gain = 256 */
257*4882a593Smuzhiyun #define IQI_CON_BRI_DFLT 0x00000100
258*4882a593Smuzhiyun /* Default Saturation gain = 256 */
259*4882a593Smuzhiyun #define IQI_SAT_GAIN_DFLT 0x00000100
260*4882a593Smuzhiyun /* Default PxfConf : P2I bypassed */
261*4882a593Smuzhiyun #define IQI_PXF_CONF_DFLT 0x00000001
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun struct sti_hqvdp_top_status {
264*4882a593Smuzhiyun u32 processing_time;
265*4882a593Smuzhiyun u32 input_y_crc;
266*4882a593Smuzhiyun u32 input_uv_crc;
267*4882a593Smuzhiyun };
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun struct sti_hqvdp_fmd_status {
270*4882a593Smuzhiyun u32 fmd_repeat_move_status;
271*4882a593Smuzhiyun u32 fmd_scene_count_status;
272*4882a593Smuzhiyun u32 cfd_sum;
273*4882a593Smuzhiyun u32 field_sum;
274*4882a593Smuzhiyun u32 next_y_fmd_crc;
275*4882a593Smuzhiyun u32 next_next_y_fmd_crc;
276*4882a593Smuzhiyun u32 next_next_next_y_fmd_crc;
277*4882a593Smuzhiyun };
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun struct sti_hqvdp_csdi_status {
280*4882a593Smuzhiyun u32 prev_y_csdi_crc;
281*4882a593Smuzhiyun u32 cur_y_csdi_crc;
282*4882a593Smuzhiyun u32 next_y_csdi_crc;
283*4882a593Smuzhiyun u32 prev_uv_csdi_crc;
284*4882a593Smuzhiyun u32 cur_uv_csdi_crc;
285*4882a593Smuzhiyun u32 next_uv_csdi_crc;
286*4882a593Smuzhiyun u32 y_csdi_crc;
287*4882a593Smuzhiyun u32 uv_csdi_crc;
288*4882a593Smuzhiyun u32 uv_cup_crc;
289*4882a593Smuzhiyun u32 mot_csdi_crc;
290*4882a593Smuzhiyun u32 mot_cur_csdi_crc;
291*4882a593Smuzhiyun u32 mot_prev_csdi_crc;
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun struct sti_hqvdp_hvsrc_status {
295*4882a593Smuzhiyun u32 y_hvsrc_crc;
296*4882a593Smuzhiyun u32 u_hvsrc_crc;
297*4882a593Smuzhiyun u32 v_hvsrc_crc;
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun struct sti_hqvdp_iqi_status {
301*4882a593Smuzhiyun u32 pxf_it_status;
302*4882a593Smuzhiyun u32 y_iqi_crc;
303*4882a593Smuzhiyun u32 u_iqi_crc;
304*4882a593Smuzhiyun u32 v_iqi_crc;
305*4882a593Smuzhiyun };
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /* Main commands. We use 2 commands one being processed by the firmware, one
308*4882a593Smuzhiyun * ready to be fetched upon next Vsync*/
309*4882a593Smuzhiyun #define NB_VDP_CMD 2
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun struct sti_hqvdp_cmd {
312*4882a593Smuzhiyun struct sti_hqvdp_top top;
313*4882a593Smuzhiyun struct sti_hqvdp_vc1re vc1re;
314*4882a593Smuzhiyun struct sti_hqvdp_fmd fmd;
315*4882a593Smuzhiyun struct sti_hqvdp_csdi csdi;
316*4882a593Smuzhiyun struct sti_hqvdp_hvsrc hvsrc;
317*4882a593Smuzhiyun struct sti_hqvdp_iqi iqi;
318*4882a593Smuzhiyun struct sti_hqvdp_top_status top_status;
319*4882a593Smuzhiyun struct sti_hqvdp_fmd_status fmd_status;
320*4882a593Smuzhiyun struct sti_hqvdp_csdi_status csdi_status;
321*4882a593Smuzhiyun struct sti_hqvdp_hvsrc_status hvsrc_status;
322*4882a593Smuzhiyun struct sti_hqvdp_iqi_status iqi_status;
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /*
326*4882a593Smuzhiyun * STI HQVDP structure
327*4882a593Smuzhiyun *
328*4882a593Smuzhiyun * @dev: driver device
329*4882a593Smuzhiyun * @drm_dev: the drm device
330*4882a593Smuzhiyun * @regs: registers
331*4882a593Smuzhiyun * @plane: plane structure for hqvdp it self
332*4882a593Smuzhiyun * @clk: IP clock
333*4882a593Smuzhiyun * @clk_pix_main: pix main clock
334*4882a593Smuzhiyun * @reset: reset control
335*4882a593Smuzhiyun * @vtg_nb: notifier to handle VTG Vsync
336*4882a593Smuzhiyun * @btm_field_pending: is there any bottom field (interlaced frame) to display
337*4882a593Smuzhiyun * @hqvdp_cmd: buffer of commands
338*4882a593Smuzhiyun * @hqvdp_cmd_paddr: physical address of hqvdp_cmd
339*4882a593Smuzhiyun * @vtg: vtg for main data path
340*4882a593Smuzhiyun * @xp70_initialized: true if xp70 is already initialized
341*4882a593Smuzhiyun * @vtg_registered: true if registered to VTG
342*4882a593Smuzhiyun */
343*4882a593Smuzhiyun struct sti_hqvdp {
344*4882a593Smuzhiyun struct device *dev;
345*4882a593Smuzhiyun struct drm_device *drm_dev;
346*4882a593Smuzhiyun void __iomem *regs;
347*4882a593Smuzhiyun struct sti_plane plane;
348*4882a593Smuzhiyun struct clk *clk;
349*4882a593Smuzhiyun struct clk *clk_pix_main;
350*4882a593Smuzhiyun struct reset_control *reset;
351*4882a593Smuzhiyun struct notifier_block vtg_nb;
352*4882a593Smuzhiyun bool btm_field_pending;
353*4882a593Smuzhiyun void *hqvdp_cmd;
354*4882a593Smuzhiyun u32 hqvdp_cmd_paddr;
355*4882a593Smuzhiyun struct sti_vtg *vtg;
356*4882a593Smuzhiyun bool xp70_initialized;
357*4882a593Smuzhiyun bool vtg_registered;
358*4882a593Smuzhiyun };
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun #define to_sti_hqvdp(x) container_of(x, struct sti_hqvdp, plane)
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun static const uint32_t hqvdp_supported_formats[] = {
363*4882a593Smuzhiyun DRM_FORMAT_NV12,
364*4882a593Smuzhiyun };
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /**
367*4882a593Smuzhiyun * sti_hqvdp_get_free_cmd
368*4882a593Smuzhiyun * @hqvdp: hqvdp structure
369*4882a593Smuzhiyun *
370*4882a593Smuzhiyun * Look for a hqvdp_cmd that is not being used (or about to be used) by the FW.
371*4882a593Smuzhiyun *
372*4882a593Smuzhiyun * RETURNS:
373*4882a593Smuzhiyun * the offset of the command to be used.
374*4882a593Smuzhiyun * -1 in error cases
375*4882a593Smuzhiyun */
sti_hqvdp_get_free_cmd(struct sti_hqvdp * hqvdp)376*4882a593Smuzhiyun static int sti_hqvdp_get_free_cmd(struct sti_hqvdp *hqvdp)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun u32 curr_cmd, next_cmd;
379*4882a593Smuzhiyun u32 cmd = hqvdp->hqvdp_cmd_paddr;
380*4882a593Smuzhiyun int i;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun curr_cmd = readl(hqvdp->regs + HQVDP_MBX_CURRENT_CMD);
383*4882a593Smuzhiyun next_cmd = readl(hqvdp->regs + HQVDP_MBX_NEXT_CMD);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun for (i = 0; i < NB_VDP_CMD; i++) {
386*4882a593Smuzhiyun if ((cmd != curr_cmd) && (cmd != next_cmd))
387*4882a593Smuzhiyun return i * sizeof(struct sti_hqvdp_cmd);
388*4882a593Smuzhiyun cmd += sizeof(struct sti_hqvdp_cmd);
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun return -1;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /**
395*4882a593Smuzhiyun * sti_hqvdp_get_curr_cmd
396*4882a593Smuzhiyun * @hqvdp: hqvdp structure
397*4882a593Smuzhiyun *
398*4882a593Smuzhiyun * Look for the hqvdp_cmd that is being used by the FW.
399*4882a593Smuzhiyun *
400*4882a593Smuzhiyun * RETURNS:
401*4882a593Smuzhiyun * the offset of the command to be used.
402*4882a593Smuzhiyun * -1 in error cases
403*4882a593Smuzhiyun */
sti_hqvdp_get_curr_cmd(struct sti_hqvdp * hqvdp)404*4882a593Smuzhiyun static int sti_hqvdp_get_curr_cmd(struct sti_hqvdp *hqvdp)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun u32 curr_cmd;
407*4882a593Smuzhiyun u32 cmd = hqvdp->hqvdp_cmd_paddr;
408*4882a593Smuzhiyun unsigned int i;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun curr_cmd = readl(hqvdp->regs + HQVDP_MBX_CURRENT_CMD);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun for (i = 0; i < NB_VDP_CMD; i++) {
413*4882a593Smuzhiyun if (cmd == curr_cmd)
414*4882a593Smuzhiyun return i * sizeof(struct sti_hqvdp_cmd);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun cmd += sizeof(struct sti_hqvdp_cmd);
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun return -1;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /**
423*4882a593Smuzhiyun * sti_hqvdp_get_next_cmd
424*4882a593Smuzhiyun * @hqvdp: hqvdp structure
425*4882a593Smuzhiyun *
426*4882a593Smuzhiyun * Look for the next hqvdp_cmd that will be used by the FW.
427*4882a593Smuzhiyun *
428*4882a593Smuzhiyun * RETURNS:
429*4882a593Smuzhiyun * the offset of the next command that will be used.
430*4882a593Smuzhiyun * -1 in error cases
431*4882a593Smuzhiyun */
sti_hqvdp_get_next_cmd(struct sti_hqvdp * hqvdp)432*4882a593Smuzhiyun static int sti_hqvdp_get_next_cmd(struct sti_hqvdp *hqvdp)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun int next_cmd;
435*4882a593Smuzhiyun dma_addr_t cmd = hqvdp->hqvdp_cmd_paddr;
436*4882a593Smuzhiyun unsigned int i;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun next_cmd = readl(hqvdp->regs + HQVDP_MBX_NEXT_CMD);
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun for (i = 0; i < NB_VDP_CMD; i++) {
441*4882a593Smuzhiyun if (cmd == next_cmd)
442*4882a593Smuzhiyun return i * sizeof(struct sti_hqvdp_cmd);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun cmd += sizeof(struct sti_hqvdp_cmd);
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun return -1;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun #define DBGFS_DUMP(reg) seq_printf(s, "\n %-25s 0x%08X", #reg, \
451*4882a593Smuzhiyun readl(hqvdp->regs + reg))
452*4882a593Smuzhiyun
hqvdp_dbg_get_lut(u32 * coef)453*4882a593Smuzhiyun static const char *hqvdp_dbg_get_lut(u32 *coef)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun if (!memcmp(coef, coef_lut_a_legacy, 16))
456*4882a593Smuzhiyun return "LUT A";
457*4882a593Smuzhiyun if (!memcmp(coef, coef_lut_b, 16))
458*4882a593Smuzhiyun return "LUT B";
459*4882a593Smuzhiyun if (!memcmp(coef, coef_lut_c_y_legacy, 16))
460*4882a593Smuzhiyun return "LUT C Y";
461*4882a593Smuzhiyun if (!memcmp(coef, coef_lut_c_c_legacy, 16))
462*4882a593Smuzhiyun return "LUT C C";
463*4882a593Smuzhiyun if (!memcmp(coef, coef_lut_d_y_legacy, 16))
464*4882a593Smuzhiyun return "LUT D Y";
465*4882a593Smuzhiyun if (!memcmp(coef, coef_lut_d_c_legacy, 16))
466*4882a593Smuzhiyun return "LUT D C";
467*4882a593Smuzhiyun if (!memcmp(coef, coef_lut_e_y_legacy, 16))
468*4882a593Smuzhiyun return "LUT E Y";
469*4882a593Smuzhiyun if (!memcmp(coef, coef_lut_e_c_legacy, 16))
470*4882a593Smuzhiyun return "LUT E C";
471*4882a593Smuzhiyun if (!memcmp(coef, coef_lut_f_y_legacy, 16))
472*4882a593Smuzhiyun return "LUT F Y";
473*4882a593Smuzhiyun if (!memcmp(coef, coef_lut_f_c_legacy, 16))
474*4882a593Smuzhiyun return "LUT F C";
475*4882a593Smuzhiyun return "<UNKNOWN>";
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
hqvdp_dbg_dump_cmd(struct seq_file * s,struct sti_hqvdp_cmd * c)478*4882a593Smuzhiyun static void hqvdp_dbg_dump_cmd(struct seq_file *s, struct sti_hqvdp_cmd *c)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun int src_w, src_h, dst_w, dst_h;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun seq_puts(s, "\n\tTOP:");
483*4882a593Smuzhiyun seq_printf(s, "\n\t %-20s 0x%08X", "Config", c->top.config);
484*4882a593Smuzhiyun switch (c->top.config) {
485*4882a593Smuzhiyun case TOP_CONFIG_PROGRESSIVE:
486*4882a593Smuzhiyun seq_puts(s, "\tProgressive");
487*4882a593Smuzhiyun break;
488*4882a593Smuzhiyun case TOP_CONFIG_INTER_TOP:
489*4882a593Smuzhiyun seq_puts(s, "\tInterlaced, top field");
490*4882a593Smuzhiyun break;
491*4882a593Smuzhiyun case TOP_CONFIG_INTER_BTM:
492*4882a593Smuzhiyun seq_puts(s, "\tInterlaced, bottom field");
493*4882a593Smuzhiyun break;
494*4882a593Smuzhiyun default:
495*4882a593Smuzhiyun seq_puts(s, "\t<UNKNOWN>");
496*4882a593Smuzhiyun break;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun seq_printf(s, "\n\t %-20s 0x%08X", "MemFormat", c->top.mem_format);
500*4882a593Smuzhiyun seq_printf(s, "\n\t %-20s 0x%08X", "CurrentY", c->top.current_luma);
501*4882a593Smuzhiyun seq_printf(s, "\n\t %-20s 0x%08X", "CurrentC", c->top.current_chroma);
502*4882a593Smuzhiyun seq_printf(s, "\n\t %-20s 0x%08X", "YSrcPitch", c->top.luma_src_pitch);
503*4882a593Smuzhiyun seq_printf(s, "\n\t %-20s 0x%08X", "CSrcPitch",
504*4882a593Smuzhiyun c->top.chroma_src_pitch);
505*4882a593Smuzhiyun seq_printf(s, "\n\t %-20s 0x%08X", "InputFrameSize",
506*4882a593Smuzhiyun c->top.input_frame_size);
507*4882a593Smuzhiyun seq_printf(s, "\t%dx%d",
508*4882a593Smuzhiyun c->top.input_frame_size & 0x0000FFFF,
509*4882a593Smuzhiyun c->top.input_frame_size >> 16);
510*4882a593Smuzhiyun seq_printf(s, "\n\t %-20s 0x%08X", "InputViewportSize",
511*4882a593Smuzhiyun c->top.input_viewport_size);
512*4882a593Smuzhiyun src_w = c->top.input_viewport_size & 0x0000FFFF;
513*4882a593Smuzhiyun src_h = c->top.input_viewport_size >> 16;
514*4882a593Smuzhiyun seq_printf(s, "\t%dx%d", src_w, src_h);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun seq_puts(s, "\n\tHVSRC:");
517*4882a593Smuzhiyun seq_printf(s, "\n\t %-20s 0x%08X", "OutputPictureSize",
518*4882a593Smuzhiyun c->hvsrc.output_picture_size);
519*4882a593Smuzhiyun dst_w = c->hvsrc.output_picture_size & 0x0000FFFF;
520*4882a593Smuzhiyun dst_h = c->hvsrc.output_picture_size >> 16;
521*4882a593Smuzhiyun seq_printf(s, "\t%dx%d", dst_w, dst_h);
522*4882a593Smuzhiyun seq_printf(s, "\n\t %-20s 0x%08X", "ParamCtrl", c->hvsrc.param_ctrl);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun seq_printf(s, "\n\t %-20s %s", "yh_coef",
525*4882a593Smuzhiyun hqvdp_dbg_get_lut(c->hvsrc.yh_coef));
526*4882a593Smuzhiyun seq_printf(s, "\n\t %-20s %s", "ch_coef",
527*4882a593Smuzhiyun hqvdp_dbg_get_lut(c->hvsrc.ch_coef));
528*4882a593Smuzhiyun seq_printf(s, "\n\t %-20s %s", "yv_coef",
529*4882a593Smuzhiyun hqvdp_dbg_get_lut(c->hvsrc.yv_coef));
530*4882a593Smuzhiyun seq_printf(s, "\n\t %-20s %s", "cv_coef",
531*4882a593Smuzhiyun hqvdp_dbg_get_lut(c->hvsrc.cv_coef));
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun seq_printf(s, "\n\t %-20s", "ScaleH");
534*4882a593Smuzhiyun if (dst_w > src_w)
535*4882a593Smuzhiyun seq_printf(s, " %d/1", dst_w / src_w);
536*4882a593Smuzhiyun else
537*4882a593Smuzhiyun seq_printf(s, " 1/%d", src_w / dst_w);
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun seq_printf(s, "\n\t %-20s", "tScaleV");
540*4882a593Smuzhiyun if (dst_h > src_h)
541*4882a593Smuzhiyun seq_printf(s, " %d/1", dst_h / src_h);
542*4882a593Smuzhiyun else
543*4882a593Smuzhiyun seq_printf(s, " 1/%d", src_h / dst_h);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun seq_puts(s, "\n\tCSDI:");
546*4882a593Smuzhiyun seq_printf(s, "\n\t %-20s 0x%08X\t", "Config", c->csdi.config);
547*4882a593Smuzhiyun switch (c->csdi.config) {
548*4882a593Smuzhiyun case CSDI_CONFIG_PROG:
549*4882a593Smuzhiyun seq_puts(s, "Bypass");
550*4882a593Smuzhiyun break;
551*4882a593Smuzhiyun case CSDI_CONFIG_INTER_DIR:
552*4882a593Smuzhiyun seq_puts(s, "Deinterlace, directional");
553*4882a593Smuzhiyun break;
554*4882a593Smuzhiyun default:
555*4882a593Smuzhiyun seq_puts(s, "<UNKNOWN>");
556*4882a593Smuzhiyun break;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun seq_printf(s, "\n\t %-20s 0x%08X", "Config2", c->csdi.config2);
560*4882a593Smuzhiyun seq_printf(s, "\n\t %-20s 0x%08X", "DcdiConfig", c->csdi.dcdi_config);
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
hqvdp_dbg_show(struct seq_file * s,void * data)563*4882a593Smuzhiyun static int hqvdp_dbg_show(struct seq_file *s, void *data)
564*4882a593Smuzhiyun {
565*4882a593Smuzhiyun struct drm_info_node *node = s->private;
566*4882a593Smuzhiyun struct sti_hqvdp *hqvdp = (struct sti_hqvdp *)node->info_ent->data;
567*4882a593Smuzhiyun int cmd, cmd_offset, infoxp70;
568*4882a593Smuzhiyun void *virt;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun seq_printf(s, "%s: (vaddr = 0x%p)",
571*4882a593Smuzhiyun sti_plane_to_str(&hqvdp->plane), hqvdp->regs);
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun DBGFS_DUMP(HQVDP_MBX_IRQ_TO_XP70);
574*4882a593Smuzhiyun DBGFS_DUMP(HQVDP_MBX_INFO_HOST);
575*4882a593Smuzhiyun DBGFS_DUMP(HQVDP_MBX_IRQ_TO_HOST);
576*4882a593Smuzhiyun DBGFS_DUMP(HQVDP_MBX_INFO_XP70);
577*4882a593Smuzhiyun infoxp70 = readl(hqvdp->regs + HQVDP_MBX_INFO_XP70);
578*4882a593Smuzhiyun seq_puts(s, "\tFirmware state: ");
579*4882a593Smuzhiyun if (infoxp70 & INFO_XP70_FW_READY)
580*4882a593Smuzhiyun seq_puts(s, "idle and ready");
581*4882a593Smuzhiyun else if (infoxp70 & INFO_XP70_FW_PROCESSING)
582*4882a593Smuzhiyun seq_puts(s, "processing a picture");
583*4882a593Smuzhiyun else if (infoxp70 & INFO_XP70_FW_INITQUEUES)
584*4882a593Smuzhiyun seq_puts(s, "programming queues");
585*4882a593Smuzhiyun else
586*4882a593Smuzhiyun seq_puts(s, "NOT READY");
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun DBGFS_DUMP(HQVDP_MBX_SW_RESET_CTRL);
589*4882a593Smuzhiyun DBGFS_DUMP(HQVDP_MBX_STARTUP_CTRL1);
590*4882a593Smuzhiyun if (readl(hqvdp->regs + HQVDP_MBX_STARTUP_CTRL1)
591*4882a593Smuzhiyun & STARTUP_CTRL1_RST_DONE)
592*4882a593Smuzhiyun seq_puts(s, "\tReset is done");
593*4882a593Smuzhiyun else
594*4882a593Smuzhiyun seq_puts(s, "\tReset is NOT done");
595*4882a593Smuzhiyun DBGFS_DUMP(HQVDP_MBX_STARTUP_CTRL2);
596*4882a593Smuzhiyun if (readl(hqvdp->regs + HQVDP_MBX_STARTUP_CTRL2)
597*4882a593Smuzhiyun & STARTUP_CTRL2_FETCH_EN)
598*4882a593Smuzhiyun seq_puts(s, "\tFetch is enabled");
599*4882a593Smuzhiyun else
600*4882a593Smuzhiyun seq_puts(s, "\tFetch is NOT enabled");
601*4882a593Smuzhiyun DBGFS_DUMP(HQVDP_MBX_GP_STATUS);
602*4882a593Smuzhiyun DBGFS_DUMP(HQVDP_MBX_NEXT_CMD);
603*4882a593Smuzhiyun DBGFS_DUMP(HQVDP_MBX_CURRENT_CMD);
604*4882a593Smuzhiyun DBGFS_DUMP(HQVDP_MBX_SOFT_VSYNC);
605*4882a593Smuzhiyun if (!(readl(hqvdp->regs + HQVDP_MBX_SOFT_VSYNC) & 3))
606*4882a593Smuzhiyun seq_puts(s, "\tHW Vsync");
607*4882a593Smuzhiyun else
608*4882a593Smuzhiyun seq_puts(s, "\tSW Vsync ?!?!");
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun /* Last command */
611*4882a593Smuzhiyun cmd = readl(hqvdp->regs + HQVDP_MBX_CURRENT_CMD);
612*4882a593Smuzhiyun cmd_offset = sti_hqvdp_get_curr_cmd(hqvdp);
613*4882a593Smuzhiyun if (cmd_offset == -1) {
614*4882a593Smuzhiyun seq_puts(s, "\n\n Last command: unknown");
615*4882a593Smuzhiyun } else {
616*4882a593Smuzhiyun virt = hqvdp->hqvdp_cmd + cmd_offset;
617*4882a593Smuzhiyun seq_printf(s, "\n\n Last command: address @ 0x%x (0x%p)",
618*4882a593Smuzhiyun cmd, virt);
619*4882a593Smuzhiyun hqvdp_dbg_dump_cmd(s, (struct sti_hqvdp_cmd *)virt);
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun /* Next command */
623*4882a593Smuzhiyun cmd = readl(hqvdp->regs + HQVDP_MBX_NEXT_CMD);
624*4882a593Smuzhiyun cmd_offset = sti_hqvdp_get_next_cmd(hqvdp);
625*4882a593Smuzhiyun if (cmd_offset == -1) {
626*4882a593Smuzhiyun seq_puts(s, "\n\n Next command: unknown");
627*4882a593Smuzhiyun } else {
628*4882a593Smuzhiyun virt = hqvdp->hqvdp_cmd + cmd_offset;
629*4882a593Smuzhiyun seq_printf(s, "\n\n Next command address: @ 0x%x (0x%p)",
630*4882a593Smuzhiyun cmd, virt);
631*4882a593Smuzhiyun hqvdp_dbg_dump_cmd(s, (struct sti_hqvdp_cmd *)virt);
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun seq_putc(s, '\n');
635*4882a593Smuzhiyun return 0;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun static struct drm_info_list hqvdp_debugfs_files[] = {
639*4882a593Smuzhiyun { "hqvdp", hqvdp_dbg_show, 0, NULL },
640*4882a593Smuzhiyun };
641*4882a593Smuzhiyun
hqvdp_debugfs_init(struct sti_hqvdp * hqvdp,struct drm_minor * minor)642*4882a593Smuzhiyun static void hqvdp_debugfs_init(struct sti_hqvdp *hqvdp, struct drm_minor *minor)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun unsigned int i;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(hqvdp_debugfs_files); i++)
647*4882a593Smuzhiyun hqvdp_debugfs_files[i].data = hqvdp;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun drm_debugfs_create_files(hqvdp_debugfs_files,
650*4882a593Smuzhiyun ARRAY_SIZE(hqvdp_debugfs_files),
651*4882a593Smuzhiyun minor->debugfs_root, minor);
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun /**
655*4882a593Smuzhiyun * sti_hqvdp_update_hvsrc
656*4882a593Smuzhiyun * @orient: horizontal or vertical
657*4882a593Smuzhiyun * @scale: scaling/zoom factor
658*4882a593Smuzhiyun * @hvsrc: the structure containing the LUT coef
659*4882a593Smuzhiyun *
660*4882a593Smuzhiyun * Update the Y and C Lut coef, as well as the shift param
661*4882a593Smuzhiyun *
662*4882a593Smuzhiyun * RETURNS:
663*4882a593Smuzhiyun * None.
664*4882a593Smuzhiyun */
sti_hqvdp_update_hvsrc(enum sti_hvsrc_orient orient,int scale,struct sti_hqvdp_hvsrc * hvsrc)665*4882a593Smuzhiyun static void sti_hqvdp_update_hvsrc(enum sti_hvsrc_orient orient, int scale,
666*4882a593Smuzhiyun struct sti_hqvdp_hvsrc *hvsrc)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun const int *coef_c, *coef_y;
669*4882a593Smuzhiyun int shift_c, shift_y;
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun /* Get the appropriate coef tables */
672*4882a593Smuzhiyun if (scale < SCALE_MAX_FOR_LEG_LUT_F) {
673*4882a593Smuzhiyun coef_y = coef_lut_f_y_legacy;
674*4882a593Smuzhiyun coef_c = coef_lut_f_c_legacy;
675*4882a593Smuzhiyun shift_y = SHIFT_LUT_F_Y_LEGACY;
676*4882a593Smuzhiyun shift_c = SHIFT_LUT_F_C_LEGACY;
677*4882a593Smuzhiyun } else if (scale < SCALE_MAX_FOR_LEG_LUT_E) {
678*4882a593Smuzhiyun coef_y = coef_lut_e_y_legacy;
679*4882a593Smuzhiyun coef_c = coef_lut_e_c_legacy;
680*4882a593Smuzhiyun shift_y = SHIFT_LUT_E_Y_LEGACY;
681*4882a593Smuzhiyun shift_c = SHIFT_LUT_E_C_LEGACY;
682*4882a593Smuzhiyun } else if (scale < SCALE_MAX_FOR_LEG_LUT_D) {
683*4882a593Smuzhiyun coef_y = coef_lut_d_y_legacy;
684*4882a593Smuzhiyun coef_c = coef_lut_d_c_legacy;
685*4882a593Smuzhiyun shift_y = SHIFT_LUT_D_Y_LEGACY;
686*4882a593Smuzhiyun shift_c = SHIFT_LUT_D_C_LEGACY;
687*4882a593Smuzhiyun } else if (scale < SCALE_MAX_FOR_LEG_LUT_C) {
688*4882a593Smuzhiyun coef_y = coef_lut_c_y_legacy;
689*4882a593Smuzhiyun coef_c = coef_lut_c_c_legacy;
690*4882a593Smuzhiyun shift_y = SHIFT_LUT_C_Y_LEGACY;
691*4882a593Smuzhiyun shift_c = SHIFT_LUT_C_C_LEGACY;
692*4882a593Smuzhiyun } else if (scale == SCALE_MAX_FOR_LEG_LUT_C) {
693*4882a593Smuzhiyun coef_y = coef_c = coef_lut_b;
694*4882a593Smuzhiyun shift_y = shift_c = SHIFT_LUT_B;
695*4882a593Smuzhiyun } else {
696*4882a593Smuzhiyun coef_y = coef_c = coef_lut_a_legacy;
697*4882a593Smuzhiyun shift_y = shift_c = SHIFT_LUT_A_LEGACY;
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun if (orient == HVSRC_HORI) {
701*4882a593Smuzhiyun hvsrc->hori_shift = (shift_c << 16) | shift_y;
702*4882a593Smuzhiyun memcpy(hvsrc->yh_coef, coef_y, sizeof(hvsrc->yh_coef));
703*4882a593Smuzhiyun memcpy(hvsrc->ch_coef, coef_c, sizeof(hvsrc->ch_coef));
704*4882a593Smuzhiyun } else {
705*4882a593Smuzhiyun hvsrc->vert_shift = (shift_c << 16) | shift_y;
706*4882a593Smuzhiyun memcpy(hvsrc->yv_coef, coef_y, sizeof(hvsrc->yv_coef));
707*4882a593Smuzhiyun memcpy(hvsrc->cv_coef, coef_c, sizeof(hvsrc->cv_coef));
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun /**
712*4882a593Smuzhiyun * sti_hqvdp_check_hw_scaling
713*4882a593Smuzhiyun * @hqvdp: hqvdp pointer
714*4882a593Smuzhiyun * @mode: display mode with timing constraints
715*4882a593Smuzhiyun * @src_w: source width
716*4882a593Smuzhiyun * @src_h: source height
717*4882a593Smuzhiyun * @dst_w: destination width
718*4882a593Smuzhiyun * @dst_h: destination height
719*4882a593Smuzhiyun *
720*4882a593Smuzhiyun * Check if the HW is able to perform the scaling request
721*4882a593Smuzhiyun * The firmware scaling limitation is "CEIL(1/Zy) <= FLOOR(LFW)" where:
722*4882a593Smuzhiyun * Zy = OutputHeight / InputHeight
723*4882a593Smuzhiyun * LFW = (Tx * IPClock) / (MaxNbCycles * Cp)
724*4882a593Smuzhiyun * Tx : Total video mode horizontal resolution
725*4882a593Smuzhiyun * IPClock : HQVDP IP clock (Mhz)
726*4882a593Smuzhiyun * MaxNbCycles: max(InputWidth, OutputWidth)
727*4882a593Smuzhiyun * Cp: Video mode pixel clock (Mhz)
728*4882a593Smuzhiyun *
729*4882a593Smuzhiyun * RETURNS:
730*4882a593Smuzhiyun * True if the HW can scale.
731*4882a593Smuzhiyun */
sti_hqvdp_check_hw_scaling(struct sti_hqvdp * hqvdp,struct drm_display_mode * mode,int src_w,int src_h,int dst_w,int dst_h)732*4882a593Smuzhiyun static bool sti_hqvdp_check_hw_scaling(struct sti_hqvdp *hqvdp,
733*4882a593Smuzhiyun struct drm_display_mode *mode,
734*4882a593Smuzhiyun int src_w, int src_h,
735*4882a593Smuzhiyun int dst_w, int dst_h)
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun unsigned long lfw;
738*4882a593Smuzhiyun unsigned int inv_zy;
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun lfw = mode->htotal * (clk_get_rate(hqvdp->clk) / 1000000);
741*4882a593Smuzhiyun lfw /= max(src_w, dst_w) * mode->clock / 1000;
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun inv_zy = DIV_ROUND_UP(src_h, dst_h);
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun return (inv_zy <= lfw) ? true : false;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun /**
749*4882a593Smuzhiyun * sti_hqvdp_disable
750*4882a593Smuzhiyun * @hqvdp: hqvdp pointer
751*4882a593Smuzhiyun *
752*4882a593Smuzhiyun * Disables the HQVDP plane
753*4882a593Smuzhiyun */
sti_hqvdp_disable(struct sti_hqvdp * hqvdp)754*4882a593Smuzhiyun static void sti_hqvdp_disable(struct sti_hqvdp *hqvdp)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun int i;
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun DRM_DEBUG_DRIVER("%s\n", sti_plane_to_str(&hqvdp->plane));
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /* Unregister VTG Vsync callback */
761*4882a593Smuzhiyun if (sti_vtg_unregister_client(hqvdp->vtg, &hqvdp->vtg_nb))
762*4882a593Smuzhiyun DRM_DEBUG_DRIVER("Warning: cannot unregister VTG notifier\n");
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun /* Set next cmd to NULL */
765*4882a593Smuzhiyun writel(0, hqvdp->regs + HQVDP_MBX_NEXT_CMD);
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun for (i = 0; i < POLL_MAX_ATTEMPT; i++) {
768*4882a593Smuzhiyun if (readl(hqvdp->regs + HQVDP_MBX_INFO_XP70)
769*4882a593Smuzhiyun & INFO_XP70_FW_READY)
770*4882a593Smuzhiyun break;
771*4882a593Smuzhiyun msleep(POLL_DELAY_MS);
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun /* VTG can stop now */
775*4882a593Smuzhiyun clk_disable_unprepare(hqvdp->clk_pix_main);
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun if (i == POLL_MAX_ATTEMPT)
778*4882a593Smuzhiyun DRM_ERROR("XP70 could not revert to idle\n");
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun hqvdp->plane.status = STI_PLANE_DISABLED;
781*4882a593Smuzhiyun hqvdp->vtg_registered = false;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun /**
785*4882a593Smuzhiyun * sti_vdp_vtg_cb
786*4882a593Smuzhiyun * @nb: notifier block
787*4882a593Smuzhiyun * @evt: event message
788*4882a593Smuzhiyun * @data: private data
789*4882a593Smuzhiyun *
790*4882a593Smuzhiyun * Handle VTG Vsync event, display pending bottom field
791*4882a593Smuzhiyun *
792*4882a593Smuzhiyun * RETURNS:
793*4882a593Smuzhiyun * 0 on success.
794*4882a593Smuzhiyun */
sti_hqvdp_vtg_cb(struct notifier_block * nb,unsigned long evt,void * data)795*4882a593Smuzhiyun static int sti_hqvdp_vtg_cb(struct notifier_block *nb, unsigned long evt, void *data)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun struct sti_hqvdp *hqvdp = container_of(nb, struct sti_hqvdp, vtg_nb);
798*4882a593Smuzhiyun int btm_cmd_offset, top_cmd_offest;
799*4882a593Smuzhiyun struct sti_hqvdp_cmd *btm_cmd, *top_cmd;
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun if ((evt != VTG_TOP_FIELD_EVENT) && (evt != VTG_BOTTOM_FIELD_EVENT)) {
802*4882a593Smuzhiyun DRM_DEBUG_DRIVER("Unknown event\n");
803*4882a593Smuzhiyun return 0;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun if (hqvdp->plane.status == STI_PLANE_FLUSHING) {
807*4882a593Smuzhiyun /* disable need to be synchronize on vsync event */
808*4882a593Smuzhiyun DRM_DEBUG_DRIVER("Vsync event received => disable %s\n",
809*4882a593Smuzhiyun sti_plane_to_str(&hqvdp->plane));
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun sti_hqvdp_disable(hqvdp);
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun if (hqvdp->btm_field_pending) {
815*4882a593Smuzhiyun /* Create the btm field command from the current one */
816*4882a593Smuzhiyun btm_cmd_offset = sti_hqvdp_get_free_cmd(hqvdp);
817*4882a593Smuzhiyun top_cmd_offest = sti_hqvdp_get_curr_cmd(hqvdp);
818*4882a593Smuzhiyun if ((btm_cmd_offset == -1) || (top_cmd_offest == -1)) {
819*4882a593Smuzhiyun DRM_DEBUG_DRIVER("Warning: no cmd, will skip field\n");
820*4882a593Smuzhiyun return -EBUSY;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun btm_cmd = hqvdp->hqvdp_cmd + btm_cmd_offset;
824*4882a593Smuzhiyun top_cmd = hqvdp->hqvdp_cmd + top_cmd_offest;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun memcpy(btm_cmd, top_cmd, sizeof(*btm_cmd));
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun btm_cmd->top.config = TOP_CONFIG_INTER_BTM;
829*4882a593Smuzhiyun btm_cmd->top.current_luma +=
830*4882a593Smuzhiyun btm_cmd->top.luma_src_pitch / 2;
831*4882a593Smuzhiyun btm_cmd->top.current_chroma +=
832*4882a593Smuzhiyun btm_cmd->top.chroma_src_pitch / 2;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun /* Post the command to mailbox */
835*4882a593Smuzhiyun writel(hqvdp->hqvdp_cmd_paddr + btm_cmd_offset,
836*4882a593Smuzhiyun hqvdp->regs + HQVDP_MBX_NEXT_CMD);
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun hqvdp->btm_field_pending = false;
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun dev_dbg(hqvdp->dev, "%s Posted command:0x%x\n",
841*4882a593Smuzhiyun __func__, hqvdp->hqvdp_cmd_paddr);
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun sti_plane_update_fps(&hqvdp->plane, false, true);
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun return 0;
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun
sti_hqvdp_init(struct sti_hqvdp * hqvdp)849*4882a593Smuzhiyun static void sti_hqvdp_init(struct sti_hqvdp *hqvdp)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun int size;
852*4882a593Smuzhiyun dma_addr_t dma_addr;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun hqvdp->vtg_nb.notifier_call = sti_hqvdp_vtg_cb;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun /* Allocate memory for the VDP commands */
857*4882a593Smuzhiyun size = NB_VDP_CMD * sizeof(struct sti_hqvdp_cmd);
858*4882a593Smuzhiyun hqvdp->hqvdp_cmd = dma_alloc_wc(hqvdp->dev, size,
859*4882a593Smuzhiyun &dma_addr,
860*4882a593Smuzhiyun GFP_KERNEL | GFP_DMA);
861*4882a593Smuzhiyun if (!hqvdp->hqvdp_cmd) {
862*4882a593Smuzhiyun DRM_ERROR("Failed to allocate memory for VDP cmd\n");
863*4882a593Smuzhiyun return;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun hqvdp->hqvdp_cmd_paddr = (u32)dma_addr;
867*4882a593Smuzhiyun memset(hqvdp->hqvdp_cmd, 0, size);
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun
sti_hqvdp_init_plugs(struct sti_hqvdp * hqvdp)870*4882a593Smuzhiyun static void sti_hqvdp_init_plugs(struct sti_hqvdp *hqvdp)
871*4882a593Smuzhiyun {
872*4882a593Smuzhiyun /* Configure Plugs (same for RD & WR) */
873*4882a593Smuzhiyun writel(PLUG_PAGE_SIZE_256, hqvdp->regs + HQVDP_RD_PLUG_PAGE_SIZE);
874*4882a593Smuzhiyun writel(PLUG_MIN_OPC_8, hqvdp->regs + HQVDP_RD_PLUG_MIN_OPC);
875*4882a593Smuzhiyun writel(PLUG_MAX_OPC_64, hqvdp->regs + HQVDP_RD_PLUG_MAX_OPC);
876*4882a593Smuzhiyun writel(PLUG_MAX_CHK_2X, hqvdp->regs + HQVDP_RD_PLUG_MAX_CHK);
877*4882a593Smuzhiyun writel(PLUG_MAX_MSG_1X, hqvdp->regs + HQVDP_RD_PLUG_MAX_MSG);
878*4882a593Smuzhiyun writel(PLUG_MIN_SPACE_1, hqvdp->regs + HQVDP_RD_PLUG_MIN_SPACE);
879*4882a593Smuzhiyun writel(PLUG_CONTROL_ENABLE, hqvdp->regs + HQVDP_RD_PLUG_CONTROL);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun writel(PLUG_PAGE_SIZE_256, hqvdp->regs + HQVDP_WR_PLUG_PAGE_SIZE);
882*4882a593Smuzhiyun writel(PLUG_MIN_OPC_8, hqvdp->regs + HQVDP_WR_PLUG_MIN_OPC);
883*4882a593Smuzhiyun writel(PLUG_MAX_OPC_64, hqvdp->regs + HQVDP_WR_PLUG_MAX_OPC);
884*4882a593Smuzhiyun writel(PLUG_MAX_CHK_2X, hqvdp->regs + HQVDP_WR_PLUG_MAX_CHK);
885*4882a593Smuzhiyun writel(PLUG_MAX_MSG_1X, hqvdp->regs + HQVDP_WR_PLUG_MAX_MSG);
886*4882a593Smuzhiyun writel(PLUG_MIN_SPACE_1, hqvdp->regs + HQVDP_WR_PLUG_MIN_SPACE);
887*4882a593Smuzhiyun writel(PLUG_CONTROL_ENABLE, hqvdp->regs + HQVDP_WR_PLUG_CONTROL);
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun /**
891*4882a593Smuzhiyun * sti_hqvdp_start_xp70
892*4882a593Smuzhiyun * @hqvdp: hqvdp pointer
893*4882a593Smuzhiyun *
894*4882a593Smuzhiyun * Run the xP70 initialization sequence
895*4882a593Smuzhiyun */
sti_hqvdp_start_xp70(struct sti_hqvdp * hqvdp)896*4882a593Smuzhiyun static void sti_hqvdp_start_xp70(struct sti_hqvdp *hqvdp)
897*4882a593Smuzhiyun {
898*4882a593Smuzhiyun const struct firmware *firmware;
899*4882a593Smuzhiyun u32 *fw_rd_plug, *fw_wr_plug, *fw_pmem, *fw_dmem;
900*4882a593Smuzhiyun u8 *data;
901*4882a593Smuzhiyun int i;
902*4882a593Smuzhiyun struct fw_header {
903*4882a593Smuzhiyun int rd_size;
904*4882a593Smuzhiyun int wr_size;
905*4882a593Smuzhiyun int pmem_size;
906*4882a593Smuzhiyun int dmem_size;
907*4882a593Smuzhiyun } *header;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun DRM_DEBUG_DRIVER("\n");
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun if (hqvdp->xp70_initialized) {
912*4882a593Smuzhiyun DRM_DEBUG_DRIVER("HQVDP XP70 already initialized\n");
913*4882a593Smuzhiyun return;
914*4882a593Smuzhiyun }
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun /* Request firmware */
917*4882a593Smuzhiyun if (request_firmware(&firmware, HQVDP_FMW_NAME, hqvdp->dev)) {
918*4882a593Smuzhiyun DRM_ERROR("Can't get HQVDP firmware\n");
919*4882a593Smuzhiyun return;
920*4882a593Smuzhiyun }
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun /* Check firmware parts */
923*4882a593Smuzhiyun if (!firmware) {
924*4882a593Smuzhiyun DRM_ERROR("Firmware not available\n");
925*4882a593Smuzhiyun return;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun header = (struct fw_header *)firmware->data;
929*4882a593Smuzhiyun if (firmware->size < sizeof(*header)) {
930*4882a593Smuzhiyun DRM_ERROR("Invalid firmware size (%d)\n", firmware->size);
931*4882a593Smuzhiyun goto out;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun if ((sizeof(*header) + header->rd_size + header->wr_size +
934*4882a593Smuzhiyun header->pmem_size + header->dmem_size) != firmware->size) {
935*4882a593Smuzhiyun DRM_ERROR("Invalid fmw structure (%d+%d+%d+%d+%d != %d)\n",
936*4882a593Smuzhiyun sizeof(*header), header->rd_size, header->wr_size,
937*4882a593Smuzhiyun header->pmem_size, header->dmem_size,
938*4882a593Smuzhiyun firmware->size);
939*4882a593Smuzhiyun goto out;
940*4882a593Smuzhiyun }
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun data = (u8 *)firmware->data;
943*4882a593Smuzhiyun data += sizeof(*header);
944*4882a593Smuzhiyun fw_rd_plug = (void *)data;
945*4882a593Smuzhiyun data += header->rd_size;
946*4882a593Smuzhiyun fw_wr_plug = (void *)data;
947*4882a593Smuzhiyun data += header->wr_size;
948*4882a593Smuzhiyun fw_pmem = (void *)data;
949*4882a593Smuzhiyun data += header->pmem_size;
950*4882a593Smuzhiyun fw_dmem = (void *)data;
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun /* Enable clock */
953*4882a593Smuzhiyun if (clk_prepare_enable(hqvdp->clk))
954*4882a593Smuzhiyun DRM_ERROR("Failed to prepare/enable HQVDP clk\n");
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun /* Reset */
957*4882a593Smuzhiyun writel(SW_RESET_CTRL_FULL, hqvdp->regs + HQVDP_MBX_SW_RESET_CTRL);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun for (i = 0; i < POLL_MAX_ATTEMPT; i++) {
960*4882a593Smuzhiyun if (readl(hqvdp->regs + HQVDP_MBX_STARTUP_CTRL1)
961*4882a593Smuzhiyun & STARTUP_CTRL1_RST_DONE)
962*4882a593Smuzhiyun break;
963*4882a593Smuzhiyun msleep(POLL_DELAY_MS);
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun if (i == POLL_MAX_ATTEMPT) {
966*4882a593Smuzhiyun DRM_ERROR("Could not reset\n");
967*4882a593Smuzhiyun clk_disable_unprepare(hqvdp->clk);
968*4882a593Smuzhiyun goto out;
969*4882a593Smuzhiyun }
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun /* Init Read & Write plugs */
972*4882a593Smuzhiyun for (i = 0; i < header->rd_size / 4; i++)
973*4882a593Smuzhiyun writel(fw_rd_plug[i], hqvdp->regs + HQVDP_RD_PLUG + i * 4);
974*4882a593Smuzhiyun for (i = 0; i < header->wr_size / 4; i++)
975*4882a593Smuzhiyun writel(fw_wr_plug[i], hqvdp->regs + HQVDP_WR_PLUG + i * 4);
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun sti_hqvdp_init_plugs(hqvdp);
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun /* Authorize Idle Mode */
980*4882a593Smuzhiyun writel(STARTUP_CTRL1_AUTH_IDLE, hqvdp->regs + HQVDP_MBX_STARTUP_CTRL1);
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun /* Prevent VTG interruption during the boot */
983*4882a593Smuzhiyun writel(SOFT_VSYNC_SW_CTRL_IRQ, hqvdp->regs + HQVDP_MBX_SOFT_VSYNC);
984*4882a593Smuzhiyun writel(0, hqvdp->regs + HQVDP_MBX_NEXT_CMD);
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun /* Download PMEM & DMEM */
987*4882a593Smuzhiyun for (i = 0; i < header->pmem_size / 4; i++)
988*4882a593Smuzhiyun writel(fw_pmem[i], hqvdp->regs + HQVDP_PMEM + i * 4);
989*4882a593Smuzhiyun for (i = 0; i < header->dmem_size / 4; i++)
990*4882a593Smuzhiyun writel(fw_dmem[i], hqvdp->regs + HQVDP_DMEM + i * 4);
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun /* Enable fetch */
993*4882a593Smuzhiyun writel(STARTUP_CTRL2_FETCH_EN, hqvdp->regs + HQVDP_MBX_STARTUP_CTRL2);
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun /* Wait end of boot */
996*4882a593Smuzhiyun for (i = 0; i < POLL_MAX_ATTEMPT; i++) {
997*4882a593Smuzhiyun if (readl(hqvdp->regs + HQVDP_MBX_INFO_XP70)
998*4882a593Smuzhiyun & INFO_XP70_FW_READY)
999*4882a593Smuzhiyun break;
1000*4882a593Smuzhiyun msleep(POLL_DELAY_MS);
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun if (i == POLL_MAX_ATTEMPT) {
1003*4882a593Smuzhiyun DRM_ERROR("Could not boot\n");
1004*4882a593Smuzhiyun clk_disable_unprepare(hqvdp->clk);
1005*4882a593Smuzhiyun goto out;
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun /* Launch Vsync */
1009*4882a593Smuzhiyun writel(SOFT_VSYNC_HW, hqvdp->regs + HQVDP_MBX_SOFT_VSYNC);
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun DRM_INFO("HQVDP XP70 initialized\n");
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun hqvdp->xp70_initialized = true;
1014*4882a593Smuzhiyun
1015*4882a593Smuzhiyun out:
1016*4882a593Smuzhiyun release_firmware(firmware);
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun
sti_hqvdp_atomic_check(struct drm_plane * drm_plane,struct drm_plane_state * state)1019*4882a593Smuzhiyun static int sti_hqvdp_atomic_check(struct drm_plane *drm_plane,
1020*4882a593Smuzhiyun struct drm_plane_state *state)
1021*4882a593Smuzhiyun {
1022*4882a593Smuzhiyun struct sti_plane *plane = to_sti_plane(drm_plane);
1023*4882a593Smuzhiyun struct sti_hqvdp *hqvdp = to_sti_hqvdp(plane);
1024*4882a593Smuzhiyun struct drm_crtc *crtc = state->crtc;
1025*4882a593Smuzhiyun struct drm_framebuffer *fb = state->fb;
1026*4882a593Smuzhiyun struct drm_crtc_state *crtc_state;
1027*4882a593Smuzhiyun struct drm_display_mode *mode;
1028*4882a593Smuzhiyun int dst_x, dst_y, dst_w, dst_h;
1029*4882a593Smuzhiyun int src_x, src_y, src_w, src_h;
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun /* no need for further checks if the plane is being disabled */
1032*4882a593Smuzhiyun if (!crtc || !fb)
1033*4882a593Smuzhiyun return 0;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun crtc_state = drm_atomic_get_crtc_state(state->state, crtc);
1036*4882a593Smuzhiyun mode = &crtc_state->mode;
1037*4882a593Smuzhiyun dst_x = state->crtc_x;
1038*4882a593Smuzhiyun dst_y = state->crtc_y;
1039*4882a593Smuzhiyun dst_w = clamp_val(state->crtc_w, 0, mode->hdisplay - dst_x);
1040*4882a593Smuzhiyun dst_h = clamp_val(state->crtc_h, 0, mode->vdisplay - dst_y);
1041*4882a593Smuzhiyun /* src_x are in 16.16 format */
1042*4882a593Smuzhiyun src_x = state->src_x >> 16;
1043*4882a593Smuzhiyun src_y = state->src_y >> 16;
1044*4882a593Smuzhiyun src_w = state->src_w >> 16;
1045*4882a593Smuzhiyun src_h = state->src_h >> 16;
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun if (mode->clock && !sti_hqvdp_check_hw_scaling(hqvdp, mode,
1048*4882a593Smuzhiyun src_w, src_h,
1049*4882a593Smuzhiyun dst_w, dst_h)) {
1050*4882a593Smuzhiyun DRM_ERROR("Scaling beyond HW capabilities\n");
1051*4882a593Smuzhiyun return -EINVAL;
1052*4882a593Smuzhiyun }
1053*4882a593Smuzhiyun
1054*4882a593Smuzhiyun if (!drm_fb_cma_get_gem_obj(fb, 0)) {
1055*4882a593Smuzhiyun DRM_ERROR("Can't get CMA GEM object for fb\n");
1056*4882a593Smuzhiyun return -EINVAL;
1057*4882a593Smuzhiyun }
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun /*
1060*4882a593Smuzhiyun * Input / output size
1061*4882a593Smuzhiyun * Align to upper even value
1062*4882a593Smuzhiyun */
1063*4882a593Smuzhiyun dst_w = ALIGN(dst_w, 2);
1064*4882a593Smuzhiyun dst_h = ALIGN(dst_h, 2);
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun if ((src_w > MAX_WIDTH) || (src_w < MIN_WIDTH) ||
1067*4882a593Smuzhiyun (src_h > MAX_HEIGHT) || (src_h < MIN_HEIGHT) ||
1068*4882a593Smuzhiyun (dst_w > MAX_WIDTH) || (dst_w < MIN_WIDTH) ||
1069*4882a593Smuzhiyun (dst_h > MAX_HEIGHT) || (dst_h < MIN_HEIGHT)) {
1070*4882a593Smuzhiyun DRM_ERROR("Invalid in/out size %dx%d -> %dx%d\n",
1071*4882a593Smuzhiyun src_w, src_h,
1072*4882a593Smuzhiyun dst_w, dst_h);
1073*4882a593Smuzhiyun return -EINVAL;
1074*4882a593Smuzhiyun }
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun if (!hqvdp->xp70_initialized)
1077*4882a593Smuzhiyun /* Start HQVDP XP70 coprocessor */
1078*4882a593Smuzhiyun sti_hqvdp_start_xp70(hqvdp);
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun if (!hqvdp->vtg_registered) {
1081*4882a593Smuzhiyun /* Prevent VTG shutdown */
1082*4882a593Smuzhiyun if (clk_prepare_enable(hqvdp->clk_pix_main)) {
1083*4882a593Smuzhiyun DRM_ERROR("Failed to prepare/enable pix main clk\n");
1084*4882a593Smuzhiyun return -EINVAL;
1085*4882a593Smuzhiyun }
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun /* Register VTG Vsync callback to handle bottom fields */
1088*4882a593Smuzhiyun if (sti_vtg_register_client(hqvdp->vtg,
1089*4882a593Smuzhiyun &hqvdp->vtg_nb,
1090*4882a593Smuzhiyun crtc)) {
1091*4882a593Smuzhiyun DRM_ERROR("Cannot register VTG notifier\n");
1092*4882a593Smuzhiyun clk_disable_unprepare(hqvdp->clk_pix_main);
1093*4882a593Smuzhiyun return -EINVAL;
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun hqvdp->vtg_registered = true;
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun DRM_DEBUG_KMS("CRTC:%d (%s) drm plane:%d (%s)\n",
1099*4882a593Smuzhiyun crtc->base.id, sti_mixer_to_str(to_sti_mixer(crtc)),
1100*4882a593Smuzhiyun drm_plane->base.id, sti_plane_to_str(plane));
1101*4882a593Smuzhiyun DRM_DEBUG_KMS("%s dst=(%dx%d)@(%d,%d) - src=(%dx%d)@(%d,%d)\n",
1102*4882a593Smuzhiyun sti_plane_to_str(plane),
1103*4882a593Smuzhiyun dst_w, dst_h, dst_x, dst_y,
1104*4882a593Smuzhiyun src_w, src_h, src_x, src_y);
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun return 0;
1107*4882a593Smuzhiyun }
1108*4882a593Smuzhiyun
sti_hqvdp_atomic_update(struct drm_plane * drm_plane,struct drm_plane_state * oldstate)1109*4882a593Smuzhiyun static void sti_hqvdp_atomic_update(struct drm_plane *drm_plane,
1110*4882a593Smuzhiyun struct drm_plane_state *oldstate)
1111*4882a593Smuzhiyun {
1112*4882a593Smuzhiyun struct drm_plane_state *state = drm_plane->state;
1113*4882a593Smuzhiyun struct sti_plane *plane = to_sti_plane(drm_plane);
1114*4882a593Smuzhiyun struct sti_hqvdp *hqvdp = to_sti_hqvdp(plane);
1115*4882a593Smuzhiyun struct drm_crtc *crtc = state->crtc;
1116*4882a593Smuzhiyun struct drm_framebuffer *fb = state->fb;
1117*4882a593Smuzhiyun struct drm_display_mode *mode;
1118*4882a593Smuzhiyun int dst_x, dst_y, dst_w, dst_h;
1119*4882a593Smuzhiyun int src_x, src_y, src_w, src_h;
1120*4882a593Smuzhiyun struct drm_gem_cma_object *cma_obj;
1121*4882a593Smuzhiyun struct sti_hqvdp_cmd *cmd;
1122*4882a593Smuzhiyun int scale_h, scale_v;
1123*4882a593Smuzhiyun int cmd_offset;
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun if (!crtc || !fb)
1126*4882a593Smuzhiyun return;
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun if ((oldstate->fb == state->fb) &&
1129*4882a593Smuzhiyun (oldstate->crtc_x == state->crtc_x) &&
1130*4882a593Smuzhiyun (oldstate->crtc_y == state->crtc_y) &&
1131*4882a593Smuzhiyun (oldstate->crtc_w == state->crtc_w) &&
1132*4882a593Smuzhiyun (oldstate->crtc_h == state->crtc_h) &&
1133*4882a593Smuzhiyun (oldstate->src_x == state->src_x) &&
1134*4882a593Smuzhiyun (oldstate->src_y == state->src_y) &&
1135*4882a593Smuzhiyun (oldstate->src_w == state->src_w) &&
1136*4882a593Smuzhiyun (oldstate->src_h == state->src_h)) {
1137*4882a593Smuzhiyun /* No change since last update, do not post cmd */
1138*4882a593Smuzhiyun DRM_DEBUG_DRIVER("No change, not posting cmd\n");
1139*4882a593Smuzhiyun plane->status = STI_PLANE_UPDATED;
1140*4882a593Smuzhiyun return;
1141*4882a593Smuzhiyun }
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun mode = &crtc->mode;
1144*4882a593Smuzhiyun dst_x = state->crtc_x;
1145*4882a593Smuzhiyun dst_y = state->crtc_y;
1146*4882a593Smuzhiyun dst_w = clamp_val(state->crtc_w, 0, mode->hdisplay - dst_x);
1147*4882a593Smuzhiyun dst_h = clamp_val(state->crtc_h, 0, mode->vdisplay - dst_y);
1148*4882a593Smuzhiyun /* src_x are in 16.16 format */
1149*4882a593Smuzhiyun src_x = state->src_x >> 16;
1150*4882a593Smuzhiyun src_y = state->src_y >> 16;
1151*4882a593Smuzhiyun src_w = state->src_w >> 16;
1152*4882a593Smuzhiyun src_h = state->src_h >> 16;
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun cmd_offset = sti_hqvdp_get_free_cmd(hqvdp);
1155*4882a593Smuzhiyun if (cmd_offset == -1) {
1156*4882a593Smuzhiyun DRM_DEBUG_DRIVER("Warning: no cmd, will skip frame\n");
1157*4882a593Smuzhiyun return;
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun cmd = hqvdp->hqvdp_cmd + cmd_offset;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun /* Static parameters, defaulting to progressive mode */
1162*4882a593Smuzhiyun cmd->top.config = TOP_CONFIG_PROGRESSIVE;
1163*4882a593Smuzhiyun cmd->top.mem_format = TOP_MEM_FORMAT_DFLT;
1164*4882a593Smuzhiyun cmd->hvsrc.param_ctrl = HVSRC_PARAM_CTRL_DFLT;
1165*4882a593Smuzhiyun cmd->csdi.config = CSDI_CONFIG_PROG;
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun /* VC1RE, FMD bypassed : keep everything set to 0
1168*4882a593Smuzhiyun * IQI/P2I bypassed */
1169*4882a593Smuzhiyun cmd->iqi.config = IQI_CONFIG_DFLT;
1170*4882a593Smuzhiyun cmd->iqi.con_bri = IQI_CON_BRI_DFLT;
1171*4882a593Smuzhiyun cmd->iqi.sat_gain = IQI_SAT_GAIN_DFLT;
1172*4882a593Smuzhiyun cmd->iqi.pxf_conf = IQI_PXF_CONF_DFLT;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun cma_obj = drm_fb_cma_get_gem_obj(fb, 0);
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun DRM_DEBUG_DRIVER("drm FB:%d format:%.4s phys@:0x%lx\n", fb->base.id,
1177*4882a593Smuzhiyun (char *)&fb->format->format,
1178*4882a593Smuzhiyun (unsigned long)cma_obj->paddr);
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun /* Buffer planes address */
1181*4882a593Smuzhiyun cmd->top.current_luma = (u32)cma_obj->paddr + fb->offsets[0];
1182*4882a593Smuzhiyun cmd->top.current_chroma = (u32)cma_obj->paddr + fb->offsets[1];
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun /* Pitches */
1185*4882a593Smuzhiyun cmd->top.luma_processed_pitch = fb->pitches[0];
1186*4882a593Smuzhiyun cmd->top.luma_src_pitch = fb->pitches[0];
1187*4882a593Smuzhiyun cmd->top.chroma_processed_pitch = fb->pitches[1];
1188*4882a593Smuzhiyun cmd->top.chroma_src_pitch = fb->pitches[1];
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun /* Input / output size
1191*4882a593Smuzhiyun * Align to upper even value */
1192*4882a593Smuzhiyun dst_w = ALIGN(dst_w, 2);
1193*4882a593Smuzhiyun dst_h = ALIGN(dst_h, 2);
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun cmd->top.input_viewport_size = src_h << 16 | src_w;
1196*4882a593Smuzhiyun cmd->top.input_frame_size = src_h << 16 | src_w;
1197*4882a593Smuzhiyun cmd->hvsrc.output_picture_size = dst_h << 16 | dst_w;
1198*4882a593Smuzhiyun cmd->top.input_viewport_ori = src_y << 16 | src_x;
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun /* Handle interlaced */
1201*4882a593Smuzhiyun if (fb->flags & DRM_MODE_FB_INTERLACED) {
1202*4882a593Smuzhiyun /* Top field to display */
1203*4882a593Smuzhiyun cmd->top.config = TOP_CONFIG_INTER_TOP;
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun /* Update pitches and vert size */
1206*4882a593Smuzhiyun cmd->top.input_frame_size = (src_h / 2) << 16 | src_w;
1207*4882a593Smuzhiyun cmd->top.luma_processed_pitch *= 2;
1208*4882a593Smuzhiyun cmd->top.luma_src_pitch *= 2;
1209*4882a593Smuzhiyun cmd->top.chroma_processed_pitch *= 2;
1210*4882a593Smuzhiyun cmd->top.chroma_src_pitch *= 2;
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun /* Enable directional deinterlacing processing */
1213*4882a593Smuzhiyun cmd->csdi.config = CSDI_CONFIG_INTER_DIR;
1214*4882a593Smuzhiyun cmd->csdi.config2 = CSDI_CONFIG2_DFLT;
1215*4882a593Smuzhiyun cmd->csdi.dcdi_config = CSDI_DCDI_CONFIG_DFLT;
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun /* Update hvsrc lut coef */
1219*4882a593Smuzhiyun scale_h = SCALE_FACTOR * dst_w / src_w;
1220*4882a593Smuzhiyun sti_hqvdp_update_hvsrc(HVSRC_HORI, scale_h, &cmd->hvsrc);
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun scale_v = SCALE_FACTOR * dst_h / src_h;
1223*4882a593Smuzhiyun sti_hqvdp_update_hvsrc(HVSRC_VERT, scale_v, &cmd->hvsrc);
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun writel(hqvdp->hqvdp_cmd_paddr + cmd_offset,
1226*4882a593Smuzhiyun hqvdp->regs + HQVDP_MBX_NEXT_CMD);
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun /* Interlaced : get ready to display the bottom field at next Vsync */
1229*4882a593Smuzhiyun if (fb->flags & DRM_MODE_FB_INTERLACED)
1230*4882a593Smuzhiyun hqvdp->btm_field_pending = true;
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun dev_dbg(hqvdp->dev, "%s Posted command:0x%x\n",
1233*4882a593Smuzhiyun __func__, hqvdp->hqvdp_cmd_paddr + cmd_offset);
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun sti_plane_update_fps(plane, true, true);
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun plane->status = STI_PLANE_UPDATED;
1238*4882a593Smuzhiyun }
1239*4882a593Smuzhiyun
sti_hqvdp_atomic_disable(struct drm_plane * drm_plane,struct drm_plane_state * oldstate)1240*4882a593Smuzhiyun static void sti_hqvdp_atomic_disable(struct drm_plane *drm_plane,
1241*4882a593Smuzhiyun struct drm_plane_state *oldstate)
1242*4882a593Smuzhiyun {
1243*4882a593Smuzhiyun struct sti_plane *plane = to_sti_plane(drm_plane);
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun if (!oldstate->crtc) {
1246*4882a593Smuzhiyun DRM_DEBUG_DRIVER("drm plane:%d not enabled\n",
1247*4882a593Smuzhiyun drm_plane->base.id);
1248*4882a593Smuzhiyun return;
1249*4882a593Smuzhiyun }
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun DRM_DEBUG_DRIVER("CRTC:%d (%s) drm plane:%d (%s)\n",
1252*4882a593Smuzhiyun oldstate->crtc->base.id,
1253*4882a593Smuzhiyun sti_mixer_to_str(to_sti_mixer(oldstate->crtc)),
1254*4882a593Smuzhiyun drm_plane->base.id, sti_plane_to_str(plane));
1255*4882a593Smuzhiyun
1256*4882a593Smuzhiyun plane->status = STI_PLANE_DISABLING;
1257*4882a593Smuzhiyun }
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun static const struct drm_plane_helper_funcs sti_hqvdp_helpers_funcs = {
1260*4882a593Smuzhiyun .atomic_check = sti_hqvdp_atomic_check,
1261*4882a593Smuzhiyun .atomic_update = sti_hqvdp_atomic_update,
1262*4882a593Smuzhiyun .atomic_disable = sti_hqvdp_atomic_disable,
1263*4882a593Smuzhiyun };
1264*4882a593Smuzhiyun
sti_hqvdp_destroy(struct drm_plane * drm_plane)1265*4882a593Smuzhiyun static void sti_hqvdp_destroy(struct drm_plane *drm_plane)
1266*4882a593Smuzhiyun {
1267*4882a593Smuzhiyun DRM_DEBUG_DRIVER("\n");
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun drm_plane_cleanup(drm_plane);
1270*4882a593Smuzhiyun }
1271*4882a593Smuzhiyun
sti_hqvdp_late_register(struct drm_plane * drm_plane)1272*4882a593Smuzhiyun static int sti_hqvdp_late_register(struct drm_plane *drm_plane)
1273*4882a593Smuzhiyun {
1274*4882a593Smuzhiyun struct sti_plane *plane = to_sti_plane(drm_plane);
1275*4882a593Smuzhiyun struct sti_hqvdp *hqvdp = to_sti_hqvdp(plane);
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun hqvdp_debugfs_init(hqvdp, drm_plane->dev->primary);
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun return 0;
1280*4882a593Smuzhiyun }
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun static const struct drm_plane_funcs sti_hqvdp_plane_helpers_funcs = {
1283*4882a593Smuzhiyun .update_plane = drm_atomic_helper_update_plane,
1284*4882a593Smuzhiyun .disable_plane = drm_atomic_helper_disable_plane,
1285*4882a593Smuzhiyun .destroy = sti_hqvdp_destroy,
1286*4882a593Smuzhiyun .reset = sti_plane_reset,
1287*4882a593Smuzhiyun .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
1288*4882a593Smuzhiyun .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
1289*4882a593Smuzhiyun .late_register = sti_hqvdp_late_register,
1290*4882a593Smuzhiyun };
1291*4882a593Smuzhiyun
sti_hqvdp_create(struct drm_device * drm_dev,struct device * dev,int desc)1292*4882a593Smuzhiyun static struct drm_plane *sti_hqvdp_create(struct drm_device *drm_dev,
1293*4882a593Smuzhiyun struct device *dev, int desc)
1294*4882a593Smuzhiyun {
1295*4882a593Smuzhiyun struct sti_hqvdp *hqvdp = dev_get_drvdata(dev);
1296*4882a593Smuzhiyun int res;
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun hqvdp->plane.desc = desc;
1299*4882a593Smuzhiyun hqvdp->plane.status = STI_PLANE_DISABLED;
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun sti_hqvdp_init(hqvdp);
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun res = drm_universal_plane_init(drm_dev, &hqvdp->plane.drm_plane, 1,
1304*4882a593Smuzhiyun &sti_hqvdp_plane_helpers_funcs,
1305*4882a593Smuzhiyun hqvdp_supported_formats,
1306*4882a593Smuzhiyun ARRAY_SIZE(hqvdp_supported_formats),
1307*4882a593Smuzhiyun NULL, DRM_PLANE_TYPE_OVERLAY, NULL);
1308*4882a593Smuzhiyun if (res) {
1309*4882a593Smuzhiyun DRM_ERROR("Failed to initialize universal plane\n");
1310*4882a593Smuzhiyun return NULL;
1311*4882a593Smuzhiyun }
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun drm_plane_helper_add(&hqvdp->plane.drm_plane, &sti_hqvdp_helpers_funcs);
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun sti_plane_init_property(&hqvdp->plane, DRM_PLANE_TYPE_OVERLAY);
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun return &hqvdp->plane.drm_plane;
1318*4882a593Smuzhiyun }
1319*4882a593Smuzhiyun
sti_hqvdp_bind(struct device * dev,struct device * master,void * data)1320*4882a593Smuzhiyun static int sti_hqvdp_bind(struct device *dev, struct device *master, void *data)
1321*4882a593Smuzhiyun {
1322*4882a593Smuzhiyun struct sti_hqvdp *hqvdp = dev_get_drvdata(dev);
1323*4882a593Smuzhiyun struct drm_device *drm_dev = data;
1324*4882a593Smuzhiyun struct drm_plane *plane;
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun DRM_DEBUG_DRIVER("\n");
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun hqvdp->drm_dev = drm_dev;
1329*4882a593Smuzhiyun
1330*4882a593Smuzhiyun /* Create HQVDP plane once xp70 is initialized */
1331*4882a593Smuzhiyun plane = sti_hqvdp_create(drm_dev, hqvdp->dev, STI_HQVDP_0);
1332*4882a593Smuzhiyun if (!plane)
1333*4882a593Smuzhiyun DRM_ERROR("Can't create HQVDP plane\n");
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun return 0;
1336*4882a593Smuzhiyun }
1337*4882a593Smuzhiyun
sti_hqvdp_unbind(struct device * dev,struct device * master,void * data)1338*4882a593Smuzhiyun static void sti_hqvdp_unbind(struct device *dev,
1339*4882a593Smuzhiyun struct device *master, void *data)
1340*4882a593Smuzhiyun {
1341*4882a593Smuzhiyun /* do nothing */
1342*4882a593Smuzhiyun }
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun static const struct component_ops sti_hqvdp_ops = {
1345*4882a593Smuzhiyun .bind = sti_hqvdp_bind,
1346*4882a593Smuzhiyun .unbind = sti_hqvdp_unbind,
1347*4882a593Smuzhiyun };
1348*4882a593Smuzhiyun
sti_hqvdp_probe(struct platform_device * pdev)1349*4882a593Smuzhiyun static int sti_hqvdp_probe(struct platform_device *pdev)
1350*4882a593Smuzhiyun {
1351*4882a593Smuzhiyun struct device *dev = &pdev->dev;
1352*4882a593Smuzhiyun struct device_node *vtg_np;
1353*4882a593Smuzhiyun struct sti_hqvdp *hqvdp;
1354*4882a593Smuzhiyun struct resource *res;
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun DRM_DEBUG_DRIVER("\n");
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun hqvdp = devm_kzalloc(dev, sizeof(*hqvdp), GFP_KERNEL);
1359*4882a593Smuzhiyun if (!hqvdp) {
1360*4882a593Smuzhiyun DRM_ERROR("Failed to allocate HQVDP context\n");
1361*4882a593Smuzhiyun return -ENOMEM;
1362*4882a593Smuzhiyun }
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun hqvdp->dev = dev;
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun /* Get Memory resources */
1367*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1368*4882a593Smuzhiyun if (!res) {
1369*4882a593Smuzhiyun DRM_ERROR("Get memory resource failed\n");
1370*4882a593Smuzhiyun return -ENXIO;
1371*4882a593Smuzhiyun }
1372*4882a593Smuzhiyun hqvdp->regs = devm_ioremap(dev, res->start, resource_size(res));
1373*4882a593Smuzhiyun if (!hqvdp->regs) {
1374*4882a593Smuzhiyun DRM_ERROR("Register mapping failed\n");
1375*4882a593Smuzhiyun return -ENXIO;
1376*4882a593Smuzhiyun }
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun /* Get clock resources */
1379*4882a593Smuzhiyun hqvdp->clk = devm_clk_get(dev, "hqvdp");
1380*4882a593Smuzhiyun hqvdp->clk_pix_main = devm_clk_get(dev, "pix_main");
1381*4882a593Smuzhiyun if (IS_ERR(hqvdp->clk) || IS_ERR(hqvdp->clk_pix_main)) {
1382*4882a593Smuzhiyun DRM_ERROR("Cannot get clocks\n");
1383*4882a593Smuzhiyun return -ENXIO;
1384*4882a593Smuzhiyun }
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun /* Get reset resources */
1387*4882a593Smuzhiyun hqvdp->reset = devm_reset_control_get(dev, "hqvdp");
1388*4882a593Smuzhiyun if (!IS_ERR(hqvdp->reset))
1389*4882a593Smuzhiyun reset_control_deassert(hqvdp->reset);
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun vtg_np = of_parse_phandle(pdev->dev.of_node, "st,vtg", 0);
1392*4882a593Smuzhiyun if (vtg_np)
1393*4882a593Smuzhiyun hqvdp->vtg = of_vtg_find(vtg_np);
1394*4882a593Smuzhiyun of_node_put(vtg_np);
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun platform_set_drvdata(pdev, hqvdp);
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun return component_add(&pdev->dev, &sti_hqvdp_ops);
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun
sti_hqvdp_remove(struct platform_device * pdev)1401*4882a593Smuzhiyun static int sti_hqvdp_remove(struct platform_device *pdev)
1402*4882a593Smuzhiyun {
1403*4882a593Smuzhiyun component_del(&pdev->dev, &sti_hqvdp_ops);
1404*4882a593Smuzhiyun return 0;
1405*4882a593Smuzhiyun }
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun static const struct of_device_id hqvdp_of_match[] = {
1408*4882a593Smuzhiyun { .compatible = "st,stih407-hqvdp", },
1409*4882a593Smuzhiyun { /* end node */ }
1410*4882a593Smuzhiyun };
1411*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, hqvdp_of_match);
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun struct platform_driver sti_hqvdp_driver = {
1414*4882a593Smuzhiyun .driver = {
1415*4882a593Smuzhiyun .name = "sti-hqvdp",
1416*4882a593Smuzhiyun .owner = THIS_MODULE,
1417*4882a593Smuzhiyun .of_match_table = hqvdp_of_match,
1418*4882a593Smuzhiyun },
1419*4882a593Smuzhiyun .probe = sti_hqvdp_probe,
1420*4882a593Smuzhiyun .remove = sti_hqvdp_remove,
1421*4882a593Smuzhiyun };
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun MODULE_AUTHOR("Benjamin Gaignard <benjamin.gaignard@st.com>");
1424*4882a593Smuzhiyun MODULE_DESCRIPTION("STMicroelectronics SoC DRM driver");
1425*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1426