xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/sti/sti_hda.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) STMicroelectronics SA 2014
4*4882a593Smuzhiyun  * Author: Fabien Dessenne <fabien.dessenne@st.com> for STMicroelectronics.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/component.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/seq_file.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
15*4882a593Smuzhiyun #include <drm/drm_bridge.h>
16*4882a593Smuzhiyun #include <drm/drm_debugfs.h>
17*4882a593Smuzhiyun #include <drm/drm_device.h>
18*4882a593Smuzhiyun #include <drm/drm_file.h>
19*4882a593Smuzhiyun #include <drm/drm_print.h>
20*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* HDformatter registers */
23*4882a593Smuzhiyun #define HDA_ANA_CFG                     0x0000
24*4882a593Smuzhiyun #define HDA_ANA_SCALE_CTRL_Y            0x0004
25*4882a593Smuzhiyun #define HDA_ANA_SCALE_CTRL_CB           0x0008
26*4882a593Smuzhiyun #define HDA_ANA_SCALE_CTRL_CR           0x000C
27*4882a593Smuzhiyun #define HDA_ANA_ANC_CTRL                0x0010
28*4882a593Smuzhiyun #define HDA_ANA_SRC_Y_CFG               0x0014
29*4882a593Smuzhiyun #define HDA_COEFF_Y_PH1_TAP123          0x0018
30*4882a593Smuzhiyun #define HDA_COEFF_Y_PH1_TAP456          0x001C
31*4882a593Smuzhiyun #define HDA_COEFF_Y_PH2_TAP123          0x0020
32*4882a593Smuzhiyun #define HDA_COEFF_Y_PH2_TAP456          0x0024
33*4882a593Smuzhiyun #define HDA_COEFF_Y_PH3_TAP123          0x0028
34*4882a593Smuzhiyun #define HDA_COEFF_Y_PH3_TAP456          0x002C
35*4882a593Smuzhiyun #define HDA_COEFF_Y_PH4_TAP123          0x0030
36*4882a593Smuzhiyun #define HDA_COEFF_Y_PH4_TAP456          0x0034
37*4882a593Smuzhiyun #define HDA_ANA_SRC_C_CFG               0x0040
38*4882a593Smuzhiyun #define HDA_COEFF_C_PH1_TAP123          0x0044
39*4882a593Smuzhiyun #define HDA_COEFF_C_PH1_TAP456          0x0048
40*4882a593Smuzhiyun #define HDA_COEFF_C_PH2_TAP123          0x004C
41*4882a593Smuzhiyun #define HDA_COEFF_C_PH2_TAP456          0x0050
42*4882a593Smuzhiyun #define HDA_COEFF_C_PH3_TAP123          0x0054
43*4882a593Smuzhiyun #define HDA_COEFF_C_PH3_TAP456          0x0058
44*4882a593Smuzhiyun #define HDA_COEFF_C_PH4_TAP123          0x005C
45*4882a593Smuzhiyun #define HDA_COEFF_C_PH4_TAP456          0x0060
46*4882a593Smuzhiyun #define HDA_SYNC_AWGI                   0x0300
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* HDA_ANA_CFG */
49*4882a593Smuzhiyun #define CFG_AWG_ASYNC_EN                BIT(0)
50*4882a593Smuzhiyun #define CFG_AWG_ASYNC_HSYNC_MTD         BIT(1)
51*4882a593Smuzhiyun #define CFG_AWG_ASYNC_VSYNC_MTD         BIT(2)
52*4882a593Smuzhiyun #define CFG_AWG_SYNC_DEL                BIT(3)
53*4882a593Smuzhiyun #define CFG_AWG_FLTR_MODE_SHIFT         4
54*4882a593Smuzhiyun #define CFG_AWG_FLTR_MODE_MASK          (0xF << CFG_AWG_FLTR_MODE_SHIFT)
55*4882a593Smuzhiyun #define CFG_AWG_FLTR_MODE_SD            (0 << CFG_AWG_FLTR_MODE_SHIFT)
56*4882a593Smuzhiyun #define CFG_AWG_FLTR_MODE_ED            (1 << CFG_AWG_FLTR_MODE_SHIFT)
57*4882a593Smuzhiyun #define CFG_AWG_FLTR_MODE_HD            (2 << CFG_AWG_FLTR_MODE_SHIFT)
58*4882a593Smuzhiyun #define CFG_SYNC_ON_PBPR_MASK           BIT(8)
59*4882a593Smuzhiyun #define CFG_PREFILTER_EN_MASK           BIT(9)
60*4882a593Smuzhiyun #define CFG_PBPR_SYNC_OFF_SHIFT         16
61*4882a593Smuzhiyun #define CFG_PBPR_SYNC_OFF_MASK          (0x7FF << CFG_PBPR_SYNC_OFF_SHIFT)
62*4882a593Smuzhiyun #define CFG_PBPR_SYNC_OFF_VAL           0x117 /* Voltage dependent. stiH416 */
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /* Default scaling values */
65*4882a593Smuzhiyun #define SCALE_CTRL_Y_DFLT               0x00C50256
66*4882a593Smuzhiyun #define SCALE_CTRL_CB_DFLT              0x00DB0249
67*4882a593Smuzhiyun #define SCALE_CTRL_CR_DFLT              0x00DB0249
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /* Video DACs control */
70*4882a593Smuzhiyun #define DAC_CFG_HD_HZUVW_OFF_MASK       BIT(1)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* Upsampler values for the alternative 2X Filter */
73*4882a593Smuzhiyun #define SAMPLER_COEF_NB                 8
74*4882a593Smuzhiyun #define HDA_ANA_SRC_Y_CFG_ALT_2X        0x01130000
75*4882a593Smuzhiyun static u32 coef_y_alt_2x[] = {
76*4882a593Smuzhiyun 	0x00FE83FB, 0x1F900401, 0x00000000, 0x00000000,
77*4882a593Smuzhiyun 	0x00F408F9, 0x055F7C25, 0x00000000, 0x00000000
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define HDA_ANA_SRC_C_CFG_ALT_2X        0x01750004
81*4882a593Smuzhiyun static u32 coef_c_alt_2x[] = {
82*4882a593Smuzhiyun 	0x001305F7, 0x05274BD0, 0x00000000, 0x00000000,
83*4882a593Smuzhiyun 	0x0004907C, 0x09C80B9D, 0x00000000, 0x00000000
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /* Upsampler values for the 4X Filter */
87*4882a593Smuzhiyun #define HDA_ANA_SRC_Y_CFG_4X            0x01ED0005
88*4882a593Smuzhiyun #define HDA_ANA_SRC_C_CFG_4X            0x01ED0004
89*4882a593Smuzhiyun static u32 coef_yc_4x[] = {
90*4882a593Smuzhiyun 	0x00FC827F, 0x008FE20B, 0x00F684FC, 0x050F7C24,
91*4882a593Smuzhiyun 	0x00F4857C, 0x0A1F402E, 0x00FA027F, 0x0E076E1D
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /* AWG instructions for some video modes */
95*4882a593Smuzhiyun #define AWG_MAX_INST                    64
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /* 720p@50 */
98*4882a593Smuzhiyun static u32 AWGi_720p_50[] = {
99*4882a593Smuzhiyun 	0x00000971, 0x00000C26, 0x0000013B, 0x00000CDA,
100*4882a593Smuzhiyun 	0x00000104, 0x00000E7E, 0x00000E7F, 0x0000013B,
101*4882a593Smuzhiyun 	0x00000D8E, 0x00000104, 0x00001804, 0x00000971,
102*4882a593Smuzhiyun 	0x00000C26, 0x0000003B, 0x00000FB4, 0x00000FB5,
103*4882a593Smuzhiyun 	0x00000104, 0x00001AE8
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define NN_720p_50 ARRAY_SIZE(AWGi_720p_50)
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /* 720p@60 */
109*4882a593Smuzhiyun static u32 AWGi_720p_60[] = {
110*4882a593Smuzhiyun 	0x00000971, 0x00000C26, 0x0000013B, 0x00000CDA,
111*4882a593Smuzhiyun 	0x00000104, 0x00000E7E, 0x00000E7F, 0x0000013B,
112*4882a593Smuzhiyun 	0x00000C44, 0x00000104, 0x00001804, 0x00000971,
113*4882a593Smuzhiyun 	0x00000C26, 0x0000003B, 0x00000F0F, 0x00000F10,
114*4882a593Smuzhiyun 	0x00000104, 0x00001AE8
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define NN_720p_60 ARRAY_SIZE(AWGi_720p_60)
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /* 1080p@30 */
120*4882a593Smuzhiyun static u32 AWGi_1080p_30[] = {
121*4882a593Smuzhiyun 	0x00000971, 0x00000C2A, 0x0000013B, 0x00000C56,
122*4882a593Smuzhiyun 	0x00000104, 0x00000FDC, 0x00000FDD, 0x0000013B,
123*4882a593Smuzhiyun 	0x00000C2A, 0x00000104, 0x00001804, 0x00000971,
124*4882a593Smuzhiyun 	0x00000C2A, 0x0000003B, 0x00000EBE, 0x00000EBF,
125*4882a593Smuzhiyun 	0x00000EBF, 0x00000104, 0x00001A2F, 0x00001C4B,
126*4882a593Smuzhiyun 	0x00001C52
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define NN_1080p_30 ARRAY_SIZE(AWGi_1080p_30)
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /* 1080p@25 */
132*4882a593Smuzhiyun static u32 AWGi_1080p_25[] = {
133*4882a593Smuzhiyun 	0x00000971, 0x00000C2A, 0x0000013B, 0x00000C56,
134*4882a593Smuzhiyun 	0x00000104, 0x00000FDC, 0x00000FDD, 0x0000013B,
135*4882a593Smuzhiyun 	0x00000DE2, 0x00000104, 0x00001804, 0x00000971,
136*4882a593Smuzhiyun 	0x00000C2A, 0x0000003B, 0x00000F51, 0x00000F51,
137*4882a593Smuzhiyun 	0x00000F52, 0x00000104, 0x00001A2F, 0x00001C4B,
138*4882a593Smuzhiyun 	0x00001C52
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #define NN_1080p_25 ARRAY_SIZE(AWGi_1080p_25)
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun /* 1080p@24 */
144*4882a593Smuzhiyun static u32 AWGi_1080p_24[] = {
145*4882a593Smuzhiyun 	0x00000971, 0x00000C2A, 0x0000013B, 0x00000C56,
146*4882a593Smuzhiyun 	0x00000104, 0x00000FDC, 0x00000FDD, 0x0000013B,
147*4882a593Smuzhiyun 	0x00000E50, 0x00000104, 0x00001804, 0x00000971,
148*4882a593Smuzhiyun 	0x00000C2A, 0x0000003B, 0x00000F76, 0x00000F76,
149*4882a593Smuzhiyun 	0x00000F76, 0x00000104, 0x00001A2F, 0x00001C4B,
150*4882a593Smuzhiyun 	0x00001C52
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #define NN_1080p_24 ARRAY_SIZE(AWGi_1080p_24)
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /* 720x480p@60 */
156*4882a593Smuzhiyun static u32 AWGi_720x480p_60[] = {
157*4882a593Smuzhiyun 	0x00000904, 0x00000F18, 0x0000013B, 0x00001805,
158*4882a593Smuzhiyun 	0x00000904, 0x00000C3D, 0x0000003B, 0x00001A06
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define NN_720x480p_60 ARRAY_SIZE(AWGi_720x480p_60)
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /* Video mode category */
164*4882a593Smuzhiyun enum sti_hda_vid_cat {
165*4882a593Smuzhiyun 	VID_SD,
166*4882a593Smuzhiyun 	VID_ED,
167*4882a593Smuzhiyun 	VID_HD_74M,
168*4882a593Smuzhiyun 	VID_HD_148M
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun struct sti_hda_video_config {
172*4882a593Smuzhiyun 	struct drm_display_mode mode;
173*4882a593Smuzhiyun 	u32 *awg_instr;
174*4882a593Smuzhiyun 	int nb_instr;
175*4882a593Smuzhiyun 	enum sti_hda_vid_cat vid_cat;
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun /* HD analog supported modes
179*4882a593Smuzhiyun  * Interlaced modes may be added when supported by the whole display chain
180*4882a593Smuzhiyun  */
181*4882a593Smuzhiyun static const struct sti_hda_video_config hda_supported_modes[] = {
182*4882a593Smuzhiyun 	/* 1080p30 74.250Mhz */
183*4882a593Smuzhiyun 	{{DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
184*4882a593Smuzhiyun 		   2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
185*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC)},
186*4882a593Smuzhiyun 	 AWGi_1080p_30, NN_1080p_30, VID_HD_74M},
187*4882a593Smuzhiyun 	/* 1080p30 74.176Mhz */
188*4882a593Smuzhiyun 	{{DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74176, 1920, 2008,
189*4882a593Smuzhiyun 		   2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
190*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC)},
191*4882a593Smuzhiyun 	 AWGi_1080p_30, NN_1080p_30, VID_HD_74M},
192*4882a593Smuzhiyun 	/* 1080p24 74.250Mhz */
193*4882a593Smuzhiyun 	{{DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
194*4882a593Smuzhiyun 		   2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
195*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC)},
196*4882a593Smuzhiyun 	 AWGi_1080p_24, NN_1080p_24, VID_HD_74M},
197*4882a593Smuzhiyun 	/* 1080p24 74.176Mhz */
198*4882a593Smuzhiyun 	{{DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74176, 1920, 2558,
199*4882a593Smuzhiyun 		   2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
200*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC)},
201*4882a593Smuzhiyun 	 AWGi_1080p_24, NN_1080p_24, VID_HD_74M},
202*4882a593Smuzhiyun 	/* 1080p25 74.250Mhz */
203*4882a593Smuzhiyun 	{{DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
204*4882a593Smuzhiyun 		   2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
205*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC)},
206*4882a593Smuzhiyun 	 AWGi_1080p_25, NN_1080p_25, VID_HD_74M},
207*4882a593Smuzhiyun 	/* 720p60 74.250Mhz */
208*4882a593Smuzhiyun 	{{DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
209*4882a593Smuzhiyun 		   1430, 1650, 0, 720, 725, 730, 750, 0,
210*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC)},
211*4882a593Smuzhiyun 	 AWGi_720p_60, NN_720p_60, VID_HD_74M},
212*4882a593Smuzhiyun 	/* 720p60 74.176Mhz */
213*4882a593Smuzhiyun 	{{DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74176, 1280, 1390,
214*4882a593Smuzhiyun 		   1430, 1650, 0, 720, 725, 730, 750, 0,
215*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC)},
216*4882a593Smuzhiyun 	 AWGi_720p_60, NN_720p_60, VID_HD_74M},
217*4882a593Smuzhiyun 	/* 720p50 74.250Mhz */
218*4882a593Smuzhiyun 	{{DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
219*4882a593Smuzhiyun 		   1760, 1980, 0, 720, 725, 730, 750, 0,
220*4882a593Smuzhiyun 		   DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC)},
221*4882a593Smuzhiyun 	 AWGi_720p_50, NN_720p_50, VID_HD_74M},
222*4882a593Smuzhiyun 	/* 720x480p60 27.027Mhz */
223*4882a593Smuzhiyun 	{{DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27027, 720, 736,
224*4882a593Smuzhiyun 		   798, 858, 0, 480, 489, 495, 525, 0,
225*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC)},
226*4882a593Smuzhiyun 	 AWGi_720x480p_60, NN_720x480p_60, VID_ED},
227*4882a593Smuzhiyun 	/* 720x480p60 27.000Mhz */
228*4882a593Smuzhiyun 	{{DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
229*4882a593Smuzhiyun 		   798, 858, 0, 480, 489, 495, 525, 0,
230*4882a593Smuzhiyun 		   DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC)},
231*4882a593Smuzhiyun 	 AWGi_720x480p_60, NN_720x480p_60, VID_ED}
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun /*
235*4882a593Smuzhiyun  * STI hd analog structure
236*4882a593Smuzhiyun  *
237*4882a593Smuzhiyun  * @dev: driver device
238*4882a593Smuzhiyun  * @drm_dev: pointer to drm device
239*4882a593Smuzhiyun  * @mode: current display mode selected
240*4882a593Smuzhiyun  * @regs: HD analog register
241*4882a593Smuzhiyun  * @video_dacs_ctrl: video DACS control register
242*4882a593Smuzhiyun  * @enabled: true if HD analog is enabled else false
243*4882a593Smuzhiyun  */
244*4882a593Smuzhiyun struct sti_hda {
245*4882a593Smuzhiyun 	struct device dev;
246*4882a593Smuzhiyun 	struct drm_device *drm_dev;
247*4882a593Smuzhiyun 	struct drm_display_mode mode;
248*4882a593Smuzhiyun 	void __iomem *regs;
249*4882a593Smuzhiyun 	void __iomem *video_dacs_ctrl;
250*4882a593Smuzhiyun 	struct clk *clk_pix;
251*4882a593Smuzhiyun 	struct clk *clk_hddac;
252*4882a593Smuzhiyun 	bool enabled;
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun struct sti_hda_connector {
256*4882a593Smuzhiyun 	struct drm_connector drm_connector;
257*4882a593Smuzhiyun 	struct drm_encoder *encoder;
258*4882a593Smuzhiyun 	struct sti_hda *hda;
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun #define to_sti_hda_connector(x) \
262*4882a593Smuzhiyun 	container_of(x, struct sti_hda_connector, drm_connector)
263*4882a593Smuzhiyun 
hda_read(struct sti_hda * hda,int offset)264*4882a593Smuzhiyun static u32 hda_read(struct sti_hda *hda, int offset)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	return readl(hda->regs + offset);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
hda_write(struct sti_hda * hda,u32 val,int offset)269*4882a593Smuzhiyun static void hda_write(struct sti_hda *hda, u32 val, int offset)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	writel(val, hda->regs + offset);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun /**
275*4882a593Smuzhiyun  * Search for a video mode in the supported modes table
276*4882a593Smuzhiyun  *
277*4882a593Smuzhiyun  * @mode: mode being searched
278*4882a593Smuzhiyun  * @idx: index of the found mode
279*4882a593Smuzhiyun  *
280*4882a593Smuzhiyun  * Return true if mode is found
281*4882a593Smuzhiyun  */
hda_get_mode_idx(struct drm_display_mode mode,int * idx)282*4882a593Smuzhiyun static bool hda_get_mode_idx(struct drm_display_mode mode, int *idx)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	unsigned int i;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(hda_supported_modes); i++)
287*4882a593Smuzhiyun 		if (drm_mode_equal(&hda_supported_modes[i].mode, &mode)) {
288*4882a593Smuzhiyun 			*idx = i;
289*4882a593Smuzhiyun 			return true;
290*4882a593Smuzhiyun 		}
291*4882a593Smuzhiyun 	return false;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun /**
295*4882a593Smuzhiyun  * Enable the HD DACS
296*4882a593Smuzhiyun  *
297*4882a593Smuzhiyun  * @hda: pointer to HD analog structure
298*4882a593Smuzhiyun  * @enable: true if HD DACS need to be enabled, else false
299*4882a593Smuzhiyun  */
hda_enable_hd_dacs(struct sti_hda * hda,bool enable)300*4882a593Smuzhiyun static void hda_enable_hd_dacs(struct sti_hda *hda, bool enable)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	if (hda->video_dacs_ctrl) {
303*4882a593Smuzhiyun 		u32 val;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 		val = readl(hda->video_dacs_ctrl);
306*4882a593Smuzhiyun 		if (enable)
307*4882a593Smuzhiyun 			val &= ~DAC_CFG_HD_HZUVW_OFF_MASK;
308*4882a593Smuzhiyun 		else
309*4882a593Smuzhiyun 			val |= DAC_CFG_HD_HZUVW_OFF_MASK;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 		writel(val, hda->video_dacs_ctrl);
312*4882a593Smuzhiyun 	}
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun #define DBGFS_DUMP(reg) seq_printf(s, "\n  %-25s 0x%08X", #reg, \
316*4882a593Smuzhiyun 				   readl(hda->regs + reg))
317*4882a593Smuzhiyun 
hda_dbg_cfg(struct seq_file * s,int val)318*4882a593Smuzhiyun static void hda_dbg_cfg(struct seq_file *s, int val)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun 	seq_puts(s, "\tAWG ");
321*4882a593Smuzhiyun 	seq_puts(s, val & CFG_AWG_ASYNC_EN ? "enabled" : "disabled");
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun 
hda_dbg_awg_microcode(struct seq_file * s,void __iomem * reg)324*4882a593Smuzhiyun static void hda_dbg_awg_microcode(struct seq_file *s, void __iomem *reg)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	unsigned int i;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	seq_puts(s, "\n\n  HDA AWG microcode:");
329*4882a593Smuzhiyun 	for (i = 0; i < AWG_MAX_INST; i++) {
330*4882a593Smuzhiyun 		if (i % 8 == 0)
331*4882a593Smuzhiyun 			seq_printf(s, "\n  %04X:", i);
332*4882a593Smuzhiyun 		seq_printf(s, " %04X", readl(reg + i * 4));
333*4882a593Smuzhiyun 	}
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
hda_dbg_video_dacs_ctrl(struct seq_file * s,void __iomem * reg)336*4882a593Smuzhiyun static void hda_dbg_video_dacs_ctrl(struct seq_file *s, void __iomem *reg)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	u32 val = readl(reg);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	seq_printf(s, "\n\n  %-25s 0x%08X", "VIDEO_DACS_CONTROL", val);
341*4882a593Smuzhiyun 	seq_puts(s, "\tHD DACs ");
342*4882a593Smuzhiyun 	seq_puts(s, val & DAC_CFG_HD_HZUVW_OFF_MASK ? "disabled" : "enabled");
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun 
hda_dbg_show(struct seq_file * s,void * data)345*4882a593Smuzhiyun static int hda_dbg_show(struct seq_file *s, void *data)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	struct drm_info_node *node = s->private;
348*4882a593Smuzhiyun 	struct sti_hda *hda = (struct sti_hda *)node->info_ent->data;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	seq_printf(s, "HD Analog: (vaddr = 0x%p)", hda->regs);
351*4882a593Smuzhiyun 	DBGFS_DUMP(HDA_ANA_CFG);
352*4882a593Smuzhiyun 	hda_dbg_cfg(s, readl(hda->regs + HDA_ANA_CFG));
353*4882a593Smuzhiyun 	DBGFS_DUMP(HDA_ANA_SCALE_CTRL_Y);
354*4882a593Smuzhiyun 	DBGFS_DUMP(HDA_ANA_SCALE_CTRL_CB);
355*4882a593Smuzhiyun 	DBGFS_DUMP(HDA_ANA_SCALE_CTRL_CR);
356*4882a593Smuzhiyun 	DBGFS_DUMP(HDA_ANA_ANC_CTRL);
357*4882a593Smuzhiyun 	DBGFS_DUMP(HDA_ANA_SRC_Y_CFG);
358*4882a593Smuzhiyun 	DBGFS_DUMP(HDA_ANA_SRC_C_CFG);
359*4882a593Smuzhiyun 	hda_dbg_awg_microcode(s, hda->regs + HDA_SYNC_AWGI);
360*4882a593Smuzhiyun 	if (hda->video_dacs_ctrl)
361*4882a593Smuzhiyun 		hda_dbg_video_dacs_ctrl(s, hda->video_dacs_ctrl);
362*4882a593Smuzhiyun 	seq_putc(s, '\n');
363*4882a593Smuzhiyun 	return 0;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun static struct drm_info_list hda_debugfs_files[] = {
367*4882a593Smuzhiyun 	{ "hda", hda_dbg_show, 0, NULL },
368*4882a593Smuzhiyun };
369*4882a593Smuzhiyun 
hda_debugfs_init(struct sti_hda * hda,struct drm_minor * minor)370*4882a593Smuzhiyun static void hda_debugfs_init(struct sti_hda *hda, struct drm_minor *minor)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun 	unsigned int i;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(hda_debugfs_files); i++)
375*4882a593Smuzhiyun 		hda_debugfs_files[i].data = hda;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	drm_debugfs_create_files(hda_debugfs_files,
378*4882a593Smuzhiyun 				 ARRAY_SIZE(hda_debugfs_files),
379*4882a593Smuzhiyun 				 minor->debugfs_root, minor);
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun /**
383*4882a593Smuzhiyun  * Configure AWG, writing instructions
384*4882a593Smuzhiyun  *
385*4882a593Smuzhiyun  * @hda: pointer to HD analog structure
386*4882a593Smuzhiyun  * @awg_instr: pointer to AWG instructions table
387*4882a593Smuzhiyun  * @nb: nb of AWG instructions
388*4882a593Smuzhiyun  */
sti_hda_configure_awg(struct sti_hda * hda,u32 * awg_instr,int nb)389*4882a593Smuzhiyun static void sti_hda_configure_awg(struct sti_hda *hda, u32 *awg_instr, int nb)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun 	unsigned int i;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("\n");
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	for (i = 0; i < nb; i++)
396*4882a593Smuzhiyun 		hda_write(hda, awg_instr[i], HDA_SYNC_AWGI + i * 4);
397*4882a593Smuzhiyun 	for (i = nb; i < AWG_MAX_INST; i++)
398*4882a593Smuzhiyun 		hda_write(hda, 0, HDA_SYNC_AWGI + i * 4);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun 
sti_hda_disable(struct drm_bridge * bridge)401*4882a593Smuzhiyun static void sti_hda_disable(struct drm_bridge *bridge)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun 	struct sti_hda *hda = bridge->driver_private;
404*4882a593Smuzhiyun 	u32 val;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	if (!hda->enabled)
407*4882a593Smuzhiyun 		return;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("\n");
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	/* Disable HD DAC and AWG */
412*4882a593Smuzhiyun 	val = hda_read(hda, HDA_ANA_CFG);
413*4882a593Smuzhiyun 	val &= ~CFG_AWG_ASYNC_EN;
414*4882a593Smuzhiyun 	hda_write(hda, val, HDA_ANA_CFG);
415*4882a593Smuzhiyun 	hda_write(hda, 0, HDA_ANA_ANC_CTRL);
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	hda_enable_hd_dacs(hda, false);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	/* Disable/unprepare hda clock */
420*4882a593Smuzhiyun 	clk_disable_unprepare(hda->clk_hddac);
421*4882a593Smuzhiyun 	clk_disable_unprepare(hda->clk_pix);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	hda->enabled = false;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun 
sti_hda_pre_enable(struct drm_bridge * bridge)426*4882a593Smuzhiyun static void sti_hda_pre_enable(struct drm_bridge *bridge)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun 	struct sti_hda *hda = bridge->driver_private;
429*4882a593Smuzhiyun 	u32 val, i, mode_idx;
430*4882a593Smuzhiyun 	u32 src_filter_y, src_filter_c;
431*4882a593Smuzhiyun 	u32 *coef_y, *coef_c;
432*4882a593Smuzhiyun 	u32 filter_mode;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("\n");
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	if (hda->enabled)
437*4882a593Smuzhiyun 		return;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	/* Prepare/enable clocks */
440*4882a593Smuzhiyun 	if (clk_prepare_enable(hda->clk_pix))
441*4882a593Smuzhiyun 		DRM_ERROR("Failed to prepare/enable hda_pix clk\n");
442*4882a593Smuzhiyun 	if (clk_prepare_enable(hda->clk_hddac))
443*4882a593Smuzhiyun 		DRM_ERROR("Failed to prepare/enable hda_hddac clk\n");
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	if (!hda_get_mode_idx(hda->mode, &mode_idx)) {
446*4882a593Smuzhiyun 		DRM_ERROR("Undefined mode\n");
447*4882a593Smuzhiyun 		return;
448*4882a593Smuzhiyun 	}
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	switch (hda_supported_modes[mode_idx].vid_cat) {
451*4882a593Smuzhiyun 	case VID_HD_148M:
452*4882a593Smuzhiyun 		DRM_ERROR("Beyond HD analog capabilities\n");
453*4882a593Smuzhiyun 		return;
454*4882a593Smuzhiyun 	case VID_HD_74M:
455*4882a593Smuzhiyun 		/* HD use alternate 2x filter */
456*4882a593Smuzhiyun 		filter_mode = CFG_AWG_FLTR_MODE_HD;
457*4882a593Smuzhiyun 		src_filter_y = HDA_ANA_SRC_Y_CFG_ALT_2X;
458*4882a593Smuzhiyun 		src_filter_c = HDA_ANA_SRC_C_CFG_ALT_2X;
459*4882a593Smuzhiyun 		coef_y = coef_y_alt_2x;
460*4882a593Smuzhiyun 		coef_c = coef_c_alt_2x;
461*4882a593Smuzhiyun 		break;
462*4882a593Smuzhiyun 	case VID_ED:
463*4882a593Smuzhiyun 		/* ED uses 4x filter */
464*4882a593Smuzhiyun 		filter_mode = CFG_AWG_FLTR_MODE_ED;
465*4882a593Smuzhiyun 		src_filter_y = HDA_ANA_SRC_Y_CFG_4X;
466*4882a593Smuzhiyun 		src_filter_c = HDA_ANA_SRC_C_CFG_4X;
467*4882a593Smuzhiyun 		coef_y = coef_yc_4x;
468*4882a593Smuzhiyun 		coef_c = coef_yc_4x;
469*4882a593Smuzhiyun 		break;
470*4882a593Smuzhiyun 	case VID_SD:
471*4882a593Smuzhiyun 		DRM_ERROR("Not supported\n");
472*4882a593Smuzhiyun 		return;
473*4882a593Smuzhiyun 	default:
474*4882a593Smuzhiyun 		DRM_ERROR("Undefined resolution\n");
475*4882a593Smuzhiyun 		return;
476*4882a593Smuzhiyun 	}
477*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("Using HDA mode #%d\n", mode_idx);
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	/* Enable HD Video DACs */
480*4882a593Smuzhiyun 	hda_enable_hd_dacs(hda, true);
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	/* Configure scaler */
483*4882a593Smuzhiyun 	hda_write(hda, SCALE_CTRL_Y_DFLT, HDA_ANA_SCALE_CTRL_Y);
484*4882a593Smuzhiyun 	hda_write(hda, SCALE_CTRL_CB_DFLT, HDA_ANA_SCALE_CTRL_CB);
485*4882a593Smuzhiyun 	hda_write(hda, SCALE_CTRL_CR_DFLT, HDA_ANA_SCALE_CTRL_CR);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	/* Configure sampler */
488*4882a593Smuzhiyun 	hda_write(hda , src_filter_y, HDA_ANA_SRC_Y_CFG);
489*4882a593Smuzhiyun 	hda_write(hda, src_filter_c,  HDA_ANA_SRC_C_CFG);
490*4882a593Smuzhiyun 	for (i = 0; i < SAMPLER_COEF_NB; i++) {
491*4882a593Smuzhiyun 		hda_write(hda, coef_y[i], HDA_COEFF_Y_PH1_TAP123 + i * 4);
492*4882a593Smuzhiyun 		hda_write(hda, coef_c[i], HDA_COEFF_C_PH1_TAP123 + i * 4);
493*4882a593Smuzhiyun 	}
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	/* Configure main HDFormatter */
496*4882a593Smuzhiyun 	val = 0;
497*4882a593Smuzhiyun 	val |= (hda->mode.flags & DRM_MODE_FLAG_INTERLACE) ?
498*4882a593Smuzhiyun 	    0 : CFG_AWG_ASYNC_VSYNC_MTD;
499*4882a593Smuzhiyun 	val |= (CFG_PBPR_SYNC_OFF_VAL << CFG_PBPR_SYNC_OFF_SHIFT);
500*4882a593Smuzhiyun 	val |= filter_mode;
501*4882a593Smuzhiyun 	hda_write(hda, val, HDA_ANA_CFG);
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	/* Configure AWG */
504*4882a593Smuzhiyun 	sti_hda_configure_awg(hda, hda_supported_modes[mode_idx].awg_instr,
505*4882a593Smuzhiyun 			      hda_supported_modes[mode_idx].nb_instr);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	/* Enable AWG */
508*4882a593Smuzhiyun 	val = hda_read(hda, HDA_ANA_CFG);
509*4882a593Smuzhiyun 	val |= CFG_AWG_ASYNC_EN;
510*4882a593Smuzhiyun 	hda_write(hda, val, HDA_ANA_CFG);
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	hda->enabled = true;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun 
sti_hda_set_mode(struct drm_bridge * bridge,const struct drm_display_mode * mode,const struct drm_display_mode * adjusted_mode)515*4882a593Smuzhiyun static void sti_hda_set_mode(struct drm_bridge *bridge,
516*4882a593Smuzhiyun 			     const struct drm_display_mode *mode,
517*4882a593Smuzhiyun 			     const struct drm_display_mode *adjusted_mode)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun 	struct sti_hda *hda = bridge->driver_private;
520*4882a593Smuzhiyun 	u32 mode_idx;
521*4882a593Smuzhiyun 	int hddac_rate;
522*4882a593Smuzhiyun 	int ret;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("\n");
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	memcpy(&hda->mode, mode, sizeof(struct drm_display_mode));
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	if (!hda_get_mode_idx(hda->mode, &mode_idx)) {
529*4882a593Smuzhiyun 		DRM_ERROR("Undefined mode\n");
530*4882a593Smuzhiyun 		return;
531*4882a593Smuzhiyun 	}
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	switch (hda_supported_modes[mode_idx].vid_cat) {
534*4882a593Smuzhiyun 	case VID_HD_74M:
535*4882a593Smuzhiyun 		/* HD use alternate 2x filter */
536*4882a593Smuzhiyun 		hddac_rate = mode->clock * 1000 * 2;
537*4882a593Smuzhiyun 		break;
538*4882a593Smuzhiyun 	case VID_ED:
539*4882a593Smuzhiyun 		/* ED uses 4x filter */
540*4882a593Smuzhiyun 		hddac_rate = mode->clock * 1000 * 4;
541*4882a593Smuzhiyun 		break;
542*4882a593Smuzhiyun 	default:
543*4882a593Smuzhiyun 		DRM_ERROR("Undefined mode\n");
544*4882a593Smuzhiyun 		return;
545*4882a593Smuzhiyun 	}
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	/* HD DAC = 148.5Mhz or 108 Mhz */
548*4882a593Smuzhiyun 	ret = clk_set_rate(hda->clk_hddac, hddac_rate);
549*4882a593Smuzhiyun 	if (ret < 0)
550*4882a593Smuzhiyun 		DRM_ERROR("Cannot set rate (%dHz) for hda_hddac clk\n",
551*4882a593Smuzhiyun 			  hddac_rate);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	/* HDformatter clock = compositor clock */
554*4882a593Smuzhiyun 	ret = clk_set_rate(hda->clk_pix, mode->clock * 1000);
555*4882a593Smuzhiyun 	if (ret < 0)
556*4882a593Smuzhiyun 		DRM_ERROR("Cannot set rate (%dHz) for hda_pix clk\n",
557*4882a593Smuzhiyun 			  mode->clock * 1000);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun 
sti_hda_bridge_nope(struct drm_bridge * bridge)560*4882a593Smuzhiyun static void sti_hda_bridge_nope(struct drm_bridge *bridge)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun 	/* do nothing */
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun static const struct drm_bridge_funcs sti_hda_bridge_funcs = {
566*4882a593Smuzhiyun 	.pre_enable = sti_hda_pre_enable,
567*4882a593Smuzhiyun 	.enable = sti_hda_bridge_nope,
568*4882a593Smuzhiyun 	.disable = sti_hda_disable,
569*4882a593Smuzhiyun 	.post_disable = sti_hda_bridge_nope,
570*4882a593Smuzhiyun 	.mode_set = sti_hda_set_mode,
571*4882a593Smuzhiyun };
572*4882a593Smuzhiyun 
sti_hda_connector_get_modes(struct drm_connector * connector)573*4882a593Smuzhiyun static int sti_hda_connector_get_modes(struct drm_connector *connector)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun 	unsigned int i;
576*4882a593Smuzhiyun 	int count = 0;
577*4882a593Smuzhiyun 	struct sti_hda_connector *hda_connector
578*4882a593Smuzhiyun 		= to_sti_hda_connector(connector);
579*4882a593Smuzhiyun 	struct sti_hda *hda = hda_connector->hda;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("\n");
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(hda_supported_modes); i++) {
584*4882a593Smuzhiyun 		struct drm_display_mode *mode =
585*4882a593Smuzhiyun 			drm_mode_duplicate(hda->drm_dev,
586*4882a593Smuzhiyun 					&hda_supported_modes[i].mode);
587*4882a593Smuzhiyun 		if (!mode)
588*4882a593Smuzhiyun 			continue;
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 		/* the first mode is the preferred mode */
591*4882a593Smuzhiyun 		if (i == 0)
592*4882a593Smuzhiyun 			mode->type |= DRM_MODE_TYPE_PREFERRED;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 		drm_mode_probed_add(connector, mode);
595*4882a593Smuzhiyun 		count++;
596*4882a593Smuzhiyun 	}
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	return count;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun #define CLK_TOLERANCE_HZ 50
602*4882a593Smuzhiyun 
sti_hda_connector_mode_valid(struct drm_connector * connector,struct drm_display_mode * mode)603*4882a593Smuzhiyun static int sti_hda_connector_mode_valid(struct drm_connector *connector,
604*4882a593Smuzhiyun 					struct drm_display_mode *mode)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun 	int target = mode->clock * 1000;
607*4882a593Smuzhiyun 	int target_min = target - CLK_TOLERANCE_HZ;
608*4882a593Smuzhiyun 	int target_max = target + CLK_TOLERANCE_HZ;
609*4882a593Smuzhiyun 	int result;
610*4882a593Smuzhiyun 	int idx;
611*4882a593Smuzhiyun 	struct sti_hda_connector *hda_connector
612*4882a593Smuzhiyun 		= to_sti_hda_connector(connector);
613*4882a593Smuzhiyun 	struct sti_hda *hda = hda_connector->hda;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	if (!hda_get_mode_idx(*mode, &idx)) {
616*4882a593Smuzhiyun 		return MODE_BAD;
617*4882a593Smuzhiyun 	} else {
618*4882a593Smuzhiyun 		result = clk_round_rate(hda->clk_pix, target);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 		DRM_DEBUG_DRIVER("target rate = %d => available rate = %d\n",
621*4882a593Smuzhiyun 				 target, result);
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 		if ((result < target_min) || (result > target_max)) {
624*4882a593Smuzhiyun 			DRM_DEBUG_DRIVER("hda pixclk=%d not supported\n",
625*4882a593Smuzhiyun 					 target);
626*4882a593Smuzhiyun 			return MODE_BAD;
627*4882a593Smuzhiyun 		}
628*4882a593Smuzhiyun 	}
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	return MODE_OK;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun static const
634*4882a593Smuzhiyun struct drm_connector_helper_funcs sti_hda_connector_helper_funcs = {
635*4882a593Smuzhiyun 	.get_modes = sti_hda_connector_get_modes,
636*4882a593Smuzhiyun 	.mode_valid = sti_hda_connector_mode_valid,
637*4882a593Smuzhiyun };
638*4882a593Smuzhiyun 
sti_hda_late_register(struct drm_connector * connector)639*4882a593Smuzhiyun static int sti_hda_late_register(struct drm_connector *connector)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun 	struct sti_hda_connector *hda_connector
642*4882a593Smuzhiyun 		= to_sti_hda_connector(connector);
643*4882a593Smuzhiyun 	struct sti_hda *hda = hda_connector->hda;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	hda_debugfs_init(hda, hda->drm_dev->primary);
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	return 0;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun static const struct drm_connector_funcs sti_hda_connector_funcs = {
651*4882a593Smuzhiyun 	.fill_modes = drm_helper_probe_single_connector_modes,
652*4882a593Smuzhiyun 	.destroy = drm_connector_cleanup,
653*4882a593Smuzhiyun 	.reset = drm_atomic_helper_connector_reset,
654*4882a593Smuzhiyun 	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
655*4882a593Smuzhiyun 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
656*4882a593Smuzhiyun 	.late_register = sti_hda_late_register,
657*4882a593Smuzhiyun };
658*4882a593Smuzhiyun 
sti_hda_find_encoder(struct drm_device * dev)659*4882a593Smuzhiyun static struct drm_encoder *sti_hda_find_encoder(struct drm_device *dev)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun 	struct drm_encoder *encoder;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
664*4882a593Smuzhiyun 		if (encoder->encoder_type == DRM_MODE_ENCODER_DAC)
665*4882a593Smuzhiyun 			return encoder;
666*4882a593Smuzhiyun 	}
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	return NULL;
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun 
sti_hda_bind(struct device * dev,struct device * master,void * data)671*4882a593Smuzhiyun static int sti_hda_bind(struct device *dev, struct device *master, void *data)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun 	struct sti_hda *hda = dev_get_drvdata(dev);
674*4882a593Smuzhiyun 	struct drm_device *drm_dev = data;
675*4882a593Smuzhiyun 	struct drm_encoder *encoder;
676*4882a593Smuzhiyun 	struct sti_hda_connector *connector;
677*4882a593Smuzhiyun 	struct drm_connector *drm_connector;
678*4882a593Smuzhiyun 	struct drm_bridge *bridge;
679*4882a593Smuzhiyun 	int err;
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	/* Set the drm device handle */
682*4882a593Smuzhiyun 	hda->drm_dev = drm_dev;
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	encoder = sti_hda_find_encoder(drm_dev);
685*4882a593Smuzhiyun 	if (!encoder)
686*4882a593Smuzhiyun 		return -ENOMEM;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	connector = devm_kzalloc(dev, sizeof(*connector), GFP_KERNEL);
689*4882a593Smuzhiyun 	if (!connector)
690*4882a593Smuzhiyun 		return -ENOMEM;
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	connector->hda = hda;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 		bridge = devm_kzalloc(dev, sizeof(*bridge), GFP_KERNEL);
695*4882a593Smuzhiyun 	if (!bridge)
696*4882a593Smuzhiyun 		return -ENOMEM;
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	bridge->driver_private = hda;
699*4882a593Smuzhiyun 	bridge->funcs = &sti_hda_bridge_funcs;
700*4882a593Smuzhiyun 	drm_bridge_attach(encoder, bridge, NULL, 0);
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	connector->encoder = encoder;
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	drm_connector = (struct drm_connector *)connector;
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 	drm_connector->polled = DRM_CONNECTOR_POLL_HPD;
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	drm_connector_init(drm_dev, drm_connector,
709*4882a593Smuzhiyun 			&sti_hda_connector_funcs, DRM_MODE_CONNECTOR_Component);
710*4882a593Smuzhiyun 	drm_connector_helper_add(drm_connector,
711*4882a593Smuzhiyun 			&sti_hda_connector_helper_funcs);
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	err = drm_connector_attach_encoder(drm_connector, encoder);
714*4882a593Smuzhiyun 	if (err) {
715*4882a593Smuzhiyun 		DRM_ERROR("Failed to attach a connector to a encoder\n");
716*4882a593Smuzhiyun 		goto err_sysfs;
717*4882a593Smuzhiyun 	}
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	/* force to disable hd dacs at startup */
720*4882a593Smuzhiyun 	hda_enable_hd_dacs(hda, false);
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	return 0;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun err_sysfs:
725*4882a593Smuzhiyun 	return -EINVAL;
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun 
sti_hda_unbind(struct device * dev,struct device * master,void * data)728*4882a593Smuzhiyun static void sti_hda_unbind(struct device *dev,
729*4882a593Smuzhiyun 		struct device *master, void *data)
730*4882a593Smuzhiyun {
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun static const struct component_ops sti_hda_ops = {
734*4882a593Smuzhiyun 	.bind = sti_hda_bind,
735*4882a593Smuzhiyun 	.unbind = sti_hda_unbind,
736*4882a593Smuzhiyun };
737*4882a593Smuzhiyun 
sti_hda_probe(struct platform_device * pdev)738*4882a593Smuzhiyun static int sti_hda_probe(struct platform_device *pdev)
739*4882a593Smuzhiyun {
740*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
741*4882a593Smuzhiyun 	struct sti_hda *hda;
742*4882a593Smuzhiyun 	struct resource *res;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	DRM_INFO("%s\n", __func__);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	hda = devm_kzalloc(dev, sizeof(*hda), GFP_KERNEL);
747*4882a593Smuzhiyun 	if (!hda)
748*4882a593Smuzhiyun 		return -ENOMEM;
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun 	hda->dev = pdev->dev;
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	/* Get resources */
753*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "hda-reg");
754*4882a593Smuzhiyun 	if (!res) {
755*4882a593Smuzhiyun 		DRM_ERROR("Invalid hda resource\n");
756*4882a593Smuzhiyun 		return -ENOMEM;
757*4882a593Smuzhiyun 	}
758*4882a593Smuzhiyun 	hda->regs = devm_ioremap(dev, res->start, resource_size(res));
759*4882a593Smuzhiyun 	if (!hda->regs)
760*4882a593Smuzhiyun 		return -ENOMEM;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
763*4882a593Smuzhiyun 			"video-dacs-ctrl");
764*4882a593Smuzhiyun 	if (res) {
765*4882a593Smuzhiyun 		hda->video_dacs_ctrl = devm_ioremap(dev, res->start,
766*4882a593Smuzhiyun 				resource_size(res));
767*4882a593Smuzhiyun 		if (!hda->video_dacs_ctrl)
768*4882a593Smuzhiyun 			return -ENOMEM;
769*4882a593Smuzhiyun 	} else {
770*4882a593Smuzhiyun 		/* If no existing video-dacs-ctrl resource continue the probe */
771*4882a593Smuzhiyun 		DRM_DEBUG_DRIVER("No video-dacs-ctrl resource\n");
772*4882a593Smuzhiyun 		hda->video_dacs_ctrl = NULL;
773*4882a593Smuzhiyun 	}
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	/* Get clock resources */
776*4882a593Smuzhiyun 	hda->clk_pix = devm_clk_get(dev, "pix");
777*4882a593Smuzhiyun 	if (IS_ERR(hda->clk_pix)) {
778*4882a593Smuzhiyun 		DRM_ERROR("Cannot get hda_pix clock\n");
779*4882a593Smuzhiyun 		return PTR_ERR(hda->clk_pix);
780*4882a593Smuzhiyun 	}
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	hda->clk_hddac = devm_clk_get(dev, "hddac");
783*4882a593Smuzhiyun 	if (IS_ERR(hda->clk_hddac)) {
784*4882a593Smuzhiyun 		DRM_ERROR("Cannot get hda_hddac clock\n");
785*4882a593Smuzhiyun 		return PTR_ERR(hda->clk_hddac);
786*4882a593Smuzhiyun 	}
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	platform_set_drvdata(pdev, hda);
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	return component_add(&pdev->dev, &sti_hda_ops);
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun 
sti_hda_remove(struct platform_device * pdev)793*4882a593Smuzhiyun static int sti_hda_remove(struct platform_device *pdev)
794*4882a593Smuzhiyun {
795*4882a593Smuzhiyun 	component_del(&pdev->dev, &sti_hda_ops);
796*4882a593Smuzhiyun 	return 0;
797*4882a593Smuzhiyun }
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun static const struct of_device_id hda_of_match[] = {
800*4882a593Smuzhiyun 	{ .compatible = "st,stih416-hda", },
801*4882a593Smuzhiyun 	{ .compatible = "st,stih407-hda", },
802*4882a593Smuzhiyun 	{ /* end node */ }
803*4882a593Smuzhiyun };
804*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, hda_of_match);
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun struct platform_driver sti_hda_driver = {
807*4882a593Smuzhiyun 	.driver = {
808*4882a593Smuzhiyun 		.name = "sti-hda",
809*4882a593Smuzhiyun 		.owner = THIS_MODULE,
810*4882a593Smuzhiyun 		.of_match_table = hda_of_match,
811*4882a593Smuzhiyun 	},
812*4882a593Smuzhiyun 	.probe = sti_hda_probe,
813*4882a593Smuzhiyun 	.remove = sti_hda_remove,
814*4882a593Smuzhiyun };
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun MODULE_AUTHOR("Benjamin Gaignard <benjamin.gaignard@st.com>");
817*4882a593Smuzhiyun MODULE_DESCRIPTION("STMicroelectronics SoC DRM driver");
818*4882a593Smuzhiyun MODULE_LICENSE("GPL");
819