xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/sti/sti_gdp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) STMicroelectronics SA 2014
4*4882a593Smuzhiyun  * Authors: Benjamin Gaignard <benjamin.gaignard@st.com>
5*4882a593Smuzhiyun  *          Fabien Dessenne <fabien.dessenne@st.com>
6*4882a593Smuzhiyun  *          for STMicroelectronics.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/dma-mapping.h>
10*4882a593Smuzhiyun #include <linux/seq_file.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <drm/drm_atomic.h>
13*4882a593Smuzhiyun #include <drm/drm_device.h>
14*4882a593Smuzhiyun #include <drm/drm_fb_cma_helper.h>
15*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
16*4882a593Smuzhiyun #include <drm/drm_gem_cma_helper.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include "sti_compositor.h"
19*4882a593Smuzhiyun #include "sti_gdp.h"
20*4882a593Smuzhiyun #include "sti_plane.h"
21*4882a593Smuzhiyun #include "sti_vtg.h"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define ALPHASWITCH     BIT(6)
24*4882a593Smuzhiyun #define ENA_COLOR_FILL  BIT(8)
25*4882a593Smuzhiyun #define BIGNOTLITTLE    BIT(23)
26*4882a593Smuzhiyun #define WAIT_NEXT_VSYNC BIT(31)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* GDP color formats */
29*4882a593Smuzhiyun #define GDP_RGB565      0x00
30*4882a593Smuzhiyun #define GDP_RGB888      0x01
31*4882a593Smuzhiyun #define GDP_RGB888_32   0x02
32*4882a593Smuzhiyun #define GDP_XBGR8888    (GDP_RGB888_32 | BIGNOTLITTLE | ALPHASWITCH)
33*4882a593Smuzhiyun #define GDP_ARGB8565    0x04
34*4882a593Smuzhiyun #define GDP_ARGB8888    0x05
35*4882a593Smuzhiyun #define GDP_ABGR8888    (GDP_ARGB8888 | BIGNOTLITTLE | ALPHASWITCH)
36*4882a593Smuzhiyun #define GDP_ARGB1555    0x06
37*4882a593Smuzhiyun #define GDP_ARGB4444    0x07
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define GDP2STR(fmt) { GDP_ ## fmt, #fmt }
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun static struct gdp_format_to_str {
42*4882a593Smuzhiyun 	int format;
43*4882a593Smuzhiyun 	char name[20];
44*4882a593Smuzhiyun } gdp_format_to_str[] = {
45*4882a593Smuzhiyun 		GDP2STR(RGB565),
46*4882a593Smuzhiyun 		GDP2STR(RGB888),
47*4882a593Smuzhiyun 		GDP2STR(RGB888_32),
48*4882a593Smuzhiyun 		GDP2STR(XBGR8888),
49*4882a593Smuzhiyun 		GDP2STR(ARGB8565),
50*4882a593Smuzhiyun 		GDP2STR(ARGB8888),
51*4882a593Smuzhiyun 		GDP2STR(ABGR8888),
52*4882a593Smuzhiyun 		GDP2STR(ARGB1555),
53*4882a593Smuzhiyun 		GDP2STR(ARGB4444)
54*4882a593Smuzhiyun 		};
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define GAM_GDP_CTL_OFFSET      0x00
57*4882a593Smuzhiyun #define GAM_GDP_AGC_OFFSET      0x04
58*4882a593Smuzhiyun #define GAM_GDP_VPO_OFFSET      0x0C
59*4882a593Smuzhiyun #define GAM_GDP_VPS_OFFSET      0x10
60*4882a593Smuzhiyun #define GAM_GDP_PML_OFFSET      0x14
61*4882a593Smuzhiyun #define GAM_GDP_PMP_OFFSET      0x18
62*4882a593Smuzhiyun #define GAM_GDP_SIZE_OFFSET     0x1C
63*4882a593Smuzhiyun #define GAM_GDP_NVN_OFFSET      0x24
64*4882a593Smuzhiyun #define GAM_GDP_KEY1_OFFSET     0x28
65*4882a593Smuzhiyun #define GAM_GDP_KEY2_OFFSET     0x2C
66*4882a593Smuzhiyun #define GAM_GDP_PPT_OFFSET      0x34
67*4882a593Smuzhiyun #define GAM_GDP_CML_OFFSET      0x3C
68*4882a593Smuzhiyun #define GAM_GDP_MST_OFFSET      0x68
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define GAM_GDP_ALPHARANGE_255  BIT(5)
71*4882a593Smuzhiyun #define GAM_GDP_AGC_FULL_RANGE  0x00808080
72*4882a593Smuzhiyun #define GAM_GDP_PPT_IGNORE      (BIT(1) | BIT(0))
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun #define GAM_GDP_SIZE_MAX_WIDTH  3840
75*4882a593Smuzhiyun #define GAM_GDP_SIZE_MAX_HEIGHT 2160
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define GDP_NODE_NB_BANK        2
78*4882a593Smuzhiyun #define GDP_NODE_PER_FIELD      2
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun struct sti_gdp_node {
81*4882a593Smuzhiyun 	u32 gam_gdp_ctl;
82*4882a593Smuzhiyun 	u32 gam_gdp_agc;
83*4882a593Smuzhiyun 	u32 reserved1;
84*4882a593Smuzhiyun 	u32 gam_gdp_vpo;
85*4882a593Smuzhiyun 	u32 gam_gdp_vps;
86*4882a593Smuzhiyun 	u32 gam_gdp_pml;
87*4882a593Smuzhiyun 	u32 gam_gdp_pmp;
88*4882a593Smuzhiyun 	u32 gam_gdp_size;
89*4882a593Smuzhiyun 	u32 reserved2;
90*4882a593Smuzhiyun 	u32 gam_gdp_nvn;
91*4882a593Smuzhiyun 	u32 gam_gdp_key1;
92*4882a593Smuzhiyun 	u32 gam_gdp_key2;
93*4882a593Smuzhiyun 	u32 reserved3;
94*4882a593Smuzhiyun 	u32 gam_gdp_ppt;
95*4882a593Smuzhiyun 	u32 reserved4;
96*4882a593Smuzhiyun 	u32 gam_gdp_cml;
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun struct sti_gdp_node_list {
100*4882a593Smuzhiyun 	struct sti_gdp_node *top_field;
101*4882a593Smuzhiyun 	dma_addr_t top_field_paddr;
102*4882a593Smuzhiyun 	struct sti_gdp_node *btm_field;
103*4882a593Smuzhiyun 	dma_addr_t btm_field_paddr;
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /*
107*4882a593Smuzhiyun  * STI GDP structure
108*4882a593Smuzhiyun  *
109*4882a593Smuzhiyun  * @sti_plane:          sti_plane structure
110*4882a593Smuzhiyun  * @dev:                driver device
111*4882a593Smuzhiyun  * @regs:               gdp registers
112*4882a593Smuzhiyun  * @clk_pix:            pixel clock for the current gdp
113*4882a593Smuzhiyun  * @clk_main_parent:    gdp parent clock if main path used
114*4882a593Smuzhiyun  * @clk_aux_parent:     gdp parent clock if aux path used
115*4882a593Smuzhiyun  * @vtg_field_nb:       callback for VTG FIELD (top or bottom) notification
116*4882a593Smuzhiyun  * @is_curr_top:        true if the current node processed is the top field
117*4882a593Smuzhiyun  * @node_list:          array of node list
118*4882a593Smuzhiyun  * @vtg:                registered vtg
119*4882a593Smuzhiyun  */
120*4882a593Smuzhiyun struct sti_gdp {
121*4882a593Smuzhiyun 	struct sti_plane plane;
122*4882a593Smuzhiyun 	struct device *dev;
123*4882a593Smuzhiyun 	void __iomem *regs;
124*4882a593Smuzhiyun 	struct clk *clk_pix;
125*4882a593Smuzhiyun 	struct clk *clk_main_parent;
126*4882a593Smuzhiyun 	struct clk *clk_aux_parent;
127*4882a593Smuzhiyun 	struct notifier_block vtg_field_nb;
128*4882a593Smuzhiyun 	bool is_curr_top;
129*4882a593Smuzhiyun 	struct sti_gdp_node_list node_list[GDP_NODE_NB_BANK];
130*4882a593Smuzhiyun 	struct sti_vtg *vtg;
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define to_sti_gdp(x) container_of(x, struct sti_gdp, plane)
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun static const uint32_t gdp_supported_formats[] = {
136*4882a593Smuzhiyun 	DRM_FORMAT_XRGB8888,
137*4882a593Smuzhiyun 	DRM_FORMAT_XBGR8888,
138*4882a593Smuzhiyun 	DRM_FORMAT_ARGB8888,
139*4882a593Smuzhiyun 	DRM_FORMAT_ABGR8888,
140*4882a593Smuzhiyun 	DRM_FORMAT_ARGB4444,
141*4882a593Smuzhiyun 	DRM_FORMAT_ARGB1555,
142*4882a593Smuzhiyun 	DRM_FORMAT_RGB565,
143*4882a593Smuzhiyun 	DRM_FORMAT_RGB888,
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun #define DBGFS_DUMP(reg) seq_printf(s, "\n  %-25s 0x%08X", #reg, \
147*4882a593Smuzhiyun 				   readl(gdp->regs + reg ## _OFFSET))
148*4882a593Smuzhiyun 
gdp_dbg_ctl(struct seq_file * s,int val)149*4882a593Smuzhiyun static void gdp_dbg_ctl(struct seq_file *s, int val)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	int i;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	seq_puts(s, "\tColor:");
154*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(gdp_format_to_str); i++) {
155*4882a593Smuzhiyun 		if (gdp_format_to_str[i].format == (val & 0x1F)) {
156*4882a593Smuzhiyun 			seq_puts(s, gdp_format_to_str[i].name);
157*4882a593Smuzhiyun 			break;
158*4882a593Smuzhiyun 		}
159*4882a593Smuzhiyun 	}
160*4882a593Smuzhiyun 	if (i == ARRAY_SIZE(gdp_format_to_str))
161*4882a593Smuzhiyun 		seq_puts(s, "<UNKNOWN>");
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	seq_printf(s, "\tWaitNextVsync:%d", val & WAIT_NEXT_VSYNC ? 1 : 0);
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
gdp_dbg_vpo(struct seq_file * s,int val)166*4882a593Smuzhiyun static void gdp_dbg_vpo(struct seq_file *s, int val)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	seq_printf(s, "\txdo:%4d\tydo:%4d", val & 0xFFFF, (val >> 16) & 0xFFFF);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
gdp_dbg_vps(struct seq_file * s,int val)171*4882a593Smuzhiyun static void gdp_dbg_vps(struct seq_file *s, int val)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	seq_printf(s, "\txds:%4d\tyds:%4d", val & 0xFFFF, (val >> 16) & 0xFFFF);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
gdp_dbg_size(struct seq_file * s,int val)176*4882a593Smuzhiyun static void gdp_dbg_size(struct seq_file *s, int val)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	seq_printf(s, "\t%d x %d", val & 0xFFFF, (val >> 16) & 0xFFFF);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
gdp_dbg_nvn(struct seq_file * s,struct sti_gdp * gdp,int val)181*4882a593Smuzhiyun static void gdp_dbg_nvn(struct seq_file *s, struct sti_gdp *gdp, int val)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	void *base = NULL;
184*4882a593Smuzhiyun 	unsigned int i;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	for (i = 0; i < GDP_NODE_NB_BANK; i++) {
187*4882a593Smuzhiyun 		if (gdp->node_list[i].top_field_paddr == val) {
188*4882a593Smuzhiyun 			base = gdp->node_list[i].top_field;
189*4882a593Smuzhiyun 			break;
190*4882a593Smuzhiyun 		}
191*4882a593Smuzhiyun 		if (gdp->node_list[i].btm_field_paddr == val) {
192*4882a593Smuzhiyun 			base = gdp->node_list[i].btm_field;
193*4882a593Smuzhiyun 			break;
194*4882a593Smuzhiyun 		}
195*4882a593Smuzhiyun 	}
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	if (base)
198*4882a593Smuzhiyun 		seq_printf(s, "\tVirt @: %p", base);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
gdp_dbg_ppt(struct seq_file * s,int val)201*4882a593Smuzhiyun static void gdp_dbg_ppt(struct seq_file *s, int val)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun 	if (val & GAM_GDP_PPT_IGNORE)
204*4882a593Smuzhiyun 		seq_puts(s, "\tNot displayed on mixer!");
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun 
gdp_dbg_mst(struct seq_file * s,int val)207*4882a593Smuzhiyun static void gdp_dbg_mst(struct seq_file *s, int val)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	if (val & 1)
210*4882a593Smuzhiyun 		seq_puts(s, "\tBUFFER UNDERFLOW!");
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
gdp_dbg_show(struct seq_file * s,void * data)213*4882a593Smuzhiyun static int gdp_dbg_show(struct seq_file *s, void *data)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	struct drm_info_node *node = s->private;
216*4882a593Smuzhiyun 	struct sti_gdp *gdp = (struct sti_gdp *)node->info_ent->data;
217*4882a593Smuzhiyun 	struct drm_plane *drm_plane = &gdp->plane.drm_plane;
218*4882a593Smuzhiyun 	struct drm_crtc *crtc;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	drm_modeset_lock(&drm_plane->mutex, NULL);
221*4882a593Smuzhiyun 	crtc = drm_plane->state->crtc;
222*4882a593Smuzhiyun 	drm_modeset_unlock(&drm_plane->mutex);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	seq_printf(s, "%s: (vaddr = 0x%p)",
225*4882a593Smuzhiyun 		   sti_plane_to_str(&gdp->plane), gdp->regs);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	DBGFS_DUMP(GAM_GDP_CTL);
228*4882a593Smuzhiyun 	gdp_dbg_ctl(s, readl(gdp->regs + GAM_GDP_CTL_OFFSET));
229*4882a593Smuzhiyun 	DBGFS_DUMP(GAM_GDP_AGC);
230*4882a593Smuzhiyun 	DBGFS_DUMP(GAM_GDP_VPO);
231*4882a593Smuzhiyun 	gdp_dbg_vpo(s, readl(gdp->regs + GAM_GDP_VPO_OFFSET));
232*4882a593Smuzhiyun 	DBGFS_DUMP(GAM_GDP_VPS);
233*4882a593Smuzhiyun 	gdp_dbg_vps(s, readl(gdp->regs + GAM_GDP_VPS_OFFSET));
234*4882a593Smuzhiyun 	DBGFS_DUMP(GAM_GDP_PML);
235*4882a593Smuzhiyun 	DBGFS_DUMP(GAM_GDP_PMP);
236*4882a593Smuzhiyun 	DBGFS_DUMP(GAM_GDP_SIZE);
237*4882a593Smuzhiyun 	gdp_dbg_size(s, readl(gdp->regs + GAM_GDP_SIZE_OFFSET));
238*4882a593Smuzhiyun 	DBGFS_DUMP(GAM_GDP_NVN);
239*4882a593Smuzhiyun 	gdp_dbg_nvn(s, gdp, readl(gdp->regs + GAM_GDP_NVN_OFFSET));
240*4882a593Smuzhiyun 	DBGFS_DUMP(GAM_GDP_KEY1);
241*4882a593Smuzhiyun 	DBGFS_DUMP(GAM_GDP_KEY2);
242*4882a593Smuzhiyun 	DBGFS_DUMP(GAM_GDP_PPT);
243*4882a593Smuzhiyun 	gdp_dbg_ppt(s, readl(gdp->regs + GAM_GDP_PPT_OFFSET));
244*4882a593Smuzhiyun 	DBGFS_DUMP(GAM_GDP_CML);
245*4882a593Smuzhiyun 	DBGFS_DUMP(GAM_GDP_MST);
246*4882a593Smuzhiyun 	gdp_dbg_mst(s, readl(gdp->regs + GAM_GDP_MST_OFFSET));
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	seq_puts(s, "\n\n");
249*4882a593Smuzhiyun 	if (!crtc)
250*4882a593Smuzhiyun 		seq_puts(s, "  Not connected to any DRM CRTC\n");
251*4882a593Smuzhiyun 	else
252*4882a593Smuzhiyun 		seq_printf(s, "  Connected to DRM CRTC #%d (%s)\n",
253*4882a593Smuzhiyun 			   crtc->base.id, sti_mixer_to_str(to_sti_mixer(crtc)));
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	return 0;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
gdp_node_dump_node(struct seq_file * s,struct sti_gdp_node * node)258*4882a593Smuzhiyun static void gdp_node_dump_node(struct seq_file *s, struct sti_gdp_node *node)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	seq_printf(s, "\t@:0x%p", node);
261*4882a593Smuzhiyun 	seq_printf(s, "\n\tCTL  0x%08X", node->gam_gdp_ctl);
262*4882a593Smuzhiyun 	gdp_dbg_ctl(s, node->gam_gdp_ctl);
263*4882a593Smuzhiyun 	seq_printf(s, "\n\tAGC  0x%08X", node->gam_gdp_agc);
264*4882a593Smuzhiyun 	seq_printf(s, "\n\tVPO  0x%08X", node->gam_gdp_vpo);
265*4882a593Smuzhiyun 	gdp_dbg_vpo(s, node->gam_gdp_vpo);
266*4882a593Smuzhiyun 	seq_printf(s, "\n\tVPS  0x%08X", node->gam_gdp_vps);
267*4882a593Smuzhiyun 	gdp_dbg_vps(s, node->gam_gdp_vps);
268*4882a593Smuzhiyun 	seq_printf(s, "\n\tPML  0x%08X", node->gam_gdp_pml);
269*4882a593Smuzhiyun 	seq_printf(s, "\n\tPMP  0x%08X", node->gam_gdp_pmp);
270*4882a593Smuzhiyun 	seq_printf(s, "\n\tSIZE 0x%08X", node->gam_gdp_size);
271*4882a593Smuzhiyun 	gdp_dbg_size(s, node->gam_gdp_size);
272*4882a593Smuzhiyun 	seq_printf(s, "\n\tNVN  0x%08X", node->gam_gdp_nvn);
273*4882a593Smuzhiyun 	seq_printf(s, "\n\tKEY1 0x%08X", node->gam_gdp_key1);
274*4882a593Smuzhiyun 	seq_printf(s, "\n\tKEY2 0x%08X", node->gam_gdp_key2);
275*4882a593Smuzhiyun 	seq_printf(s, "\n\tPPT  0x%08X", node->gam_gdp_ppt);
276*4882a593Smuzhiyun 	gdp_dbg_ppt(s, node->gam_gdp_ppt);
277*4882a593Smuzhiyun 	seq_printf(s, "\n\tCML  0x%08X\n", node->gam_gdp_cml);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun 
gdp_node_dbg_show(struct seq_file * s,void * arg)280*4882a593Smuzhiyun static int gdp_node_dbg_show(struct seq_file *s, void *arg)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	struct drm_info_node *node = s->private;
283*4882a593Smuzhiyun 	struct sti_gdp *gdp = (struct sti_gdp *)node->info_ent->data;
284*4882a593Smuzhiyun 	unsigned int b;
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	for (b = 0; b < GDP_NODE_NB_BANK; b++) {
287*4882a593Smuzhiyun 		seq_printf(s, "\n%s[%d].top", sti_plane_to_str(&gdp->plane), b);
288*4882a593Smuzhiyun 		gdp_node_dump_node(s, gdp->node_list[b].top_field);
289*4882a593Smuzhiyun 		seq_printf(s, "\n%s[%d].btm", sti_plane_to_str(&gdp->plane), b);
290*4882a593Smuzhiyun 		gdp_node_dump_node(s, gdp->node_list[b].btm_field);
291*4882a593Smuzhiyun 	}
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	return 0;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun static struct drm_info_list gdp0_debugfs_files[] = {
297*4882a593Smuzhiyun 	{ "gdp0", gdp_dbg_show, 0, NULL },
298*4882a593Smuzhiyun 	{ "gdp0_node", gdp_node_dbg_show, 0, NULL },
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun static struct drm_info_list gdp1_debugfs_files[] = {
302*4882a593Smuzhiyun 	{ "gdp1", gdp_dbg_show, 0, NULL },
303*4882a593Smuzhiyun 	{ "gdp1_node", gdp_node_dbg_show, 0, NULL },
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun static struct drm_info_list gdp2_debugfs_files[] = {
307*4882a593Smuzhiyun 	{ "gdp2", gdp_dbg_show, 0, NULL },
308*4882a593Smuzhiyun 	{ "gdp2_node", gdp_node_dbg_show, 0, NULL },
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun static struct drm_info_list gdp3_debugfs_files[] = {
312*4882a593Smuzhiyun 	{ "gdp3", gdp_dbg_show, 0, NULL },
313*4882a593Smuzhiyun 	{ "gdp3_node", gdp_node_dbg_show, 0, NULL },
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun 
gdp_debugfs_init(struct sti_gdp * gdp,struct drm_minor * minor)316*4882a593Smuzhiyun static int gdp_debugfs_init(struct sti_gdp *gdp, struct drm_minor *minor)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	unsigned int i;
319*4882a593Smuzhiyun 	struct drm_info_list *gdp_debugfs_files;
320*4882a593Smuzhiyun 	int nb_files;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	switch (gdp->plane.desc) {
323*4882a593Smuzhiyun 	case STI_GDP_0:
324*4882a593Smuzhiyun 		gdp_debugfs_files = gdp0_debugfs_files;
325*4882a593Smuzhiyun 		nb_files = ARRAY_SIZE(gdp0_debugfs_files);
326*4882a593Smuzhiyun 		break;
327*4882a593Smuzhiyun 	case STI_GDP_1:
328*4882a593Smuzhiyun 		gdp_debugfs_files = gdp1_debugfs_files;
329*4882a593Smuzhiyun 		nb_files = ARRAY_SIZE(gdp1_debugfs_files);
330*4882a593Smuzhiyun 		break;
331*4882a593Smuzhiyun 	case STI_GDP_2:
332*4882a593Smuzhiyun 		gdp_debugfs_files = gdp2_debugfs_files;
333*4882a593Smuzhiyun 		nb_files = ARRAY_SIZE(gdp2_debugfs_files);
334*4882a593Smuzhiyun 		break;
335*4882a593Smuzhiyun 	case STI_GDP_3:
336*4882a593Smuzhiyun 		gdp_debugfs_files = gdp3_debugfs_files;
337*4882a593Smuzhiyun 		nb_files = ARRAY_SIZE(gdp3_debugfs_files);
338*4882a593Smuzhiyun 		break;
339*4882a593Smuzhiyun 	default:
340*4882a593Smuzhiyun 		return -EINVAL;
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	for (i = 0; i < nb_files; i++)
344*4882a593Smuzhiyun 		gdp_debugfs_files[i].data = gdp;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	drm_debugfs_create_files(gdp_debugfs_files,
347*4882a593Smuzhiyun 				 nb_files,
348*4882a593Smuzhiyun 				 minor->debugfs_root, minor);
349*4882a593Smuzhiyun 	return 0;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun 
sti_gdp_fourcc2format(int fourcc)352*4882a593Smuzhiyun static int sti_gdp_fourcc2format(int fourcc)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun 	switch (fourcc) {
355*4882a593Smuzhiyun 	case DRM_FORMAT_XRGB8888:
356*4882a593Smuzhiyun 		return GDP_RGB888_32;
357*4882a593Smuzhiyun 	case DRM_FORMAT_XBGR8888:
358*4882a593Smuzhiyun 		return GDP_XBGR8888;
359*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB8888:
360*4882a593Smuzhiyun 		return GDP_ARGB8888;
361*4882a593Smuzhiyun 	case DRM_FORMAT_ABGR8888:
362*4882a593Smuzhiyun 		return GDP_ABGR8888;
363*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB4444:
364*4882a593Smuzhiyun 		return GDP_ARGB4444;
365*4882a593Smuzhiyun 	case DRM_FORMAT_ARGB1555:
366*4882a593Smuzhiyun 		return GDP_ARGB1555;
367*4882a593Smuzhiyun 	case DRM_FORMAT_RGB565:
368*4882a593Smuzhiyun 		return GDP_RGB565;
369*4882a593Smuzhiyun 	case DRM_FORMAT_RGB888:
370*4882a593Smuzhiyun 		return GDP_RGB888;
371*4882a593Smuzhiyun 	}
372*4882a593Smuzhiyun 	return -1;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
sti_gdp_get_alpharange(int format)375*4882a593Smuzhiyun static int sti_gdp_get_alpharange(int format)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	switch (format) {
378*4882a593Smuzhiyun 	case GDP_ARGB8565:
379*4882a593Smuzhiyun 	case GDP_ARGB8888:
380*4882a593Smuzhiyun 	case GDP_ABGR8888:
381*4882a593Smuzhiyun 		return GAM_GDP_ALPHARANGE_255;
382*4882a593Smuzhiyun 	}
383*4882a593Smuzhiyun 	return 0;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun /**
387*4882a593Smuzhiyun  * sti_gdp_get_free_nodes
388*4882a593Smuzhiyun  * @gdp: gdp pointer
389*4882a593Smuzhiyun  *
390*4882a593Smuzhiyun  * Look for a GDP node list that is not currently read by the HW.
391*4882a593Smuzhiyun  *
392*4882a593Smuzhiyun  * RETURNS:
393*4882a593Smuzhiyun  * Pointer to the free GDP node list
394*4882a593Smuzhiyun  */
sti_gdp_get_free_nodes(struct sti_gdp * gdp)395*4882a593Smuzhiyun static struct sti_gdp_node_list *sti_gdp_get_free_nodes(struct sti_gdp *gdp)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun 	int hw_nvn;
398*4882a593Smuzhiyun 	unsigned int i;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	hw_nvn = readl(gdp->regs + GAM_GDP_NVN_OFFSET);
401*4882a593Smuzhiyun 	if (!hw_nvn)
402*4882a593Smuzhiyun 		goto end;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	for (i = 0; i < GDP_NODE_NB_BANK; i++)
405*4882a593Smuzhiyun 		if ((hw_nvn != gdp->node_list[i].btm_field_paddr) &&
406*4882a593Smuzhiyun 		    (hw_nvn != gdp->node_list[i].top_field_paddr))
407*4882a593Smuzhiyun 			return &gdp->node_list[i];
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	/* in hazardious cases restart with the first node */
410*4882a593Smuzhiyun 	DRM_ERROR("inconsistent NVN for %s: 0x%08X\n",
411*4882a593Smuzhiyun 			sti_plane_to_str(&gdp->plane), hw_nvn);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun end:
414*4882a593Smuzhiyun 	return &gdp->node_list[0];
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun /**
418*4882a593Smuzhiyun  * sti_gdp_get_current_nodes
419*4882a593Smuzhiyun  * @gdp: gdp pointer
420*4882a593Smuzhiyun  *
421*4882a593Smuzhiyun  * Look for GDP nodes that are currently read by the HW.
422*4882a593Smuzhiyun  *
423*4882a593Smuzhiyun  * RETURNS:
424*4882a593Smuzhiyun  * Pointer to the current GDP node list
425*4882a593Smuzhiyun  */
426*4882a593Smuzhiyun static
sti_gdp_get_current_nodes(struct sti_gdp * gdp)427*4882a593Smuzhiyun struct sti_gdp_node_list *sti_gdp_get_current_nodes(struct sti_gdp *gdp)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun 	int hw_nvn;
430*4882a593Smuzhiyun 	unsigned int i;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	hw_nvn = readl(gdp->regs + GAM_GDP_NVN_OFFSET);
433*4882a593Smuzhiyun 	if (!hw_nvn)
434*4882a593Smuzhiyun 		goto end;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	for (i = 0; i < GDP_NODE_NB_BANK; i++)
437*4882a593Smuzhiyun 		if ((hw_nvn == gdp->node_list[i].btm_field_paddr) ||
438*4882a593Smuzhiyun 				(hw_nvn == gdp->node_list[i].top_field_paddr))
439*4882a593Smuzhiyun 			return &gdp->node_list[i];
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun end:
442*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("Warning, NVN 0x%08X for %s does not match any node\n",
443*4882a593Smuzhiyun 				hw_nvn, sti_plane_to_str(&gdp->plane));
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	return NULL;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun /**
449*4882a593Smuzhiyun  * sti_gdp_disable
450*4882a593Smuzhiyun  * @gdp: gdp pointer
451*4882a593Smuzhiyun  *
452*4882a593Smuzhiyun  * Disable a GDP.
453*4882a593Smuzhiyun  */
sti_gdp_disable(struct sti_gdp * gdp)454*4882a593Smuzhiyun static void sti_gdp_disable(struct sti_gdp *gdp)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun 	unsigned int i;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("%s\n", sti_plane_to_str(&gdp->plane));
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	/* Set the nodes as 'to be ignored on mixer' */
461*4882a593Smuzhiyun 	for (i = 0; i < GDP_NODE_NB_BANK; i++) {
462*4882a593Smuzhiyun 		gdp->node_list[i].top_field->gam_gdp_ppt |= GAM_GDP_PPT_IGNORE;
463*4882a593Smuzhiyun 		gdp->node_list[i].btm_field->gam_gdp_ppt |= GAM_GDP_PPT_IGNORE;
464*4882a593Smuzhiyun 	}
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	if (sti_vtg_unregister_client(gdp->vtg, &gdp->vtg_field_nb))
467*4882a593Smuzhiyun 		DRM_DEBUG_DRIVER("Warning: cannot unregister VTG notifier\n");
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	if (gdp->clk_pix)
470*4882a593Smuzhiyun 		clk_disable_unprepare(gdp->clk_pix);
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	gdp->plane.status = STI_PLANE_DISABLED;
473*4882a593Smuzhiyun 	gdp->vtg = NULL;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun /**
477*4882a593Smuzhiyun  * sti_gdp_field_cb
478*4882a593Smuzhiyun  * @nb: notifier block
479*4882a593Smuzhiyun  * @event: event message
480*4882a593Smuzhiyun  * @data: private data
481*4882a593Smuzhiyun  *
482*4882a593Smuzhiyun  * Handle VTG top field and bottom field event.
483*4882a593Smuzhiyun  *
484*4882a593Smuzhiyun  * RETURNS:
485*4882a593Smuzhiyun  * 0 on success.
486*4882a593Smuzhiyun  */
sti_gdp_field_cb(struct notifier_block * nb,unsigned long event,void * data)487*4882a593Smuzhiyun static int sti_gdp_field_cb(struct notifier_block *nb,
488*4882a593Smuzhiyun 			    unsigned long event, void *data)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun 	struct sti_gdp *gdp = container_of(nb, struct sti_gdp, vtg_field_nb);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	if (gdp->plane.status == STI_PLANE_FLUSHING) {
493*4882a593Smuzhiyun 		/* disable need to be synchronize on vsync event */
494*4882a593Smuzhiyun 		DRM_DEBUG_DRIVER("Vsync event received => disable %s\n",
495*4882a593Smuzhiyun 				 sti_plane_to_str(&gdp->plane));
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 		sti_gdp_disable(gdp);
498*4882a593Smuzhiyun 	}
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	switch (event) {
501*4882a593Smuzhiyun 	case VTG_TOP_FIELD_EVENT:
502*4882a593Smuzhiyun 		gdp->is_curr_top = true;
503*4882a593Smuzhiyun 		break;
504*4882a593Smuzhiyun 	case VTG_BOTTOM_FIELD_EVENT:
505*4882a593Smuzhiyun 		gdp->is_curr_top = false;
506*4882a593Smuzhiyun 		break;
507*4882a593Smuzhiyun 	default:
508*4882a593Smuzhiyun 		DRM_ERROR("unsupported event: %lu\n", event);
509*4882a593Smuzhiyun 		break;
510*4882a593Smuzhiyun 	}
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	return 0;
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun 
sti_gdp_init(struct sti_gdp * gdp)515*4882a593Smuzhiyun static void sti_gdp_init(struct sti_gdp *gdp)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun 	struct device_node *np = gdp->dev->of_node;
518*4882a593Smuzhiyun 	dma_addr_t dma_addr;
519*4882a593Smuzhiyun 	void *base;
520*4882a593Smuzhiyun 	unsigned int i, size;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	/* Allocate all the nodes within a single memory page */
523*4882a593Smuzhiyun 	size = sizeof(struct sti_gdp_node) *
524*4882a593Smuzhiyun 	    GDP_NODE_PER_FIELD * GDP_NODE_NB_BANK;
525*4882a593Smuzhiyun 	base = dma_alloc_wc(gdp->dev, size, &dma_addr, GFP_KERNEL);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	if (!base) {
528*4882a593Smuzhiyun 		DRM_ERROR("Failed to allocate memory for GDP node\n");
529*4882a593Smuzhiyun 		return;
530*4882a593Smuzhiyun 	}
531*4882a593Smuzhiyun 	memset(base, 0, size);
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	for (i = 0; i < GDP_NODE_NB_BANK; i++) {
534*4882a593Smuzhiyun 		if (dma_addr & 0xF) {
535*4882a593Smuzhiyun 			DRM_ERROR("Mem alignment failed\n");
536*4882a593Smuzhiyun 			return;
537*4882a593Smuzhiyun 		}
538*4882a593Smuzhiyun 		gdp->node_list[i].top_field = base;
539*4882a593Smuzhiyun 		gdp->node_list[i].top_field_paddr = dma_addr;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 		DRM_DEBUG_DRIVER("node[%d].top_field=%p\n", i, base);
542*4882a593Smuzhiyun 		base += sizeof(struct sti_gdp_node);
543*4882a593Smuzhiyun 		dma_addr += sizeof(struct sti_gdp_node);
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 		if (dma_addr & 0xF) {
546*4882a593Smuzhiyun 			DRM_ERROR("Mem alignment failed\n");
547*4882a593Smuzhiyun 			return;
548*4882a593Smuzhiyun 		}
549*4882a593Smuzhiyun 		gdp->node_list[i].btm_field = base;
550*4882a593Smuzhiyun 		gdp->node_list[i].btm_field_paddr = dma_addr;
551*4882a593Smuzhiyun 		DRM_DEBUG_DRIVER("node[%d].btm_field=%p\n", i, base);
552*4882a593Smuzhiyun 		base += sizeof(struct sti_gdp_node);
553*4882a593Smuzhiyun 		dma_addr += sizeof(struct sti_gdp_node);
554*4882a593Smuzhiyun 	}
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	if (of_device_is_compatible(np, "st,stih407-compositor")) {
557*4882a593Smuzhiyun 		/* GDP of STiH407 chip have its own pixel clock */
558*4882a593Smuzhiyun 		char *clk_name;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 		switch (gdp->plane.desc) {
561*4882a593Smuzhiyun 		case STI_GDP_0:
562*4882a593Smuzhiyun 			clk_name = "pix_gdp1";
563*4882a593Smuzhiyun 			break;
564*4882a593Smuzhiyun 		case STI_GDP_1:
565*4882a593Smuzhiyun 			clk_name = "pix_gdp2";
566*4882a593Smuzhiyun 			break;
567*4882a593Smuzhiyun 		case STI_GDP_2:
568*4882a593Smuzhiyun 			clk_name = "pix_gdp3";
569*4882a593Smuzhiyun 			break;
570*4882a593Smuzhiyun 		case STI_GDP_3:
571*4882a593Smuzhiyun 			clk_name = "pix_gdp4";
572*4882a593Smuzhiyun 			break;
573*4882a593Smuzhiyun 		default:
574*4882a593Smuzhiyun 			DRM_ERROR("GDP id not recognized\n");
575*4882a593Smuzhiyun 			return;
576*4882a593Smuzhiyun 		}
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 		gdp->clk_pix = devm_clk_get(gdp->dev, clk_name);
579*4882a593Smuzhiyun 		if (IS_ERR(gdp->clk_pix))
580*4882a593Smuzhiyun 			DRM_ERROR("Cannot get %s clock\n", clk_name);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 		gdp->clk_main_parent = devm_clk_get(gdp->dev, "main_parent");
583*4882a593Smuzhiyun 		if (IS_ERR(gdp->clk_main_parent))
584*4882a593Smuzhiyun 			DRM_ERROR("Cannot get main_parent clock\n");
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 		gdp->clk_aux_parent = devm_clk_get(gdp->dev, "aux_parent");
587*4882a593Smuzhiyun 		if (IS_ERR(gdp->clk_aux_parent))
588*4882a593Smuzhiyun 			DRM_ERROR("Cannot get aux_parent clock\n");
589*4882a593Smuzhiyun 	}
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun /**
593*4882a593Smuzhiyun  * sti_gdp_get_dst
594*4882a593Smuzhiyun  * @dev: device
595*4882a593Smuzhiyun  * @dst: requested destination size
596*4882a593Smuzhiyun  * @src: source size
597*4882a593Smuzhiyun  *
598*4882a593Smuzhiyun  * Return the cropped / clamped destination size
599*4882a593Smuzhiyun  *
600*4882a593Smuzhiyun  * RETURNS:
601*4882a593Smuzhiyun  * cropped / clamped destination size
602*4882a593Smuzhiyun  */
sti_gdp_get_dst(struct device * dev,int dst,int src)603*4882a593Smuzhiyun static int sti_gdp_get_dst(struct device *dev, int dst, int src)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun 	if (dst == src)
606*4882a593Smuzhiyun 		return dst;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	if (dst < src) {
609*4882a593Smuzhiyun 		dev_dbg(dev, "WARNING: GDP scale not supported, will crop\n");
610*4882a593Smuzhiyun 		return dst;
611*4882a593Smuzhiyun 	}
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	dev_dbg(dev, "WARNING: GDP scale not supported, will clamp\n");
614*4882a593Smuzhiyun 	return src;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun 
sti_gdp_atomic_check(struct drm_plane * drm_plane,struct drm_plane_state * state)617*4882a593Smuzhiyun static int sti_gdp_atomic_check(struct drm_plane *drm_plane,
618*4882a593Smuzhiyun 				struct drm_plane_state *state)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun 	struct sti_plane *plane = to_sti_plane(drm_plane);
621*4882a593Smuzhiyun 	struct sti_gdp *gdp = to_sti_gdp(plane);
622*4882a593Smuzhiyun 	struct drm_crtc *crtc = state->crtc;
623*4882a593Smuzhiyun 	struct drm_framebuffer *fb =  state->fb;
624*4882a593Smuzhiyun 	struct drm_crtc_state *crtc_state;
625*4882a593Smuzhiyun 	struct sti_mixer *mixer;
626*4882a593Smuzhiyun 	struct drm_display_mode *mode;
627*4882a593Smuzhiyun 	int dst_x, dst_y, dst_w, dst_h;
628*4882a593Smuzhiyun 	int src_x, src_y, src_w, src_h;
629*4882a593Smuzhiyun 	int format;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	/* no need for further checks if the plane is being disabled */
632*4882a593Smuzhiyun 	if (!crtc || !fb)
633*4882a593Smuzhiyun 		return 0;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	mixer = to_sti_mixer(crtc);
636*4882a593Smuzhiyun 	crtc_state = drm_atomic_get_crtc_state(state->state, crtc);
637*4882a593Smuzhiyun 	mode = &crtc_state->mode;
638*4882a593Smuzhiyun 	dst_x = state->crtc_x;
639*4882a593Smuzhiyun 	dst_y = state->crtc_y;
640*4882a593Smuzhiyun 	dst_w = clamp_val(state->crtc_w, 0, mode->hdisplay - dst_x);
641*4882a593Smuzhiyun 	dst_h = clamp_val(state->crtc_h, 0, mode->vdisplay - dst_y);
642*4882a593Smuzhiyun 	/* src_x are in 16.16 format */
643*4882a593Smuzhiyun 	src_x = state->src_x >> 16;
644*4882a593Smuzhiyun 	src_y = state->src_y >> 16;
645*4882a593Smuzhiyun 	src_w = clamp_val(state->src_w >> 16, 0, GAM_GDP_SIZE_MAX_WIDTH);
646*4882a593Smuzhiyun 	src_h = clamp_val(state->src_h >> 16, 0, GAM_GDP_SIZE_MAX_HEIGHT);
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	format = sti_gdp_fourcc2format(fb->format->format);
649*4882a593Smuzhiyun 	if (format == -1) {
650*4882a593Smuzhiyun 		DRM_ERROR("Format not supported by GDP %.4s\n",
651*4882a593Smuzhiyun 			  (char *)&fb->format->format);
652*4882a593Smuzhiyun 		return -EINVAL;
653*4882a593Smuzhiyun 	}
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	if (!drm_fb_cma_get_gem_obj(fb, 0)) {
656*4882a593Smuzhiyun 		DRM_ERROR("Can't get CMA GEM object for fb\n");
657*4882a593Smuzhiyun 		return -EINVAL;
658*4882a593Smuzhiyun 	}
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	/* Set gdp clock */
661*4882a593Smuzhiyun 	if (mode->clock && gdp->clk_pix) {
662*4882a593Smuzhiyun 		struct clk *clkp;
663*4882a593Smuzhiyun 		int rate = mode->clock * 1000;
664*4882a593Smuzhiyun 		int res;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 		/*
667*4882a593Smuzhiyun 		 * According to the mixer used, the gdp pixel clock
668*4882a593Smuzhiyun 		 * should have a different parent clock.
669*4882a593Smuzhiyun 		 */
670*4882a593Smuzhiyun 		if (mixer->id == STI_MIXER_MAIN)
671*4882a593Smuzhiyun 			clkp = gdp->clk_main_parent;
672*4882a593Smuzhiyun 		else
673*4882a593Smuzhiyun 			clkp = gdp->clk_aux_parent;
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 		if (clkp)
676*4882a593Smuzhiyun 			clk_set_parent(gdp->clk_pix, clkp);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 		res = clk_set_rate(gdp->clk_pix, rate);
679*4882a593Smuzhiyun 		if (res < 0) {
680*4882a593Smuzhiyun 			DRM_ERROR("Cannot set rate (%dHz) for gdp\n",
681*4882a593Smuzhiyun 				  rate);
682*4882a593Smuzhiyun 			return -EINVAL;
683*4882a593Smuzhiyun 		}
684*4882a593Smuzhiyun 	}
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	DRM_DEBUG_KMS("CRTC:%d (%s) drm plane:%d (%s)\n",
687*4882a593Smuzhiyun 		      crtc->base.id, sti_mixer_to_str(mixer),
688*4882a593Smuzhiyun 		      drm_plane->base.id, sti_plane_to_str(plane));
689*4882a593Smuzhiyun 	DRM_DEBUG_KMS("%s dst=(%dx%d)@(%d,%d) - src=(%dx%d)@(%d,%d)\n",
690*4882a593Smuzhiyun 		      sti_plane_to_str(plane),
691*4882a593Smuzhiyun 		      dst_w, dst_h, dst_x, dst_y,
692*4882a593Smuzhiyun 		      src_w, src_h, src_x, src_y);
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	return 0;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun 
sti_gdp_atomic_update(struct drm_plane * drm_plane,struct drm_plane_state * oldstate)697*4882a593Smuzhiyun static void sti_gdp_atomic_update(struct drm_plane *drm_plane,
698*4882a593Smuzhiyun 				  struct drm_plane_state *oldstate)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun 	struct drm_plane_state *state = drm_plane->state;
701*4882a593Smuzhiyun 	struct sti_plane *plane = to_sti_plane(drm_plane);
702*4882a593Smuzhiyun 	struct sti_gdp *gdp = to_sti_gdp(plane);
703*4882a593Smuzhiyun 	struct drm_crtc *crtc = state->crtc;
704*4882a593Smuzhiyun 	struct drm_framebuffer *fb =  state->fb;
705*4882a593Smuzhiyun 	struct drm_display_mode *mode;
706*4882a593Smuzhiyun 	int dst_x, dst_y, dst_w, dst_h;
707*4882a593Smuzhiyun 	int src_x, src_y, src_w, src_h;
708*4882a593Smuzhiyun 	struct drm_gem_cma_object *cma_obj;
709*4882a593Smuzhiyun 	struct sti_gdp_node_list *list;
710*4882a593Smuzhiyun 	struct sti_gdp_node_list *curr_list;
711*4882a593Smuzhiyun 	struct sti_gdp_node *top_field, *btm_field;
712*4882a593Smuzhiyun 	u32 dma_updated_top;
713*4882a593Smuzhiyun 	u32 dma_updated_btm;
714*4882a593Smuzhiyun 	int format;
715*4882a593Smuzhiyun 	unsigned int bpp;
716*4882a593Smuzhiyun 	u32 ydo, xdo, yds, xds;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	if (!crtc || !fb)
719*4882a593Smuzhiyun 		return;
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	if ((oldstate->fb == state->fb) &&
722*4882a593Smuzhiyun 	    (oldstate->crtc_x == state->crtc_x) &&
723*4882a593Smuzhiyun 	    (oldstate->crtc_y == state->crtc_y) &&
724*4882a593Smuzhiyun 	    (oldstate->crtc_w == state->crtc_w) &&
725*4882a593Smuzhiyun 	    (oldstate->crtc_h == state->crtc_h) &&
726*4882a593Smuzhiyun 	    (oldstate->src_x == state->src_x) &&
727*4882a593Smuzhiyun 	    (oldstate->src_y == state->src_y) &&
728*4882a593Smuzhiyun 	    (oldstate->src_w == state->src_w) &&
729*4882a593Smuzhiyun 	    (oldstate->src_h == state->src_h)) {
730*4882a593Smuzhiyun 		/* No change since last update, do not post cmd */
731*4882a593Smuzhiyun 		DRM_DEBUG_DRIVER("No change, not posting cmd\n");
732*4882a593Smuzhiyun 		plane->status = STI_PLANE_UPDATED;
733*4882a593Smuzhiyun 		return;
734*4882a593Smuzhiyun 	}
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	if (!gdp->vtg) {
737*4882a593Smuzhiyun 		struct sti_compositor *compo = dev_get_drvdata(gdp->dev);
738*4882a593Smuzhiyun 		struct sti_mixer *mixer = to_sti_mixer(crtc);
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 		/* Register gdp callback */
741*4882a593Smuzhiyun 		gdp->vtg = compo->vtg[mixer->id];
742*4882a593Smuzhiyun 		sti_vtg_register_client(gdp->vtg, &gdp->vtg_field_nb, crtc);
743*4882a593Smuzhiyun 		clk_prepare_enable(gdp->clk_pix);
744*4882a593Smuzhiyun 	}
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	mode = &crtc->mode;
747*4882a593Smuzhiyun 	dst_x = state->crtc_x;
748*4882a593Smuzhiyun 	dst_y = state->crtc_y;
749*4882a593Smuzhiyun 	dst_w = clamp_val(state->crtc_w, 0, mode->hdisplay - dst_x);
750*4882a593Smuzhiyun 	dst_h = clamp_val(state->crtc_h, 0, mode->vdisplay - dst_y);
751*4882a593Smuzhiyun 	/* src_x are in 16.16 format */
752*4882a593Smuzhiyun 	src_x = state->src_x >> 16;
753*4882a593Smuzhiyun 	src_y = state->src_y >> 16;
754*4882a593Smuzhiyun 	src_w = clamp_val(state->src_w >> 16, 0, GAM_GDP_SIZE_MAX_WIDTH);
755*4882a593Smuzhiyun 	src_h = clamp_val(state->src_h >> 16, 0, GAM_GDP_SIZE_MAX_HEIGHT);
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	list = sti_gdp_get_free_nodes(gdp);
758*4882a593Smuzhiyun 	top_field = list->top_field;
759*4882a593Smuzhiyun 	btm_field = list->btm_field;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	dev_dbg(gdp->dev, "%s %s top_node:0x%p btm_node:0x%p\n", __func__,
762*4882a593Smuzhiyun 		sti_plane_to_str(plane), top_field, btm_field);
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun 	/* build the top field */
765*4882a593Smuzhiyun 	top_field->gam_gdp_agc = GAM_GDP_AGC_FULL_RANGE;
766*4882a593Smuzhiyun 	top_field->gam_gdp_ctl = WAIT_NEXT_VSYNC;
767*4882a593Smuzhiyun 	format = sti_gdp_fourcc2format(fb->format->format);
768*4882a593Smuzhiyun 	top_field->gam_gdp_ctl |= format;
769*4882a593Smuzhiyun 	top_field->gam_gdp_ctl |= sti_gdp_get_alpharange(format);
770*4882a593Smuzhiyun 	top_field->gam_gdp_ppt &= ~GAM_GDP_PPT_IGNORE;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	cma_obj = drm_fb_cma_get_gem_obj(fb, 0);
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("drm FB:%d format:%.4s phys@:0x%lx\n", fb->base.id,
775*4882a593Smuzhiyun 			 (char *)&fb->format->format,
776*4882a593Smuzhiyun 			 (unsigned long)cma_obj->paddr);
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	/* pixel memory location */
779*4882a593Smuzhiyun 	bpp = fb->format->cpp[0];
780*4882a593Smuzhiyun 	top_field->gam_gdp_pml = (u32)cma_obj->paddr + fb->offsets[0];
781*4882a593Smuzhiyun 	top_field->gam_gdp_pml += src_x * bpp;
782*4882a593Smuzhiyun 	top_field->gam_gdp_pml += src_y * fb->pitches[0];
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	/* output parameters (clamped / cropped) */
785*4882a593Smuzhiyun 	dst_w = sti_gdp_get_dst(gdp->dev, dst_w, src_w);
786*4882a593Smuzhiyun 	dst_h = sti_gdp_get_dst(gdp->dev, dst_h, src_h);
787*4882a593Smuzhiyun 	ydo = sti_vtg_get_line_number(*mode, dst_y);
788*4882a593Smuzhiyun 	yds = sti_vtg_get_line_number(*mode, dst_y + dst_h - 1);
789*4882a593Smuzhiyun 	xdo = sti_vtg_get_pixel_number(*mode, dst_x);
790*4882a593Smuzhiyun 	xds = sti_vtg_get_pixel_number(*mode, dst_x + dst_w - 1);
791*4882a593Smuzhiyun 	top_field->gam_gdp_vpo = (ydo << 16) | xdo;
792*4882a593Smuzhiyun 	top_field->gam_gdp_vps = (yds << 16) | xds;
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	/* input parameters */
795*4882a593Smuzhiyun 	src_w = dst_w;
796*4882a593Smuzhiyun 	top_field->gam_gdp_pmp = fb->pitches[0];
797*4882a593Smuzhiyun 	top_field->gam_gdp_size = src_h << 16 | src_w;
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	/* Same content and chained together */
800*4882a593Smuzhiyun 	memcpy(btm_field, top_field, sizeof(*btm_field));
801*4882a593Smuzhiyun 	top_field->gam_gdp_nvn = list->btm_field_paddr;
802*4882a593Smuzhiyun 	btm_field->gam_gdp_nvn = list->top_field_paddr;
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	/* Interlaced mode */
805*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
806*4882a593Smuzhiyun 		btm_field->gam_gdp_pml = top_field->gam_gdp_pml +
807*4882a593Smuzhiyun 					 fb->pitches[0];
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	/* Update the NVN field of the 'right' field of the current GDP node
810*4882a593Smuzhiyun 	 * (being used by the HW) with the address of the updated ('free') top
811*4882a593Smuzhiyun 	 * field GDP node.
812*4882a593Smuzhiyun 	 * - In interlaced mode the 'right' field is the bottom field as we
813*4882a593Smuzhiyun 	 *   update frames starting from their top field
814*4882a593Smuzhiyun 	 * - In progressive mode, we update both bottom and top fields which
815*4882a593Smuzhiyun 	 *   are equal nodes.
816*4882a593Smuzhiyun 	 * At the next VSYNC, the updated node list will be used by the HW.
817*4882a593Smuzhiyun 	 */
818*4882a593Smuzhiyun 	curr_list = sti_gdp_get_current_nodes(gdp);
819*4882a593Smuzhiyun 	dma_updated_top = list->top_field_paddr;
820*4882a593Smuzhiyun 	dma_updated_btm = list->btm_field_paddr;
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	dev_dbg(gdp->dev, "Current NVN:0x%X\n",
823*4882a593Smuzhiyun 		readl(gdp->regs + GAM_GDP_NVN_OFFSET));
824*4882a593Smuzhiyun 	dev_dbg(gdp->dev, "Posted buff: %lx current buff: %x\n",
825*4882a593Smuzhiyun 		(unsigned long)cma_obj->paddr,
826*4882a593Smuzhiyun 		readl(gdp->regs + GAM_GDP_PML_OFFSET));
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	if (!curr_list) {
829*4882a593Smuzhiyun 		/* First update or invalid node should directly write in the
830*4882a593Smuzhiyun 		 * hw register */
831*4882a593Smuzhiyun 		DRM_DEBUG_DRIVER("%s first update (or invalid node)\n",
832*4882a593Smuzhiyun 				 sti_plane_to_str(plane));
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 		writel(gdp->is_curr_top ?
835*4882a593Smuzhiyun 				dma_updated_btm : dma_updated_top,
836*4882a593Smuzhiyun 				gdp->regs + GAM_GDP_NVN_OFFSET);
837*4882a593Smuzhiyun 		goto end;
838*4882a593Smuzhiyun 	}
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
841*4882a593Smuzhiyun 		if (gdp->is_curr_top) {
842*4882a593Smuzhiyun 			/* Do not update in the middle of the frame, but
843*4882a593Smuzhiyun 			 * postpone the update after the bottom field has
844*4882a593Smuzhiyun 			 * been displayed */
845*4882a593Smuzhiyun 			curr_list->btm_field->gam_gdp_nvn = dma_updated_top;
846*4882a593Smuzhiyun 		} else {
847*4882a593Smuzhiyun 			/* Direct update to avoid one frame delay */
848*4882a593Smuzhiyun 			writel(dma_updated_top,
849*4882a593Smuzhiyun 			       gdp->regs + GAM_GDP_NVN_OFFSET);
850*4882a593Smuzhiyun 		}
851*4882a593Smuzhiyun 	} else {
852*4882a593Smuzhiyun 		/* Direct update for progressive to avoid one frame delay */
853*4882a593Smuzhiyun 		writel(dma_updated_top, gdp->regs + GAM_GDP_NVN_OFFSET);
854*4882a593Smuzhiyun 	}
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun end:
857*4882a593Smuzhiyun 	sti_plane_update_fps(plane, true, false);
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	plane->status = STI_PLANE_UPDATED;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun 
sti_gdp_atomic_disable(struct drm_plane * drm_plane,struct drm_plane_state * oldstate)862*4882a593Smuzhiyun static void sti_gdp_atomic_disable(struct drm_plane *drm_plane,
863*4882a593Smuzhiyun 				   struct drm_plane_state *oldstate)
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun 	struct sti_plane *plane = to_sti_plane(drm_plane);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	if (!oldstate->crtc) {
868*4882a593Smuzhiyun 		DRM_DEBUG_DRIVER("drm plane:%d not enabled\n",
869*4882a593Smuzhiyun 				 drm_plane->base.id);
870*4882a593Smuzhiyun 		return;
871*4882a593Smuzhiyun 	}
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("CRTC:%d (%s) drm plane:%d (%s)\n",
874*4882a593Smuzhiyun 			 oldstate->crtc->base.id,
875*4882a593Smuzhiyun 			 sti_mixer_to_str(to_sti_mixer(oldstate->crtc)),
876*4882a593Smuzhiyun 			 drm_plane->base.id, sti_plane_to_str(plane));
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	plane->status = STI_PLANE_DISABLING;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun static const struct drm_plane_helper_funcs sti_gdp_helpers_funcs = {
882*4882a593Smuzhiyun 	.atomic_check = sti_gdp_atomic_check,
883*4882a593Smuzhiyun 	.atomic_update = sti_gdp_atomic_update,
884*4882a593Smuzhiyun 	.atomic_disable = sti_gdp_atomic_disable,
885*4882a593Smuzhiyun };
886*4882a593Smuzhiyun 
sti_gdp_destroy(struct drm_plane * drm_plane)887*4882a593Smuzhiyun static void sti_gdp_destroy(struct drm_plane *drm_plane)
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("\n");
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	drm_plane_cleanup(drm_plane);
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun 
sti_gdp_late_register(struct drm_plane * drm_plane)894*4882a593Smuzhiyun static int sti_gdp_late_register(struct drm_plane *drm_plane)
895*4882a593Smuzhiyun {
896*4882a593Smuzhiyun 	struct sti_plane *plane = to_sti_plane(drm_plane);
897*4882a593Smuzhiyun 	struct sti_gdp *gdp = to_sti_gdp(plane);
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	return gdp_debugfs_init(gdp, drm_plane->dev->primary);
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun static const struct drm_plane_funcs sti_gdp_plane_helpers_funcs = {
903*4882a593Smuzhiyun 	.update_plane = drm_atomic_helper_update_plane,
904*4882a593Smuzhiyun 	.disable_plane = drm_atomic_helper_disable_plane,
905*4882a593Smuzhiyun 	.destroy = sti_gdp_destroy,
906*4882a593Smuzhiyun 	.reset = sti_plane_reset,
907*4882a593Smuzhiyun 	.atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
908*4882a593Smuzhiyun 	.atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
909*4882a593Smuzhiyun 	.late_register = sti_gdp_late_register,
910*4882a593Smuzhiyun };
911*4882a593Smuzhiyun 
sti_gdp_create(struct drm_device * drm_dev,struct device * dev,int desc,void __iomem * baseaddr,unsigned int possible_crtcs,enum drm_plane_type type)912*4882a593Smuzhiyun struct drm_plane *sti_gdp_create(struct drm_device *drm_dev,
913*4882a593Smuzhiyun 				 struct device *dev, int desc,
914*4882a593Smuzhiyun 				 void __iomem *baseaddr,
915*4882a593Smuzhiyun 				 unsigned int possible_crtcs,
916*4882a593Smuzhiyun 				 enum drm_plane_type type)
917*4882a593Smuzhiyun {
918*4882a593Smuzhiyun 	struct sti_gdp *gdp;
919*4882a593Smuzhiyun 	int res;
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	gdp = devm_kzalloc(dev, sizeof(*gdp), GFP_KERNEL);
922*4882a593Smuzhiyun 	if (!gdp) {
923*4882a593Smuzhiyun 		DRM_ERROR("Failed to allocate memory for GDP\n");
924*4882a593Smuzhiyun 		return NULL;
925*4882a593Smuzhiyun 	}
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	gdp->dev = dev;
928*4882a593Smuzhiyun 	gdp->regs = baseaddr;
929*4882a593Smuzhiyun 	gdp->plane.desc = desc;
930*4882a593Smuzhiyun 	gdp->plane.status = STI_PLANE_DISABLED;
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	gdp->vtg_field_nb.notifier_call = sti_gdp_field_cb;
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	sti_gdp_init(gdp);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	res = drm_universal_plane_init(drm_dev, &gdp->plane.drm_plane,
937*4882a593Smuzhiyun 				       possible_crtcs,
938*4882a593Smuzhiyun 				       &sti_gdp_plane_helpers_funcs,
939*4882a593Smuzhiyun 				       gdp_supported_formats,
940*4882a593Smuzhiyun 				       ARRAY_SIZE(gdp_supported_formats),
941*4882a593Smuzhiyun 				       NULL, type, NULL);
942*4882a593Smuzhiyun 	if (res) {
943*4882a593Smuzhiyun 		DRM_ERROR("Failed to initialize universal plane\n");
944*4882a593Smuzhiyun 		goto err;
945*4882a593Smuzhiyun 	}
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	drm_plane_helper_add(&gdp->plane.drm_plane, &sti_gdp_helpers_funcs);
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	sti_plane_init_property(&gdp->plane, type);
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	return &gdp->plane.drm_plane;
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun err:
954*4882a593Smuzhiyun 	devm_kfree(dev, gdp);
955*4882a593Smuzhiyun 	return NULL;
956*4882a593Smuzhiyun }
957