xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/sti/sti_dvo.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) STMicroelectronics SA 2014
4*4882a593Smuzhiyun  * Author: Vincent Abriou <vincent.abriou@st.com> for STMicroelectronics.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/component.h>
9*4882a593Smuzhiyun #include <linux/debugfs.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of_gpio.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
15*4882a593Smuzhiyun #include <drm/drm_bridge.h>
16*4882a593Smuzhiyun #include <drm/drm_device.h>
17*4882a593Smuzhiyun #include <drm/drm_panel.h>
18*4882a593Smuzhiyun #include <drm/drm_print.h>
19*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include "sti_awg_utils.h"
22*4882a593Smuzhiyun #include "sti_drv.h"
23*4882a593Smuzhiyun #include "sti_mixer.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /* DVO registers */
26*4882a593Smuzhiyun #define DVO_AWG_DIGSYNC_CTRL      0x0000
27*4882a593Smuzhiyun #define DVO_DOF_CFG               0x0004
28*4882a593Smuzhiyun #define DVO_LUT_PROG_LOW          0x0008
29*4882a593Smuzhiyun #define DVO_LUT_PROG_MID          0x000C
30*4882a593Smuzhiyun #define DVO_LUT_PROG_HIGH         0x0010
31*4882a593Smuzhiyun #define DVO_DIGSYNC_INSTR_I       0x0100
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define DVO_AWG_CTRL_EN           BIT(0)
34*4882a593Smuzhiyun #define DVO_AWG_FRAME_BASED_SYNC  BIT(2)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define DVO_DOF_EN_LOWBYTE        BIT(0)
37*4882a593Smuzhiyun #define DVO_DOF_EN_MIDBYTE        BIT(1)
38*4882a593Smuzhiyun #define DVO_DOF_EN_HIGHBYTE       BIT(2)
39*4882a593Smuzhiyun #define DVO_DOF_EN                BIT(6)
40*4882a593Smuzhiyun #define DVO_DOF_MOD_COUNT_SHIFT   8
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define DVO_LUT_ZERO              0
43*4882a593Smuzhiyun #define DVO_LUT_Y_G               1
44*4882a593Smuzhiyun #define DVO_LUT_Y_G_DEL           2
45*4882a593Smuzhiyun #define DVO_LUT_CB_B              3
46*4882a593Smuzhiyun #define DVO_LUT_CB_B_DEL          4
47*4882a593Smuzhiyun #define DVO_LUT_CR_R              5
48*4882a593Smuzhiyun #define DVO_LUT_CR_R_DEL          6
49*4882a593Smuzhiyun #define DVO_LUT_HOLD              7
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun struct dvo_config {
52*4882a593Smuzhiyun 	u32 flags;
53*4882a593Smuzhiyun 	u32 lowbyte;
54*4882a593Smuzhiyun 	u32 midbyte;
55*4882a593Smuzhiyun 	u32 highbyte;
56*4882a593Smuzhiyun 	int (*awg_fwgen_fct)(
57*4882a593Smuzhiyun 			struct awg_code_generation_params *fw_gen_params,
58*4882a593Smuzhiyun 			struct awg_timing *timing);
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun static struct dvo_config rgb_24bit_de_cfg = {
62*4882a593Smuzhiyun 	.flags         = (0L << DVO_DOF_MOD_COUNT_SHIFT),
63*4882a593Smuzhiyun 	.lowbyte       = DVO_LUT_CR_R,
64*4882a593Smuzhiyun 	.midbyte       = DVO_LUT_Y_G,
65*4882a593Smuzhiyun 	.highbyte      = DVO_LUT_CB_B,
66*4882a593Smuzhiyun 	.awg_fwgen_fct = sti_awg_generate_code_data_enable_mode,
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /*
70*4882a593Smuzhiyun  * STI digital video output structure
71*4882a593Smuzhiyun  *
72*4882a593Smuzhiyun  * @dev: driver device
73*4882a593Smuzhiyun  * @drm_dev: pointer to drm device
74*4882a593Smuzhiyun  * @mode: current display mode selected
75*4882a593Smuzhiyun  * @regs: dvo registers
76*4882a593Smuzhiyun  * @clk_pix: pixel clock for dvo
77*4882a593Smuzhiyun  * @clk: clock for dvo
78*4882a593Smuzhiyun  * @clk_main_parent: dvo parent clock if main path used
79*4882a593Smuzhiyun  * @clk_aux_parent: dvo parent clock if aux path used
80*4882a593Smuzhiyun  * @panel_node: panel node reference from device tree
81*4882a593Smuzhiyun  * @panel: reference to the panel connected to the dvo
82*4882a593Smuzhiyun  * @enabled: true if dvo is enabled else false
83*4882a593Smuzhiyun  * @encoder: drm_encoder it is bound
84*4882a593Smuzhiyun  */
85*4882a593Smuzhiyun struct sti_dvo {
86*4882a593Smuzhiyun 	struct device dev;
87*4882a593Smuzhiyun 	struct drm_device *drm_dev;
88*4882a593Smuzhiyun 	struct drm_display_mode mode;
89*4882a593Smuzhiyun 	void __iomem *regs;
90*4882a593Smuzhiyun 	struct clk *clk_pix;
91*4882a593Smuzhiyun 	struct clk *clk;
92*4882a593Smuzhiyun 	struct clk *clk_main_parent;
93*4882a593Smuzhiyun 	struct clk *clk_aux_parent;
94*4882a593Smuzhiyun 	struct device_node *panel_node;
95*4882a593Smuzhiyun 	struct drm_panel *panel;
96*4882a593Smuzhiyun 	struct dvo_config *config;
97*4882a593Smuzhiyun 	bool enabled;
98*4882a593Smuzhiyun 	struct drm_encoder *encoder;
99*4882a593Smuzhiyun 	struct drm_bridge *bridge;
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun struct sti_dvo_connector {
103*4882a593Smuzhiyun 	struct drm_connector drm_connector;
104*4882a593Smuzhiyun 	struct drm_encoder *encoder;
105*4882a593Smuzhiyun 	struct sti_dvo *dvo;
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define to_sti_dvo_connector(x) \
109*4882a593Smuzhiyun 	container_of(x, struct sti_dvo_connector, drm_connector)
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define BLANKING_LEVEL 16
dvo_awg_generate_code(struct sti_dvo * dvo,u8 * ram_size,u32 * ram_code)112*4882a593Smuzhiyun static int dvo_awg_generate_code(struct sti_dvo *dvo, u8 *ram_size, u32 *ram_code)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	struct drm_display_mode *mode = &dvo->mode;
115*4882a593Smuzhiyun 	struct dvo_config *config = dvo->config;
116*4882a593Smuzhiyun 	struct awg_code_generation_params fw_gen_params;
117*4882a593Smuzhiyun 	struct awg_timing timing;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	fw_gen_params.ram_code = ram_code;
120*4882a593Smuzhiyun 	fw_gen_params.instruction_offset = 0;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	timing.total_lines = mode->vtotal;
123*4882a593Smuzhiyun 	timing.active_lines = mode->vdisplay;
124*4882a593Smuzhiyun 	timing.blanking_lines = mode->vsync_start - mode->vdisplay;
125*4882a593Smuzhiyun 	timing.trailing_lines = mode->vtotal - mode->vsync_start;
126*4882a593Smuzhiyun 	timing.total_pixels = mode->htotal;
127*4882a593Smuzhiyun 	timing.active_pixels = mode->hdisplay;
128*4882a593Smuzhiyun 	timing.blanking_pixels = mode->hsync_start - mode->hdisplay;
129*4882a593Smuzhiyun 	timing.trailing_pixels = mode->htotal - mode->hsync_start;
130*4882a593Smuzhiyun 	timing.blanking_level = BLANKING_LEVEL;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	if (config->awg_fwgen_fct(&fw_gen_params, &timing)) {
133*4882a593Smuzhiyun 		DRM_ERROR("AWG firmware not properly generated\n");
134*4882a593Smuzhiyun 		return -EINVAL;
135*4882a593Smuzhiyun 	}
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	*ram_size = fw_gen_params.instruction_offset;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	return 0;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /* Configure AWG, writing instructions
143*4882a593Smuzhiyun  *
144*4882a593Smuzhiyun  * @dvo: pointer to DVO structure
145*4882a593Smuzhiyun  * @awg_ram_code: pointer to AWG instructions table
146*4882a593Smuzhiyun  * @nb: nb of AWG instructions
147*4882a593Smuzhiyun  */
dvo_awg_configure(struct sti_dvo * dvo,u32 * awg_ram_code,int nb)148*4882a593Smuzhiyun static void dvo_awg_configure(struct sti_dvo *dvo, u32 *awg_ram_code, int nb)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	int i;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("\n");
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	for (i = 0; i < nb; i++)
155*4882a593Smuzhiyun 		writel(awg_ram_code[i],
156*4882a593Smuzhiyun 		       dvo->regs + DVO_DIGSYNC_INSTR_I + i * 4);
157*4882a593Smuzhiyun 	for (i = nb; i < AWG_MAX_INST; i++)
158*4882a593Smuzhiyun 		writel(0, dvo->regs + DVO_DIGSYNC_INSTR_I + i * 4);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	writel(DVO_AWG_CTRL_EN, dvo->regs + DVO_AWG_DIGSYNC_CTRL);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define DBGFS_DUMP(reg) seq_printf(s, "\n  %-25s 0x%08X", #reg, \
164*4882a593Smuzhiyun 				   readl(dvo->regs + reg))
165*4882a593Smuzhiyun 
dvo_dbg_awg_microcode(struct seq_file * s,void __iomem * reg)166*4882a593Smuzhiyun static void dvo_dbg_awg_microcode(struct seq_file *s, void __iomem *reg)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	unsigned int i;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	seq_puts(s, "\n\n");
171*4882a593Smuzhiyun 	seq_puts(s, "  DVO AWG microcode:");
172*4882a593Smuzhiyun 	for (i = 0; i < AWG_MAX_INST; i++) {
173*4882a593Smuzhiyun 		if (i % 8 == 0)
174*4882a593Smuzhiyun 			seq_printf(s, "\n  %04X:", i);
175*4882a593Smuzhiyun 		seq_printf(s, " %04X", readl(reg + i * 4));
176*4882a593Smuzhiyun 	}
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
dvo_dbg_show(struct seq_file * s,void * data)179*4882a593Smuzhiyun static int dvo_dbg_show(struct seq_file *s, void *data)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	struct drm_info_node *node = s->private;
182*4882a593Smuzhiyun 	struct sti_dvo *dvo = (struct sti_dvo *)node->info_ent->data;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	seq_printf(s, "DVO: (vaddr = 0x%p)", dvo->regs);
185*4882a593Smuzhiyun 	DBGFS_DUMP(DVO_AWG_DIGSYNC_CTRL);
186*4882a593Smuzhiyun 	DBGFS_DUMP(DVO_DOF_CFG);
187*4882a593Smuzhiyun 	DBGFS_DUMP(DVO_LUT_PROG_LOW);
188*4882a593Smuzhiyun 	DBGFS_DUMP(DVO_LUT_PROG_MID);
189*4882a593Smuzhiyun 	DBGFS_DUMP(DVO_LUT_PROG_HIGH);
190*4882a593Smuzhiyun 	dvo_dbg_awg_microcode(s, dvo->regs + DVO_DIGSYNC_INSTR_I);
191*4882a593Smuzhiyun 	seq_putc(s, '\n');
192*4882a593Smuzhiyun 	return 0;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun static struct drm_info_list dvo_debugfs_files[] = {
196*4882a593Smuzhiyun 	{ "dvo", dvo_dbg_show, 0, NULL },
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun 
dvo_debugfs_init(struct sti_dvo * dvo,struct drm_minor * minor)199*4882a593Smuzhiyun static void dvo_debugfs_init(struct sti_dvo *dvo, struct drm_minor *minor)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	unsigned int i;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(dvo_debugfs_files); i++)
204*4882a593Smuzhiyun 		dvo_debugfs_files[i].data = dvo;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	drm_debugfs_create_files(dvo_debugfs_files,
207*4882a593Smuzhiyun 				 ARRAY_SIZE(dvo_debugfs_files),
208*4882a593Smuzhiyun 				 minor->debugfs_root, minor);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
sti_dvo_disable(struct drm_bridge * bridge)211*4882a593Smuzhiyun static void sti_dvo_disable(struct drm_bridge *bridge)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	struct sti_dvo *dvo = bridge->driver_private;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	if (!dvo->enabled)
216*4882a593Smuzhiyun 		return;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("\n");
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	if (dvo->config->awg_fwgen_fct)
221*4882a593Smuzhiyun 		writel(0x00000000, dvo->regs + DVO_AWG_DIGSYNC_CTRL);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	writel(0x00000000, dvo->regs + DVO_DOF_CFG);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	drm_panel_disable(dvo->panel);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	/* Disable/unprepare dvo clock */
228*4882a593Smuzhiyun 	clk_disable_unprepare(dvo->clk_pix);
229*4882a593Smuzhiyun 	clk_disable_unprepare(dvo->clk);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	dvo->enabled = false;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
sti_dvo_pre_enable(struct drm_bridge * bridge)234*4882a593Smuzhiyun static void sti_dvo_pre_enable(struct drm_bridge *bridge)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun 	struct sti_dvo *dvo = bridge->driver_private;
237*4882a593Smuzhiyun 	struct dvo_config *config = dvo->config;
238*4882a593Smuzhiyun 	u32 val;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("\n");
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	if (dvo->enabled)
243*4882a593Smuzhiyun 		return;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	/* Make sure DVO is disabled */
246*4882a593Smuzhiyun 	writel(0x00000000, dvo->regs + DVO_DOF_CFG);
247*4882a593Smuzhiyun 	writel(0x00000000, dvo->regs + DVO_AWG_DIGSYNC_CTRL);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	if (config->awg_fwgen_fct) {
250*4882a593Smuzhiyun 		u8 nb_instr;
251*4882a593Smuzhiyun 		u32 awg_ram_code[AWG_MAX_INST];
252*4882a593Smuzhiyun 		/* Configure AWG */
253*4882a593Smuzhiyun 		if (!dvo_awg_generate_code(dvo, &nb_instr, awg_ram_code))
254*4882a593Smuzhiyun 			dvo_awg_configure(dvo, awg_ram_code, nb_instr);
255*4882a593Smuzhiyun 		else
256*4882a593Smuzhiyun 			return;
257*4882a593Smuzhiyun 	}
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	/* Prepare/enable clocks */
260*4882a593Smuzhiyun 	if (clk_prepare_enable(dvo->clk_pix))
261*4882a593Smuzhiyun 		DRM_ERROR("Failed to prepare/enable dvo_pix clk\n");
262*4882a593Smuzhiyun 	if (clk_prepare_enable(dvo->clk))
263*4882a593Smuzhiyun 		DRM_ERROR("Failed to prepare/enable dvo clk\n");
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	drm_panel_enable(dvo->panel);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	/* Set LUT */
268*4882a593Smuzhiyun 	writel(config->lowbyte,  dvo->regs + DVO_LUT_PROG_LOW);
269*4882a593Smuzhiyun 	writel(config->midbyte,  dvo->regs + DVO_LUT_PROG_MID);
270*4882a593Smuzhiyun 	writel(config->highbyte, dvo->regs + DVO_LUT_PROG_HIGH);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	/* Digital output formatter config */
273*4882a593Smuzhiyun 	val = (config->flags | DVO_DOF_EN);
274*4882a593Smuzhiyun 	writel(val, dvo->regs + DVO_DOF_CFG);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	dvo->enabled = true;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun 
sti_dvo_set_mode(struct drm_bridge * bridge,const struct drm_display_mode * mode,const struct drm_display_mode * adjusted_mode)279*4882a593Smuzhiyun static void sti_dvo_set_mode(struct drm_bridge *bridge,
280*4882a593Smuzhiyun 			     const struct drm_display_mode *mode,
281*4882a593Smuzhiyun 			     const struct drm_display_mode *adjusted_mode)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun 	struct sti_dvo *dvo = bridge->driver_private;
284*4882a593Smuzhiyun 	struct sti_mixer *mixer = to_sti_mixer(dvo->encoder->crtc);
285*4882a593Smuzhiyun 	int rate = mode->clock * 1000;
286*4882a593Smuzhiyun 	struct clk *clkp;
287*4882a593Smuzhiyun 	int ret;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("\n");
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	memcpy(&dvo->mode, mode, sizeof(struct drm_display_mode));
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	/* According to the path used (main or aux), the dvo clocks should
294*4882a593Smuzhiyun 	 * have a different parent clock. */
295*4882a593Smuzhiyun 	if (mixer->id == STI_MIXER_MAIN)
296*4882a593Smuzhiyun 		clkp = dvo->clk_main_parent;
297*4882a593Smuzhiyun 	else
298*4882a593Smuzhiyun 		clkp = dvo->clk_aux_parent;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	if (clkp) {
301*4882a593Smuzhiyun 		clk_set_parent(dvo->clk_pix, clkp);
302*4882a593Smuzhiyun 		clk_set_parent(dvo->clk, clkp);
303*4882a593Smuzhiyun 	}
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	/* DVO clocks = compositor clock */
306*4882a593Smuzhiyun 	ret = clk_set_rate(dvo->clk_pix, rate);
307*4882a593Smuzhiyun 	if (ret < 0) {
308*4882a593Smuzhiyun 		DRM_ERROR("Cannot set rate (%dHz) for dvo_pix clk\n", rate);
309*4882a593Smuzhiyun 		return;
310*4882a593Smuzhiyun 	}
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	ret = clk_set_rate(dvo->clk, rate);
313*4882a593Smuzhiyun 	if (ret < 0) {
314*4882a593Smuzhiyun 		DRM_ERROR("Cannot set rate (%dHz) for dvo clk\n", rate);
315*4882a593Smuzhiyun 		return;
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	/* For now, we only support 24bit data enable (DE) synchro format */
319*4882a593Smuzhiyun 	dvo->config = &rgb_24bit_de_cfg;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
sti_dvo_bridge_nope(struct drm_bridge * bridge)322*4882a593Smuzhiyun static void sti_dvo_bridge_nope(struct drm_bridge *bridge)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	/* do nothing */
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun static const struct drm_bridge_funcs sti_dvo_bridge_funcs = {
328*4882a593Smuzhiyun 	.pre_enable = sti_dvo_pre_enable,
329*4882a593Smuzhiyun 	.enable = sti_dvo_bridge_nope,
330*4882a593Smuzhiyun 	.disable = sti_dvo_disable,
331*4882a593Smuzhiyun 	.post_disable = sti_dvo_bridge_nope,
332*4882a593Smuzhiyun 	.mode_set = sti_dvo_set_mode,
333*4882a593Smuzhiyun };
334*4882a593Smuzhiyun 
sti_dvo_connector_get_modes(struct drm_connector * connector)335*4882a593Smuzhiyun static int sti_dvo_connector_get_modes(struct drm_connector *connector)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	struct sti_dvo_connector *dvo_connector
338*4882a593Smuzhiyun 		= to_sti_dvo_connector(connector);
339*4882a593Smuzhiyun 	struct sti_dvo *dvo = dvo_connector->dvo;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	if (dvo->panel)
342*4882a593Smuzhiyun 		return drm_panel_get_modes(dvo->panel, connector);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	return 0;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun #define CLK_TOLERANCE_HZ 50
348*4882a593Smuzhiyun 
sti_dvo_connector_mode_valid(struct drm_connector * connector,struct drm_display_mode * mode)349*4882a593Smuzhiyun static int sti_dvo_connector_mode_valid(struct drm_connector *connector,
350*4882a593Smuzhiyun 					struct drm_display_mode *mode)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun 	int target = mode->clock * 1000;
353*4882a593Smuzhiyun 	int target_min = target - CLK_TOLERANCE_HZ;
354*4882a593Smuzhiyun 	int target_max = target + CLK_TOLERANCE_HZ;
355*4882a593Smuzhiyun 	int result;
356*4882a593Smuzhiyun 	struct sti_dvo_connector *dvo_connector
357*4882a593Smuzhiyun 		= to_sti_dvo_connector(connector);
358*4882a593Smuzhiyun 	struct sti_dvo *dvo = dvo_connector->dvo;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	result = clk_round_rate(dvo->clk_pix, target);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("target rate = %d => available rate = %d\n",
363*4882a593Smuzhiyun 			 target, result);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	if ((result < target_min) || (result > target_max)) {
366*4882a593Smuzhiyun 		DRM_DEBUG_DRIVER("dvo pixclk=%d not supported\n", target);
367*4882a593Smuzhiyun 		return MODE_BAD;
368*4882a593Smuzhiyun 	}
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	return MODE_OK;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun static const
374*4882a593Smuzhiyun struct drm_connector_helper_funcs sti_dvo_connector_helper_funcs = {
375*4882a593Smuzhiyun 	.get_modes = sti_dvo_connector_get_modes,
376*4882a593Smuzhiyun 	.mode_valid = sti_dvo_connector_mode_valid,
377*4882a593Smuzhiyun };
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun static enum drm_connector_status
sti_dvo_connector_detect(struct drm_connector * connector,bool force)380*4882a593Smuzhiyun sti_dvo_connector_detect(struct drm_connector *connector, bool force)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	struct sti_dvo_connector *dvo_connector
383*4882a593Smuzhiyun 		= to_sti_dvo_connector(connector);
384*4882a593Smuzhiyun 	struct sti_dvo *dvo = dvo_connector->dvo;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	DRM_DEBUG_DRIVER("\n");
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	if (!dvo->panel) {
389*4882a593Smuzhiyun 		dvo->panel = of_drm_find_panel(dvo->panel_node);
390*4882a593Smuzhiyun 		if (IS_ERR(dvo->panel))
391*4882a593Smuzhiyun 			dvo->panel = NULL;
392*4882a593Smuzhiyun 	}
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	if (dvo->panel)
395*4882a593Smuzhiyun 		return connector_status_connected;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	return connector_status_disconnected;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
sti_dvo_late_register(struct drm_connector * connector)400*4882a593Smuzhiyun static int sti_dvo_late_register(struct drm_connector *connector)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	struct sti_dvo_connector *dvo_connector
403*4882a593Smuzhiyun 		= to_sti_dvo_connector(connector);
404*4882a593Smuzhiyun 	struct sti_dvo *dvo = dvo_connector->dvo;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	dvo_debugfs_init(dvo, dvo->drm_dev->primary);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	return 0;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun static const struct drm_connector_funcs sti_dvo_connector_funcs = {
412*4882a593Smuzhiyun 	.fill_modes = drm_helper_probe_single_connector_modes,
413*4882a593Smuzhiyun 	.detect = sti_dvo_connector_detect,
414*4882a593Smuzhiyun 	.destroy = drm_connector_cleanup,
415*4882a593Smuzhiyun 	.reset = drm_atomic_helper_connector_reset,
416*4882a593Smuzhiyun 	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
417*4882a593Smuzhiyun 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
418*4882a593Smuzhiyun 	.late_register = sti_dvo_late_register,
419*4882a593Smuzhiyun };
420*4882a593Smuzhiyun 
sti_dvo_find_encoder(struct drm_device * dev)421*4882a593Smuzhiyun static struct drm_encoder *sti_dvo_find_encoder(struct drm_device *dev)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	struct drm_encoder *encoder;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
426*4882a593Smuzhiyun 		if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
427*4882a593Smuzhiyun 			return encoder;
428*4882a593Smuzhiyun 	}
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	return NULL;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun 
sti_dvo_bind(struct device * dev,struct device * master,void * data)433*4882a593Smuzhiyun static int sti_dvo_bind(struct device *dev, struct device *master, void *data)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun 	struct sti_dvo *dvo = dev_get_drvdata(dev);
436*4882a593Smuzhiyun 	struct drm_device *drm_dev = data;
437*4882a593Smuzhiyun 	struct drm_encoder *encoder;
438*4882a593Smuzhiyun 	struct sti_dvo_connector *connector;
439*4882a593Smuzhiyun 	struct drm_connector *drm_connector;
440*4882a593Smuzhiyun 	struct drm_bridge *bridge;
441*4882a593Smuzhiyun 	int err;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	/* Set the drm device handle */
444*4882a593Smuzhiyun 	dvo->drm_dev = drm_dev;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	encoder = sti_dvo_find_encoder(drm_dev);
447*4882a593Smuzhiyun 	if (!encoder)
448*4882a593Smuzhiyun 		return -ENOMEM;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	connector = devm_kzalloc(dev, sizeof(*connector), GFP_KERNEL);
451*4882a593Smuzhiyun 	if (!connector)
452*4882a593Smuzhiyun 		return -ENOMEM;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	connector->dvo = dvo;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	bridge = devm_kzalloc(dev, sizeof(*bridge), GFP_KERNEL);
457*4882a593Smuzhiyun 	if (!bridge)
458*4882a593Smuzhiyun 		return -ENOMEM;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	bridge->driver_private = dvo;
461*4882a593Smuzhiyun 	bridge->funcs = &sti_dvo_bridge_funcs;
462*4882a593Smuzhiyun 	bridge->of_node = dvo->dev.of_node;
463*4882a593Smuzhiyun 	drm_bridge_add(bridge);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	err = drm_bridge_attach(encoder, bridge, NULL, 0);
466*4882a593Smuzhiyun 	if (err) {
467*4882a593Smuzhiyun 		DRM_ERROR("Failed to attach bridge\n");
468*4882a593Smuzhiyun 		return err;
469*4882a593Smuzhiyun 	}
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	dvo->bridge = bridge;
472*4882a593Smuzhiyun 	connector->encoder = encoder;
473*4882a593Smuzhiyun 	dvo->encoder = encoder;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	drm_connector = (struct drm_connector *)connector;
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	drm_connector->polled = DRM_CONNECTOR_POLL_HPD;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	drm_connector_init(drm_dev, drm_connector,
480*4882a593Smuzhiyun 			   &sti_dvo_connector_funcs, DRM_MODE_CONNECTOR_LVDS);
481*4882a593Smuzhiyun 	drm_connector_helper_add(drm_connector,
482*4882a593Smuzhiyun 				 &sti_dvo_connector_helper_funcs);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	err = drm_connector_attach_encoder(drm_connector, encoder);
485*4882a593Smuzhiyun 	if (err) {
486*4882a593Smuzhiyun 		DRM_ERROR("Failed to attach a connector to a encoder\n");
487*4882a593Smuzhiyun 		goto err_sysfs;
488*4882a593Smuzhiyun 	}
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	return 0;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun err_sysfs:
493*4882a593Smuzhiyun 	drm_bridge_remove(bridge);
494*4882a593Smuzhiyun 	return -EINVAL;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun 
sti_dvo_unbind(struct device * dev,struct device * master,void * data)497*4882a593Smuzhiyun static void sti_dvo_unbind(struct device *dev,
498*4882a593Smuzhiyun 			   struct device *master, void *data)
499*4882a593Smuzhiyun {
500*4882a593Smuzhiyun 	struct sti_dvo *dvo = dev_get_drvdata(dev);
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	drm_bridge_remove(dvo->bridge);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun static const struct component_ops sti_dvo_ops = {
506*4882a593Smuzhiyun 	.bind = sti_dvo_bind,
507*4882a593Smuzhiyun 	.unbind = sti_dvo_unbind,
508*4882a593Smuzhiyun };
509*4882a593Smuzhiyun 
sti_dvo_probe(struct platform_device * pdev)510*4882a593Smuzhiyun static int sti_dvo_probe(struct platform_device *pdev)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
513*4882a593Smuzhiyun 	struct sti_dvo *dvo;
514*4882a593Smuzhiyun 	struct resource *res;
515*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	DRM_INFO("%s\n", __func__);
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	dvo = devm_kzalloc(dev, sizeof(*dvo), GFP_KERNEL);
520*4882a593Smuzhiyun 	if (!dvo) {
521*4882a593Smuzhiyun 		DRM_ERROR("Failed to allocate memory for DVO\n");
522*4882a593Smuzhiyun 		return -ENOMEM;
523*4882a593Smuzhiyun 	}
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	dvo->dev = pdev->dev;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dvo-reg");
528*4882a593Smuzhiyun 	if (!res) {
529*4882a593Smuzhiyun 		DRM_ERROR("Invalid dvo resource\n");
530*4882a593Smuzhiyun 		return -ENOMEM;
531*4882a593Smuzhiyun 	}
532*4882a593Smuzhiyun 	dvo->regs = devm_ioremap(dev, res->start,
533*4882a593Smuzhiyun 			resource_size(res));
534*4882a593Smuzhiyun 	if (!dvo->regs)
535*4882a593Smuzhiyun 		return -ENOMEM;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	dvo->clk_pix = devm_clk_get(dev, "dvo_pix");
538*4882a593Smuzhiyun 	if (IS_ERR(dvo->clk_pix)) {
539*4882a593Smuzhiyun 		DRM_ERROR("Cannot get dvo_pix clock\n");
540*4882a593Smuzhiyun 		return PTR_ERR(dvo->clk_pix);
541*4882a593Smuzhiyun 	}
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	dvo->clk = devm_clk_get(dev, "dvo");
544*4882a593Smuzhiyun 	if (IS_ERR(dvo->clk)) {
545*4882a593Smuzhiyun 		DRM_ERROR("Cannot get dvo clock\n");
546*4882a593Smuzhiyun 		return PTR_ERR(dvo->clk);
547*4882a593Smuzhiyun 	}
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	dvo->clk_main_parent = devm_clk_get(dev, "main_parent");
550*4882a593Smuzhiyun 	if (IS_ERR(dvo->clk_main_parent)) {
551*4882a593Smuzhiyun 		DRM_DEBUG_DRIVER("Cannot get main_parent clock\n");
552*4882a593Smuzhiyun 		dvo->clk_main_parent = NULL;
553*4882a593Smuzhiyun 	}
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	dvo->clk_aux_parent = devm_clk_get(dev, "aux_parent");
556*4882a593Smuzhiyun 	if (IS_ERR(dvo->clk_aux_parent)) {
557*4882a593Smuzhiyun 		DRM_DEBUG_DRIVER("Cannot get aux_parent clock\n");
558*4882a593Smuzhiyun 		dvo->clk_aux_parent = NULL;
559*4882a593Smuzhiyun 	}
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	dvo->panel_node = of_parse_phandle(np, "sti,panel", 0);
562*4882a593Smuzhiyun 	if (!dvo->panel_node)
563*4882a593Smuzhiyun 		DRM_ERROR("No panel associated to the dvo output\n");
564*4882a593Smuzhiyun 	of_node_put(dvo->panel_node);
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	platform_set_drvdata(pdev, dvo);
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	return component_add(&pdev->dev, &sti_dvo_ops);
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun 
sti_dvo_remove(struct platform_device * pdev)571*4882a593Smuzhiyun static int sti_dvo_remove(struct platform_device *pdev)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun 	component_del(&pdev->dev, &sti_dvo_ops);
574*4882a593Smuzhiyun 	return 0;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun static const struct of_device_id dvo_of_match[] = {
578*4882a593Smuzhiyun 	{ .compatible = "st,stih407-dvo", },
579*4882a593Smuzhiyun 	{ /* end node */ }
580*4882a593Smuzhiyun };
581*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, dvo_of_match);
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun struct platform_driver sti_dvo_driver = {
584*4882a593Smuzhiyun 	.driver = {
585*4882a593Smuzhiyun 		.name = "sti-dvo",
586*4882a593Smuzhiyun 		.owner = THIS_MODULE,
587*4882a593Smuzhiyun 		.of_match_table = dvo_of_match,
588*4882a593Smuzhiyun 	},
589*4882a593Smuzhiyun 	.probe = sti_dvo_probe,
590*4882a593Smuzhiyun 	.remove = sti_dvo_remove,
591*4882a593Smuzhiyun };
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun MODULE_AUTHOR("Benjamin Gaignard <benjamin.gaignard@st.com>");
594*4882a593Smuzhiyun MODULE_DESCRIPTION("STMicroelectronics SoC DRM driver");
595*4882a593Smuzhiyun MODULE_LICENSE("GPL");
596