xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/shmobile/shmob_drm_regs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0+ */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * shmob_drm_regs.h  --  SH Mobile DRM registers
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2012 Renesas Electronics Corporation
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Laurent Pinchart (laurent.pinchart@ideasonboard.com)
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __SHMOB_DRM_REGS_H__
11*4882a593Smuzhiyun #define __SHMOB_DRM_REGS_H__
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/jiffies.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "shmob_drm_drv.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /* Register definitions */
19*4882a593Smuzhiyun #define LDDCKPAT1R		0x400
20*4882a593Smuzhiyun #define LDDCKPAT2R		0x404
21*4882a593Smuzhiyun #define LDDCKR			0x410
22*4882a593Smuzhiyun #define LDDCKR_ICKSEL_BUS	(0 << 16)
23*4882a593Smuzhiyun #define LDDCKR_ICKSEL_MIPI	(1 << 16)
24*4882a593Smuzhiyun #define LDDCKR_ICKSEL_HDMI	(2 << 16)
25*4882a593Smuzhiyun #define LDDCKR_ICKSEL_EXT	(3 << 16)
26*4882a593Smuzhiyun #define LDDCKR_ICKSEL_MASK	(7 << 16)
27*4882a593Smuzhiyun #define LDDCKR_MOSEL		(1 << 6)
28*4882a593Smuzhiyun #define LDDCKSTPR		0x414
29*4882a593Smuzhiyun #define LDDCKSTPR_DCKSTS	(1 << 16)
30*4882a593Smuzhiyun #define LDDCKSTPR_DCKSTP	(1 << 0)
31*4882a593Smuzhiyun #define LDMT1R			0x418
32*4882a593Smuzhiyun #define LDMT1R_VPOL		(1 << 28)
33*4882a593Smuzhiyun #define LDMT1R_HPOL		(1 << 27)
34*4882a593Smuzhiyun #define LDMT1R_DWPOL		(1 << 26)
35*4882a593Smuzhiyun #define LDMT1R_DIPOL		(1 << 25)
36*4882a593Smuzhiyun #define LDMT1R_DAPOL		(1 << 24)
37*4882a593Smuzhiyun #define LDMT1R_HSCNT		(1 << 17)
38*4882a593Smuzhiyun #define LDMT1R_DWCNT		(1 << 16)
39*4882a593Smuzhiyun #define LDMT1R_IFM		(1 << 12)
40*4882a593Smuzhiyun #define LDMT1R_MIFTYP_RGB8	(0x0 << 0)
41*4882a593Smuzhiyun #define LDMT1R_MIFTYP_RGB9	(0x4 << 0)
42*4882a593Smuzhiyun #define LDMT1R_MIFTYP_RGB12A	(0x5 << 0)
43*4882a593Smuzhiyun #define LDMT1R_MIFTYP_RGB12B	(0x6 << 0)
44*4882a593Smuzhiyun #define LDMT1R_MIFTYP_RGB16	(0x7 << 0)
45*4882a593Smuzhiyun #define LDMT1R_MIFTYP_RGB18	(0xa << 0)
46*4882a593Smuzhiyun #define LDMT1R_MIFTYP_RGB24	(0xb << 0)
47*4882a593Smuzhiyun #define LDMT1R_MIFTYP_YCBCR	(0xf << 0)
48*4882a593Smuzhiyun #define LDMT1R_MIFTYP_SYS8A	(0x0 << 0)
49*4882a593Smuzhiyun #define LDMT1R_MIFTYP_SYS8B	(0x1 << 0)
50*4882a593Smuzhiyun #define LDMT1R_MIFTYP_SYS8C	(0x2 << 0)
51*4882a593Smuzhiyun #define LDMT1R_MIFTYP_SYS8D	(0x3 << 0)
52*4882a593Smuzhiyun #define LDMT1R_MIFTYP_SYS9	(0x4 << 0)
53*4882a593Smuzhiyun #define LDMT1R_MIFTYP_SYS12	(0x5 << 0)
54*4882a593Smuzhiyun #define LDMT1R_MIFTYP_SYS16A	(0x7 << 0)
55*4882a593Smuzhiyun #define LDMT1R_MIFTYP_SYS16B	(0x8 << 0)
56*4882a593Smuzhiyun #define LDMT1R_MIFTYP_SYS16C	(0x9 << 0)
57*4882a593Smuzhiyun #define LDMT1R_MIFTYP_SYS18	(0xa << 0)
58*4882a593Smuzhiyun #define LDMT1R_MIFTYP_SYS24	(0xb << 0)
59*4882a593Smuzhiyun #define LDMT1R_MIFTYP_MASK	(0xf << 0)
60*4882a593Smuzhiyun #define LDMT2R			0x41c
61*4882a593Smuzhiyun #define LDMT2R_CSUP_MASK	(7 << 26)
62*4882a593Smuzhiyun #define LDMT2R_CSUP_SHIFT	26
63*4882a593Smuzhiyun #define LDMT2R_RSV		(1 << 25)
64*4882a593Smuzhiyun #define LDMT2R_VSEL		(1 << 24)
65*4882a593Smuzhiyun #define LDMT2R_WCSC_MASK	(0xff << 16)
66*4882a593Smuzhiyun #define LDMT2R_WCSC_SHIFT	16
67*4882a593Smuzhiyun #define LDMT2R_WCEC_MASK	(0xff << 8)
68*4882a593Smuzhiyun #define LDMT2R_WCEC_SHIFT	8
69*4882a593Smuzhiyun #define LDMT2R_WCLW_MASK	(0xff << 0)
70*4882a593Smuzhiyun #define LDMT2R_WCLW_SHIFT	0
71*4882a593Smuzhiyun #define LDMT3R			0x420
72*4882a593Smuzhiyun #define LDMT3R_RDLC_MASK	(0x3f << 24)
73*4882a593Smuzhiyun #define LDMT3R_RDLC_SHIFT	24
74*4882a593Smuzhiyun #define LDMT3R_RCSC_MASK	(0xff << 16)
75*4882a593Smuzhiyun #define LDMT3R_RCSC_SHIFT	16
76*4882a593Smuzhiyun #define LDMT3R_RCEC_MASK	(0xff << 8)
77*4882a593Smuzhiyun #define LDMT3R_RCEC_SHIFT	8
78*4882a593Smuzhiyun #define LDMT3R_RCLW_MASK	(0xff << 0)
79*4882a593Smuzhiyun #define LDMT3R_RCLW_SHIFT	0
80*4882a593Smuzhiyun #define LDDFR			0x424
81*4882a593Smuzhiyun #define LDDFR_CF1		(1 << 18)
82*4882a593Smuzhiyun #define LDDFR_CF0		(1 << 17)
83*4882a593Smuzhiyun #define LDDFR_CC		(1 << 16)
84*4882a593Smuzhiyun #define LDDFR_YF_420		(0 << 8)
85*4882a593Smuzhiyun #define LDDFR_YF_422		(1 << 8)
86*4882a593Smuzhiyun #define LDDFR_YF_444		(2 << 8)
87*4882a593Smuzhiyun #define LDDFR_YF_MASK		(3 << 8)
88*4882a593Smuzhiyun #define LDDFR_PKF_ARGB32	(0x00 << 0)
89*4882a593Smuzhiyun #define LDDFR_PKF_RGB16		(0x03 << 0)
90*4882a593Smuzhiyun #define LDDFR_PKF_RGB24		(0x0b << 0)
91*4882a593Smuzhiyun #define LDDFR_PKF_MASK		(0x1f << 0)
92*4882a593Smuzhiyun #define LDSM1R			0x428
93*4882a593Smuzhiyun #define LDSM1R_OS		(1 << 0)
94*4882a593Smuzhiyun #define LDSM2R			0x42c
95*4882a593Smuzhiyun #define LDSM2R_OSTRG		(1 << 0)
96*4882a593Smuzhiyun #define LDSA1R			0x430
97*4882a593Smuzhiyun #define LDSA2R			0x434
98*4882a593Smuzhiyun #define LDMLSR			0x438
99*4882a593Smuzhiyun #define LDWBFR			0x43c
100*4882a593Smuzhiyun #define LDWBCNTR		0x440
101*4882a593Smuzhiyun #define LDWBAR			0x444
102*4882a593Smuzhiyun #define LDHCNR			0x448
103*4882a593Smuzhiyun #define LDHSYNR			0x44c
104*4882a593Smuzhiyun #define LDVLNR			0x450
105*4882a593Smuzhiyun #define LDVSYNR			0x454
106*4882a593Smuzhiyun #define LDHPDR			0x458
107*4882a593Smuzhiyun #define LDVPDR			0x45c
108*4882a593Smuzhiyun #define LDPMR			0x460
109*4882a593Smuzhiyun #define LDPMR_LPS		(3 << 0)
110*4882a593Smuzhiyun #define LDINTR			0x468
111*4882a593Smuzhiyun #define LDINTR_FE		(1 << 10)
112*4882a593Smuzhiyun #define LDINTR_VSE		(1 << 9)
113*4882a593Smuzhiyun #define LDINTR_VEE		(1 << 8)
114*4882a593Smuzhiyun #define LDINTR_FS		(1 << 2)
115*4882a593Smuzhiyun #define LDINTR_VSS		(1 << 1)
116*4882a593Smuzhiyun #define LDINTR_VES		(1 << 0)
117*4882a593Smuzhiyun #define LDINTR_STATUS_MASK	(0xff << 0)
118*4882a593Smuzhiyun #define LDSR			0x46c
119*4882a593Smuzhiyun #define LDSR_MSS		(1 << 10)
120*4882a593Smuzhiyun #define LDSR_MRS		(1 << 8)
121*4882a593Smuzhiyun #define LDSR_AS			(1 << 1)
122*4882a593Smuzhiyun #define LDCNT1R			0x470
123*4882a593Smuzhiyun #define LDCNT1R_DE		(1 << 0)
124*4882a593Smuzhiyun #define LDCNT2R			0x474
125*4882a593Smuzhiyun #define LDCNT2R_BR		(1 << 8)
126*4882a593Smuzhiyun #define LDCNT2R_MD		(1 << 3)
127*4882a593Smuzhiyun #define LDCNT2R_SE		(1 << 2)
128*4882a593Smuzhiyun #define LDCNT2R_ME		(1 << 1)
129*4882a593Smuzhiyun #define LDCNT2R_DO		(1 << 0)
130*4882a593Smuzhiyun #define LDRCNTR			0x478
131*4882a593Smuzhiyun #define LDRCNTR_SRS		(1 << 17)
132*4882a593Smuzhiyun #define LDRCNTR_SRC		(1 << 16)
133*4882a593Smuzhiyun #define LDRCNTR_MRS		(1 << 1)
134*4882a593Smuzhiyun #define LDRCNTR_MRC		(1 << 0)
135*4882a593Smuzhiyun #define LDDDSR			0x47c
136*4882a593Smuzhiyun #define LDDDSR_LS		(1 << 2)
137*4882a593Smuzhiyun #define LDDDSR_WS		(1 << 1)
138*4882a593Smuzhiyun #define LDDDSR_BS		(1 << 0)
139*4882a593Smuzhiyun #define LDHAJR			0x4a0
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #define LDDWD0R			0x800
142*4882a593Smuzhiyun #define LDDWDxR_WDACT		(1 << 28)
143*4882a593Smuzhiyun #define LDDWDxR_RSW		(1 << 24)
144*4882a593Smuzhiyun #define LDDRDR			0x840
145*4882a593Smuzhiyun #define LDDRDR_RSR		(1 << 24)
146*4882a593Smuzhiyun #define LDDRDR_DRD_MASK		(0x3ffff << 0)
147*4882a593Smuzhiyun #define LDDWAR			0x900
148*4882a593Smuzhiyun #define LDDWAR_WA		(1 << 0)
149*4882a593Smuzhiyun #define LDDRAR			0x904
150*4882a593Smuzhiyun #define LDDRAR_RA		(1 << 0)
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #define LDBCR			0xb00
153*4882a593Smuzhiyun #define LDBCR_UPC(n)		(1 << ((n) + 16))
154*4882a593Smuzhiyun #define LDBCR_UPF(n)		(1 << ((n) + 8))
155*4882a593Smuzhiyun #define LDBCR_UPD(n)		(1 << ((n) + 0))
156*4882a593Smuzhiyun #define LDBnBSIFR(n)		(0xb20 + (n) * 0x20 + 0x00)
157*4882a593Smuzhiyun #define LDBBSIFR_EN		(1 << 31)
158*4882a593Smuzhiyun #define LDBBSIFR_VS		(1 << 29)
159*4882a593Smuzhiyun #define LDBBSIFR_BRSEL		(1 << 28)
160*4882a593Smuzhiyun #define LDBBSIFR_MX		(1 << 27)
161*4882a593Smuzhiyun #define LDBBSIFR_MY		(1 << 26)
162*4882a593Smuzhiyun #define LDBBSIFR_CV3		(3 << 24)
163*4882a593Smuzhiyun #define LDBBSIFR_CV2		(2 << 24)
164*4882a593Smuzhiyun #define LDBBSIFR_CV1		(1 << 24)
165*4882a593Smuzhiyun #define LDBBSIFR_CV0		(0 << 24)
166*4882a593Smuzhiyun #define LDBBSIFR_CV_MASK	(3 << 24)
167*4882a593Smuzhiyun #define LDBBSIFR_LAY_MASK	(0xff << 16)
168*4882a593Smuzhiyun #define LDBBSIFR_LAY_SHIFT	16
169*4882a593Smuzhiyun #define LDBBSIFR_ROP3_MASK	(0xff << 16)
170*4882a593Smuzhiyun #define LDBBSIFR_ROP3_SHIFT	16
171*4882a593Smuzhiyun #define LDBBSIFR_AL_PL8		(3 << 14)
172*4882a593Smuzhiyun #define LDBBSIFR_AL_PL1		(2 << 14)
173*4882a593Smuzhiyun #define LDBBSIFR_AL_PK		(1 << 14)
174*4882a593Smuzhiyun #define LDBBSIFR_AL_1		(0 << 14)
175*4882a593Smuzhiyun #define LDBBSIFR_AL_MASK	(3 << 14)
176*4882a593Smuzhiyun #define LDBBSIFR_SWPL		(1 << 10)
177*4882a593Smuzhiyun #define LDBBSIFR_SWPW		(1 << 9)
178*4882a593Smuzhiyun #define LDBBSIFR_SWPB		(1 << 8)
179*4882a593Smuzhiyun #define LDBBSIFR_RY		(1 << 7)
180*4882a593Smuzhiyun #define LDBBSIFR_CHRR_420	(2 << 0)
181*4882a593Smuzhiyun #define LDBBSIFR_CHRR_422	(1 << 0)
182*4882a593Smuzhiyun #define LDBBSIFR_CHRR_444	(0 << 0)
183*4882a593Smuzhiyun #define LDBBSIFR_RPKF_ARGB32	(0x00 << 0)
184*4882a593Smuzhiyun #define LDBBSIFR_RPKF_RGB16	(0x03 << 0)
185*4882a593Smuzhiyun #define LDBBSIFR_RPKF_RGB24	(0x0b << 0)
186*4882a593Smuzhiyun #define LDBBSIFR_RPKF_MASK	(0x1f << 0)
187*4882a593Smuzhiyun #define LDBnBSSZR(n)		(0xb20 + (n) * 0x20 + 0x04)
188*4882a593Smuzhiyun #define LDBBSSZR_BVSS_MASK	(0xfff << 16)
189*4882a593Smuzhiyun #define LDBBSSZR_BVSS_SHIFT	16
190*4882a593Smuzhiyun #define LDBBSSZR_BHSS_MASK	(0xfff << 0)
191*4882a593Smuzhiyun #define LDBBSSZR_BHSS_SHIFT	0
192*4882a593Smuzhiyun #define LDBnBLOCR(n)		(0xb20 + (n) * 0x20 + 0x08)
193*4882a593Smuzhiyun #define LDBBLOCR_CVLC_MASK	(0xfff << 16)
194*4882a593Smuzhiyun #define LDBBLOCR_CVLC_SHIFT	16
195*4882a593Smuzhiyun #define LDBBLOCR_CHLC_MASK	(0xfff << 0)
196*4882a593Smuzhiyun #define LDBBLOCR_CHLC_SHIFT	0
197*4882a593Smuzhiyun #define LDBnBSMWR(n)		(0xb20 + (n) * 0x20 + 0x0c)
198*4882a593Smuzhiyun #define LDBBSMWR_BSMWA_MASK	(0xffff << 16)
199*4882a593Smuzhiyun #define LDBBSMWR_BSMWA_SHIFT	16
200*4882a593Smuzhiyun #define LDBBSMWR_BSMW_MASK	(0xffff << 0)
201*4882a593Smuzhiyun #define LDBBSMWR_BSMW_SHIFT	0
202*4882a593Smuzhiyun #define LDBnBSAYR(n)		(0xb20 + (n) * 0x20 + 0x10)
203*4882a593Smuzhiyun #define LDBBSAYR_FG1A_MASK	(0xff << 24)
204*4882a593Smuzhiyun #define LDBBSAYR_FG1A_SHIFT	24
205*4882a593Smuzhiyun #define LDBBSAYR_FG1R_MASK	(0xff << 16)
206*4882a593Smuzhiyun #define LDBBSAYR_FG1R_SHIFT	16
207*4882a593Smuzhiyun #define LDBBSAYR_FG1G_MASK	(0xff << 8)
208*4882a593Smuzhiyun #define LDBBSAYR_FG1G_SHIFT	8
209*4882a593Smuzhiyun #define LDBBSAYR_FG1B_MASK	(0xff << 0)
210*4882a593Smuzhiyun #define LDBBSAYR_FG1B_SHIFT	0
211*4882a593Smuzhiyun #define LDBnBSACR(n)		(0xb20 + (n) * 0x20 + 0x14)
212*4882a593Smuzhiyun #define LDBBSACR_FG2A_MASK	(0xff << 24)
213*4882a593Smuzhiyun #define LDBBSACR_FG2A_SHIFT	24
214*4882a593Smuzhiyun #define LDBBSACR_FG2R_MASK	(0xff << 16)
215*4882a593Smuzhiyun #define LDBBSACR_FG2R_SHIFT	16
216*4882a593Smuzhiyun #define LDBBSACR_FG2G_MASK	(0xff << 8)
217*4882a593Smuzhiyun #define LDBBSACR_FG2G_SHIFT	8
218*4882a593Smuzhiyun #define LDBBSACR_FG2B_MASK	(0xff << 0)
219*4882a593Smuzhiyun #define LDBBSACR_FG2B_SHIFT	0
220*4882a593Smuzhiyun #define LDBnBSAAR(n)		(0xb20 + (n) * 0x20 + 0x18)
221*4882a593Smuzhiyun #define LDBBSAAR_AP_MASK	(0xff << 24)
222*4882a593Smuzhiyun #define LDBBSAAR_AP_SHIFT	24
223*4882a593Smuzhiyun #define LDBBSAAR_R_MASK		(0xff << 16)
224*4882a593Smuzhiyun #define LDBBSAAR_R_SHIFT	16
225*4882a593Smuzhiyun #define LDBBSAAR_GY_MASK	(0xff << 8)
226*4882a593Smuzhiyun #define LDBBSAAR_GY_SHIFT	8
227*4882a593Smuzhiyun #define LDBBSAAR_B_MASK		(0xff << 0)
228*4882a593Smuzhiyun #define LDBBSAAR_B_SHIFT	0
229*4882a593Smuzhiyun #define LDBnBPPCR(n)		(0xb20 + (n) * 0x20 + 0x1c)
230*4882a593Smuzhiyun #define LDBBPPCR_AP_MASK	(0xff << 24)
231*4882a593Smuzhiyun #define LDBBPPCR_AP_SHIFT	24
232*4882a593Smuzhiyun #define LDBBPPCR_R_MASK		(0xff << 16)
233*4882a593Smuzhiyun #define LDBBPPCR_R_SHIFT	16
234*4882a593Smuzhiyun #define LDBBPPCR_GY_MASK	(0xff << 8)
235*4882a593Smuzhiyun #define LDBBPPCR_GY_SHIFT	8
236*4882a593Smuzhiyun #define LDBBPPCR_B_MASK		(0xff << 0)
237*4882a593Smuzhiyun #define LDBBPPCR_B_SHIFT	0
238*4882a593Smuzhiyun #define LDBnBBGCL(n)		(0xb10 + (n) * 0x04)
239*4882a593Smuzhiyun #define LDBBBGCL_BGA_MASK	(0xff << 24)
240*4882a593Smuzhiyun #define LDBBBGCL_BGA_SHIFT	24
241*4882a593Smuzhiyun #define LDBBBGCL_BGR_MASK	(0xff << 16)
242*4882a593Smuzhiyun #define LDBBBGCL_BGR_SHIFT	16
243*4882a593Smuzhiyun #define LDBBBGCL_BGG_MASK	(0xff << 8)
244*4882a593Smuzhiyun #define LDBBBGCL_BGG_SHIFT	8
245*4882a593Smuzhiyun #define LDBBBGCL_BGB_MASK	(0xff << 0)
246*4882a593Smuzhiyun #define LDBBBGCL_BGB_SHIFT	0
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun #define LCDC_SIDE_B_OFFSET	0x1000
249*4882a593Smuzhiyun #define LCDC_MIRROR_OFFSET	0x2000
250*4882a593Smuzhiyun 
lcdc_is_banked(u32 reg)251*4882a593Smuzhiyun static inline bool lcdc_is_banked(u32 reg)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	switch (reg) {
254*4882a593Smuzhiyun 	case LDMT1R:
255*4882a593Smuzhiyun 	case LDMT2R:
256*4882a593Smuzhiyun 	case LDMT3R:
257*4882a593Smuzhiyun 	case LDDFR:
258*4882a593Smuzhiyun 	case LDSM1R:
259*4882a593Smuzhiyun 	case LDSA1R:
260*4882a593Smuzhiyun 	case LDSA2R:
261*4882a593Smuzhiyun 	case LDMLSR:
262*4882a593Smuzhiyun 	case LDWBFR:
263*4882a593Smuzhiyun 	case LDWBCNTR:
264*4882a593Smuzhiyun 	case LDWBAR:
265*4882a593Smuzhiyun 	case LDHCNR:
266*4882a593Smuzhiyun 	case LDHSYNR:
267*4882a593Smuzhiyun 	case LDVLNR:
268*4882a593Smuzhiyun 	case LDVSYNR:
269*4882a593Smuzhiyun 	case LDHPDR:
270*4882a593Smuzhiyun 	case LDVPDR:
271*4882a593Smuzhiyun 	case LDHAJR:
272*4882a593Smuzhiyun 		return true;
273*4882a593Smuzhiyun 	default:
274*4882a593Smuzhiyun 		return reg >= LDBnBBGCL(0) && reg <= LDBnBPPCR(3);
275*4882a593Smuzhiyun 	}
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
lcdc_write_mirror(struct shmob_drm_device * sdev,u32 reg,u32 data)278*4882a593Smuzhiyun static inline void lcdc_write_mirror(struct shmob_drm_device *sdev, u32 reg,
279*4882a593Smuzhiyun 				     u32 data)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun 	iowrite32(data, sdev->mmio + reg + LCDC_MIRROR_OFFSET);
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
lcdc_write(struct shmob_drm_device * sdev,u32 reg,u32 data)284*4882a593Smuzhiyun static inline void lcdc_write(struct shmob_drm_device *sdev, u32 reg, u32 data)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	iowrite32(data, sdev->mmio + reg);
287*4882a593Smuzhiyun 	if (lcdc_is_banked(reg))
288*4882a593Smuzhiyun 		iowrite32(data, sdev->mmio + reg + LCDC_SIDE_B_OFFSET);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
lcdc_read(struct shmob_drm_device * sdev,u32 reg)291*4882a593Smuzhiyun static inline u32 lcdc_read(struct shmob_drm_device *sdev, u32 reg)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	return ioread32(sdev->mmio + reg);
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun 
lcdc_wait_bit(struct shmob_drm_device * sdev,u32 reg,u32 mask,u32 until)296*4882a593Smuzhiyun static inline int lcdc_wait_bit(struct shmob_drm_device *sdev, u32 reg,
297*4882a593Smuzhiyun 				u32 mask, u32 until)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	unsigned long timeout = jiffies + msecs_to_jiffies(5);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	while ((lcdc_read(sdev, reg) & mask) != until) {
302*4882a593Smuzhiyun 		if (time_after(jiffies, timeout))
303*4882a593Smuzhiyun 			return -ETIMEDOUT;
304*4882a593Smuzhiyun 		cpu_relax();
305*4882a593Smuzhiyun 	}
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	return 0;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun #endif /* __SHMOB_DRM_REGS_H__ */
311