xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/savage/savage_drv.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* savage_drv.h -- Private header for the savage driver */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2004  Felix Kuehling
4*4882a593Smuzhiyun  * All Rights Reserved.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
7*4882a593Smuzhiyun  * copy of this software and associated documentation files (the "Software"),
8*4882a593Smuzhiyun  * to deal in the Software without restriction, including without limitation
9*4882a593Smuzhiyun  * the rights to use, copy, modify, merge, publish, distribute, sub license,
10*4882a593Smuzhiyun  * and/or sell copies of the Software, and to permit persons to whom the
11*4882a593Smuzhiyun  * Software is furnished to do so, subject to the following conditions:
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * The above copyright notice and this permission notice (including the
14*4882a593Smuzhiyun  * next paragraph) shall be included in all copies or substantial portions
15*4882a593Smuzhiyun  * of the Software.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
18*4882a593Smuzhiyun  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19*4882a593Smuzhiyun  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
20*4882a593Smuzhiyun  * NON-INFRINGEMENT. IN NO EVENT SHALL FELIX KUEHLING BE LIABLE FOR
21*4882a593Smuzhiyun  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF
22*4882a593Smuzhiyun  * CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
23*4882a593Smuzhiyun  * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24*4882a593Smuzhiyun  */
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #ifndef __SAVAGE_DRV_H__
27*4882a593Smuzhiyun #define __SAVAGE_DRV_H__
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include <linux/io.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include <drm/drm_ioctl.h>
32*4882a593Smuzhiyun #include <drm/drm_legacy.h>
33*4882a593Smuzhiyun #include <drm/savage_drm.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define DRIVER_AUTHOR	"Felix Kuehling"
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define DRIVER_NAME	"savage"
38*4882a593Smuzhiyun #define DRIVER_DESC	"Savage3D/MX/IX, Savage4, SuperSavage, Twister, ProSavage[DDR]"
39*4882a593Smuzhiyun #define DRIVER_DATE	"20050313"
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define DRIVER_MAJOR		2
42*4882a593Smuzhiyun #define DRIVER_MINOR		4
43*4882a593Smuzhiyun #define DRIVER_PATCHLEVEL	1
44*4882a593Smuzhiyun /* Interface history:
45*4882a593Smuzhiyun  *
46*4882a593Smuzhiyun  * 1.x   The DRM driver from the VIA/S3 code drop, basically a dummy
47*4882a593Smuzhiyun  * 2.0   The first real DRM
48*4882a593Smuzhiyun  * 2.1   Scissors registers managed by the DRM, 3D operations clipped by
49*4882a593Smuzhiyun  *       cliprects of the cmdbuf ioctl
50*4882a593Smuzhiyun  * 2.2   Implemented SAVAGE_CMD_DMA_IDX and SAVAGE_CMD_VB_IDX
51*4882a593Smuzhiyun  * 2.3   Event counters used by BCI_EVENT_EMIT/WAIT ioctls are now 32 bits
52*4882a593Smuzhiyun  *       wide and thus very long lived (unlikely to ever wrap). The size
53*4882a593Smuzhiyun  *       in the struct was 32 bits before, but only 16 bits were used
54*4882a593Smuzhiyun  * 2.4   Implemented command DMA. Now drm_savage_init_t.cmd_dma_offset is
55*4882a593Smuzhiyun  *       actually used
56*4882a593Smuzhiyun  */
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun typedef struct drm_savage_age {
59*4882a593Smuzhiyun 	uint16_t event;
60*4882a593Smuzhiyun 	unsigned int wrap;
61*4882a593Smuzhiyun } drm_savage_age_t;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun typedef struct drm_savage_buf_priv {
64*4882a593Smuzhiyun 	struct drm_savage_buf_priv *next;
65*4882a593Smuzhiyun 	struct drm_savage_buf_priv *prev;
66*4882a593Smuzhiyun 	drm_savage_age_t age;
67*4882a593Smuzhiyun 	struct drm_buf *buf;
68*4882a593Smuzhiyun } drm_savage_buf_priv_t;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun typedef struct drm_savage_dma_page {
71*4882a593Smuzhiyun 	drm_savage_age_t age;
72*4882a593Smuzhiyun 	unsigned int used, flushed;
73*4882a593Smuzhiyun } drm_savage_dma_page_t;
74*4882a593Smuzhiyun #define SAVAGE_DMA_PAGE_SIZE 1024	/* in dwords */
75*4882a593Smuzhiyun /* Fake DMA buffer size in bytes. 4 pages. Allows a maximum command
76*4882a593Smuzhiyun  * size of 16kbytes or 4k entries. Minimum requirement would be
77*4882a593Smuzhiyun  * 10kbytes for 255 40-byte vertices in one drawing command. */
78*4882a593Smuzhiyun #define SAVAGE_FAKE_DMA_SIZE (SAVAGE_DMA_PAGE_SIZE*4*4)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* interesting bits of hardware state that are saved in dev_priv */
81*4882a593Smuzhiyun typedef union {
82*4882a593Smuzhiyun 	struct drm_savage_common_state {
83*4882a593Smuzhiyun 		uint32_t vbaddr;
84*4882a593Smuzhiyun 	} common;
85*4882a593Smuzhiyun 	struct {
86*4882a593Smuzhiyun 		unsigned char pad[sizeof(struct drm_savage_common_state)];
87*4882a593Smuzhiyun 		uint32_t texctrl, texaddr;
88*4882a593Smuzhiyun 		uint32_t scstart, new_scstart;
89*4882a593Smuzhiyun 		uint32_t scend, new_scend;
90*4882a593Smuzhiyun 	} s3d;
91*4882a593Smuzhiyun 	struct {
92*4882a593Smuzhiyun 		unsigned char pad[sizeof(struct drm_savage_common_state)];
93*4882a593Smuzhiyun 		uint32_t texdescr, texaddr0, texaddr1;
94*4882a593Smuzhiyun 		uint32_t drawctrl0, new_drawctrl0;
95*4882a593Smuzhiyun 		uint32_t drawctrl1, new_drawctrl1;
96*4882a593Smuzhiyun 	} s4;
97*4882a593Smuzhiyun } drm_savage_state_t;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /* these chip tags should match the ones in the 2D driver in savage_regs.h. */
100*4882a593Smuzhiyun enum savage_family {
101*4882a593Smuzhiyun 	S3_UNKNOWN = 0,
102*4882a593Smuzhiyun 	S3_SAVAGE3D,
103*4882a593Smuzhiyun 	S3_SAVAGE_MX,
104*4882a593Smuzhiyun 	S3_SAVAGE4,
105*4882a593Smuzhiyun 	S3_PROSAVAGE,
106*4882a593Smuzhiyun 	S3_TWISTER,
107*4882a593Smuzhiyun 	S3_PROSAVAGEDDR,
108*4882a593Smuzhiyun 	S3_SUPERSAVAGE,
109*4882a593Smuzhiyun 	S3_SAVAGE2000,
110*4882a593Smuzhiyun 	S3_LAST
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun extern const struct drm_ioctl_desc savage_ioctls[];
114*4882a593Smuzhiyun extern int savage_max_ioctl;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define S3_SAVAGE3D_SERIES(chip)  ((chip>=S3_SAVAGE3D) && (chip<=S3_SAVAGE_MX))
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun #define S3_SAVAGE4_SERIES(chip)  ((chip==S3_SAVAGE4)            \
119*4882a593Smuzhiyun                                   || (chip==S3_PROSAVAGE)       \
120*4882a593Smuzhiyun                                   || (chip==S3_TWISTER)         \
121*4882a593Smuzhiyun                                   || (chip==S3_PROSAVAGEDDR))
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define	S3_SAVAGE_MOBILE_SERIES(chip)	((chip==S3_SAVAGE_MX) || (chip==S3_SUPERSAVAGE))
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun #define S3_SAVAGE_SERIES(chip)    ((chip>=S3_SAVAGE3D) && (chip<=S3_SAVAGE2000))
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define S3_MOBILE_TWISTER_SERIES(chip)   ((chip==S3_TWISTER)    \
128*4882a593Smuzhiyun                                           ||(chip==S3_PROSAVAGEDDR))
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /* flags */
131*4882a593Smuzhiyun #define SAVAGE_IS_AGP 1
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun typedef struct drm_savage_private {
134*4882a593Smuzhiyun 	drm_savage_sarea_t *sarea_priv;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	drm_savage_buf_priv_t head, tail;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	/* who am I? */
139*4882a593Smuzhiyun 	enum savage_family chipset;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	unsigned int cob_size;
142*4882a593Smuzhiyun 	unsigned int bci_threshold_lo, bci_threshold_hi;
143*4882a593Smuzhiyun 	unsigned int dma_type;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	/* frame buffer layout */
146*4882a593Smuzhiyun 	unsigned int fb_bpp;
147*4882a593Smuzhiyun 	unsigned int front_offset, front_pitch;
148*4882a593Smuzhiyun 	unsigned int back_offset, back_pitch;
149*4882a593Smuzhiyun 	unsigned int depth_bpp;
150*4882a593Smuzhiyun 	unsigned int depth_offset, depth_pitch;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	/* bitmap descriptors for swap and clear */
153*4882a593Smuzhiyun 	unsigned int front_bd, back_bd, depth_bd;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	/* local textures */
156*4882a593Smuzhiyun 	unsigned int texture_offset;
157*4882a593Smuzhiyun 	unsigned int texture_size;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/* memory regions in physical memory */
160*4882a593Smuzhiyun 	drm_local_map_t *sarea;
161*4882a593Smuzhiyun 	drm_local_map_t *mmio;
162*4882a593Smuzhiyun 	drm_local_map_t *fb;
163*4882a593Smuzhiyun 	drm_local_map_t *aperture;
164*4882a593Smuzhiyun 	drm_local_map_t *status;
165*4882a593Smuzhiyun 	drm_local_map_t *agp_textures;
166*4882a593Smuzhiyun 	drm_local_map_t *cmd_dma;
167*4882a593Smuzhiyun 	drm_local_map_t fake_dma;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	int mtrr_handles[3];
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	/* BCI and status-related stuff */
172*4882a593Smuzhiyun 	volatile uint32_t *status_ptr, *bci_ptr;
173*4882a593Smuzhiyun 	uint32_t status_used_mask;
174*4882a593Smuzhiyun 	uint16_t event_counter;
175*4882a593Smuzhiyun 	unsigned int event_wrap;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	/* Savage4 command DMA */
178*4882a593Smuzhiyun 	drm_savage_dma_page_t *dma_pages;
179*4882a593Smuzhiyun 	unsigned int nr_dma_pages, first_dma_page, current_dma_page;
180*4882a593Smuzhiyun 	drm_savage_age_t last_dma_age;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	/* saved hw state for global/local check on S3D */
183*4882a593Smuzhiyun 	uint32_t hw_draw_ctrl, hw_zbuf_ctrl;
184*4882a593Smuzhiyun 	/* and for scissors (global, so don't emit if not changed) */
185*4882a593Smuzhiyun 	uint32_t hw_scissors_start, hw_scissors_end;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	drm_savage_state_t state;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	/* after emitting a wait cmd Savage3D needs 63 nops before next DMA */
190*4882a593Smuzhiyun 	unsigned int waiting;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* config/hardware-dependent function pointers */
193*4882a593Smuzhiyun 	int (*wait_fifo) (struct drm_savage_private * dev_priv, unsigned int n);
194*4882a593Smuzhiyun 	int (*wait_evnt) (struct drm_savage_private * dev_priv, uint16_t e);
195*4882a593Smuzhiyun 	/* Err, there is a macro wait_event in include/linux/wait.h.
196*4882a593Smuzhiyun 	 * Avoid unwanted macro expansion. */
197*4882a593Smuzhiyun 	void (*emit_clip_rect) (struct drm_savage_private * dev_priv,
198*4882a593Smuzhiyun 				const struct drm_clip_rect * pbox);
199*4882a593Smuzhiyun 	void (*dma_flush) (struct drm_savage_private * dev_priv);
200*4882a593Smuzhiyun } drm_savage_private_t;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun /* ioctls */
203*4882a593Smuzhiyun extern int savage_bci_cmdbuf(struct drm_device *dev, void *data, struct drm_file *file_priv);
204*4882a593Smuzhiyun extern int savage_bci_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun /* BCI functions */
207*4882a593Smuzhiyun extern uint16_t savage_bci_emit_event(drm_savage_private_t * dev_priv,
208*4882a593Smuzhiyun 				      unsigned int flags);
209*4882a593Smuzhiyun extern void savage_freelist_put(struct drm_device * dev, struct drm_buf * buf);
210*4882a593Smuzhiyun extern void savage_dma_reset(drm_savage_private_t * dev_priv);
211*4882a593Smuzhiyun extern void savage_dma_wait(drm_savage_private_t * dev_priv, unsigned int page);
212*4882a593Smuzhiyun extern uint32_t *savage_dma_alloc(drm_savage_private_t * dev_priv,
213*4882a593Smuzhiyun 				  unsigned int n);
214*4882a593Smuzhiyun extern int savage_driver_load(struct drm_device *dev, unsigned long chipset);
215*4882a593Smuzhiyun extern int savage_driver_firstopen(struct drm_device *dev);
216*4882a593Smuzhiyun extern void savage_driver_lastclose(struct drm_device *dev);
217*4882a593Smuzhiyun extern void savage_driver_unload(struct drm_device *dev);
218*4882a593Smuzhiyun extern void savage_reclaim_buffers(struct drm_device *dev,
219*4882a593Smuzhiyun 				   struct drm_file *file_priv);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun /* state functions */
222*4882a593Smuzhiyun extern void savage_emit_clip_rect_s3d(drm_savage_private_t * dev_priv,
223*4882a593Smuzhiyun 				      const struct drm_clip_rect * pbox);
224*4882a593Smuzhiyun extern void savage_emit_clip_rect_s4(drm_savage_private_t * dev_priv,
225*4882a593Smuzhiyun 				     const struct drm_clip_rect * pbox);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #define SAVAGE_FB_SIZE_S3	0x01000000	/*  16MB */
228*4882a593Smuzhiyun #define SAVAGE_FB_SIZE_S4	0x02000000	/*  32MB */
229*4882a593Smuzhiyun #define SAVAGE_MMIO_SIZE        0x00080000	/* 512kB */
230*4882a593Smuzhiyun #define SAVAGE_APERTURE_OFFSET  0x02000000	/*  32MB */
231*4882a593Smuzhiyun #define SAVAGE_APERTURE_SIZE    0x05000000	/* 5 tiled surfaces, 16MB each */
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun #define SAVAGE_BCI_OFFSET       0x00010000	/* offset of the BCI region
234*4882a593Smuzhiyun 						 * inside the MMIO region */
235*4882a593Smuzhiyun #define SAVAGE_BCI_FIFO_SIZE	32	/* number of entries in on-chip
236*4882a593Smuzhiyun 					 * BCI FIFO */
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun /*
239*4882a593Smuzhiyun  * MMIO registers
240*4882a593Smuzhiyun  */
241*4882a593Smuzhiyun #define SAVAGE_STATUS_WORD0		0x48C00
242*4882a593Smuzhiyun #define SAVAGE_STATUS_WORD1		0x48C04
243*4882a593Smuzhiyun #define SAVAGE_ALT_STATUS_WORD0 	0x48C60
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun #define SAVAGE_FIFO_USED_MASK_S3D	0x0001ffff
246*4882a593Smuzhiyun #define SAVAGE_FIFO_USED_MASK_S4	0x001fffff
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun /* Copied from savage_bci.h in the 2D driver with some renaming. */
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun /* Bitmap descriptors */
251*4882a593Smuzhiyun #define SAVAGE_BD_STRIDE_SHIFT 0
252*4882a593Smuzhiyun #define SAVAGE_BD_BPP_SHIFT   16
253*4882a593Smuzhiyun #define SAVAGE_BD_TILE_SHIFT  24
254*4882a593Smuzhiyun #define SAVAGE_BD_BW_DISABLE  (1<<28)
255*4882a593Smuzhiyun /* common: */
256*4882a593Smuzhiyun #define	SAVAGE_BD_TILE_LINEAR		0
257*4882a593Smuzhiyun /* savage4, MX, IX, 3D */
258*4882a593Smuzhiyun #define	SAVAGE_BD_TILE_16BPP		2
259*4882a593Smuzhiyun #define	SAVAGE_BD_TILE_32BPP		3
260*4882a593Smuzhiyun /* twister, prosavage, DDR, supersavage, 2000 */
261*4882a593Smuzhiyun #define	SAVAGE_BD_TILE_DEST		1
262*4882a593Smuzhiyun #define	SAVAGE_BD_TILE_TEXTURE		2
263*4882a593Smuzhiyun /* GBD - BCI enable */
264*4882a593Smuzhiyun /* savage4, MX, IX, 3D */
265*4882a593Smuzhiyun #define SAVAGE_GBD_BCI_ENABLE                    8
266*4882a593Smuzhiyun /* twister, prosavage, DDR, supersavage, 2000 */
267*4882a593Smuzhiyun #define SAVAGE_GBD_BCI_ENABLE_TWISTER            0
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun #define SAVAGE_GBD_BIG_ENDIAN                    4
270*4882a593Smuzhiyun #define SAVAGE_GBD_LITTLE_ENDIAN                 0
271*4882a593Smuzhiyun #define SAVAGE_GBD_64                            1
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun /*  Global Bitmap Descriptor */
274*4882a593Smuzhiyun #define SAVAGE_BCI_GLB_BD_LOW             0x8168
275*4882a593Smuzhiyun #define SAVAGE_BCI_GLB_BD_HIGH            0x816C
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun /*
278*4882a593Smuzhiyun  * BCI registers
279*4882a593Smuzhiyun  */
280*4882a593Smuzhiyun /* Savage4/Twister/ProSavage 3D registers */
281*4882a593Smuzhiyun #define SAVAGE_DRAWLOCALCTRL_S4		0x1e
282*4882a593Smuzhiyun #define SAVAGE_TEXPALADDR_S4		0x1f
283*4882a593Smuzhiyun #define SAVAGE_TEXCTRL0_S4		0x20
284*4882a593Smuzhiyun #define SAVAGE_TEXCTRL1_S4		0x21
285*4882a593Smuzhiyun #define SAVAGE_TEXADDR0_S4		0x22
286*4882a593Smuzhiyun #define SAVAGE_TEXADDR1_S4		0x23
287*4882a593Smuzhiyun #define SAVAGE_TEXBLEND0_S4		0x24
288*4882a593Smuzhiyun #define SAVAGE_TEXBLEND1_S4		0x25
289*4882a593Smuzhiyun #define SAVAGE_TEXXPRCLR_S4		0x26	/* never used */
290*4882a593Smuzhiyun #define SAVAGE_TEXDESCR_S4		0x27
291*4882a593Smuzhiyun #define SAVAGE_FOGTABLE_S4		0x28
292*4882a593Smuzhiyun #define SAVAGE_FOGCTRL_S4		0x30
293*4882a593Smuzhiyun #define SAVAGE_STENCILCTRL_S4		0x31
294*4882a593Smuzhiyun #define SAVAGE_ZBUFCTRL_S4		0x32
295*4882a593Smuzhiyun #define SAVAGE_ZBUFOFF_S4		0x33
296*4882a593Smuzhiyun #define SAVAGE_DESTCTRL_S4		0x34
297*4882a593Smuzhiyun #define SAVAGE_DRAWCTRL0_S4		0x35
298*4882a593Smuzhiyun #define SAVAGE_DRAWCTRL1_S4		0x36
299*4882a593Smuzhiyun #define SAVAGE_ZWATERMARK_S4		0x37
300*4882a593Smuzhiyun #define SAVAGE_DESTTEXRWWATERMARK_S4	0x38
301*4882a593Smuzhiyun #define SAVAGE_TEXBLENDCOLOR_S4		0x39
302*4882a593Smuzhiyun /* Savage3D/MX/IX 3D registers */
303*4882a593Smuzhiyun #define SAVAGE_TEXPALADDR_S3D		0x18
304*4882a593Smuzhiyun #define SAVAGE_TEXXPRCLR_S3D		0x19	/* never used */
305*4882a593Smuzhiyun #define SAVAGE_TEXADDR_S3D		0x1A
306*4882a593Smuzhiyun #define SAVAGE_TEXDESCR_S3D		0x1B
307*4882a593Smuzhiyun #define SAVAGE_TEXCTRL_S3D		0x1C
308*4882a593Smuzhiyun #define SAVAGE_FOGTABLE_S3D		0x20
309*4882a593Smuzhiyun #define SAVAGE_FOGCTRL_S3D		0x30
310*4882a593Smuzhiyun #define SAVAGE_DRAWCTRL_S3D		0x31
311*4882a593Smuzhiyun #define SAVAGE_ZBUFCTRL_S3D		0x32
312*4882a593Smuzhiyun #define SAVAGE_ZBUFOFF_S3D		0x33
313*4882a593Smuzhiyun #define SAVAGE_DESTCTRL_S3D		0x34
314*4882a593Smuzhiyun #define SAVAGE_SCSTART_S3D		0x35
315*4882a593Smuzhiyun #define SAVAGE_SCEND_S3D		0x36
316*4882a593Smuzhiyun #define SAVAGE_ZWATERMARK_S3D		0x37
317*4882a593Smuzhiyun #define SAVAGE_DESTTEXRWWATERMARK_S3D	0x38
318*4882a593Smuzhiyun /* common stuff */
319*4882a593Smuzhiyun #define SAVAGE_VERTBUFADDR		0x3e
320*4882a593Smuzhiyun #define SAVAGE_BITPLANEWTMASK		0xd7
321*4882a593Smuzhiyun #define SAVAGE_DMABUFADDR		0x51
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun /* texture enable bits (needed for tex addr checking) */
324*4882a593Smuzhiyun #define SAVAGE_TEXCTRL_TEXEN_MASK	0x00010000	/* S3D */
325*4882a593Smuzhiyun #define SAVAGE_TEXDESCR_TEX0EN_MASK	0x02000000	/* S4 */
326*4882a593Smuzhiyun #define SAVAGE_TEXDESCR_TEX1EN_MASK	0x04000000	/* S4 */
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun /* Global fields in Savage4/Twister/ProSavage 3D registers:
329*4882a593Smuzhiyun  *
330*4882a593Smuzhiyun  * All texture registers and DrawLocalCtrl are local. All other
331*4882a593Smuzhiyun  * registers are global. */
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun /* Global fields in Savage3D/MX/IX 3D registers:
334*4882a593Smuzhiyun  *
335*4882a593Smuzhiyun  * All texture registers are local. DrawCtrl and ZBufCtrl are
336*4882a593Smuzhiyun  * partially local. All other registers are global.
337*4882a593Smuzhiyun  *
338*4882a593Smuzhiyun  * DrawCtrl global fields: cullMode, alphaTestCmpFunc, alphaTestEn, alphaRefVal
339*4882a593Smuzhiyun  * ZBufCtrl global fields: zCmpFunc, zBufEn
340*4882a593Smuzhiyun  */
341*4882a593Smuzhiyun #define SAVAGE_DRAWCTRL_S3D_GLOBAL	0x03f3c00c
342*4882a593Smuzhiyun #define SAVAGE_ZBUFCTRL_S3D_GLOBAL	0x00000027
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun /* Masks for scissor bits (drawCtrl[01] on s4, scissorStart/End on s3d)
345*4882a593Smuzhiyun  */
346*4882a593Smuzhiyun #define SAVAGE_SCISSOR_MASK_S4		0x00fff7ff
347*4882a593Smuzhiyun #define SAVAGE_SCISSOR_MASK_S3D		0x07ff07ff
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun /*
350*4882a593Smuzhiyun  * BCI commands
351*4882a593Smuzhiyun  */
352*4882a593Smuzhiyun #define BCI_CMD_NOP                  0x40000000
353*4882a593Smuzhiyun #define BCI_CMD_RECT                 0x48000000
354*4882a593Smuzhiyun #define BCI_CMD_RECT_XP              0x01000000
355*4882a593Smuzhiyun #define BCI_CMD_RECT_YP              0x02000000
356*4882a593Smuzhiyun #define BCI_CMD_SCANLINE             0x50000000
357*4882a593Smuzhiyun #define BCI_CMD_LINE                 0x5C000000
358*4882a593Smuzhiyun #define BCI_CMD_LINE_LAST_PIXEL      0x58000000
359*4882a593Smuzhiyun #define BCI_CMD_BYTE_TEXT            0x63000000
360*4882a593Smuzhiyun #define BCI_CMD_NT_BYTE_TEXT         0x67000000
361*4882a593Smuzhiyun #define BCI_CMD_BIT_TEXT             0x6C000000
362*4882a593Smuzhiyun #define BCI_CMD_GET_ROP(cmd)         (((cmd) >> 16) & 0xFF)
363*4882a593Smuzhiyun #define BCI_CMD_SET_ROP(cmd, rop)    ((cmd) |= ((rop & 0xFF) << 16))
364*4882a593Smuzhiyun #define BCI_CMD_SEND_COLOR           0x00008000
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun #define BCI_CMD_CLIP_NONE            0x00000000
367*4882a593Smuzhiyun #define BCI_CMD_CLIP_CURRENT         0x00002000
368*4882a593Smuzhiyun #define BCI_CMD_CLIP_LR              0x00004000
369*4882a593Smuzhiyun #define BCI_CMD_CLIP_NEW             0x00006000
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun #define BCI_CMD_DEST_GBD             0x00000000
372*4882a593Smuzhiyun #define BCI_CMD_DEST_PBD             0x00000800
373*4882a593Smuzhiyun #define BCI_CMD_DEST_PBD_NEW         0x00000C00
374*4882a593Smuzhiyun #define BCI_CMD_DEST_SBD             0x00001000
375*4882a593Smuzhiyun #define BCI_CMD_DEST_SBD_NEW         0x00001400
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun #define BCI_CMD_SRC_TRANSPARENT      0x00000200
378*4882a593Smuzhiyun #define BCI_CMD_SRC_SOLID            0x00000000
379*4882a593Smuzhiyun #define BCI_CMD_SRC_GBD              0x00000020
380*4882a593Smuzhiyun #define BCI_CMD_SRC_COLOR            0x00000040
381*4882a593Smuzhiyun #define BCI_CMD_SRC_MONO             0x00000060
382*4882a593Smuzhiyun #define BCI_CMD_SRC_PBD_COLOR        0x00000080
383*4882a593Smuzhiyun #define BCI_CMD_SRC_PBD_MONO         0x000000A0
384*4882a593Smuzhiyun #define BCI_CMD_SRC_PBD_COLOR_NEW    0x000000C0
385*4882a593Smuzhiyun #define BCI_CMD_SRC_PBD_MONO_NEW     0x000000E0
386*4882a593Smuzhiyun #define BCI_CMD_SRC_SBD_COLOR        0x00000100
387*4882a593Smuzhiyun #define BCI_CMD_SRC_SBD_MONO         0x00000120
388*4882a593Smuzhiyun #define BCI_CMD_SRC_SBD_COLOR_NEW    0x00000140
389*4882a593Smuzhiyun #define BCI_CMD_SRC_SBD_MONO_NEW     0x00000160
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun #define BCI_CMD_PAT_TRANSPARENT      0x00000010
392*4882a593Smuzhiyun #define BCI_CMD_PAT_NONE             0x00000000
393*4882a593Smuzhiyun #define BCI_CMD_PAT_COLOR            0x00000002
394*4882a593Smuzhiyun #define BCI_CMD_PAT_MONO             0x00000003
395*4882a593Smuzhiyun #define BCI_CMD_PAT_PBD_COLOR        0x00000004
396*4882a593Smuzhiyun #define BCI_CMD_PAT_PBD_MONO         0x00000005
397*4882a593Smuzhiyun #define BCI_CMD_PAT_PBD_COLOR_NEW    0x00000006
398*4882a593Smuzhiyun #define BCI_CMD_PAT_PBD_MONO_NEW     0x00000007
399*4882a593Smuzhiyun #define BCI_CMD_PAT_SBD_COLOR        0x00000008
400*4882a593Smuzhiyun #define BCI_CMD_PAT_SBD_MONO         0x00000009
401*4882a593Smuzhiyun #define BCI_CMD_PAT_SBD_COLOR_NEW    0x0000000A
402*4882a593Smuzhiyun #define BCI_CMD_PAT_SBD_MONO_NEW     0x0000000B
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun #define BCI_BD_BW_DISABLE            0x10000000
405*4882a593Smuzhiyun #define BCI_BD_TILE_MASK             0x03000000
406*4882a593Smuzhiyun #define BCI_BD_TILE_NONE             0x00000000
407*4882a593Smuzhiyun #define BCI_BD_TILE_16               0x02000000
408*4882a593Smuzhiyun #define BCI_BD_TILE_32               0x03000000
409*4882a593Smuzhiyun #define BCI_BD_GET_BPP(bd)           (((bd) >> 16) & 0xFF)
410*4882a593Smuzhiyun #define BCI_BD_SET_BPP(bd, bpp)      ((bd) |= (((bpp) & 0xFF) << 16))
411*4882a593Smuzhiyun #define BCI_BD_GET_STRIDE(bd)        ((bd) & 0xFFFF)
412*4882a593Smuzhiyun #define BCI_BD_SET_STRIDE(bd, st)    ((bd) |= ((st) & 0xFFFF))
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun #define BCI_CMD_SET_REGISTER            0x96000000
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun #define BCI_CMD_WAIT                    0xC0000000
417*4882a593Smuzhiyun #define BCI_CMD_WAIT_3D                 0x00010000
418*4882a593Smuzhiyun #define BCI_CMD_WAIT_2D                 0x00020000
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun #define BCI_CMD_UPDATE_EVENT_TAG        0x98000000
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun #define BCI_CMD_DRAW_PRIM               0x80000000
423*4882a593Smuzhiyun #define BCI_CMD_DRAW_INDEXED_PRIM       0x88000000
424*4882a593Smuzhiyun #define BCI_CMD_DRAW_CONT               0x01000000
425*4882a593Smuzhiyun #define BCI_CMD_DRAW_TRILIST            0x00000000
426*4882a593Smuzhiyun #define BCI_CMD_DRAW_TRISTRIP           0x02000000
427*4882a593Smuzhiyun #define BCI_CMD_DRAW_TRIFAN             0x04000000
428*4882a593Smuzhiyun #define BCI_CMD_DRAW_SKIPFLAGS          0x000000ff
429*4882a593Smuzhiyun #define BCI_CMD_DRAW_NO_Z		0x00000001
430*4882a593Smuzhiyun #define BCI_CMD_DRAW_NO_W		0x00000002
431*4882a593Smuzhiyun #define BCI_CMD_DRAW_NO_CD		0x00000004
432*4882a593Smuzhiyun #define BCI_CMD_DRAW_NO_CS		0x00000008
433*4882a593Smuzhiyun #define BCI_CMD_DRAW_NO_U0		0x00000010
434*4882a593Smuzhiyun #define BCI_CMD_DRAW_NO_V0		0x00000020
435*4882a593Smuzhiyun #define BCI_CMD_DRAW_NO_UV0		0x00000030
436*4882a593Smuzhiyun #define BCI_CMD_DRAW_NO_U1		0x00000040
437*4882a593Smuzhiyun #define BCI_CMD_DRAW_NO_V1		0x00000080
438*4882a593Smuzhiyun #define BCI_CMD_DRAW_NO_UV1		0x000000c0
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun #define BCI_CMD_DMA			0xa8000000
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun #define BCI_W_H(w, h)                ((((h) << 16) | (w)) & 0x0FFF0FFF)
443*4882a593Smuzhiyun #define BCI_X_Y(x, y)                ((((y) << 16) | (x)) & 0x0FFF0FFF)
444*4882a593Smuzhiyun #define BCI_X_W(x, y)                ((((w) << 16) | (x)) & 0x0FFF0FFF)
445*4882a593Smuzhiyun #define BCI_CLIP_LR(l, r)            ((((r) << 16) | (l)) & 0x0FFF0FFF)
446*4882a593Smuzhiyun #define BCI_CLIP_TL(t, l)            ((((t) << 16) | (l)) & 0x0FFF0FFF)
447*4882a593Smuzhiyun #define BCI_CLIP_BR(b, r)            ((((b) << 16) | (r)) & 0x0FFF0FFF)
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun #define BCI_LINE_X_Y(x, y)           (((y) << 16) | ((x) & 0xFFFF))
450*4882a593Smuzhiyun #define BCI_LINE_STEPS(diag, axi)    (((axi) << 16) | ((diag) & 0xFFFF))
451*4882a593Smuzhiyun #define BCI_LINE_MISC(maj, ym, xp, yp, err) \
452*4882a593Smuzhiyun 	(((maj) & 0x1FFF) | \
453*4882a593Smuzhiyun 	((ym) ? 1<<13 : 0) | \
454*4882a593Smuzhiyun 	((xp) ? 1<<14 : 0) | \
455*4882a593Smuzhiyun 	((yp) ? 1<<15 : 0) | \
456*4882a593Smuzhiyun 	((err) << 16))
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun /*
459*4882a593Smuzhiyun  * common commands
460*4882a593Smuzhiyun  */
461*4882a593Smuzhiyun #define BCI_SET_REGISTERS( first, n )			\
462*4882a593Smuzhiyun 	BCI_WRITE(BCI_CMD_SET_REGISTER |		\
463*4882a593Smuzhiyun 		  ((uint32_t)(n) & 0xff) << 16 |	\
464*4882a593Smuzhiyun 		  ((uint32_t)(first) & 0xffff))
465*4882a593Smuzhiyun #define DMA_SET_REGISTERS( first, n )			\
466*4882a593Smuzhiyun 	DMA_WRITE(BCI_CMD_SET_REGISTER |		\
467*4882a593Smuzhiyun 		  ((uint32_t)(n) & 0xff) << 16 |	\
468*4882a593Smuzhiyun 		  ((uint32_t)(first) & 0xffff))
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun #define BCI_DRAW_PRIMITIVE(n, type, skip)         \
471*4882a593Smuzhiyun         BCI_WRITE(BCI_CMD_DRAW_PRIM | (type) | (skip) | \
472*4882a593Smuzhiyun 		  ((n) << 16))
473*4882a593Smuzhiyun #define DMA_DRAW_PRIMITIVE(n, type, skip)         \
474*4882a593Smuzhiyun         DMA_WRITE(BCI_CMD_DRAW_PRIM | (type) | (skip) | \
475*4882a593Smuzhiyun 		  ((n) << 16))
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun #define BCI_DRAW_INDICES_S3D(n, type, i0)         \
478*4882a593Smuzhiyun         BCI_WRITE(BCI_CMD_DRAW_INDEXED_PRIM | (type) |  \
479*4882a593Smuzhiyun 		  ((n) << 16) | (i0))
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun #define BCI_DRAW_INDICES_S4(n, type, skip)        \
482*4882a593Smuzhiyun         BCI_WRITE(BCI_CMD_DRAW_INDEXED_PRIM | (type) |  \
483*4882a593Smuzhiyun                   (skip) | ((n) << 16))
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun #define BCI_DMA(n)	\
486*4882a593Smuzhiyun 	BCI_WRITE(BCI_CMD_DMA | (((n) >> 1) - 1))
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun /*
489*4882a593Smuzhiyun  * access to MMIO
490*4882a593Smuzhiyun  */
491*4882a593Smuzhiyun #define SAVAGE_READ(reg) \
492*4882a593Smuzhiyun        readl(((void __iomem *)dev_priv->mmio->handle) + (reg))
493*4882a593Smuzhiyun #define SAVAGE_WRITE(reg) \
494*4882a593Smuzhiyun 	writel(val, ((void __iomem *)dev_priv->mmio->handle) + (reg))
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun /*
497*4882a593Smuzhiyun  * access to the burst command interface (BCI)
498*4882a593Smuzhiyun  */
499*4882a593Smuzhiyun #define SAVAGE_BCI_DEBUG 1
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun #define BCI_LOCALS    volatile uint32_t *bci_ptr;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun #define BEGIN_BCI( n ) do {			\
504*4882a593Smuzhiyun 	dev_priv->wait_fifo(dev_priv, (n));	\
505*4882a593Smuzhiyun 	bci_ptr = dev_priv->bci_ptr;		\
506*4882a593Smuzhiyun } while(0)
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun #define BCI_WRITE( val ) *bci_ptr++ = (uint32_t)(val)
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun /*
511*4882a593Smuzhiyun  * command DMA support
512*4882a593Smuzhiyun  */
513*4882a593Smuzhiyun #define SAVAGE_DMA_DEBUG 1
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun #define DMA_LOCALS   uint32_t *dma_ptr;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun #define BEGIN_DMA( n ) do {						\
518*4882a593Smuzhiyun 	unsigned int cur = dev_priv->current_dma_page;			\
519*4882a593Smuzhiyun 	unsigned int rest = SAVAGE_DMA_PAGE_SIZE -			\
520*4882a593Smuzhiyun 		dev_priv->dma_pages[cur].used;				\
521*4882a593Smuzhiyun 	if ((n) > rest) {						\
522*4882a593Smuzhiyun 		dma_ptr = savage_dma_alloc(dev_priv, (n));		\
523*4882a593Smuzhiyun 	} else { /* fast path for small allocations */			\
524*4882a593Smuzhiyun 		dma_ptr = (uint32_t *)dev_priv->cmd_dma->handle +	\
525*4882a593Smuzhiyun 			cur * SAVAGE_DMA_PAGE_SIZE +			\
526*4882a593Smuzhiyun 			dev_priv->dma_pages[cur].used;			\
527*4882a593Smuzhiyun 		if (dev_priv->dma_pages[cur].used == 0)			\
528*4882a593Smuzhiyun 			savage_dma_wait(dev_priv, cur);			\
529*4882a593Smuzhiyun 		dev_priv->dma_pages[cur].used += (n);			\
530*4882a593Smuzhiyun 	}								\
531*4882a593Smuzhiyun } while(0)
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun #define DMA_WRITE( val ) *dma_ptr++ = (uint32_t)(val)
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun #define DMA_COPY(src, n) do {					\
536*4882a593Smuzhiyun 	memcpy(dma_ptr, (src), (n)*4);				\
537*4882a593Smuzhiyun 	dma_ptr += n;						\
538*4882a593Smuzhiyun } while(0)
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun #if SAVAGE_DMA_DEBUG
541*4882a593Smuzhiyun #define DMA_COMMIT() do {						\
542*4882a593Smuzhiyun 	unsigned int cur = dev_priv->current_dma_page;			\
543*4882a593Smuzhiyun 	uint32_t *expected = (uint32_t *)dev_priv->cmd_dma->handle +	\
544*4882a593Smuzhiyun 			cur * SAVAGE_DMA_PAGE_SIZE +			\
545*4882a593Smuzhiyun 			dev_priv->dma_pages[cur].used;			\
546*4882a593Smuzhiyun 	if (dma_ptr != expected) {					\
547*4882a593Smuzhiyun 		DRM_ERROR("DMA allocation and use don't match: "	\
548*4882a593Smuzhiyun 			  "%p != %p\n", expected, dma_ptr);		\
549*4882a593Smuzhiyun 		savage_dma_reset(dev_priv);				\
550*4882a593Smuzhiyun 	}								\
551*4882a593Smuzhiyun } while(0)
552*4882a593Smuzhiyun #else
553*4882a593Smuzhiyun #define DMA_COMMIT() do {/* nothing */} while(0)
554*4882a593Smuzhiyun #endif
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun #define DMA_FLUSH() dev_priv->dma_flush(dev_priv)
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun /* Buffer aging via event tag
559*4882a593Smuzhiyun  */
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun #define UPDATE_EVENT_COUNTER( ) do {			\
562*4882a593Smuzhiyun 	if (dev_priv->status_ptr) {			\
563*4882a593Smuzhiyun 		uint16_t count;				\
564*4882a593Smuzhiyun 		/* coordinate with Xserver */		\
565*4882a593Smuzhiyun 		count = dev_priv->status_ptr[1023];	\
566*4882a593Smuzhiyun 		if (count < dev_priv->event_counter)	\
567*4882a593Smuzhiyun 			dev_priv->event_wrap++;		\
568*4882a593Smuzhiyun 		dev_priv->event_counter = count;	\
569*4882a593Smuzhiyun 	}						\
570*4882a593Smuzhiyun } while(0)
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun #define SET_AGE( age, e, w ) do {	\
573*4882a593Smuzhiyun 	(age)->event = e;		\
574*4882a593Smuzhiyun 	(age)->wrap = w;		\
575*4882a593Smuzhiyun } while(0)
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun #define TEST_AGE( age, e, w )				\
578*4882a593Smuzhiyun 	( (age)->wrap < (w) || ( (age)->wrap == (w) && (age)->event <= (e) ) )
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun #endif				/* __SAVAGE_DRV_H__ */
581