1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
4*4882a593Smuzhiyun * Author:Mark Yao <mark.yao@rock-chips.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/component.h>
9*4882a593Smuzhiyun #include <linux/debugfs.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/fixp-arith.h>
12*4882a593Smuzhiyun #include <linux/iopoll.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/of.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/overflow.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/pm_runtime.h>
21*4882a593Smuzhiyun #include <linux/regmap.h>
22*4882a593Smuzhiyun #include <linux/reset.h>
23*4882a593Smuzhiyun #include <linux/sort.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <drm/drm.h>
26*4882a593Smuzhiyun #include <drm/drm_atomic.h>
27*4882a593Smuzhiyun #include <drm/drm_atomic_uapi.h>
28*4882a593Smuzhiyun #include <drm/drm_crtc.h>
29*4882a593Smuzhiyun #include <drm/drm_crtc_helper.h>
30*4882a593Smuzhiyun #include <drm/drm_debugfs.h>
31*4882a593Smuzhiyun #include <drm/drm_flip_work.h>
32*4882a593Smuzhiyun #include <drm/drm_fourcc.h>
33*4882a593Smuzhiyun #include <drm/drm_gem_framebuffer_helper.h>
34*4882a593Smuzhiyun #include <drm/drm_plane_helper.h>
35*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
36*4882a593Smuzhiyun #include <drm/drm_self_refresh_helper.h>
37*4882a593Smuzhiyun #include <drm/drm_vblank.h>
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #ifdef CONFIG_DRM_ANALOGIX_DP
40*4882a593Smuzhiyun #include <drm/bridge/analogix_dp.h>
41*4882a593Smuzhiyun #endif
42*4882a593Smuzhiyun #include <dt-bindings/soc/rockchip-system-status.h>
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #include <soc/rockchip/rockchip_dmc.h>
45*4882a593Smuzhiyun #include <soc/rockchip/rockchip-system-status.h>
46*4882a593Smuzhiyun #include <uapi/linux/videodev2.h>
47*4882a593Smuzhiyun #include "../drm_crtc_internal.h"
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #include "rockchip_drm_drv.h"
50*4882a593Smuzhiyun #include "rockchip_drm_gem.h"
51*4882a593Smuzhiyun #include "rockchip_drm_fb.h"
52*4882a593Smuzhiyun #include "rockchip_drm_vop.h"
53*4882a593Smuzhiyun #include "rockchip_rgb.h"
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define VOP_REG_SUPPORT(vop, reg) \
56*4882a593Smuzhiyun (reg.mask && \
57*4882a593Smuzhiyun (!reg.major || \
58*4882a593Smuzhiyun (reg.major == VOP_MAJOR(vop->version) && \
59*4882a593Smuzhiyun reg.begin_minor <= VOP_MINOR(vop->version) && \
60*4882a593Smuzhiyun reg.end_minor >= VOP_MINOR(vop->version))))
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define VOP_WIN_SUPPORT(vop, win, name) \
63*4882a593Smuzhiyun VOP_REG_SUPPORT(vop, win->phy->name)
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define VOP_WIN_SCL_EXT_SUPPORT(vop, win, name) \
66*4882a593Smuzhiyun (win->phy->scl->ext && \
67*4882a593Smuzhiyun VOP_REG_SUPPORT(vop, win->phy->scl->ext->name))
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define VOP_CTRL_SUPPORT(vop, name) \
70*4882a593Smuzhiyun VOP_REG_SUPPORT(vop, vop->data->ctrl->name)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun #define VOP_INTR_SUPPORT(vop, name) \
73*4882a593Smuzhiyun VOP_REG_SUPPORT(vop, vop->data->intr->name)
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define __REG_SET(x, off, mask, shift, v, write_mask, relaxed) \
76*4882a593Smuzhiyun vop_mask_write(x, off, mask, shift, v, write_mask, relaxed)
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define _REG_SET(vop, name, off, reg, mask, v, relaxed) \
79*4882a593Smuzhiyun do { \
80*4882a593Smuzhiyun if (VOP_REG_SUPPORT(vop, reg)) \
81*4882a593Smuzhiyun __REG_SET(vop, off + reg.offset, mask, reg.shift, \
82*4882a593Smuzhiyun v, reg.write_mask, relaxed); \
83*4882a593Smuzhiyun else \
84*4882a593Smuzhiyun dev_dbg(vop->dev, "Warning: not support "#name"\n"); \
85*4882a593Smuzhiyun } while (0)
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define REG_SET(x, name, off, reg, v, relaxed) \
88*4882a593Smuzhiyun _REG_SET(x, name, off, reg, reg.mask, v, relaxed)
89*4882a593Smuzhiyun #define REG_SET_MASK(x, name, off, reg, mask, v, relaxed) \
90*4882a593Smuzhiyun _REG_SET(x, name, off, reg, reg.mask & mask, v, relaxed)
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define VOP_WIN_SET(x, win, name, v) \
93*4882a593Smuzhiyun REG_SET(x, name, win->offset, VOP_WIN_NAME(win, name), v, true)
94*4882a593Smuzhiyun #define VOP_WIN_SET_EXT(x, win, ext, name, v) \
95*4882a593Smuzhiyun REG_SET(x, name, 0, win->ext->name, v, true)
96*4882a593Smuzhiyun #define VOP_SCL_SET(x, win, name, v) \
97*4882a593Smuzhiyun REG_SET(x, name, win->offset, win->phy->scl->name, v, true)
98*4882a593Smuzhiyun #define VOP_SCL_SET_EXT(x, win, name, v) \
99*4882a593Smuzhiyun REG_SET(x, name, win->offset, win->phy->scl->ext->name, v, true)
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun #define VOP_CTRL_SET(x, name, v) \
102*4882a593Smuzhiyun REG_SET(x, name, 0, (x)->data->ctrl->name, v, false)
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun #define VOP_INTR_GET(vop, name) \
105*4882a593Smuzhiyun vop_read_reg(vop, 0, &vop->data->ctrl->name)
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun #define VOP_INTR_SET(vop, name, v) \
108*4882a593Smuzhiyun REG_SET(vop, name, 0, vop->data->intr->name, \
109*4882a593Smuzhiyun v, false)
110*4882a593Smuzhiyun #define VOP_INTR_SET_MASK(vop, name, mask, v) \
111*4882a593Smuzhiyun REG_SET_MASK(vop, name, 0, vop->data->intr->name, \
112*4882a593Smuzhiyun mask, v, false)
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #define VOP_REG_SET(vop, group, name, v) \
116*4882a593Smuzhiyun vop_reg_set(vop, &vop->data->group->name, 0, ~0, v, #name)
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun #define VOP_INTR_SET_TYPE(vop, name, type, v) \
119*4882a593Smuzhiyun do { \
120*4882a593Smuzhiyun int i, reg = 0, mask = 0; \
121*4882a593Smuzhiyun for (i = 0; i < vop->data->intr->nintrs; i++) { \
122*4882a593Smuzhiyun if (vop->data->intr->intrs[i] & type) { \
123*4882a593Smuzhiyun reg |= (v) << i; \
124*4882a593Smuzhiyun mask |= 1 << i; \
125*4882a593Smuzhiyun } \
126*4882a593Smuzhiyun } \
127*4882a593Smuzhiyun VOP_INTR_SET_MASK(vop, name, mask, reg); \
128*4882a593Smuzhiyun } while (0)
129*4882a593Smuzhiyun #define VOP_INTR_GET_TYPE(vop, name, type) \
130*4882a593Smuzhiyun vop_get_intr_type(vop, &vop->data->intr->name, type)
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define VOP_CTRL_GET(x, name) \
133*4882a593Smuzhiyun vop_read_reg(x, 0, &vop->data->ctrl->name)
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #define VOP_WIN_GET(vop, win, name) \
136*4882a593Smuzhiyun vop_read_reg(vop, win->offset, &VOP_WIN_NAME(win, name))
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun #define VOP_WIN_NAME(win, name) \
139*4882a593Smuzhiyun (vop_get_win_phy(win, &win->phy->name)->name)
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun #define VOP_WIN_TO_INDEX(vop_win) \
142*4882a593Smuzhiyun ((vop_win) - (vop_win)->vop->win)
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun #define VOP_GRF_SET(vop, reg, v) \
145*4882a593Smuzhiyun do { \
146*4882a593Smuzhiyun if (vop->data->grf_ctrl) { \
147*4882a593Smuzhiyun vop_grf_writel(vop, vop->data->grf_ctrl->reg, v); \
148*4882a593Smuzhiyun } \
149*4882a593Smuzhiyun } while (0)
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun #define to_vop_win(x) container_of(x, struct vop_win, base)
152*4882a593Smuzhiyun #define to_vop_plane_state(x) container_of(x, struct vop_plane_state, base)
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun enum vop_pending {
155*4882a593Smuzhiyun VOP_PENDING_FB_UNREF,
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun struct vop_zpos {
159*4882a593Smuzhiyun int win_id;
160*4882a593Smuzhiyun int zpos;
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun struct vop_plane_state {
164*4882a593Smuzhiyun struct drm_plane_state base;
165*4882a593Smuzhiyun int format;
166*4882a593Smuzhiyun int zpos;
167*4882a593Smuzhiyun struct drm_rect src;
168*4882a593Smuzhiyun struct drm_rect dest;
169*4882a593Smuzhiyun dma_addr_t yrgb_mst;
170*4882a593Smuzhiyun dma_addr_t uv_mst;
171*4882a593Smuzhiyun const uint32_t *y2r_table;
172*4882a593Smuzhiyun const uint32_t *r2r_table;
173*4882a593Smuzhiyun const uint32_t *r2y_table;
174*4882a593Smuzhiyun int eotf;
175*4882a593Smuzhiyun bool y2r_en;
176*4882a593Smuzhiyun bool r2r_en;
177*4882a593Smuzhiyun bool r2y_en;
178*4882a593Smuzhiyun int color_space;
179*4882a593Smuzhiyun u32 color_key;
180*4882a593Smuzhiyun unsigned int csc_mode;
181*4882a593Smuzhiyun int global_alpha;
182*4882a593Smuzhiyun int blend_mode;
183*4882a593Smuzhiyun unsigned long offset;
184*4882a593Smuzhiyun int pdaf_data_type;
185*4882a593Smuzhiyun bool async_commit;
186*4882a593Smuzhiyun struct vop_dump_list *planlist;
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun struct vop_win {
190*4882a593Smuzhiyun struct vop_win *parent;
191*4882a593Smuzhiyun struct drm_plane base;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun int win_id;
194*4882a593Smuzhiyun int area_id;
195*4882a593Smuzhiyun u8 plane_id; /* unique plane id */
196*4882a593Smuzhiyun const char *name;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun int zpos;
199*4882a593Smuzhiyun uint32_t offset;
200*4882a593Smuzhiyun enum drm_plane_type type;
201*4882a593Smuzhiyun const struct vop_win_phy *phy;
202*4882a593Smuzhiyun const struct vop_csc *csc;
203*4882a593Smuzhiyun const uint32_t *data_formats;
204*4882a593Smuzhiyun uint32_t nformats;
205*4882a593Smuzhiyun const uint64_t *format_modifiers;
206*4882a593Smuzhiyun u64 feature;
207*4882a593Smuzhiyun struct vop *vop;
208*4882a593Smuzhiyun struct vop_plane_state state;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun struct drm_property *input_width_prop;
211*4882a593Smuzhiyun struct drm_property *input_height_prop;
212*4882a593Smuzhiyun struct drm_property *output_width_prop;
213*4882a593Smuzhiyun struct drm_property *output_height_prop;
214*4882a593Smuzhiyun struct drm_property *color_key_prop;
215*4882a593Smuzhiyun struct drm_property *scale_prop;
216*4882a593Smuzhiyun struct drm_property *name_prop;
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun struct vop {
220*4882a593Smuzhiyun struct rockchip_crtc rockchip_crtc;
221*4882a593Smuzhiyun struct device *dev;
222*4882a593Smuzhiyun struct drm_device *drm_dev;
223*4882a593Smuzhiyun struct dentry *debugfs;
224*4882a593Smuzhiyun struct drm_info_list *debugfs_files;
225*4882a593Smuzhiyun struct drm_property *plane_feature_prop;
226*4882a593Smuzhiyun struct drm_property *plane_mask_prop;
227*4882a593Smuzhiyun struct drm_property *feature_prop;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun bool is_iommu_enabled;
230*4882a593Smuzhiyun bool is_iommu_needed;
231*4882a593Smuzhiyun bool is_enabled;
232*4882a593Smuzhiyun bool support_multi_area;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun bool aclk_rate_reset;
235*4882a593Smuzhiyun unsigned long aclk_rate;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun u32 version;
238*4882a593Smuzhiyun u32 background;
239*4882a593Smuzhiyun u32 line_flag;
240*4882a593Smuzhiyun u8 id;
241*4882a593Smuzhiyun u8 plane_mask;
242*4882a593Smuzhiyun u64 soc_id;
243*4882a593Smuzhiyun struct drm_prop_enum_list *plane_name_list;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun struct drm_tv_connector_state active_tv_state;
246*4882a593Smuzhiyun bool pre_overlay;
247*4882a593Smuzhiyun bool loader_protect;
248*4882a593Smuzhiyun struct completion dsp_hold_completion;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* protected by dev->event_lock */
251*4882a593Smuzhiyun struct drm_pending_vblank_event *event;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun struct drm_flip_work fb_unref_work;
254*4882a593Smuzhiyun unsigned long pending;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun struct completion line_flag_completion;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun const struct vop_data *data;
259*4882a593Smuzhiyun int num_wins;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun uint32_t *regsbak;
262*4882a593Smuzhiyun void __iomem *regs;
263*4882a593Smuzhiyun struct regmap *grf;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /* physical map length of vop register */
266*4882a593Smuzhiyun uint32_t len;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun void __iomem *lut_regs;
269*4882a593Smuzhiyun u32 *lut;
270*4882a593Smuzhiyun u32 lut_len;
271*4882a593Smuzhiyun bool lut_active;
272*4882a593Smuzhiyun /* gamma look up table */
273*4882a593Smuzhiyun struct drm_color_lut *gamma_lut;
274*4882a593Smuzhiyun bool dual_channel_swap;
275*4882a593Smuzhiyun /* one time only one process allowed to config the register */
276*4882a593Smuzhiyun spinlock_t reg_lock;
277*4882a593Smuzhiyun /* lock vop irq reg */
278*4882a593Smuzhiyun spinlock_t irq_lock;
279*4882a593Smuzhiyun /* protects crtc enable/disable */
280*4882a593Smuzhiyun struct mutex vop_lock;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun unsigned int irq;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun /* vop AHP clk */
285*4882a593Smuzhiyun struct clk *hclk;
286*4882a593Smuzhiyun /* vop dclk */
287*4882a593Smuzhiyun struct clk *dclk;
288*4882a593Smuzhiyun /* vop share memory frequency */
289*4882a593Smuzhiyun struct clk *aclk;
290*4882a593Smuzhiyun /* vop source handling, optional */
291*4882a593Smuzhiyun struct clk *dclk_source;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* vop dclk reset */
294*4882a593Smuzhiyun struct reset_control *dclk_rst;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun struct rockchip_dclk_pll *pll;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun struct rockchip_mcu_timing mcu_timing;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun struct vop_win win[];
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun /*
304*4882a593Smuzhiyun * bus-format types.
305*4882a593Smuzhiyun */
306*4882a593Smuzhiyun struct drm_bus_format_enum_list {
307*4882a593Smuzhiyun int type;
308*4882a593Smuzhiyun const char *name;
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun static const struct drm_bus_format_enum_list drm_bus_format_enum_list[] = {
312*4882a593Smuzhiyun { DRM_MODE_CONNECTOR_Unknown, "Unknown" },
313*4882a593Smuzhiyun { MEDIA_BUS_FMT_RGB565_1X16, "RGB565_1X16" },
314*4882a593Smuzhiyun { MEDIA_BUS_FMT_RGB666_1X18, "RGB666_1X18" },
315*4882a593Smuzhiyun { MEDIA_BUS_FMT_RGB666_1X24_CPADHI, "RGB666_1X24_CPADHI" },
316*4882a593Smuzhiyun { MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, "RGB666_1X7X3_SPWG" },
317*4882a593Smuzhiyun { MEDIA_BUS_FMT_YUV8_1X24, "YUV8_1X24" },
318*4882a593Smuzhiyun { MEDIA_BUS_FMT_UYYVYY8_0_5X24, "UYYVYY8_0_5X24" },
319*4882a593Smuzhiyun { MEDIA_BUS_FMT_YUV10_1X30, "YUV10_1X30" },
320*4882a593Smuzhiyun { MEDIA_BUS_FMT_UYYVYY10_0_5X30, "UYYVYY10_0_5X30" },
321*4882a593Smuzhiyun { MEDIA_BUS_FMT_RGB888_3X8, "RGB888_3X8" },
322*4882a593Smuzhiyun { MEDIA_BUS_FMT_RGB888_DUMMY_4X8, "RGB888_DUMMY_4X8" },
323*4882a593Smuzhiyun { MEDIA_BUS_FMT_RGB888_1X24, "RGB888_1X24" },
324*4882a593Smuzhiyun { MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, "RGB888_1X7X4_SPWG" },
325*4882a593Smuzhiyun { MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA, "RGB888_1X7X4_JEIDA" },
326*4882a593Smuzhiyun { MEDIA_BUS_FMT_UYVY8_2X8, "UYVY8_2X8" },
327*4882a593Smuzhiyun { MEDIA_BUS_FMT_YUYV8_1X16, "YUYV8_1X16" },
328*4882a593Smuzhiyun { MEDIA_BUS_FMT_UYVY8_1X16, "UYVY8_1X16" },
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun
DRM_ENUM_NAME_FN(drm_get_bus_format_name,drm_bus_format_enum_list)331*4882a593Smuzhiyun static DRM_ENUM_NAME_FN(drm_get_bus_format_name, drm_bus_format_enum_list)
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun static inline struct vop *to_vop(struct drm_crtc *crtc)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun struct rockchip_crtc *rockchip_crtc;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun rockchip_crtc = container_of(crtc, struct rockchip_crtc, crtc);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun return container_of(rockchip_crtc, struct vop, rockchip_crtc);
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
vop_lock(struct vop * vop)342*4882a593Smuzhiyun static void vop_lock(struct vop *vop)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun mutex_lock(&vop->vop_lock);
345*4882a593Smuzhiyun rockchip_dmcfreq_lock();
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
vop_unlock(struct vop * vop)348*4882a593Smuzhiyun static void vop_unlock(struct vop *vop)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun rockchip_dmcfreq_unlock();
351*4882a593Smuzhiyun mutex_unlock(&vop->vop_lock);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
vop_grf_writel(struct vop * vop,struct vop_reg reg,u32 v)354*4882a593Smuzhiyun static inline void vop_grf_writel(struct vop *vop, struct vop_reg reg, u32 v)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun u32 val = 0;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun if (IS_ERR_OR_NULL(vop->grf))
359*4882a593Smuzhiyun return;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun if (VOP_REG_SUPPORT(vop, reg)) {
362*4882a593Smuzhiyun val = (v << reg.shift) | (reg.mask << (reg.shift + 16));
363*4882a593Smuzhiyun regmap_write(vop->grf, reg.offset, val);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
vop_writel(struct vop * vop,uint32_t offset,uint32_t v)367*4882a593Smuzhiyun static inline void vop_writel(struct vop *vop, uint32_t offset, uint32_t v)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun writel(v, vop->regs + offset);
370*4882a593Smuzhiyun vop->regsbak[offset >> 2] = v;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun
vop_readl(struct vop * vop,uint32_t offset)373*4882a593Smuzhiyun static inline uint32_t vop_readl(struct vop *vop, uint32_t offset)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun return readl(vop->regs + offset);
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
vop_read_reg(struct vop * vop,uint32_t base,const struct vop_reg * reg)378*4882a593Smuzhiyun static inline uint32_t vop_read_reg(struct vop *vop, uint32_t base,
379*4882a593Smuzhiyun const struct vop_reg *reg)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun return (vop_readl(vop, base + reg->offset) >> reg->shift) & reg->mask;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
vop_mask_write(struct vop * vop,uint32_t offset,uint32_t mask,uint32_t shift,uint32_t v,bool write_mask,bool relaxed)384*4882a593Smuzhiyun static inline void vop_mask_write(struct vop *vop, uint32_t offset,
385*4882a593Smuzhiyun uint32_t mask, uint32_t shift, uint32_t v,
386*4882a593Smuzhiyun bool write_mask, bool relaxed)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun if (!mask)
389*4882a593Smuzhiyun return;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun if (write_mask) {
392*4882a593Smuzhiyun v = ((v & mask) << shift) | (mask << (shift + 16));
393*4882a593Smuzhiyun } else {
394*4882a593Smuzhiyun uint32_t cached_val = vop->regsbak[offset >> 2];
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
397*4882a593Smuzhiyun vop->regsbak[offset >> 2] = v;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun if (relaxed)
401*4882a593Smuzhiyun writel_relaxed(v, vop->regs + offset);
402*4882a593Smuzhiyun else
403*4882a593Smuzhiyun writel(v, vop->regs + offset);
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun static inline const struct vop_win_phy *
vop_get_win_phy(struct vop_win * win,const struct vop_reg * reg)407*4882a593Smuzhiyun vop_get_win_phy(struct vop_win *win, const struct vop_reg *reg)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun if (!reg->mask && win->parent)
410*4882a593Smuzhiyun return win->parent->phy;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun return win->phy;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
vop_get_intr_type(struct vop * vop,const struct vop_reg * reg,int type)415*4882a593Smuzhiyun static inline uint32_t vop_get_intr_type(struct vop *vop,
416*4882a593Smuzhiyun const struct vop_reg *reg, int type)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun uint32_t i, ret = 0;
419*4882a593Smuzhiyun uint32_t regs = vop_read_reg(vop, 0, reg);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun for (i = 0; i < vop->data->intr->nintrs; i++) {
422*4882a593Smuzhiyun if ((type & vop->data->intr->intrs[i]) && (regs & 1 << i))
423*4882a593Smuzhiyun ret |= vop->data->intr->intrs[i];
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun return ret;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
vop_load_hdr2sdr_table(struct vop * vop)429*4882a593Smuzhiyun static void vop_load_hdr2sdr_table(struct vop *vop)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun int i;
432*4882a593Smuzhiyun const struct vop_hdr_table *table = vop->data->hdr_table;
433*4882a593Smuzhiyun uint32_t hdr2sdr_eetf_oetf_yn[33];
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun for (i = 0; i < 33; i++)
436*4882a593Smuzhiyun hdr2sdr_eetf_oetf_yn[i] = table->hdr2sdr_eetf_yn[i] +
437*4882a593Smuzhiyun (table->hdr2sdr_bt1886oetf_yn[i] << 16);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun vop_writel(vop, table->hdr2sdr_eetf_oetf_y0_offset,
440*4882a593Smuzhiyun hdr2sdr_eetf_oetf_yn[0]);
441*4882a593Smuzhiyun for (i = 1; i < 33; i++)
442*4882a593Smuzhiyun vop_writel(vop,
443*4882a593Smuzhiyun table->hdr2sdr_eetf_oetf_y1_offset + (i - 1) * 4,
444*4882a593Smuzhiyun hdr2sdr_eetf_oetf_yn[i]);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun vop_writel(vop, table->hdr2sdr_sat_y0_offset,
447*4882a593Smuzhiyun table->hdr2sdr_sat_yn[0]);
448*4882a593Smuzhiyun for (i = 1; i < 9; i++)
449*4882a593Smuzhiyun vop_writel(vop, table->hdr2sdr_sat_y1_offset + (i - 1) * 4,
450*4882a593Smuzhiyun table->hdr2sdr_sat_yn[i]);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun VOP_CTRL_SET(vop, hdr2sdr_src_min, table->hdr2sdr_src_range_min);
453*4882a593Smuzhiyun VOP_CTRL_SET(vop, hdr2sdr_src_max, table->hdr2sdr_src_range_max);
454*4882a593Smuzhiyun VOP_CTRL_SET(vop, hdr2sdr_normfaceetf, table->hdr2sdr_normfaceetf);
455*4882a593Smuzhiyun VOP_CTRL_SET(vop, hdr2sdr_dst_min, table->hdr2sdr_dst_range_min);
456*4882a593Smuzhiyun VOP_CTRL_SET(vop, hdr2sdr_dst_max, table->hdr2sdr_dst_range_max);
457*4882a593Smuzhiyun VOP_CTRL_SET(vop, hdr2sdr_normfacgamma, table->hdr2sdr_normfacgamma);
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
vop_load_sdr2hdr_table(struct vop * vop,uint32_t cmd)460*4882a593Smuzhiyun static void vop_load_sdr2hdr_table(struct vop *vop, uint32_t cmd)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun int i;
463*4882a593Smuzhiyun const struct vop_hdr_table *table = vop->data->hdr_table;
464*4882a593Smuzhiyun uint32_t sdr2hdr_eotf_oetf_yn[65];
465*4882a593Smuzhiyun uint32_t sdr2hdr_oetf_dx_dxpow[64];
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun for (i = 0; i < 65; i++) {
468*4882a593Smuzhiyun if (cmd == SDR2HDR_FOR_BT2020)
469*4882a593Smuzhiyun sdr2hdr_eotf_oetf_yn[i] =
470*4882a593Smuzhiyun table->sdr2hdr_bt1886eotf_yn_for_bt2020[i] +
471*4882a593Smuzhiyun (table->sdr2hdr_st2084oetf_yn_for_bt2020[i] << 18);
472*4882a593Smuzhiyun else if (cmd == SDR2HDR_FOR_HDR)
473*4882a593Smuzhiyun sdr2hdr_eotf_oetf_yn[i] =
474*4882a593Smuzhiyun table->sdr2hdr_bt1886eotf_yn_for_hdr[i] +
475*4882a593Smuzhiyun (table->sdr2hdr_st2084oetf_yn_for_hdr[i] << 18);
476*4882a593Smuzhiyun else if (cmd == SDR2HDR_FOR_HLG_HDR)
477*4882a593Smuzhiyun sdr2hdr_eotf_oetf_yn[i] =
478*4882a593Smuzhiyun table->sdr2hdr_bt1886eotf_yn_for_hlg_hdr[i] +
479*4882a593Smuzhiyun (table->sdr2hdr_st2084oetf_yn_for_hlg_hdr[i] << 18);
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun vop_writel(vop, table->sdr2hdr_eotf_oetf_y0_offset,
482*4882a593Smuzhiyun sdr2hdr_eotf_oetf_yn[0]);
483*4882a593Smuzhiyun for (i = 1; i < 65; i++)
484*4882a593Smuzhiyun vop_writel(vop, table->sdr2hdr_eotf_oetf_y1_offset +
485*4882a593Smuzhiyun (i - 1) * 4, sdr2hdr_eotf_oetf_yn[i]);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun for (i = 0; i < 64; i++) {
488*4882a593Smuzhiyun sdr2hdr_oetf_dx_dxpow[i] = table->sdr2hdr_st2084oetf_dxn[i] +
489*4882a593Smuzhiyun (table->sdr2hdr_st2084oetf_dxn_pow2[i] << 16);
490*4882a593Smuzhiyun vop_writel(vop, table->sdr2hdr_oetf_dx_dxpow1_offset + i * 4,
491*4882a593Smuzhiyun sdr2hdr_oetf_dx_dxpow[i]);
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun for (i = 0; i < 63; i++)
495*4882a593Smuzhiyun vop_writel(vop, table->sdr2hdr_oetf_xn1_offset + i * 4,
496*4882a593Smuzhiyun table->sdr2hdr_st2084oetf_xn[i]);
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
vop_load_csc_table(struct vop * vop,u32 offset,const u32 * table)499*4882a593Smuzhiyun static void vop_load_csc_table(struct vop *vop, u32 offset, const u32 *table)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun int i;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun /*
504*4882a593Smuzhiyun * so far the csc offset is not 0 and in the feature the csc offset
505*4882a593Smuzhiyun * impossible be 0, so when the offset is 0, should return here.
506*4882a593Smuzhiyun */
507*4882a593Smuzhiyun if (!table || offset == 0)
508*4882a593Smuzhiyun return;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun for (i = 0; i < 8; i++)
511*4882a593Smuzhiyun vop_writel(vop, offset + i * 4, table[i]);
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun
vop_cfg_done(struct vop * vop)514*4882a593Smuzhiyun static inline void vop_cfg_done(struct vop *vop)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun VOP_CTRL_SET(vop, cfg_done, 1);
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
vop_is_allwin_disabled(struct vop * vop)519*4882a593Smuzhiyun static bool vop_is_allwin_disabled(struct vop *vop)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun int i;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun for (i = 0; i < vop->num_wins; i++) {
524*4882a593Smuzhiyun struct vop_win *win = &vop->win[i];
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun if (VOP_WIN_GET(vop, win, enable) != 0)
527*4882a593Smuzhiyun return false;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun return true;
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
vop_win_disable(struct vop * vop,struct vop_win * win)533*4882a593Smuzhiyun static void vop_win_disable(struct vop *vop, struct vop_win *win)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun /*
536*4882a593Smuzhiyun * FIXUP: some of the vop scale would be abnormal after windows power
537*4882a593Smuzhiyun * on/off so deinit scale to scale_none mode.
538*4882a593Smuzhiyun */
539*4882a593Smuzhiyun if (win->phy->scl && win->phy->scl->ext) {
540*4882a593Smuzhiyun VOP_SCL_SET_EXT(vop, win, yrgb_hor_scl_mode, SCALE_NONE);
541*4882a593Smuzhiyun VOP_SCL_SET_EXT(vop, win, yrgb_ver_scl_mode, SCALE_NONE);
542*4882a593Smuzhiyun VOP_SCL_SET_EXT(vop, win, cbcr_hor_scl_mode, SCALE_NONE);
543*4882a593Smuzhiyun VOP_SCL_SET_EXT(vop, win, cbcr_ver_scl_mode, SCALE_NONE);
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun VOP_WIN_SET(vop, win, enable, 0);
547*4882a593Smuzhiyun if (win->area_id == 0)
548*4882a593Smuzhiyun VOP_WIN_SET(vop, win, gate, 0);
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
vop_disable_allwin(struct vop * vop)551*4882a593Smuzhiyun static void vop_disable_allwin(struct vop *vop)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun int i;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun for (i = 0; i < vop->num_wins; i++) {
556*4882a593Smuzhiyun struct vop_win *win = &vop->win[i];
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun vop_win_disable(vop, win);
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun
vop_write_lut(struct vop * vop,uint32_t offset,uint32_t v)562*4882a593Smuzhiyun static inline void vop_write_lut(struct vop *vop, uint32_t offset, uint32_t v)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun writel(v, vop->lut_regs + offset);
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
vop_read_lut(struct vop * vop,uint32_t offset)567*4882a593Smuzhiyun static inline uint32_t vop_read_lut(struct vop *vop, uint32_t offset)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun return readl(vop->lut_regs + offset);
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
has_rb_swapped(uint32_t format)572*4882a593Smuzhiyun static bool has_rb_swapped(uint32_t format)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun switch (format) {
575*4882a593Smuzhiyun case DRM_FORMAT_XBGR8888:
576*4882a593Smuzhiyun case DRM_FORMAT_ABGR8888:
577*4882a593Smuzhiyun case DRM_FORMAT_BGR888:
578*4882a593Smuzhiyun case DRM_FORMAT_BGR565:
579*4882a593Smuzhiyun return true;
580*4882a593Smuzhiyun default:
581*4882a593Smuzhiyun return false;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
vop_convert_format(uint32_t format)585*4882a593Smuzhiyun static enum vop_data_format vop_convert_format(uint32_t format)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun switch (format) {
588*4882a593Smuzhiyun case DRM_FORMAT_XRGB8888:
589*4882a593Smuzhiyun case DRM_FORMAT_ARGB8888:
590*4882a593Smuzhiyun case DRM_FORMAT_XBGR8888:
591*4882a593Smuzhiyun case DRM_FORMAT_ABGR8888:
592*4882a593Smuzhiyun return VOP_FMT_ARGB8888;
593*4882a593Smuzhiyun case DRM_FORMAT_RGB888:
594*4882a593Smuzhiyun case DRM_FORMAT_BGR888:
595*4882a593Smuzhiyun return VOP_FMT_RGB888;
596*4882a593Smuzhiyun case DRM_FORMAT_RGB565:
597*4882a593Smuzhiyun case DRM_FORMAT_BGR565:
598*4882a593Smuzhiyun return VOP_FMT_RGB565;
599*4882a593Smuzhiyun case DRM_FORMAT_NV12:
600*4882a593Smuzhiyun case DRM_FORMAT_NV15:
601*4882a593Smuzhiyun return VOP_FMT_YUV420SP;
602*4882a593Smuzhiyun case DRM_FORMAT_NV16:
603*4882a593Smuzhiyun case DRM_FORMAT_NV20:
604*4882a593Smuzhiyun return VOP_FMT_YUV422SP;
605*4882a593Smuzhiyun case DRM_FORMAT_NV24:
606*4882a593Smuzhiyun case DRM_FORMAT_NV30:
607*4882a593Smuzhiyun return VOP_FMT_YUV444SP;
608*4882a593Smuzhiyun case DRM_FORMAT_YVYU:
609*4882a593Smuzhiyun case DRM_FORMAT_VYUY:
610*4882a593Smuzhiyun case DRM_FORMAT_YUYV:
611*4882a593Smuzhiyun case DRM_FORMAT_UYVY:
612*4882a593Smuzhiyun return VOP_FMT_YUYV;
613*4882a593Smuzhiyun default:
614*4882a593Smuzhiyun DRM_ERROR("unsupported format[%08x]\n", format);
615*4882a593Smuzhiyun return -EINVAL;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
vop_convert_afbc_format(uint32_t format)619*4882a593Smuzhiyun static int vop_convert_afbc_format(uint32_t format)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun switch (format) {
622*4882a593Smuzhiyun case DRM_FORMAT_XRGB8888:
623*4882a593Smuzhiyun case DRM_FORMAT_ARGB8888:
624*4882a593Smuzhiyun case DRM_FORMAT_XBGR8888:
625*4882a593Smuzhiyun case DRM_FORMAT_ABGR8888:
626*4882a593Smuzhiyun return AFBDC_FMT_U8U8U8U8;
627*4882a593Smuzhiyun case DRM_FORMAT_RGB888:
628*4882a593Smuzhiyun case DRM_FORMAT_BGR888:
629*4882a593Smuzhiyun return AFBDC_FMT_U8U8U8;
630*4882a593Smuzhiyun case DRM_FORMAT_RGB565:
631*4882a593Smuzhiyun case DRM_FORMAT_BGR565:
632*4882a593Smuzhiyun return AFBDC_FMT_RGB565;
633*4882a593Smuzhiyun /* either of the below should not be reachable */
634*4882a593Smuzhiyun default:
635*4882a593Smuzhiyun DRM_WARN_ONCE("unsupported AFBC format[%08x]\n", format);
636*4882a593Smuzhiyun return -EINVAL;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun return -EINVAL;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
is_uv_swap(uint32_t bus_format,uint32_t output_mode)642*4882a593Smuzhiyun static bool is_uv_swap(uint32_t bus_format, uint32_t output_mode)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun /*
645*4882a593Smuzhiyun * FIXME:
646*4882a593Smuzhiyun *
647*4882a593Smuzhiyun * There is no media type for YUV444 output,
648*4882a593Smuzhiyun * so when out_mode is AAAA or P888, assume output is YUV444 on
649*4882a593Smuzhiyun * yuv format.
650*4882a593Smuzhiyun *
651*4882a593Smuzhiyun * From H/W testing, YUV444 mode need a rb swap.
652*4882a593Smuzhiyun */
653*4882a593Smuzhiyun if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 ||
654*4882a593Smuzhiyun bus_format == MEDIA_BUS_FMT_VYUY8_1X16 ||
655*4882a593Smuzhiyun bus_format == MEDIA_BUS_FMT_YVYU8_2X8 ||
656*4882a593Smuzhiyun bus_format == MEDIA_BUS_FMT_VYUY8_2X8 ||
657*4882a593Smuzhiyun ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
658*4882a593Smuzhiyun bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
659*4882a593Smuzhiyun (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
660*4882a593Smuzhiyun output_mode == ROCKCHIP_OUT_MODE_P888)))
661*4882a593Smuzhiyun return true;
662*4882a593Smuzhiyun else
663*4882a593Smuzhiyun return false;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun
is_rb_swap(uint32_t bus_format,uint32_t output_mode)666*4882a593Smuzhiyun static bool is_rb_swap(uint32_t bus_format, uint32_t output_mode)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun /*
669*4882a593Smuzhiyun * The default component order of serial formats
670*4882a593Smuzhiyun * is BGR. So it is needed to enable RB swap.
671*4882a593Smuzhiyun */
672*4882a593Smuzhiyun if (bus_format == MEDIA_BUS_FMT_RGB888_3X8 ||
673*4882a593Smuzhiyun bus_format == MEDIA_BUS_FMT_RGB888_DUMMY_4X8 ||
674*4882a593Smuzhiyun bus_format == MEDIA_BUS_FMT_RGB666_3X6 ||
675*4882a593Smuzhiyun bus_format == MEDIA_BUS_FMT_RGB565_2X8_LE)
676*4882a593Smuzhiyun return true;
677*4882a593Smuzhiyun else
678*4882a593Smuzhiyun return false;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
is_yc_swap(uint32_t bus_format)681*4882a593Smuzhiyun static bool is_yc_swap(uint32_t bus_format)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun switch (bus_format) {
684*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUYV8_1X16:
685*4882a593Smuzhiyun case MEDIA_BUS_FMT_YVYU8_1X16:
686*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUYV8_2X8:
687*4882a593Smuzhiyun case MEDIA_BUS_FMT_YVYU8_2X8:
688*4882a593Smuzhiyun return true;
689*4882a593Smuzhiyun default:
690*4882a593Smuzhiyun return false;
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
is_yuv_output(uint32_t bus_format)694*4882a593Smuzhiyun static bool is_yuv_output(uint32_t bus_format)
695*4882a593Smuzhiyun {
696*4882a593Smuzhiyun switch (bus_format) {
697*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUV8_1X24:
698*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUV10_1X30:
699*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
700*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
701*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUYV8_2X8:
702*4882a593Smuzhiyun case MEDIA_BUS_FMT_YVYU8_2X8:
703*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY8_2X8:
704*4882a593Smuzhiyun case MEDIA_BUS_FMT_VYUY8_2X8:
705*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUYV8_1X16:
706*4882a593Smuzhiyun case MEDIA_BUS_FMT_YVYU8_1X16:
707*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYVY8_1X16:
708*4882a593Smuzhiyun case MEDIA_BUS_FMT_VYUY8_1X16:
709*4882a593Smuzhiyun return true;
710*4882a593Smuzhiyun default:
711*4882a593Smuzhiyun return false;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun
is_yuv_support(uint32_t format)715*4882a593Smuzhiyun static bool is_yuv_support(uint32_t format)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun switch (format) {
718*4882a593Smuzhiyun case DRM_FORMAT_NV12:
719*4882a593Smuzhiyun case DRM_FORMAT_NV15:
720*4882a593Smuzhiyun case DRM_FORMAT_NV16:
721*4882a593Smuzhiyun case DRM_FORMAT_NV20:
722*4882a593Smuzhiyun case DRM_FORMAT_NV24:
723*4882a593Smuzhiyun case DRM_FORMAT_NV30:
724*4882a593Smuzhiyun case DRM_FORMAT_YVYU:
725*4882a593Smuzhiyun case DRM_FORMAT_VYUY:
726*4882a593Smuzhiyun case DRM_FORMAT_YUYV:
727*4882a593Smuzhiyun case DRM_FORMAT_UYVY:
728*4882a593Smuzhiyun return true;
729*4882a593Smuzhiyun default:
730*4882a593Smuzhiyun return false;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun
is_yuyv_format(uint32_t format)734*4882a593Smuzhiyun static bool is_yuyv_format(uint32_t format)
735*4882a593Smuzhiyun {
736*4882a593Smuzhiyun switch (format) {
737*4882a593Smuzhiyun case DRM_FORMAT_YVYU:
738*4882a593Smuzhiyun case DRM_FORMAT_VYUY:
739*4882a593Smuzhiyun case DRM_FORMAT_YUYV:
740*4882a593Smuzhiyun case DRM_FORMAT_UYVY:
741*4882a593Smuzhiyun return true;
742*4882a593Smuzhiyun default:
743*4882a593Smuzhiyun return false;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun
is_yuv_10bit(uint32_t format)747*4882a593Smuzhiyun static bool is_yuv_10bit(uint32_t format)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun switch (format) {
750*4882a593Smuzhiyun case DRM_FORMAT_NV15:
751*4882a593Smuzhiyun case DRM_FORMAT_NV20:
752*4882a593Smuzhiyun case DRM_FORMAT_NV30:
753*4882a593Smuzhiyun return true;
754*4882a593Smuzhiyun default:
755*4882a593Smuzhiyun return false;
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun
is_alpha_support(uint32_t format)759*4882a593Smuzhiyun static bool is_alpha_support(uint32_t format)
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun switch (format) {
762*4882a593Smuzhiyun case DRM_FORMAT_ARGB8888:
763*4882a593Smuzhiyun case DRM_FORMAT_ABGR8888:
764*4882a593Smuzhiyun return true;
765*4882a593Smuzhiyun default:
766*4882a593Smuzhiyun return false;
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
rockchip_afbc(struct drm_plane * plane,u64 modifier)770*4882a593Smuzhiyun static inline bool rockchip_afbc(struct drm_plane *plane, u64 modifier)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun int i;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun if (modifier == DRM_FORMAT_MOD_LINEAR)
775*4882a593Smuzhiyun return false;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun for (i = 0 ; i < plane->modifier_count; i++)
778*4882a593Smuzhiyun if (plane->modifiers[i] == modifier)
779*4882a593Smuzhiyun break;
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun return (i < plane->modifier_count) ? true : false;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
scl_vop_cal_scale(enum scale_mode mode,uint32_t src,uint32_t dst,bool is_horizontal,int vsu_mode,int * vskiplines)784*4882a593Smuzhiyun static uint16_t scl_vop_cal_scale(enum scale_mode mode, uint32_t src,
785*4882a593Smuzhiyun uint32_t dst, bool is_horizontal,
786*4882a593Smuzhiyun int vsu_mode, int *vskiplines)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun uint16_t val = 1 << SCL_FT_DEFAULT_FIXPOINT_SHIFT;
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun if (vskiplines)
791*4882a593Smuzhiyun *vskiplines = 0;
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun if (is_horizontal) {
794*4882a593Smuzhiyun if (mode == SCALE_UP)
795*4882a593Smuzhiyun val = GET_SCL_FT_BIC(src, dst);
796*4882a593Smuzhiyun else if (mode == SCALE_DOWN)
797*4882a593Smuzhiyun val = GET_SCL_FT_BILI_DN(src, dst);
798*4882a593Smuzhiyun } else {
799*4882a593Smuzhiyun if (mode == SCALE_UP) {
800*4882a593Smuzhiyun if (vsu_mode == SCALE_UP_BIL)
801*4882a593Smuzhiyun val = GET_SCL_FT_BILI_UP(src, dst);
802*4882a593Smuzhiyun else
803*4882a593Smuzhiyun val = GET_SCL_FT_BIC(src, dst);
804*4882a593Smuzhiyun } else if (mode == SCALE_DOWN) {
805*4882a593Smuzhiyun if (vskiplines) {
806*4882a593Smuzhiyun *vskiplines = scl_get_vskiplines(src, dst);
807*4882a593Smuzhiyun val = scl_get_bili_dn_vskip(src, dst,
808*4882a593Smuzhiyun *vskiplines);
809*4882a593Smuzhiyun } else {
810*4882a593Smuzhiyun val = GET_SCL_FT_BILI_DN(src, dst);
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun }
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun return val;
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun
scl_vop_cal_scl_fac(struct vop * vop,const struct vop_win * win,uint32_t src_w,uint32_t src_h,uint32_t dst_w,uint32_t dst_h,uint32_t pixel_format)818*4882a593Smuzhiyun static void scl_vop_cal_scl_fac(struct vop *vop, const struct vop_win *win,
819*4882a593Smuzhiyun uint32_t src_w, uint32_t src_h, uint32_t dst_w,
820*4882a593Smuzhiyun uint32_t dst_h, uint32_t pixel_format)
821*4882a593Smuzhiyun {
822*4882a593Smuzhiyun uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
823*4882a593Smuzhiyun uint16_t cbcr_hor_scl_mode = SCALE_NONE;
824*4882a593Smuzhiyun uint16_t cbcr_ver_scl_mode = SCALE_NONE;
825*4882a593Smuzhiyun const struct drm_format_info *info = drm_format_info(pixel_format);
826*4882a593Smuzhiyun uint8_t hsub = info->hsub;
827*4882a593Smuzhiyun uint8_t vsub = info->vsub;
828*4882a593Smuzhiyun bool is_yuv = false;
829*4882a593Smuzhiyun uint16_t cbcr_src_w = src_w / hsub;
830*4882a593Smuzhiyun uint16_t cbcr_src_h = src_h / vsub;
831*4882a593Smuzhiyun uint16_t vsu_mode;
832*4882a593Smuzhiyun uint16_t lb_mode;
833*4882a593Smuzhiyun uint32_t val;
834*4882a593Smuzhiyun const struct vop_data *vop_data = vop->data;
835*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode = &vop->rockchip_crtc.crtc.state->adjusted_mode;
836*4882a593Smuzhiyun int vskiplines;
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun if (!win->phy->scl)
839*4882a593Smuzhiyun return;
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) && vop->version == VOP_VERSION(2, 2)) {
842*4882a593Smuzhiyun VOP_SCL_SET(vop, win, scale_yrgb_x, ((src_w << 12) / dst_w));
843*4882a593Smuzhiyun VOP_SCL_SET(vop, win, scale_yrgb_y, ((src_h << 12) / dst_h));
844*4882a593Smuzhiyun if (is_yuv) {
845*4882a593Smuzhiyun VOP_SCL_SET(vop, win, scale_cbcr_x, ((cbcr_src_w << 12) / dst_w));
846*4882a593Smuzhiyun VOP_SCL_SET(vop, win, scale_cbcr_y, ((cbcr_src_h << 12) / dst_h));
847*4882a593Smuzhiyun }
848*4882a593Smuzhiyun return;
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun if (!(vop_data->feature & VOP_FEATURE_ALPHA_SCALE)) {
852*4882a593Smuzhiyun if (is_alpha_support(pixel_format) &&
853*4882a593Smuzhiyun (src_w != dst_w || src_h != dst_h))
854*4882a593Smuzhiyun DRM_ERROR("ERROR: unsupported ppixel alpha&scale\n");
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun if (info->is_yuv)
858*4882a593Smuzhiyun is_yuv = true;
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun if (!win->phy->scl->ext) {
861*4882a593Smuzhiyun VOP_SCL_SET(vop, win, scale_yrgb_x,
862*4882a593Smuzhiyun scl_cal_scale2(src_w, dst_w));
863*4882a593Smuzhiyun VOP_SCL_SET(vop, win, scale_yrgb_y,
864*4882a593Smuzhiyun scl_cal_scale2(src_h, dst_h));
865*4882a593Smuzhiyun if (is_yuv) {
866*4882a593Smuzhiyun VOP_SCL_SET(vop, win, scale_cbcr_x,
867*4882a593Smuzhiyun scl_cal_scale2(cbcr_src_w, dst_w));
868*4882a593Smuzhiyun VOP_SCL_SET(vop, win, scale_cbcr_y,
869*4882a593Smuzhiyun scl_cal_scale2(cbcr_src_h, dst_h));
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun return;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
875*4882a593Smuzhiyun yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun if (is_yuv) {
878*4882a593Smuzhiyun cbcr_hor_scl_mode = scl_get_scl_mode(cbcr_src_w, dst_w);
879*4882a593Smuzhiyun cbcr_ver_scl_mode = scl_get_scl_mode(cbcr_src_h, dst_h);
880*4882a593Smuzhiyun if (cbcr_hor_scl_mode == SCALE_DOWN)
881*4882a593Smuzhiyun lb_mode = scl_vop_cal_lb_mode(dst_w, true);
882*4882a593Smuzhiyun else
883*4882a593Smuzhiyun lb_mode = scl_vop_cal_lb_mode(cbcr_src_w, true);
884*4882a593Smuzhiyun } else {
885*4882a593Smuzhiyun if (yrgb_hor_scl_mode == SCALE_DOWN)
886*4882a593Smuzhiyun lb_mode = scl_vop_cal_lb_mode(dst_w, false);
887*4882a593Smuzhiyun else
888*4882a593Smuzhiyun lb_mode = scl_vop_cal_lb_mode(src_w, false);
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun VOP_SCL_SET_EXT(vop, win, lb_mode, lb_mode);
892*4882a593Smuzhiyun if (lb_mode == LB_RGB_3840X2) {
893*4882a593Smuzhiyun if (yrgb_ver_scl_mode != SCALE_NONE) {
894*4882a593Smuzhiyun DRM_DEV_ERROR(vop->dev, "not allow yrgb ver scale\n");
895*4882a593Smuzhiyun return;
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun if (cbcr_ver_scl_mode != SCALE_NONE) {
898*4882a593Smuzhiyun DRM_DEV_ERROR(vop->dev, "not allow cbcr ver scale\n");
899*4882a593Smuzhiyun return;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun vsu_mode = SCALE_UP_BIL;
902*4882a593Smuzhiyun } else if (lb_mode == LB_RGB_2560X4) {
903*4882a593Smuzhiyun vsu_mode = SCALE_UP_BIL;
904*4882a593Smuzhiyun } else {
905*4882a593Smuzhiyun vsu_mode = SCALE_UP_BIC;
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun val = scl_vop_cal_scale(yrgb_hor_scl_mode, src_w, dst_w,
909*4882a593Smuzhiyun true, 0, NULL);
910*4882a593Smuzhiyun VOP_SCL_SET(vop, win, scale_yrgb_x, val);
911*4882a593Smuzhiyun val = scl_vop_cal_scale(yrgb_ver_scl_mode, src_h, dst_h,
912*4882a593Smuzhiyun false, vsu_mode, &vskiplines);
913*4882a593Smuzhiyun VOP_SCL_SET(vop, win, scale_yrgb_y, val);
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt4, vskiplines == 4);
916*4882a593Smuzhiyun VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt2, vskiplines == 2);
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun VOP_SCL_SET_EXT(vop, win, yrgb_hor_scl_mode, yrgb_hor_scl_mode);
919*4882a593Smuzhiyun VOP_SCL_SET_EXT(vop, win, yrgb_ver_scl_mode, yrgb_ver_scl_mode);
920*4882a593Smuzhiyun VOP_SCL_SET_EXT(vop, win, yrgb_hsd_mode, SCALE_DOWN_BIL);
921*4882a593Smuzhiyun VOP_SCL_SET_EXT(vop, win, yrgb_vsd_mode, SCALE_DOWN_BIL);
922*4882a593Smuzhiyun VOP_SCL_SET_EXT(vop, win, yrgb_vsu_mode, vsu_mode);
923*4882a593Smuzhiyun if (is_yuv) {
924*4882a593Smuzhiyun val = scl_vop_cal_scale(cbcr_hor_scl_mode, cbcr_src_w,
925*4882a593Smuzhiyun dst_w, true, 0, NULL);
926*4882a593Smuzhiyun VOP_SCL_SET(vop, win, scale_cbcr_x, val);
927*4882a593Smuzhiyun val = scl_vop_cal_scale(cbcr_ver_scl_mode, cbcr_src_h,
928*4882a593Smuzhiyun dst_h, false, vsu_mode, &vskiplines);
929*4882a593Smuzhiyun VOP_SCL_SET(vop, win, scale_cbcr_y, val);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt4, vskiplines == 4);
932*4882a593Smuzhiyun VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt2, vskiplines == 2);
933*4882a593Smuzhiyun VOP_SCL_SET_EXT(vop, win, cbcr_hor_scl_mode, cbcr_hor_scl_mode);
934*4882a593Smuzhiyun VOP_SCL_SET_EXT(vop, win, cbcr_ver_scl_mode, cbcr_ver_scl_mode);
935*4882a593Smuzhiyun VOP_SCL_SET_EXT(vop, win, cbcr_hsd_mode, SCALE_DOWN_BIL);
936*4882a593Smuzhiyun VOP_SCL_SET_EXT(vop, win, cbcr_vsd_mode, SCALE_DOWN_BIL);
937*4882a593Smuzhiyun VOP_SCL_SET_EXT(vop, win, cbcr_vsu_mode, vsu_mode);
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun /*
942*4882a593Smuzhiyun * rk3328 HDR/CSC path
943*4882a593Smuzhiyun *
944*4882a593Smuzhiyun * HDR/SDR --> win0 --> HDR2SDR ----\
945*4882a593Smuzhiyun * \ MUX --\
946*4882a593Smuzhiyun * \ --> SDR2HDR/CSC--/ \
947*4882a593Smuzhiyun * \
948*4882a593Smuzhiyun * SDR --> win1 -->pre_overlay ->SDR2HDR/CSC --> post_ovrlay-->post CSC-->output
949*4882a593Smuzhiyun * SDR --> win2 -/
950*4882a593Smuzhiyun *
951*4882a593Smuzhiyun */
952*4882a593Smuzhiyun
vop_hdr_atomic_check(struct drm_crtc * crtc,struct drm_crtc_state * crtc_state)953*4882a593Smuzhiyun static int vop_hdr_atomic_check(struct drm_crtc *crtc,
954*4882a593Smuzhiyun struct drm_crtc_state *crtc_state)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun struct drm_atomic_state *state = crtc_state->state;
957*4882a593Smuzhiyun struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state);
958*4882a593Smuzhiyun struct drm_plane_state *pstate;
959*4882a593Smuzhiyun struct drm_plane *plane;
960*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
961*4882a593Smuzhiyun int pre_sdr2hdr_state = 0, post_sdr2hdr_state = 0;
962*4882a593Smuzhiyun int pre_sdr2hdr_mode = 0, post_sdr2hdr_mode = 0, sdr2hdr_func = 0;
963*4882a593Smuzhiyun bool pre_overlay = false;
964*4882a593Smuzhiyun int hdr2sdr_en = 0, plane_id = 0;
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun if (!vop->data->hdr_table)
967*4882a593Smuzhiyun return 0;
968*4882a593Smuzhiyun /* hdr cover */
969*4882a593Smuzhiyun drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
970*4882a593Smuzhiyun struct vop_plane_state *vop_plane_state;
971*4882a593Smuzhiyun struct vop_win *win = to_vop_win(plane);
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun pstate = drm_atomic_get_plane_state(state, plane);
974*4882a593Smuzhiyun if (IS_ERR(pstate))
975*4882a593Smuzhiyun return PTR_ERR(pstate);
976*4882a593Smuzhiyun vop_plane_state = to_vop_plane_state(pstate);
977*4882a593Smuzhiyun if (!pstate->fb)
978*4882a593Smuzhiyun continue;
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun if (vop_plane_state->eotf > s->eotf)
981*4882a593Smuzhiyun if (win->feature & WIN_FEATURE_HDR2SDR)
982*4882a593Smuzhiyun hdr2sdr_en = 1;
983*4882a593Smuzhiyun if (vop_plane_state->eotf < s->eotf) {
984*4882a593Smuzhiyun if (win->feature & WIN_FEATURE_PRE_OVERLAY)
985*4882a593Smuzhiyun pre_sdr2hdr_state |= BIT(plane_id);
986*4882a593Smuzhiyun else
987*4882a593Smuzhiyun post_sdr2hdr_state |= BIT(plane_id);
988*4882a593Smuzhiyun }
989*4882a593Smuzhiyun plane_id++;
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun if (pre_sdr2hdr_state || post_sdr2hdr_state || hdr2sdr_en) {
993*4882a593Smuzhiyun pre_overlay = true;
994*4882a593Smuzhiyun pre_sdr2hdr_mode = BT709_TO_BT2020;
995*4882a593Smuzhiyun post_sdr2hdr_mode = BT709_TO_BT2020;
996*4882a593Smuzhiyun sdr2hdr_func = SDR2HDR_FOR_HDR;
997*4882a593Smuzhiyun goto exit_hdr_convert;
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun /* overlay mode */
1001*4882a593Smuzhiyun plane_id = 0;
1002*4882a593Smuzhiyun pre_overlay = false;
1003*4882a593Smuzhiyun pre_sdr2hdr_mode = 0;
1004*4882a593Smuzhiyun post_sdr2hdr_mode = 0;
1005*4882a593Smuzhiyun pre_sdr2hdr_state = 0;
1006*4882a593Smuzhiyun post_sdr2hdr_state = 0;
1007*4882a593Smuzhiyun drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
1008*4882a593Smuzhiyun struct vop_plane_state *vop_plane_state;
1009*4882a593Smuzhiyun struct vop_win *win = to_vop_win(plane);
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun pstate = drm_atomic_get_plane_state(state, plane);
1012*4882a593Smuzhiyun if (IS_ERR(pstate))
1013*4882a593Smuzhiyun return PTR_ERR(pstate);
1014*4882a593Smuzhiyun vop_plane_state = to_vop_plane_state(pstate);
1015*4882a593Smuzhiyun if (!pstate->fb)
1016*4882a593Smuzhiyun continue;
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun if (vop_plane_state->color_space == V4L2_COLORSPACE_BT2020 &&
1019*4882a593Smuzhiyun vop_plane_state->color_space > s->color_space) {
1020*4882a593Smuzhiyun if (win->feature & WIN_FEATURE_PRE_OVERLAY) {
1021*4882a593Smuzhiyun pre_sdr2hdr_mode = BT2020_TO_BT709;
1022*4882a593Smuzhiyun pre_sdr2hdr_state |= BIT(plane_id);
1023*4882a593Smuzhiyun } else {
1024*4882a593Smuzhiyun post_sdr2hdr_mode = BT2020_TO_BT709;
1025*4882a593Smuzhiyun post_sdr2hdr_state |= BIT(plane_id);
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun if (s->color_space == V4L2_COLORSPACE_BT2020 &&
1029*4882a593Smuzhiyun vop_plane_state->color_space < s->color_space) {
1030*4882a593Smuzhiyun if (win->feature & WIN_FEATURE_PRE_OVERLAY) {
1031*4882a593Smuzhiyun pre_sdr2hdr_mode = BT709_TO_BT2020;
1032*4882a593Smuzhiyun pre_sdr2hdr_state |= BIT(plane_id);
1033*4882a593Smuzhiyun } else {
1034*4882a593Smuzhiyun post_sdr2hdr_mode = BT709_TO_BT2020;
1035*4882a593Smuzhiyun post_sdr2hdr_state |= BIT(plane_id);
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun plane_id++;
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun if (pre_sdr2hdr_state || post_sdr2hdr_state) {
1042*4882a593Smuzhiyun pre_overlay = true;
1043*4882a593Smuzhiyun sdr2hdr_func = SDR2HDR_FOR_BT2020;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun exit_hdr_convert:
1047*4882a593Smuzhiyun s->hdr.pre_overlay = pre_overlay;
1048*4882a593Smuzhiyun s->hdr.hdr2sdr_en = hdr2sdr_en;
1049*4882a593Smuzhiyun if (s->hdr.pre_overlay)
1050*4882a593Smuzhiyun s->yuv_overlay = 0;
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun s->hdr.sdr2hdr_state.bt1886eotf_pre_conv_en = !!pre_sdr2hdr_state;
1053*4882a593Smuzhiyun s->hdr.sdr2hdr_state.rgb2rgb_pre_conv_en = !!pre_sdr2hdr_state;
1054*4882a593Smuzhiyun s->hdr.sdr2hdr_state.rgb2rgb_pre_conv_mode = pre_sdr2hdr_mode;
1055*4882a593Smuzhiyun s->hdr.sdr2hdr_state.st2084oetf_pre_conv_en = !!pre_sdr2hdr_state;
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun s->hdr.sdr2hdr_state.bt1886eotf_post_conv_en = !!post_sdr2hdr_state;
1058*4882a593Smuzhiyun s->hdr.sdr2hdr_state.rgb2rgb_post_conv_en = !!post_sdr2hdr_state;
1059*4882a593Smuzhiyun s->hdr.sdr2hdr_state.rgb2rgb_post_conv_mode = post_sdr2hdr_mode;
1060*4882a593Smuzhiyun s->hdr.sdr2hdr_state.st2084oetf_post_conv_en = !!post_sdr2hdr_state;
1061*4882a593Smuzhiyun s->hdr.sdr2hdr_state.sdr2hdr_func = sdr2hdr_func;
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun return 0;
1064*4882a593Smuzhiyun }
1065*4882a593Smuzhiyun
to_vop_csc_mode(int csc_mode)1066*4882a593Smuzhiyun static int to_vop_csc_mode(int csc_mode)
1067*4882a593Smuzhiyun {
1068*4882a593Smuzhiyun switch (csc_mode) {
1069*4882a593Smuzhiyun case V4L2_COLORSPACE_SMPTE170M:
1070*4882a593Smuzhiyun case V4L2_COLORSPACE_470_SYSTEM_M:
1071*4882a593Smuzhiyun case V4L2_COLORSPACE_470_SYSTEM_BG:
1072*4882a593Smuzhiyun return CSC_BT601L;
1073*4882a593Smuzhiyun case V4L2_COLORSPACE_REC709:
1074*4882a593Smuzhiyun case V4L2_COLORSPACE_SMPTE240M:
1075*4882a593Smuzhiyun case V4L2_COLORSPACE_DEFAULT:
1076*4882a593Smuzhiyun return CSC_BT709L;
1077*4882a593Smuzhiyun case V4L2_COLORSPACE_JPEG:
1078*4882a593Smuzhiyun return CSC_BT601F;
1079*4882a593Smuzhiyun case V4L2_COLORSPACE_BT2020:
1080*4882a593Smuzhiyun return CSC_BT2020;
1081*4882a593Smuzhiyun default:
1082*4882a593Smuzhiyun return CSC_BT709L;
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun
vop_disable_all_planes(struct vop * vop)1086*4882a593Smuzhiyun static void vop_disable_all_planes(struct vop *vop)
1087*4882a593Smuzhiyun {
1088*4882a593Smuzhiyun bool active;
1089*4882a593Smuzhiyun int ret;
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun vop_disable_allwin(vop);
1092*4882a593Smuzhiyun vop_cfg_done(vop);
1093*4882a593Smuzhiyun ret = readx_poll_timeout_atomic(vop_is_allwin_disabled,
1094*4882a593Smuzhiyun vop, active, active,
1095*4882a593Smuzhiyun 0, 500 * 1000);
1096*4882a593Smuzhiyun if (ret)
1097*4882a593Smuzhiyun dev_err(vop->dev, "wait win close timeout\n");
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun /*
1101*4882a593Smuzhiyun * rk3399 colorspace path:
1102*4882a593Smuzhiyun * Input Win csc Output
1103*4882a593Smuzhiyun * 1. YUV(2020) --> Y2R->2020To709->R2Y --> YUV_OUTPUT(601/709)
1104*4882a593Smuzhiyun * RGB --> R2Y __/
1105*4882a593Smuzhiyun *
1106*4882a593Smuzhiyun * 2. YUV(2020) --> bypasss --> YUV_OUTPUT(2020)
1107*4882a593Smuzhiyun * RGB --> 709To2020->R2Y __/
1108*4882a593Smuzhiyun *
1109*4882a593Smuzhiyun * 3. YUV(2020) --> Y2R->2020To709 --> RGB_OUTPUT(709)
1110*4882a593Smuzhiyun * RGB --> R2Y __/
1111*4882a593Smuzhiyun *
1112*4882a593Smuzhiyun * 4. YUV(601/709)-> Y2R->709To2020->R2Y --> YUV_OUTPUT(2020)
1113*4882a593Smuzhiyun * RGB --> 709To2020->R2Y __/
1114*4882a593Smuzhiyun *
1115*4882a593Smuzhiyun * 5. YUV(601/709)-> bypass --> YUV_OUTPUT(709)
1116*4882a593Smuzhiyun * RGB --> R2Y __/
1117*4882a593Smuzhiyun *
1118*4882a593Smuzhiyun * 6. YUV(601/709)-> bypass --> YUV_OUTPUT(601)
1119*4882a593Smuzhiyun * RGB --> R2Y(601) __/
1120*4882a593Smuzhiyun *
1121*4882a593Smuzhiyun * 7. YUV --> Y2R(709) --> RGB_OUTPUT(709)
1122*4882a593Smuzhiyun * RGB --> bypass __/
1123*4882a593Smuzhiyun *
1124*4882a593Smuzhiyun * 8. RGB --> 709To2020->R2Y --> YUV_OUTPUT(2020)
1125*4882a593Smuzhiyun *
1126*4882a593Smuzhiyun * 9. RGB --> R2Y(709) --> YUV_OUTPUT(709)
1127*4882a593Smuzhiyun *
1128*4882a593Smuzhiyun * 10. RGB --> R2Y(601) --> YUV_OUTPUT(601)
1129*4882a593Smuzhiyun *
1130*4882a593Smuzhiyun * 11. RGB --> bypass --> RGB_OUTPUT(709)
1131*4882a593Smuzhiyun */
vop_setup_csc_table(const struct vop_csc_table * csc_table,bool is_input_yuv,bool is_output_yuv,int input_csc,int output_csc,const uint32_t ** y2r_table,const uint32_t ** r2r_table,const uint32_t ** r2y_table)1132*4882a593Smuzhiyun static int vop_setup_csc_table(const struct vop_csc_table *csc_table,
1133*4882a593Smuzhiyun bool is_input_yuv, bool is_output_yuv,
1134*4882a593Smuzhiyun int input_csc, int output_csc,
1135*4882a593Smuzhiyun const uint32_t **y2r_table,
1136*4882a593Smuzhiyun const uint32_t **r2r_table,
1137*4882a593Smuzhiyun const uint32_t **r2y_table)
1138*4882a593Smuzhiyun {
1139*4882a593Smuzhiyun *y2r_table = NULL;
1140*4882a593Smuzhiyun *r2r_table = NULL;
1141*4882a593Smuzhiyun *r2y_table = NULL;
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun if (!csc_table)
1144*4882a593Smuzhiyun return 0;
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun if (is_output_yuv) {
1147*4882a593Smuzhiyun if (output_csc == V4L2_COLORSPACE_BT2020) {
1148*4882a593Smuzhiyun if (is_input_yuv) {
1149*4882a593Smuzhiyun if (input_csc == V4L2_COLORSPACE_BT2020)
1150*4882a593Smuzhiyun return 0;
1151*4882a593Smuzhiyun *y2r_table = csc_table->y2r_bt709;
1152*4882a593Smuzhiyun }
1153*4882a593Smuzhiyun if (input_csc != V4L2_COLORSPACE_BT2020)
1154*4882a593Smuzhiyun *r2r_table = csc_table->r2r_bt709_to_bt2020;
1155*4882a593Smuzhiyun *r2y_table = csc_table->r2y_bt2020;
1156*4882a593Smuzhiyun } else {
1157*4882a593Smuzhiyun if (is_input_yuv && input_csc == V4L2_COLORSPACE_BT2020)
1158*4882a593Smuzhiyun *y2r_table = csc_table->y2r_bt2020;
1159*4882a593Smuzhiyun if (input_csc == V4L2_COLORSPACE_BT2020)
1160*4882a593Smuzhiyun *r2r_table = csc_table->r2r_bt2020_to_bt709;
1161*4882a593Smuzhiyun if (!is_input_yuv || *y2r_table) {
1162*4882a593Smuzhiyun if (output_csc == V4L2_COLORSPACE_REC709 ||
1163*4882a593Smuzhiyun output_csc == V4L2_COLORSPACE_SMPTE240M ||
1164*4882a593Smuzhiyun output_csc == V4L2_COLORSPACE_DEFAULT)
1165*4882a593Smuzhiyun *r2y_table = csc_table->r2y_bt709;
1166*4882a593Smuzhiyun else if (output_csc == V4L2_COLORSPACE_SMPTE170M ||
1167*4882a593Smuzhiyun output_csc == V4L2_COLORSPACE_470_SYSTEM_M ||
1168*4882a593Smuzhiyun output_csc == V4L2_COLORSPACE_470_SYSTEM_BG)
1169*4882a593Smuzhiyun *r2y_table = csc_table->r2y_bt601_12_235; /* bt601 limit */
1170*4882a593Smuzhiyun else
1171*4882a593Smuzhiyun *r2y_table = csc_table->r2y_bt601; /* bt601 full */
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun } else {
1175*4882a593Smuzhiyun if (!is_input_yuv)
1176*4882a593Smuzhiyun return 0;
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun /*
1179*4882a593Smuzhiyun * is possible use bt2020 on rgb mode?
1180*4882a593Smuzhiyun */
1181*4882a593Smuzhiyun if (WARN_ON(output_csc == V4L2_COLORSPACE_BT2020))
1182*4882a593Smuzhiyun return -EINVAL;
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun if (input_csc == V4L2_COLORSPACE_BT2020)
1185*4882a593Smuzhiyun *y2r_table = csc_table->y2r_bt2020;
1186*4882a593Smuzhiyun else if (input_csc == V4L2_COLORSPACE_REC709 ||
1187*4882a593Smuzhiyun input_csc == V4L2_COLORSPACE_SMPTE240M ||
1188*4882a593Smuzhiyun input_csc == V4L2_COLORSPACE_DEFAULT)
1189*4882a593Smuzhiyun *y2r_table = csc_table->y2r_bt709;
1190*4882a593Smuzhiyun else if (input_csc == V4L2_COLORSPACE_SMPTE170M ||
1191*4882a593Smuzhiyun input_csc == V4L2_COLORSPACE_470_SYSTEM_M ||
1192*4882a593Smuzhiyun input_csc == V4L2_COLORSPACE_470_SYSTEM_BG)
1193*4882a593Smuzhiyun *y2r_table = csc_table->y2r_bt601_12_235; /* bt601 limit */
1194*4882a593Smuzhiyun else
1195*4882a593Smuzhiyun *y2r_table = csc_table->y2r_bt601; /* bt601 full */
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun if (input_csc == V4L2_COLORSPACE_BT2020)
1198*4882a593Smuzhiyun /*
1199*4882a593Smuzhiyun * We don't have bt601 to bt709 table, force use bt709.
1200*4882a593Smuzhiyun */
1201*4882a593Smuzhiyun *r2r_table = csc_table->r2r_bt2020_to_bt709;
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun return 0;
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun
vop_setup_csc_mode(bool is_input_yuv,bool is_output_yuv,int input_csc,int output_csc,bool * y2r_en,bool * r2y_en,int * csc_mode)1207*4882a593Smuzhiyun static void vop_setup_csc_mode(bool is_input_yuv, bool is_output_yuv,
1208*4882a593Smuzhiyun int input_csc, int output_csc,
1209*4882a593Smuzhiyun bool *y2r_en, bool *r2y_en, int *csc_mode)
1210*4882a593Smuzhiyun {
1211*4882a593Smuzhiyun if (is_input_yuv && !is_output_yuv) {
1212*4882a593Smuzhiyun *y2r_en = true;
1213*4882a593Smuzhiyun *csc_mode = to_vop_csc_mode(input_csc);
1214*4882a593Smuzhiyun } else if (!is_input_yuv && is_output_yuv) {
1215*4882a593Smuzhiyun *r2y_en = true;
1216*4882a593Smuzhiyun *csc_mode = to_vop_csc_mode(output_csc);
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun }
1219*4882a593Smuzhiyun
vop_csc_atomic_check(struct drm_crtc * crtc,struct drm_crtc_state * crtc_state)1220*4882a593Smuzhiyun static int vop_csc_atomic_check(struct drm_crtc *crtc,
1221*4882a593Smuzhiyun struct drm_crtc_state *crtc_state)
1222*4882a593Smuzhiyun {
1223*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
1224*4882a593Smuzhiyun struct drm_atomic_state *state = crtc_state->state;
1225*4882a593Smuzhiyun struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state);
1226*4882a593Smuzhiyun const struct vop_csc_table *csc_table = vop->data->csc_table;
1227*4882a593Smuzhiyun struct drm_plane_state *pstate;
1228*4882a593Smuzhiyun struct drm_plane *plane;
1229*4882a593Smuzhiyun bool is_input_yuv, is_output_yuv;
1230*4882a593Smuzhiyun int ret;
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun is_output_yuv = is_yuv_output(s->bus_format);
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
1235*4882a593Smuzhiyun struct vop_plane_state *vop_plane_state;
1236*4882a593Smuzhiyun struct vop_win *win = to_vop_win(plane);
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun pstate = drm_atomic_get_plane_state(state, plane);
1239*4882a593Smuzhiyun if (IS_ERR(pstate))
1240*4882a593Smuzhiyun return PTR_ERR(pstate);
1241*4882a593Smuzhiyun vop_plane_state = to_vop_plane_state(pstate);
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun if (!pstate->fb)
1244*4882a593Smuzhiyun continue;
1245*4882a593Smuzhiyun is_input_yuv = is_yuv_support(pstate->fb->format->format);
1246*4882a593Smuzhiyun vop_plane_state->y2r_en = false;
1247*4882a593Smuzhiyun vop_plane_state->r2r_en = false;
1248*4882a593Smuzhiyun vop_plane_state->r2y_en = false;
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun ret = vop_setup_csc_table(csc_table, is_input_yuv,
1251*4882a593Smuzhiyun is_output_yuv,
1252*4882a593Smuzhiyun vop_plane_state->color_space,
1253*4882a593Smuzhiyun s->color_space,
1254*4882a593Smuzhiyun &vop_plane_state->y2r_table,
1255*4882a593Smuzhiyun &vop_plane_state->r2r_table,
1256*4882a593Smuzhiyun &vop_plane_state->r2y_table);
1257*4882a593Smuzhiyun if (ret)
1258*4882a593Smuzhiyun return ret;
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun vop_setup_csc_mode(is_input_yuv, s->yuv_overlay,
1261*4882a593Smuzhiyun vop_plane_state->color_space, s->color_space,
1262*4882a593Smuzhiyun &vop_plane_state->y2r_en,
1263*4882a593Smuzhiyun &vop_plane_state->r2y_en,
1264*4882a593Smuzhiyun &vop_plane_state->csc_mode);
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun if (csc_table) {
1267*4882a593Smuzhiyun vop_plane_state->y2r_en = !!vop_plane_state->y2r_table;
1268*4882a593Smuzhiyun vop_plane_state->r2r_en = !!vop_plane_state->r2r_table;
1269*4882a593Smuzhiyun vop_plane_state->r2y_en = !!vop_plane_state->r2y_table;
1270*4882a593Smuzhiyun continue;
1271*4882a593Smuzhiyun }
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun /*
1274*4882a593Smuzhiyun * This is update for IC design not reasonable, when enable
1275*4882a593Smuzhiyun * hdr2sdr on rk3328, vop can't support per-pixel alpha * global
1276*4882a593Smuzhiyun * alpha,so we must back to gpu, but gpu can't support hdr2sdr,
1277*4882a593Smuzhiyun * gpu output hdr UI, vop will do:
1278*4882a593Smuzhiyun * UI(rgbx) -> yuv -> rgb ->hdr2sdr -> overlay -> output.
1279*4882a593Smuzhiyun */
1280*4882a593Smuzhiyun if (s->hdr.hdr2sdr_en &&
1281*4882a593Smuzhiyun vop_plane_state->eotf == HDMI_EOTF_SMPTE_ST2084 &&
1282*4882a593Smuzhiyun !is_yuv_support(pstate->fb->format->format))
1283*4882a593Smuzhiyun vop_plane_state->r2y_en = true;
1284*4882a593Smuzhiyun if (win->feature & WIN_FEATURE_PRE_OVERLAY)
1285*4882a593Smuzhiyun vop_plane_state->r2r_en =
1286*4882a593Smuzhiyun s->hdr.sdr2hdr_state.rgb2rgb_pre_conv_en;
1287*4882a593Smuzhiyun else if (win->feature & WIN_FEATURE_HDR2SDR)
1288*4882a593Smuzhiyun vop_plane_state->r2r_en =
1289*4882a593Smuzhiyun s->hdr.sdr2hdr_state.rgb2rgb_post_conv_en;
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun return 0;
1293*4882a593Smuzhiyun }
1294*4882a593Smuzhiyun
vop_enable_debug_irq(struct drm_crtc * crtc)1295*4882a593Smuzhiyun static void vop_enable_debug_irq(struct drm_crtc *crtc)
1296*4882a593Smuzhiyun {
1297*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
1298*4882a593Smuzhiyun uint32_t irqs;
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun irqs = BUS_ERROR_INTR | WIN0_EMPTY_INTR | WIN1_EMPTY_INTR |
1301*4882a593Smuzhiyun WIN2_EMPTY_INTR | WIN3_EMPTY_INTR | HWC_EMPTY_INTR |
1302*4882a593Smuzhiyun POST_BUF_EMPTY_INTR;
1303*4882a593Smuzhiyun VOP_INTR_SET_TYPE(vop, clear, irqs, 1);
1304*4882a593Smuzhiyun VOP_INTR_SET_TYPE(vop, enable, irqs, 1);
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun
vop_dsp_hold_valid_irq_enable(struct vop * vop)1307*4882a593Smuzhiyun static void vop_dsp_hold_valid_irq_enable(struct vop *vop)
1308*4882a593Smuzhiyun {
1309*4882a593Smuzhiyun unsigned long flags;
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun if (WARN_ON(!vop->is_enabled))
1312*4882a593Smuzhiyun return;
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun spin_lock_irqsave(&vop->irq_lock, flags);
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun VOP_INTR_SET_TYPE(vop, clear, DSP_HOLD_VALID_INTR, 1);
1317*4882a593Smuzhiyun VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 1);
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun spin_unlock_irqrestore(&vop->irq_lock, flags);
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun
vop_dsp_hold_valid_irq_disable(struct vop * vop)1322*4882a593Smuzhiyun static void vop_dsp_hold_valid_irq_disable(struct vop *vop)
1323*4882a593Smuzhiyun {
1324*4882a593Smuzhiyun unsigned long flags;
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun if (WARN_ON(!vop->is_enabled))
1327*4882a593Smuzhiyun return;
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun spin_lock_irqsave(&vop->irq_lock, flags);
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 0);
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun spin_unlock_irqrestore(&vop->irq_lock, flags);
1334*4882a593Smuzhiyun }
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun /*
1337*4882a593Smuzhiyun * (1) each frame starts at the start of the Vsync pulse which is signaled by
1338*4882a593Smuzhiyun * the "FRAME_SYNC" interrupt.
1339*4882a593Smuzhiyun * (2) the active data region of each frame ends at dsp_vact_end
1340*4882a593Smuzhiyun * (3) we should program this same number (dsp_vact_end) into dsp_line_frag_num,
1341*4882a593Smuzhiyun * to get "LINE_FLAG" interrupt at the end of the active on screen data.
1342*4882a593Smuzhiyun *
1343*4882a593Smuzhiyun * VOP_INTR_CTRL0.dsp_line_frag_num = VOP_DSP_VACT_ST_END.dsp_vact_end
1344*4882a593Smuzhiyun * Interrupts
1345*4882a593Smuzhiyun * LINE_FLAG -------------------------------+
1346*4882a593Smuzhiyun * FRAME_SYNC ----+ |
1347*4882a593Smuzhiyun * | |
1348*4882a593Smuzhiyun * v v
1349*4882a593Smuzhiyun * | Vsync | Vbp | Vactive | Vfp |
1350*4882a593Smuzhiyun * ^ ^ ^ ^
1351*4882a593Smuzhiyun * | | | |
1352*4882a593Smuzhiyun * | | | |
1353*4882a593Smuzhiyun * dsp_vs_end ------------+ | | | VOP_DSP_VTOTAL_VS_END
1354*4882a593Smuzhiyun * dsp_vact_start --------------+ | | VOP_DSP_VACT_ST_END
1355*4882a593Smuzhiyun * dsp_vact_end ----------------------------+ | VOP_DSP_VACT_ST_END
1356*4882a593Smuzhiyun * dsp_total -------------------------------------+ VOP_DSP_VTOTAL_VS_END
1357*4882a593Smuzhiyun */
vop_line_flag_irq_is_enabled(struct vop * vop)1358*4882a593Smuzhiyun static bool vop_line_flag_irq_is_enabled(struct vop *vop)
1359*4882a593Smuzhiyun {
1360*4882a593Smuzhiyun uint32_t line_flag_irq;
1361*4882a593Smuzhiyun unsigned long flags;
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun spin_lock_irqsave(&vop->irq_lock, flags);
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun line_flag_irq = VOP_INTR_GET_TYPE(vop, enable, LINE_FLAG_INTR);
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun spin_unlock_irqrestore(&vop->irq_lock, flags);
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun return !!line_flag_irq;
1370*4882a593Smuzhiyun }
1371*4882a593Smuzhiyun
vop_line_flag_irq_enable(struct vop * vop)1372*4882a593Smuzhiyun static void vop_line_flag_irq_enable(struct vop *vop)
1373*4882a593Smuzhiyun {
1374*4882a593Smuzhiyun unsigned long flags;
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun if (WARN_ON(!vop->is_enabled))
1377*4882a593Smuzhiyun return;
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun spin_lock_irqsave(&vop->irq_lock, flags);
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun VOP_INTR_SET_TYPE(vop, clear, LINE_FLAG_INTR, 1);
1382*4882a593Smuzhiyun VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 1);
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun spin_unlock_irqrestore(&vop->irq_lock, flags);
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun
vop_line_flag_irq_disable(struct vop * vop)1387*4882a593Smuzhiyun static void vop_line_flag_irq_disable(struct vop *vop)
1388*4882a593Smuzhiyun {
1389*4882a593Smuzhiyun unsigned long flags;
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun if (WARN_ON(!vop->is_enabled))
1392*4882a593Smuzhiyun return;
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun spin_lock_irqsave(&vop->irq_lock, flags);
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun VOP_INTR_SET_TYPE(vop, enable, LINE_FLAG_INTR, 0);
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun spin_unlock_irqrestore(&vop->irq_lock, flags);
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun
vop_core_clks_enable(struct vop * vop)1401*4882a593Smuzhiyun static int vop_core_clks_enable(struct vop *vop)
1402*4882a593Smuzhiyun {
1403*4882a593Smuzhiyun int ret;
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun ret = clk_enable(vop->hclk);
1406*4882a593Smuzhiyun if (ret < 0)
1407*4882a593Smuzhiyun return ret;
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun ret = clk_enable(vop->aclk);
1410*4882a593Smuzhiyun if (ret < 0)
1411*4882a593Smuzhiyun goto err_disable_hclk;
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun return 0;
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun err_disable_hclk:
1416*4882a593Smuzhiyun clk_disable(vop->hclk);
1417*4882a593Smuzhiyun return ret;
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun
vop_core_clks_disable(struct vop * vop)1420*4882a593Smuzhiyun static void vop_core_clks_disable(struct vop *vop)
1421*4882a593Smuzhiyun {
1422*4882a593Smuzhiyun clk_disable(vop->aclk);
1423*4882a593Smuzhiyun clk_disable(vop->hclk);
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun
vop_crtc_load_lut(struct drm_crtc * crtc)1426*4882a593Smuzhiyun static void vop_crtc_load_lut(struct drm_crtc *crtc)
1427*4882a593Smuzhiyun {
1428*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
1429*4882a593Smuzhiyun int i, dle, lut_idx = 0;
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun if (!vop->is_enabled || !vop->lut || !vop->lut_regs)
1432*4882a593Smuzhiyun return;
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun if (WARN_ON(!drm_modeset_is_locked(&crtc->mutex)))
1435*4882a593Smuzhiyun return;
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun if (!VOP_CTRL_SUPPORT(vop, update_gamma_lut)) {
1438*4882a593Smuzhiyun spin_lock(&vop->reg_lock);
1439*4882a593Smuzhiyun VOP_CTRL_SET(vop, dsp_lut_en, 0);
1440*4882a593Smuzhiyun vop_cfg_done(vop);
1441*4882a593Smuzhiyun spin_unlock(&vop->reg_lock);
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun #define CTRL_GET(name) VOP_CTRL_GET(vop, name)
1444*4882a593Smuzhiyun readx_poll_timeout(CTRL_GET, dsp_lut_en,
1445*4882a593Smuzhiyun dle, !dle, 5, 33333);
1446*4882a593Smuzhiyun } else {
1447*4882a593Smuzhiyun lut_idx = CTRL_GET(lut_buffer_index);
1448*4882a593Smuzhiyun }
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun for (i = 0; i < vop->lut_len; i++)
1451*4882a593Smuzhiyun vop_write_lut(vop, i << 2, vop->lut[i]);
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun spin_lock(&vop->reg_lock);
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun VOP_CTRL_SET(vop, dsp_lut_en, 1);
1456*4882a593Smuzhiyun VOP_CTRL_SET(vop, update_gamma_lut, 1);
1457*4882a593Smuzhiyun vop_cfg_done(vop);
1458*4882a593Smuzhiyun vop->lut_active = true;
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun spin_unlock(&vop->reg_lock);
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun if (VOP_CTRL_SUPPORT(vop, update_gamma_lut)) {
1463*4882a593Smuzhiyun readx_poll_timeout(CTRL_GET, lut_buffer_index,
1464*4882a593Smuzhiyun dle, dle != lut_idx, 5, 33333);
1465*4882a593Smuzhiyun /* FIXME:
1466*4882a593Smuzhiyun * update_gamma value auto clean to 0 by HW, should not
1467*4882a593Smuzhiyun * bakeup it.
1468*4882a593Smuzhiyun */
1469*4882a593Smuzhiyun VOP_CTRL_SET(vop, update_gamma_lut, 0);
1470*4882a593Smuzhiyun }
1471*4882a593Smuzhiyun #undef CTRL_GET
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun
rockchip_vop_crtc_fb_gamma_set(struct drm_crtc * crtc,u16 red,u16 green,u16 blue,int regno)1474*4882a593Smuzhiyun static void rockchip_vop_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red,
1475*4882a593Smuzhiyun u16 green, u16 blue, int regno)
1476*4882a593Smuzhiyun {
1477*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
1478*4882a593Smuzhiyun u32 lut_len = vop->lut_len;
1479*4882a593Smuzhiyun u32 r, g, b;
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun if (regno >= lut_len || !vop->lut)
1482*4882a593Smuzhiyun return;
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun r = red * (lut_len - 1) / 0xffff;
1485*4882a593Smuzhiyun g = green * (lut_len - 1) / 0xffff;
1486*4882a593Smuzhiyun b = blue * (lut_len - 1) / 0xffff;
1487*4882a593Smuzhiyun vop->lut[regno] = r * lut_len * lut_len + g * lut_len + b;
1488*4882a593Smuzhiyun }
1489*4882a593Smuzhiyun
rockchip_vop_crtc_fb_gamma_get(struct drm_crtc * crtc,u16 * red,u16 * green,u16 * blue,int regno)1490*4882a593Smuzhiyun static void rockchip_vop_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red,
1491*4882a593Smuzhiyun u16 *green, u16 *blue, int regno)
1492*4882a593Smuzhiyun {
1493*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
1494*4882a593Smuzhiyun u32 lut_len = vop->lut_len;
1495*4882a593Smuzhiyun u32 r, g, b;
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun if (regno >= lut_len || !vop->lut)
1498*4882a593Smuzhiyun return;
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun r = (vop->lut[regno] / lut_len / lut_len) & (lut_len - 1);
1501*4882a593Smuzhiyun g = (vop->lut[regno] / lut_len) & (lut_len - 1);
1502*4882a593Smuzhiyun b = vop->lut[regno] & (lut_len - 1);
1503*4882a593Smuzhiyun *red = r * 0xffff / (lut_len - 1);
1504*4882a593Smuzhiyun *green = g * 0xffff / (lut_len - 1);
1505*4882a593Smuzhiyun *blue = b * 0xffff / (lut_len - 1);
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun
vop_crtc_legacy_gamma_set(struct drm_crtc * crtc,u16 * red,u16 * green,u16 * blue,uint32_t size,struct drm_modeset_acquire_ctx * ctx)1508*4882a593Smuzhiyun static int vop_crtc_legacy_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
1509*4882a593Smuzhiyun u16 *blue, uint32_t size,
1510*4882a593Smuzhiyun struct drm_modeset_acquire_ctx *ctx)
1511*4882a593Smuzhiyun {
1512*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
1513*4882a593Smuzhiyun int len = min(size, vop->lut_len);
1514*4882a593Smuzhiyun int i;
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun if (!vop->lut)
1517*4882a593Smuzhiyun return -EINVAL;
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun for (i = 0; i < len; i++)
1520*4882a593Smuzhiyun rockchip_vop_crtc_fb_gamma_set(crtc, red[i], green[i], blue[i], i);
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun vop_crtc_load_lut(crtc);
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun return 0;
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun
vop_crtc_atomic_gamma_set(struct drm_crtc * crtc,struct drm_crtc_state * old_state)1527*4882a593Smuzhiyun static int vop_crtc_atomic_gamma_set(struct drm_crtc *crtc,
1528*4882a593Smuzhiyun struct drm_crtc_state *old_state)
1529*4882a593Smuzhiyun {
1530*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
1531*4882a593Smuzhiyun struct drm_color_lut *lut = vop->gamma_lut;
1532*4882a593Smuzhiyun unsigned int i;
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun for (i = 0; i < vop->lut_len; i++)
1535*4882a593Smuzhiyun rockchip_vop_crtc_fb_gamma_set(crtc, lut[i].red, lut[i].green,
1536*4882a593Smuzhiyun lut[i].blue, i);
1537*4882a593Smuzhiyun vop_crtc_load_lut(crtc);
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun return 0;
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun
vop_power_enable(struct drm_crtc * crtc)1542*4882a593Smuzhiyun static void vop_power_enable(struct drm_crtc *crtc)
1543*4882a593Smuzhiyun {
1544*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
1545*4882a593Smuzhiyun int ret;
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun ret = clk_prepare_enable(vop->hclk);
1548*4882a593Smuzhiyun if (ret < 0) {
1549*4882a593Smuzhiyun dev_err(vop->dev, "failed to enable hclk - %d\n", ret);
1550*4882a593Smuzhiyun return;
1551*4882a593Smuzhiyun }
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun ret = clk_prepare_enable(vop->dclk);
1554*4882a593Smuzhiyun if (ret < 0) {
1555*4882a593Smuzhiyun dev_err(vop->dev, "failed to enable dclk - %d\n", ret);
1556*4882a593Smuzhiyun goto err_disable_hclk;
1557*4882a593Smuzhiyun }
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun ret = clk_prepare_enable(vop->aclk);
1560*4882a593Smuzhiyun if (ret < 0) {
1561*4882a593Smuzhiyun dev_err(vop->dev, "failed to enable aclk - %d\n", ret);
1562*4882a593Smuzhiyun goto err_disable_dclk;
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun ret = pm_runtime_get_sync(vop->dev);
1566*4882a593Smuzhiyun if (ret < 0) {
1567*4882a593Smuzhiyun dev_err(vop->dev, "failed to get pm runtime: %d\n", ret);
1568*4882a593Smuzhiyun return;
1569*4882a593Smuzhiyun }
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun memcpy(vop->regsbak, vop->regs, vop->len);
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun if (VOP_CTRL_SUPPORT(vop, version)) {
1574*4882a593Smuzhiyun uint32_t version = VOP_CTRL_GET(vop, version);
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun /*
1577*4882a593Smuzhiyun * Fixup rk3288w version.
1578*4882a593Smuzhiyun */
1579*4882a593Smuzhiyun if (version && version == 0x0a05)
1580*4882a593Smuzhiyun vop->version = VOP_VERSION(3, 1);
1581*4882a593Smuzhiyun }
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun vop->is_enabled = true;
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun return;
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun err_disable_dclk:
1588*4882a593Smuzhiyun clk_disable_unprepare(vop->dclk);
1589*4882a593Smuzhiyun err_disable_hclk:
1590*4882a593Smuzhiyun clk_disable_unprepare(vop->hclk);
1591*4882a593Smuzhiyun }
1592*4882a593Smuzhiyun
vop_initial(struct drm_crtc * crtc)1593*4882a593Smuzhiyun static void vop_initial(struct drm_crtc *crtc)
1594*4882a593Smuzhiyun {
1595*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
1596*4882a593Smuzhiyun int i;
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun vop_power_enable(crtc);
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun VOP_CTRL_SET(vop, global_regdone_en, 1);
1601*4882a593Smuzhiyun VOP_CTRL_SET(vop, dsp_blank, 0);
1602*4882a593Smuzhiyun VOP_CTRL_SET(vop, axi_outstanding_max_num, 30);
1603*4882a593Smuzhiyun VOP_CTRL_SET(vop, axi_max_outstanding_en, 1);
1604*4882a593Smuzhiyun VOP_CTRL_SET(vop, dither_up_en, 1);
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun /*
1607*4882a593Smuzhiyun * We need to make sure that all windows are disabled before resume
1608*4882a593Smuzhiyun * the crtc. Otherwise we might try to scan from a destroyed
1609*4882a593Smuzhiyun * buffer later.
1610*4882a593Smuzhiyun */
1611*4882a593Smuzhiyun for (i = 0; i < vop->num_wins; i++) {
1612*4882a593Smuzhiyun struct vop_win *win = &vop->win[i];
1613*4882a593Smuzhiyun int channel = i * 2 + 1;
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun VOP_WIN_SET(vop, win, channel, (channel + 1) << 4 | channel);
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun VOP_CTRL_SET(vop, afbdc_en, 0);
1618*4882a593Smuzhiyun vop_enable_debug_irq(crtc);
1619*4882a593Smuzhiyun }
1620*4882a593Smuzhiyun
vop_crtc_atomic_disable_for_psr(struct drm_crtc * crtc,struct drm_crtc_state * old_state)1621*4882a593Smuzhiyun static void vop_crtc_atomic_disable_for_psr(struct drm_crtc *crtc,
1622*4882a593Smuzhiyun struct drm_crtc_state *old_state)
1623*4882a593Smuzhiyun {
1624*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun vop_disable_all_planes(vop);
1627*4882a593Smuzhiyun drm_crtc_vblank_off(crtc);
1628*4882a593Smuzhiyun vop->aclk_rate = clk_get_rate(vop->aclk);
1629*4882a593Smuzhiyun clk_set_rate(vop->aclk, vop->aclk_rate / 3);
1630*4882a593Smuzhiyun vop->aclk_rate_reset = true;
1631*4882a593Smuzhiyun }
1632*4882a593Smuzhiyun
vop_crtc_atomic_disable(struct drm_crtc * crtc,struct drm_crtc_state * old_state)1633*4882a593Smuzhiyun static void vop_crtc_atomic_disable(struct drm_crtc *crtc,
1634*4882a593Smuzhiyun struct drm_crtc_state *old_state)
1635*4882a593Smuzhiyun {
1636*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
1637*4882a593Smuzhiyun int sys_status = drm_crtc_index(crtc) ?
1638*4882a593Smuzhiyun SYS_STATUS_LCDC1 : SYS_STATUS_LCDC0;
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun WARN_ON(vop->event);
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun if (crtc->state->self_refresh_active) {
1643*4882a593Smuzhiyun vop_crtc_atomic_disable_for_psr(crtc, old_state);
1644*4882a593Smuzhiyun goto out;
1645*4882a593Smuzhiyun }
1646*4882a593Smuzhiyun
1647*4882a593Smuzhiyun vop_lock(vop);
1648*4882a593Smuzhiyun VOP_CTRL_SET(vop, reg_done_frm, 1);
1649*4882a593Smuzhiyun VOP_CTRL_SET(vop, dsp_interlace, 0);
1650*4882a593Smuzhiyun drm_crtc_vblank_off(crtc);
1651*4882a593Smuzhiyun VOP_CTRL_SET(vop, out_mode, ROCKCHIP_OUT_MODE_P888);
1652*4882a593Smuzhiyun VOP_CTRL_SET(vop, afbdc_en, 0);
1653*4882a593Smuzhiyun vop_disable_all_planes(vop);
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun /*
1656*4882a593Smuzhiyun * Vop standby will take effect at end of current frame,
1657*4882a593Smuzhiyun * if dsp hold valid irq happen, it means standby complete.
1658*4882a593Smuzhiyun *
1659*4882a593Smuzhiyun * we must wait standby complete when we want to disable aclk,
1660*4882a593Smuzhiyun * if not, memory bus maybe dead.
1661*4882a593Smuzhiyun */
1662*4882a593Smuzhiyun reinit_completion(&vop->dsp_hold_completion);
1663*4882a593Smuzhiyun vop_dsp_hold_valid_irq_enable(vop);
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun spin_lock(&vop->reg_lock);
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun VOP_CTRL_SET(vop, standby, 1);
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun spin_unlock(&vop->reg_lock);
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun WARN_ON(!wait_for_completion_timeout(&vop->dsp_hold_completion,
1672*4882a593Smuzhiyun msecs_to_jiffies(50)));
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun vop_dsp_hold_valid_irq_disable(vop);
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun vop->is_enabled = false;
1677*4882a593Smuzhiyun if (vop->is_iommu_enabled) {
1678*4882a593Smuzhiyun /*
1679*4882a593Smuzhiyun * vop standby complete, so iommu detach is safe.
1680*4882a593Smuzhiyun */
1681*4882a593Smuzhiyun VOP_CTRL_SET(vop, dma_stop, 1);
1682*4882a593Smuzhiyun rockchip_drm_dma_detach_device(vop->drm_dev, vop->dev);
1683*4882a593Smuzhiyun vop->is_iommu_enabled = false;
1684*4882a593Smuzhiyun }
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun pm_runtime_put_sync(vop->dev);
1687*4882a593Smuzhiyun clk_disable_unprepare(vop->dclk);
1688*4882a593Smuzhiyun clk_disable_unprepare(vop->aclk);
1689*4882a593Smuzhiyun clk_disable_unprepare(vop->hclk);
1690*4882a593Smuzhiyun vop_unlock(vop);
1691*4882a593Smuzhiyun
1692*4882a593Smuzhiyun rockchip_clear_system_status(sys_status);
1693*4882a593Smuzhiyun
1694*4882a593Smuzhiyun out:
1695*4882a593Smuzhiyun if (crtc->state->event && !crtc->state->active) {
1696*4882a593Smuzhiyun spin_lock_irq(&crtc->dev->event_lock);
1697*4882a593Smuzhiyun drm_crtc_send_vblank_event(crtc, crtc->state->event);
1698*4882a593Smuzhiyun spin_unlock_irq(&crtc->dev->event_lock);
1699*4882a593Smuzhiyun
1700*4882a593Smuzhiyun crtc->state->event = NULL;
1701*4882a593Smuzhiyun }
1702*4882a593Smuzhiyun }
1703*4882a593Smuzhiyun
vop_plane_prepare_fb(struct drm_plane * plane,struct drm_plane_state * new_state)1704*4882a593Smuzhiyun static int vop_plane_prepare_fb(struct drm_plane *plane,
1705*4882a593Smuzhiyun struct drm_plane_state *new_state)
1706*4882a593Smuzhiyun {
1707*4882a593Smuzhiyun if (plane->state->fb)
1708*4882a593Smuzhiyun drm_framebuffer_get(plane->state->fb);
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun return 0;
1711*4882a593Smuzhiyun }
1712*4882a593Smuzhiyun
vop_plane_cleanup_fb(struct drm_plane * plane,struct drm_plane_state * old_state)1713*4882a593Smuzhiyun static void vop_plane_cleanup_fb(struct drm_plane *plane,
1714*4882a593Smuzhiyun struct drm_plane_state *old_state)
1715*4882a593Smuzhiyun {
1716*4882a593Smuzhiyun if (old_state->fb)
1717*4882a593Smuzhiyun drm_framebuffer_put(old_state->fb);
1718*4882a593Smuzhiyun }
1719*4882a593Smuzhiyun
rockchip_vop_mod_supported(struct drm_plane * plane,u32 format,u64 modifier)1720*4882a593Smuzhiyun static bool rockchip_vop_mod_supported(struct drm_plane *plane,
1721*4882a593Smuzhiyun u32 format, u64 modifier)
1722*4882a593Smuzhiyun {
1723*4882a593Smuzhiyun if (modifier == DRM_FORMAT_MOD_LINEAR)
1724*4882a593Smuzhiyun return true;
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun if (!rockchip_afbc(plane, modifier)) {
1727*4882a593Smuzhiyun DRM_DEBUG_KMS("Unsupported format modifier 0x%llx\n", modifier);
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun return false;
1730*4882a593Smuzhiyun }
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun return vop_convert_afbc_format(format) >= 0;
1733*4882a593Smuzhiyun }
1734*4882a593Smuzhiyun
vop_plane_atomic_check(struct drm_plane * plane,struct drm_plane_state * state)1735*4882a593Smuzhiyun static int vop_plane_atomic_check(struct drm_plane *plane,
1736*4882a593Smuzhiyun struct drm_plane_state *state)
1737*4882a593Smuzhiyun {
1738*4882a593Smuzhiyun struct drm_crtc *crtc = state->crtc;
1739*4882a593Smuzhiyun struct drm_crtc_state *crtc_state;
1740*4882a593Smuzhiyun struct drm_framebuffer *fb = state->fb;
1741*4882a593Smuzhiyun struct vop_win *win = to_vop_win(plane);
1742*4882a593Smuzhiyun struct vop_plane_state *vop_plane_state = to_vop_plane_state(state);
1743*4882a593Smuzhiyun const struct vop_data *vop_data;
1744*4882a593Smuzhiyun struct vop *vop;
1745*4882a593Smuzhiyun int ret;
1746*4882a593Smuzhiyun struct drm_rect *dest = &vop_plane_state->dest;
1747*4882a593Smuzhiyun struct drm_rect *src = &vop_plane_state->src;
1748*4882a593Smuzhiyun struct drm_gem_object *obj, *uv_obj;
1749*4882a593Smuzhiyun struct rockchip_gem_object *rk_obj, *rk_uv_obj;
1750*4882a593Smuzhiyun int min_scale = win->phy->scl ? FRAC_16_16(1, 8) :
1751*4882a593Smuzhiyun DRM_PLANE_HELPER_NO_SCALING;
1752*4882a593Smuzhiyun int max_scale = win->phy->scl ? FRAC_16_16(8, 1) :
1753*4882a593Smuzhiyun DRM_PLANE_HELPER_NO_SCALING;
1754*4882a593Smuzhiyun unsigned long offset;
1755*4882a593Smuzhiyun dma_addr_t dma_addr;
1756*4882a593Smuzhiyun
1757*4882a593Smuzhiyun crtc = crtc ? crtc : plane->state->crtc;
1758*4882a593Smuzhiyun if (!crtc || !fb) {
1759*4882a593Smuzhiyun plane->state->visible = false;
1760*4882a593Smuzhiyun return 0;
1761*4882a593Smuzhiyun }
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun crtc_state = drm_atomic_get_existing_crtc_state(state->state, crtc);
1764*4882a593Smuzhiyun if (WARN_ON(!crtc_state))
1765*4882a593Smuzhiyun return -EINVAL;
1766*4882a593Smuzhiyun
1767*4882a593Smuzhiyun vop_plane_state->zpos = state->zpos;
1768*4882a593Smuzhiyun vop_plane_state->blend_mode = state->pixel_blend_mode;
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun ret = drm_atomic_helper_check_plane_state(state, crtc_state,
1771*4882a593Smuzhiyun min_scale, max_scale,
1772*4882a593Smuzhiyun true, true);
1773*4882a593Smuzhiyun if (ret)
1774*4882a593Smuzhiyun return ret;
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun if (!state->visible) {
1777*4882a593Smuzhiyun DRM_ERROR("%s is invisible(src: pos[%d, %d] rect[%d x %d] dst: pos[%d, %d] rect[%d x %d]\n",
1778*4882a593Smuzhiyun plane->name, state->src_x >> 16, state->src_y >> 16, state->src_w >> 16,
1779*4882a593Smuzhiyun state->src_h >> 16, state->crtc_x, state->crtc_y, state->crtc_w,
1780*4882a593Smuzhiyun state->crtc_h);
1781*4882a593Smuzhiyun return 0;
1782*4882a593Smuzhiyun }
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun src->x1 = state->src.x1;
1785*4882a593Smuzhiyun src->y1 = state->src.y1;
1786*4882a593Smuzhiyun src->x2 = state->src.x2;
1787*4882a593Smuzhiyun src->y2 = state->src.y2;
1788*4882a593Smuzhiyun dest->x1 = state->dst.x1;
1789*4882a593Smuzhiyun dest->y1 = state->dst.y1;
1790*4882a593Smuzhiyun dest->x2 = state->dst.x2;
1791*4882a593Smuzhiyun dest->y2 = state->dst.y2;
1792*4882a593Smuzhiyun
1793*4882a593Smuzhiyun vop_plane_state->format = vop_convert_format(fb->format->format);
1794*4882a593Smuzhiyun if (vop_plane_state->format < 0)
1795*4882a593Smuzhiyun return vop_plane_state->format;
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun vop = to_vop(crtc);
1798*4882a593Smuzhiyun vop_data = vop->data;
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun if (VOP_MAJOR(vop->version) == 2 && is_alpha_support(fb->format->format) &&
1801*4882a593Smuzhiyun vop_plane_state->global_alpha != 0xff) {
1802*4882a593Smuzhiyun DRM_ERROR("Pixel alpha and global alpha can't be enabled at the same time\n");
1803*4882a593Smuzhiyun return -EINVAL;
1804*4882a593Smuzhiyun }
1805*4882a593Smuzhiyun
1806*4882a593Smuzhiyun if (drm_rect_width(src) >> 16 < 4 || drm_rect_height(src) >> 16 < 4 ||
1807*4882a593Smuzhiyun drm_rect_width(dest) < 4 || drm_rect_width(dest) < 4) {
1808*4882a593Smuzhiyun DRM_ERROR("Invalid size: %dx%d->%dx%d, min size is 4x4\n",
1809*4882a593Smuzhiyun drm_rect_width(src) >> 16, drm_rect_height(src) >> 16,
1810*4882a593Smuzhiyun drm_rect_width(dest), drm_rect_height(dest));
1811*4882a593Smuzhiyun state->visible = false;
1812*4882a593Smuzhiyun return 0;
1813*4882a593Smuzhiyun }
1814*4882a593Smuzhiyun
1815*4882a593Smuzhiyun if (drm_rect_width(src) >> 16 > vop_data->max_input.width ||
1816*4882a593Smuzhiyun drm_rect_height(src) >> 16 > vop_data->max_input.height) {
1817*4882a593Smuzhiyun DRM_ERROR("Invalid source: %dx%d. max input: %dx%d\n",
1818*4882a593Smuzhiyun drm_rect_width(src) >> 16,
1819*4882a593Smuzhiyun drm_rect_height(src) >> 16,
1820*4882a593Smuzhiyun vop_data->max_input.width,
1821*4882a593Smuzhiyun vop_data->max_input.height);
1822*4882a593Smuzhiyun return -EINVAL;
1823*4882a593Smuzhiyun }
1824*4882a593Smuzhiyun
1825*4882a593Smuzhiyun /*
1826*4882a593Smuzhiyun * Src.x1 can be odd when do clip, but yuv plane start point
1827*4882a593Smuzhiyun * need align with 2 pixel.
1828*4882a593Smuzhiyun */
1829*4882a593Smuzhiyun if (fb->format->is_yuv && ((state->src.x1 >> 16) % 2)) {
1830*4882a593Smuzhiyun DRM_ERROR("Invalid Source: Yuv format not support odd xpos\n");
1831*4882a593Smuzhiyun return -EINVAL;
1832*4882a593Smuzhiyun }
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun if (fb->format->is_yuv && state->rotation & DRM_MODE_REFLECT_Y) {
1835*4882a593Smuzhiyun DRM_ERROR("Invalid Source: Yuv format does not support this rotation\n");
1836*4882a593Smuzhiyun return -EINVAL;
1837*4882a593Smuzhiyun }
1838*4882a593Smuzhiyun
1839*4882a593Smuzhiyun offset = (src->x1 >> 16) * fb->format->cpp[0];
1840*4882a593Smuzhiyun vop_plane_state->offset = offset + fb->offsets[0];
1841*4882a593Smuzhiyun if (state->rotation & DRM_MODE_REFLECT_Y)
1842*4882a593Smuzhiyun offset += ((src->y2 >> 16) - 1) * fb->pitches[0];
1843*4882a593Smuzhiyun else
1844*4882a593Smuzhiyun offset += (src->y1 >> 16) * fb->pitches[0];
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun obj = fb->obj[0];
1847*4882a593Smuzhiyun rk_obj = to_rockchip_obj(obj);
1848*4882a593Smuzhiyun vop_plane_state->yrgb_mst = rk_obj->dma_addr + offset + fb->offsets[0];
1849*4882a593Smuzhiyun if (fb->format->is_yuv) {
1850*4882a593Smuzhiyun int hsub = fb->format->hsub;
1851*4882a593Smuzhiyun int vsub = fb->format->vsub;
1852*4882a593Smuzhiyun
1853*4882a593Smuzhiyun offset = (src->x1 >> 16) * fb->format->cpp[1] / hsub;
1854*4882a593Smuzhiyun offset += (src->y1 >> 16) * fb->pitches[1] / vsub;
1855*4882a593Smuzhiyun
1856*4882a593Smuzhiyun uv_obj = fb->obj[1];
1857*4882a593Smuzhiyun rk_uv_obj = to_rockchip_obj(uv_obj);
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun dma_addr = rk_uv_obj->dma_addr + offset + fb->offsets[1];
1860*4882a593Smuzhiyun vop_plane_state->uv_mst = dma_addr;
1861*4882a593Smuzhiyun }
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun return 0;
1864*4882a593Smuzhiyun }
1865*4882a593Smuzhiyun
vop_plane_atomic_disable(struct drm_plane * plane,struct drm_plane_state * old_state)1866*4882a593Smuzhiyun static void vop_plane_atomic_disable(struct drm_plane *plane,
1867*4882a593Smuzhiyun struct drm_plane_state *old_state)
1868*4882a593Smuzhiyun {
1869*4882a593Smuzhiyun struct vop_win *win = to_vop_win(plane);
1870*4882a593Smuzhiyun struct vop *vop = to_vop(old_state->crtc);
1871*4882a593Smuzhiyun #if defined(CONFIG_ROCKCHIP_DRM_DEBUG)
1872*4882a593Smuzhiyun struct vop_plane_state *vop_plane_state =
1873*4882a593Smuzhiyun to_vop_plane_state(plane->state);
1874*4882a593Smuzhiyun #endif
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun if (!old_state->crtc)
1877*4882a593Smuzhiyun return;
1878*4882a593Smuzhiyun
1879*4882a593Smuzhiyun spin_lock(&vop->reg_lock);
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun vop_win_disable(vop, win);
1882*4882a593Smuzhiyun
1883*4882a593Smuzhiyun /*
1884*4882a593Smuzhiyun * IC design bug: in the bandwidth tension environment when close win2,
1885*4882a593Smuzhiyun * vop will access the freed memory lead to iommu pagefault.
1886*4882a593Smuzhiyun * so we add this reset to workaround.
1887*4882a593Smuzhiyun */
1888*4882a593Smuzhiyun if (VOP_MAJOR(vop->version) == 2 && VOP_MINOR(vop->version) == 5 &&
1889*4882a593Smuzhiyun win->win_id == 2)
1890*4882a593Smuzhiyun VOP_WIN_SET(vop, win, yrgb_mst, 0);
1891*4882a593Smuzhiyun
1892*4882a593Smuzhiyun #if defined(CONFIG_ROCKCHIP_DRM_DEBUG)
1893*4882a593Smuzhiyun kfree(vop_plane_state->planlist);
1894*4882a593Smuzhiyun vop_plane_state->planlist = NULL;
1895*4882a593Smuzhiyun #endif
1896*4882a593Smuzhiyun
1897*4882a593Smuzhiyun spin_unlock(&vop->reg_lock);
1898*4882a593Smuzhiyun }
1899*4882a593Smuzhiyun
vop_plane_setup_color_key(struct drm_plane * plane)1900*4882a593Smuzhiyun static void vop_plane_setup_color_key(struct drm_plane *plane)
1901*4882a593Smuzhiyun {
1902*4882a593Smuzhiyun struct drm_plane_state *pstate = plane->state;
1903*4882a593Smuzhiyun struct vop_plane_state *vpstate = to_vop_plane_state(pstate);
1904*4882a593Smuzhiyun struct drm_framebuffer *fb = pstate->fb;
1905*4882a593Smuzhiyun struct vop_win *win = to_vop_win(plane);
1906*4882a593Smuzhiyun struct vop *vop = win->vop;
1907*4882a593Smuzhiyun uint32_t color_key_en = 0;
1908*4882a593Smuzhiyun uint32_t color_key;
1909*4882a593Smuzhiyun uint32_t r = 0;
1910*4882a593Smuzhiyun uint32_t g = 0;
1911*4882a593Smuzhiyun uint32_t b = 0;
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun if (!(vpstate->color_key & VOP_COLOR_KEY_MASK) || fb->format->is_yuv) {
1914*4882a593Smuzhiyun VOP_WIN_SET(vop, win, color_key_en, 0);
1915*4882a593Smuzhiyun return;
1916*4882a593Smuzhiyun }
1917*4882a593Smuzhiyun
1918*4882a593Smuzhiyun switch (fb->format->format) {
1919*4882a593Smuzhiyun case DRM_FORMAT_RGB565:
1920*4882a593Smuzhiyun case DRM_FORMAT_BGR565:
1921*4882a593Smuzhiyun r = (vpstate->color_key & 0xf800) >> 11;
1922*4882a593Smuzhiyun g = (vpstate->color_key & 0x7e0) >> 5;
1923*4882a593Smuzhiyun b = (vpstate->color_key & 0x1f);
1924*4882a593Smuzhiyun if (VOP_WIN_SUPPORT(vop, win, fmt_10)) {
1925*4882a593Smuzhiyun r <<= 5;
1926*4882a593Smuzhiyun g <<= 4;
1927*4882a593Smuzhiyun b <<= 5;
1928*4882a593Smuzhiyun } else {
1929*4882a593Smuzhiyun r <<= 3;
1930*4882a593Smuzhiyun g <<= 2;
1931*4882a593Smuzhiyun b <<= 3;
1932*4882a593Smuzhiyun }
1933*4882a593Smuzhiyun color_key_en = 1;
1934*4882a593Smuzhiyun break;
1935*4882a593Smuzhiyun case DRM_FORMAT_XRGB8888:
1936*4882a593Smuzhiyun case DRM_FORMAT_ARGB8888:
1937*4882a593Smuzhiyun case DRM_FORMAT_XBGR8888:
1938*4882a593Smuzhiyun case DRM_FORMAT_ABGR8888:
1939*4882a593Smuzhiyun case DRM_FORMAT_RGB888:
1940*4882a593Smuzhiyun case DRM_FORMAT_BGR888:
1941*4882a593Smuzhiyun r = (vpstate->color_key & 0xff0000) >> 16;
1942*4882a593Smuzhiyun g = (vpstate->color_key & 0xff00) >> 8;
1943*4882a593Smuzhiyun b = (vpstate->color_key & 0xff);
1944*4882a593Smuzhiyun if (VOP_WIN_SUPPORT(vop, win, fmt_10)) {
1945*4882a593Smuzhiyun r <<= 2;
1946*4882a593Smuzhiyun g <<= 2;
1947*4882a593Smuzhiyun b <<= 2;
1948*4882a593Smuzhiyun }
1949*4882a593Smuzhiyun color_key_en = 1;
1950*4882a593Smuzhiyun break;
1951*4882a593Smuzhiyun }
1952*4882a593Smuzhiyun
1953*4882a593Smuzhiyun if (VOP_WIN_SUPPORT(vop, win, fmt_10))
1954*4882a593Smuzhiyun color_key = (r << 20) | (g << 10) | b;
1955*4882a593Smuzhiyun else
1956*4882a593Smuzhiyun color_key = (r << 16) | (g << 8) | b;
1957*4882a593Smuzhiyun
1958*4882a593Smuzhiyun VOP_WIN_SET(vop, win, color_key_en, color_key_en);
1959*4882a593Smuzhiyun VOP_WIN_SET(vop, win, color_key, color_key);
1960*4882a593Smuzhiyun }
1961*4882a593Smuzhiyun
vop_plane_atomic_update(struct drm_plane * plane,struct drm_plane_state * old_state)1962*4882a593Smuzhiyun static void vop_plane_atomic_update(struct drm_plane *plane,
1963*4882a593Smuzhiyun struct drm_plane_state *old_state)
1964*4882a593Smuzhiyun {
1965*4882a593Smuzhiyun struct drm_plane_state *state = plane->state;
1966*4882a593Smuzhiyun struct drm_crtc *crtc = state->crtc;
1967*4882a593Smuzhiyun struct drm_display_mode *mode = NULL;
1968*4882a593Smuzhiyun struct vop_win *win = to_vop_win(plane);
1969*4882a593Smuzhiyun struct vop_plane_state *vop_plane_state = to_vop_plane_state(state);
1970*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode;
1971*4882a593Smuzhiyun struct rockchip_crtc_state *s;
1972*4882a593Smuzhiyun struct vop *vop = to_vop(state->crtc);
1973*4882a593Smuzhiyun struct drm_framebuffer *fb = state->fb;
1974*4882a593Smuzhiyun unsigned int actual_w, actual_h, dsp_w, dsp_h;
1975*4882a593Smuzhiyun unsigned int dsp_stx, dsp_sty;
1976*4882a593Smuzhiyun uint32_t act_info, dsp_info, dsp_st;
1977*4882a593Smuzhiyun struct drm_rect *src = &vop_plane_state->src;
1978*4882a593Smuzhiyun struct drm_rect *dest = &vop_plane_state->dest;
1979*4882a593Smuzhiyun const uint32_t *y2r_table = vop_plane_state->y2r_table;
1980*4882a593Smuzhiyun const uint32_t *r2r_table = vop_plane_state->r2r_table;
1981*4882a593Smuzhiyun const uint32_t *r2y_table = vop_plane_state->r2y_table;
1982*4882a593Smuzhiyun uint32_t val;
1983*4882a593Smuzhiyun bool rb_swap, global_alpha_en;
1984*4882a593Smuzhiyun int is_yuv = fb->format->is_yuv;
1985*4882a593Smuzhiyun
1986*4882a593Smuzhiyun #if defined(CONFIG_ROCKCHIP_DRM_DEBUG)
1987*4882a593Smuzhiyun bool AFBC_flag = false;
1988*4882a593Smuzhiyun struct vop_dump_list *planlist;
1989*4882a593Smuzhiyun unsigned long num_pages;
1990*4882a593Smuzhiyun struct page **pages;
1991*4882a593Smuzhiyun struct drm_gem_object *obj;
1992*4882a593Smuzhiyun struct rockchip_gem_object *rk_obj;
1993*4882a593Smuzhiyun
1994*4882a593Smuzhiyun num_pages = 0;
1995*4882a593Smuzhiyun pages = NULL;
1996*4882a593Smuzhiyun obj = fb->obj[0];
1997*4882a593Smuzhiyun rk_obj = to_rockchip_obj(obj);
1998*4882a593Smuzhiyun if (rk_obj) {
1999*4882a593Smuzhiyun num_pages = rk_obj->num_pages;
2000*4882a593Smuzhiyun pages = rk_obj->pages;
2001*4882a593Smuzhiyun }
2002*4882a593Smuzhiyun if (fb->modifier == DRM_FORMAT_MOD_ARM_AFBC(AFBC_FORMAT_MOD_BLOCK_SIZE_16x16))
2003*4882a593Smuzhiyun AFBC_flag = true;
2004*4882a593Smuzhiyun else
2005*4882a593Smuzhiyun AFBC_flag = false;
2006*4882a593Smuzhiyun #endif
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun /*
2009*4882a593Smuzhiyun * can't update plane when vop is disabled.
2010*4882a593Smuzhiyun */
2011*4882a593Smuzhiyun if (WARN_ON(!crtc))
2012*4882a593Smuzhiyun return;
2013*4882a593Smuzhiyun
2014*4882a593Smuzhiyun if (WARN_ON(!vop->is_enabled))
2015*4882a593Smuzhiyun return;
2016*4882a593Smuzhiyun
2017*4882a593Smuzhiyun if (!state->visible) {
2018*4882a593Smuzhiyun vop_plane_atomic_disable(plane, old_state);
2019*4882a593Smuzhiyun return;
2020*4882a593Smuzhiyun }
2021*4882a593Smuzhiyun
2022*4882a593Smuzhiyun mode = &crtc->state->adjusted_mode;
2023*4882a593Smuzhiyun actual_w = drm_rect_width(src) >> 16;
2024*4882a593Smuzhiyun actual_h = drm_rect_height(src) >> 16;
2025*4882a593Smuzhiyun
2026*4882a593Smuzhiyun dsp_w = drm_rect_width(dest);
2027*4882a593Smuzhiyun if (dest->x1 + dsp_w > adjusted_mode->hdisplay) {
2028*4882a593Smuzhiyun DRM_ERROR("%s win%d dest->x1[%d] + dsp_w[%d] exceed mode hdisplay[%d]\n",
2029*4882a593Smuzhiyun crtc->name, win->win_id, dest->x1, dsp_w, adjusted_mode->hdisplay);
2030*4882a593Smuzhiyun dsp_w = adjusted_mode->hdisplay - dest->x1;
2031*4882a593Smuzhiyun if (dsp_w < 4)
2032*4882a593Smuzhiyun dsp_w = 4;
2033*4882a593Smuzhiyun actual_w = dsp_w * actual_w / drm_rect_width(dest);
2034*4882a593Smuzhiyun }
2035*4882a593Smuzhiyun dsp_h = drm_rect_height(dest);
2036*4882a593Smuzhiyun if (dest->y1 + dsp_h > adjusted_mode->vdisplay) {
2037*4882a593Smuzhiyun DRM_ERROR("%s win%d dest->y1[%d] + dsp_h[%d] exceed mode vdisplay[%d]\n",
2038*4882a593Smuzhiyun crtc->name, win->win_id, dest->y1, dsp_h, adjusted_mode->vdisplay);
2039*4882a593Smuzhiyun dsp_h = adjusted_mode->vdisplay - dest->y1;
2040*4882a593Smuzhiyun if (dsp_h < 4)
2041*4882a593Smuzhiyun dsp_h = 4;
2042*4882a593Smuzhiyun actual_h = dsp_h * actual_h / drm_rect_height(dest);
2043*4882a593Smuzhiyun }
2044*4882a593Smuzhiyun if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) && vop->version == VOP_VERSION(2, 2))
2045*4882a593Smuzhiyun dsp_h = dsp_h / 2;
2046*4882a593Smuzhiyun
2047*4882a593Smuzhiyun act_info = (actual_h - 1) << 16 | ((actual_w - 1) & 0xffff);
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun dsp_info = (dsp_h - 1) << 16;
2050*4882a593Smuzhiyun dsp_info |= (dsp_w - 1) & 0xffff;
2051*4882a593Smuzhiyun
2052*4882a593Smuzhiyun dsp_stx = dest->x1 + mode->crtc_htotal - mode->crtc_hsync_start;
2053*4882a593Smuzhiyun dsp_sty = dest->y1 + mode->crtc_vtotal - mode->crtc_vsync_start;
2054*4882a593Smuzhiyun if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) && vop->version == VOP_VERSION(2, 2))
2055*4882a593Smuzhiyun dsp_sty = dest->y1 / 2 + mode->crtc_vtotal - mode->crtc_vsync_start;
2056*4882a593Smuzhiyun dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
2057*4882a593Smuzhiyun
2058*4882a593Smuzhiyun s = to_rockchip_crtc_state(crtc->state);
2059*4882a593Smuzhiyun spin_lock(&vop->reg_lock);
2060*4882a593Smuzhiyun
2061*4882a593Smuzhiyun VOP_WIN_SET(vop, win, format, vop_plane_state->format);
2062*4882a593Smuzhiyun
2063*4882a593Smuzhiyun VOP_WIN_SET(vop, win, interlace_read,
2064*4882a593Smuzhiyun (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ? 1 : 0);
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun VOP_WIN_SET(vop, win, yrgb_vir, DIV_ROUND_UP(fb->pitches[0], 4));
2067*4882a593Smuzhiyun VOP_WIN_SET(vop, win, yrgb_mst, vop_plane_state->yrgb_mst);
2068*4882a593Smuzhiyun
2069*4882a593Smuzhiyun VOP_WIN_SET(vop, win, ymirror,
2070*4882a593Smuzhiyun (state->rotation & DRM_MODE_REFLECT_Y) ? 1 : 0);
2071*4882a593Smuzhiyun VOP_WIN_SET(vop, win, xmirror,
2072*4882a593Smuzhiyun (state->rotation & DRM_MODE_REFLECT_X) ? 1 : 0);
2073*4882a593Smuzhiyun
2074*4882a593Smuzhiyun if (is_yuv) {
2075*4882a593Smuzhiyun VOP_WIN_SET(vop, win, uv_vir, DIV_ROUND_UP(fb->pitches[1], 4));
2076*4882a593Smuzhiyun VOP_WIN_SET(vop, win, uv_mst, vop_plane_state->uv_mst);
2077*4882a593Smuzhiyun }
2078*4882a593Smuzhiyun VOP_WIN_SET(vop, win, fmt_10, is_yuv_10bit(fb->format->format));
2079*4882a593Smuzhiyun VOP_WIN_SET(vop, win, fmt_yuyv, is_yuyv_format(fb->format->format));
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun if (win->phy->scl)
2082*4882a593Smuzhiyun scl_vop_cal_scl_fac(vop, win, actual_w, actual_h,
2083*4882a593Smuzhiyun drm_rect_width(dest), dsp_h,
2084*4882a593Smuzhiyun fb->format->format);
2085*4882a593Smuzhiyun
2086*4882a593Smuzhiyun if (VOP_WIN_SUPPORT(vop, win, color_key))
2087*4882a593Smuzhiyun vop_plane_setup_color_key(&win->base);
2088*4882a593Smuzhiyun
2089*4882a593Smuzhiyun VOP_WIN_SET(vop, win, act_info, act_info);
2090*4882a593Smuzhiyun VOP_WIN_SET(vop, win, dsp_info, dsp_info);
2091*4882a593Smuzhiyun VOP_WIN_SET(vop, win, dsp_st, dsp_st);
2092*4882a593Smuzhiyun
2093*4882a593Smuzhiyun rb_swap = has_rb_swapped(fb->format->format);
2094*4882a593Smuzhiyun /*
2095*4882a593Smuzhiyun * VOP full need to do rb swap to show rgb888/bgr888 format color correctly
2096*4882a593Smuzhiyun */
2097*4882a593Smuzhiyun if ((fb->format->format == DRM_FORMAT_RGB888 || fb->format->format == DRM_FORMAT_BGR888) &&
2098*4882a593Smuzhiyun VOP_MAJOR(vop->version) == 3)
2099*4882a593Smuzhiyun rb_swap = !rb_swap;
2100*4882a593Smuzhiyun VOP_WIN_SET(vop, win, rb_swap, rb_swap);
2101*4882a593Smuzhiyun
2102*4882a593Smuzhiyun global_alpha_en = (vop_plane_state->global_alpha == 0xff) ? 0 : 1;
2103*4882a593Smuzhiyun if ((is_alpha_support(fb->format->format) || global_alpha_en) &&
2104*4882a593Smuzhiyun (s->dsp_layer_sel & 0x3) != win->win_id) {
2105*4882a593Smuzhiyun int src_blend_m0;
2106*4882a593Smuzhiyun int pre_multi_alpha = ALPHA_SRC_PRE_MUL;
2107*4882a593Smuzhiyun
2108*4882a593Smuzhiyun if (is_alpha_support(fb->format->format) && global_alpha_en)
2109*4882a593Smuzhiyun src_blend_m0 = ALPHA_PER_PIX_GLOBAL;
2110*4882a593Smuzhiyun else if (is_alpha_support(fb->format->format))
2111*4882a593Smuzhiyun src_blend_m0 = ALPHA_PER_PIX;
2112*4882a593Smuzhiyun else
2113*4882a593Smuzhiyun src_blend_m0 = ALPHA_GLOBAL;
2114*4882a593Smuzhiyun
2115*4882a593Smuzhiyun if (vop_plane_state->blend_mode == 0 || src_blend_m0 == ALPHA_GLOBAL)
2116*4882a593Smuzhiyun pre_multi_alpha = ALPHA_SRC_NO_PRE_MUL;
2117*4882a593Smuzhiyun
2118*4882a593Smuzhiyun VOP_WIN_SET(vop, win, dst_alpha_ctl,
2119*4882a593Smuzhiyun DST_FACTOR_M0(ALPHA_SRC_INVERSE));
2120*4882a593Smuzhiyun val = SRC_ALPHA_EN(1) | SRC_COLOR_M0(pre_multi_alpha) |
2121*4882a593Smuzhiyun SRC_ALPHA_M0(ALPHA_STRAIGHT) |
2122*4882a593Smuzhiyun SRC_BLEND_M0(src_blend_m0) |
2123*4882a593Smuzhiyun SRC_ALPHA_CAL_M0(ALPHA_SATURATION) |
2124*4882a593Smuzhiyun SRC_FACTOR_M0(global_alpha_en ?
2125*4882a593Smuzhiyun ALPHA_SRC_GLOBAL : ALPHA_ONE);
2126*4882a593Smuzhiyun VOP_WIN_SET(vop, win, src_alpha_ctl, val);
2127*4882a593Smuzhiyun VOP_WIN_SET(vop, win, alpha_pre_mul, !pre_multi_alpha); /* VOP lite only */
2128*4882a593Smuzhiyun VOP_WIN_SET(vop, win, alpha_mode, src_blend_m0); /* VOP lite only */
2129*4882a593Smuzhiyun VOP_WIN_SET(vop, win, alpha_en, 1);
2130*4882a593Smuzhiyun } else {
2131*4882a593Smuzhiyun VOP_WIN_SET(vop, win, src_alpha_ctl, SRC_ALPHA_EN(0));
2132*4882a593Smuzhiyun VOP_WIN_SET(vop, win, alpha_en, 0);
2133*4882a593Smuzhiyun }
2134*4882a593Smuzhiyun VOP_WIN_SET(vop, win, global_alpha_val, vop_plane_state->global_alpha);
2135*4882a593Smuzhiyun
2136*4882a593Smuzhiyun VOP_WIN_SET(vop, win, csc_mode, vop_plane_state->csc_mode);
2137*4882a593Smuzhiyun if (win->csc) {
2138*4882a593Smuzhiyun vop_load_csc_table(vop, win->csc->y2r_offset, y2r_table);
2139*4882a593Smuzhiyun vop_load_csc_table(vop, win->csc->r2r_offset, r2r_table);
2140*4882a593Smuzhiyun vop_load_csc_table(vop, win->csc->r2y_offset, r2y_table);
2141*4882a593Smuzhiyun VOP_WIN_SET_EXT(vop, win, csc, y2r_en, vop_plane_state->y2r_en);
2142*4882a593Smuzhiyun VOP_WIN_SET_EXT(vop, win, csc, r2r_en, vop_plane_state->r2r_en);
2143*4882a593Smuzhiyun VOP_WIN_SET_EXT(vop, win, csc, r2y_en, vop_plane_state->r2y_en);
2144*4882a593Smuzhiyun VOP_WIN_SET_EXT(vop, win, csc, csc_mode, vop_plane_state->csc_mode);
2145*4882a593Smuzhiyun }
2146*4882a593Smuzhiyun VOP_WIN_SET(vop, win, enable, 1);
2147*4882a593Smuzhiyun VOP_WIN_SET(vop, win, gate, 1);
2148*4882a593Smuzhiyun spin_unlock(&vop->reg_lock);
2149*4882a593Smuzhiyun /*
2150*4882a593Smuzhiyun * spi interface(vop_plane_state->yrgb_kvaddr, fb->pixel_format,
2151*4882a593Smuzhiyun * actual_w, actual_h)
2152*4882a593Smuzhiyun */
2153*4882a593Smuzhiyun vop->is_iommu_needed = true;
2154*4882a593Smuzhiyun #if defined(CONFIG_ROCKCHIP_DRM_DEBUG)
2155*4882a593Smuzhiyun kfree(vop_plane_state->planlist);
2156*4882a593Smuzhiyun vop_plane_state->planlist = NULL;
2157*4882a593Smuzhiyun
2158*4882a593Smuzhiyun planlist = kmalloc(sizeof(*planlist), GFP_KERNEL);
2159*4882a593Smuzhiyun if (planlist) {
2160*4882a593Smuzhiyun planlist->dump_info.AFBC_flag = AFBC_flag;
2161*4882a593Smuzhiyun planlist->dump_info.area_id = win->area_id;
2162*4882a593Smuzhiyun planlist->dump_info.win_id = win->win_id;
2163*4882a593Smuzhiyun planlist->dump_info.yuv_format =
2164*4882a593Smuzhiyun is_yuv_support(fb->format->format);
2165*4882a593Smuzhiyun planlist->dump_info.num_pages = num_pages;
2166*4882a593Smuzhiyun planlist->dump_info.pages = pages;
2167*4882a593Smuzhiyun planlist->dump_info.offset = vop_plane_state->offset;
2168*4882a593Smuzhiyun planlist->dump_info.pitches = fb->pitches[0];
2169*4882a593Smuzhiyun planlist->dump_info.height = actual_h;
2170*4882a593Smuzhiyun planlist->dump_info.format = fb->format;
2171*4882a593Smuzhiyun list_add_tail(&planlist->entry, &vop->rockchip_crtc.vop_dump_list_head);
2172*4882a593Smuzhiyun vop_plane_state->planlist = planlist;
2173*4882a593Smuzhiyun } else {
2174*4882a593Smuzhiyun DRM_ERROR("can't alloc a node of planlist %p\n", planlist);
2175*4882a593Smuzhiyun return;
2176*4882a593Smuzhiyun }
2177*4882a593Smuzhiyun if (vop->rockchip_crtc.vop_dump_status == DUMP_KEEP ||
2178*4882a593Smuzhiyun vop->rockchip_crtc.vop_dump_times > 0) {
2179*4882a593Smuzhiyun rockchip_drm_dump_plane_buffer(&planlist->dump_info, vop->rockchip_crtc.frame_count);
2180*4882a593Smuzhiyun vop->rockchip_crtc.vop_dump_times--;
2181*4882a593Smuzhiyun }
2182*4882a593Smuzhiyun #endif
2183*4882a593Smuzhiyun }
2184*4882a593Smuzhiyun
2185*4882a593Smuzhiyun static const struct drm_plane_helper_funcs plane_helper_funcs = {
2186*4882a593Smuzhiyun .prepare_fb = vop_plane_prepare_fb,
2187*4882a593Smuzhiyun .cleanup_fb = vop_plane_cleanup_fb,
2188*4882a593Smuzhiyun .atomic_check = vop_plane_atomic_check,
2189*4882a593Smuzhiyun .atomic_update = vop_plane_atomic_update,
2190*4882a593Smuzhiyun .atomic_disable = vop_plane_atomic_disable,
2191*4882a593Smuzhiyun };
2192*4882a593Smuzhiyun
2193*4882a593Smuzhiyun /**
2194*4882a593Smuzhiyun * rockchip_atomic_helper_update_plane copy from drm_atomic_helper_update_plane
2195*4882a593Smuzhiyun * be designed to support async commit at ioctl DRM_IOCTL_MODE_SETPLANE.
2196*4882a593Smuzhiyun * @plane: plane object to update
2197*4882a593Smuzhiyun * @crtc: owning CRTC of owning plane
2198*4882a593Smuzhiyun * @fb: framebuffer to flip onto plane
2199*4882a593Smuzhiyun * @crtc_x: x offset of primary plane on crtc
2200*4882a593Smuzhiyun * @crtc_y: y offset of primary plane on crtc
2201*4882a593Smuzhiyun * @crtc_w: width of primary plane rectangle on crtc
2202*4882a593Smuzhiyun * @crtc_h: height of primary plane rectangle on crtc
2203*4882a593Smuzhiyun * @src_x: x offset of @fb for panning
2204*4882a593Smuzhiyun * @src_y: y offset of @fb for panning
2205*4882a593Smuzhiyun * @src_w: width of source rectangle in @fb
2206*4882a593Smuzhiyun * @src_h: height of source rectangle in @fb
2207*4882a593Smuzhiyun * @ctx: lock acquire context
2208*4882a593Smuzhiyun *
2209*4882a593Smuzhiyun * Provides a default plane update handler using the atomic driver interface.
2210*4882a593Smuzhiyun *
2211*4882a593Smuzhiyun * RETURNS:
2212*4882a593Smuzhiyun * Zero on success, error code on failure
2213*4882a593Smuzhiyun */
2214*4882a593Smuzhiyun static int __maybe_unused
rockchip_atomic_helper_update_plane(struct drm_plane * plane,struct drm_crtc * crtc,struct drm_framebuffer * fb,int crtc_x,int crtc_y,unsigned int crtc_w,unsigned int crtc_h,uint32_t src_x,uint32_t src_y,uint32_t src_w,uint32_t src_h,struct drm_modeset_acquire_ctx * ctx)2215*4882a593Smuzhiyun rockchip_atomic_helper_update_plane(struct drm_plane *plane,
2216*4882a593Smuzhiyun struct drm_crtc *crtc,
2217*4882a593Smuzhiyun struct drm_framebuffer *fb,
2218*4882a593Smuzhiyun int crtc_x, int crtc_y,
2219*4882a593Smuzhiyun unsigned int crtc_w, unsigned int crtc_h,
2220*4882a593Smuzhiyun uint32_t src_x, uint32_t src_y,
2221*4882a593Smuzhiyun uint32_t src_w, uint32_t src_h,
2222*4882a593Smuzhiyun struct drm_modeset_acquire_ctx *ctx)
2223*4882a593Smuzhiyun {
2224*4882a593Smuzhiyun struct drm_atomic_state *state;
2225*4882a593Smuzhiyun struct drm_plane_state *plane_state;
2226*4882a593Smuzhiyun struct vop_plane_state *vop_plane_state;
2227*4882a593Smuzhiyun int ret = 0;
2228*4882a593Smuzhiyun
2229*4882a593Smuzhiyun state = drm_atomic_state_alloc(plane->dev);
2230*4882a593Smuzhiyun if (!state)
2231*4882a593Smuzhiyun return -ENOMEM;
2232*4882a593Smuzhiyun
2233*4882a593Smuzhiyun state->acquire_ctx = ctx;
2234*4882a593Smuzhiyun plane_state = drm_atomic_get_plane_state(state, plane);
2235*4882a593Smuzhiyun if (IS_ERR(plane_state)) {
2236*4882a593Smuzhiyun ret = PTR_ERR(plane_state);
2237*4882a593Smuzhiyun goto fail;
2238*4882a593Smuzhiyun }
2239*4882a593Smuzhiyun
2240*4882a593Smuzhiyun vop_plane_state = to_vop_plane_state(plane_state);
2241*4882a593Smuzhiyun
2242*4882a593Smuzhiyun ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
2243*4882a593Smuzhiyun if (ret != 0)
2244*4882a593Smuzhiyun goto fail;
2245*4882a593Smuzhiyun drm_atomic_set_fb_for_plane(plane_state, fb);
2246*4882a593Smuzhiyun plane_state->crtc_x = crtc_x;
2247*4882a593Smuzhiyun plane_state->crtc_y = crtc_y;
2248*4882a593Smuzhiyun plane_state->crtc_w = crtc_w;
2249*4882a593Smuzhiyun plane_state->crtc_h = crtc_h;
2250*4882a593Smuzhiyun plane_state->src_x = src_x;
2251*4882a593Smuzhiyun plane_state->src_y = src_y;
2252*4882a593Smuzhiyun plane_state->src_w = src_w;
2253*4882a593Smuzhiyun plane_state->src_h = src_h;
2254*4882a593Smuzhiyun
2255*4882a593Smuzhiyun if (plane == crtc->cursor || vop_plane_state->async_commit)
2256*4882a593Smuzhiyun state->legacy_cursor_update = true;
2257*4882a593Smuzhiyun
2258*4882a593Smuzhiyun ret = drm_atomic_commit(state);
2259*4882a593Smuzhiyun fail:
2260*4882a593Smuzhiyun drm_atomic_state_put(state);
2261*4882a593Smuzhiyun return ret;
2262*4882a593Smuzhiyun }
2263*4882a593Smuzhiyun
2264*4882a593Smuzhiyun /**
2265*4882a593Smuzhiyun * drm_atomic_helper_disable_plane copy from drm_atomic_helper_disable_plane
2266*4882a593Smuzhiyun * be designed to support async commit at ioctl DRM_IOCTL_MODE_SETPLANE.
2267*4882a593Smuzhiyun *
2268*4882a593Smuzhiyun * @plane: plane to disable
2269*4882a593Smuzhiyun * @ctx: lock acquire context
2270*4882a593Smuzhiyun *
2271*4882a593Smuzhiyun * Provides a default plane disable handler using the atomic driver interface.
2272*4882a593Smuzhiyun *
2273*4882a593Smuzhiyun * RETURNS:
2274*4882a593Smuzhiyun * Zero on success, error code on failure
2275*4882a593Smuzhiyun */
2276*4882a593Smuzhiyun static int __maybe_unused
rockchip_atomic_helper_disable_plane(struct drm_plane * plane,struct drm_modeset_acquire_ctx * ctx)2277*4882a593Smuzhiyun rockchip_atomic_helper_disable_plane(struct drm_plane *plane,
2278*4882a593Smuzhiyun struct drm_modeset_acquire_ctx *ctx)
2279*4882a593Smuzhiyun {
2280*4882a593Smuzhiyun struct drm_atomic_state *state;
2281*4882a593Smuzhiyun struct drm_plane_state *plane_state;
2282*4882a593Smuzhiyun struct vop_plane_state *vop_plane_state;
2283*4882a593Smuzhiyun int ret = 0;
2284*4882a593Smuzhiyun
2285*4882a593Smuzhiyun state = drm_atomic_state_alloc(plane->dev);
2286*4882a593Smuzhiyun if (!state)
2287*4882a593Smuzhiyun return -ENOMEM;
2288*4882a593Smuzhiyun
2289*4882a593Smuzhiyun state->acquire_ctx = ctx;
2290*4882a593Smuzhiyun plane_state = drm_atomic_get_plane_state(state, plane);
2291*4882a593Smuzhiyun if (IS_ERR(plane_state)) {
2292*4882a593Smuzhiyun ret = PTR_ERR(plane_state);
2293*4882a593Smuzhiyun goto fail;
2294*4882a593Smuzhiyun }
2295*4882a593Smuzhiyun vop_plane_state = to_vop_plane_state(plane_state);
2296*4882a593Smuzhiyun
2297*4882a593Smuzhiyun if ((plane_state->crtc && plane_state->crtc->cursor == plane) ||
2298*4882a593Smuzhiyun vop_plane_state->async_commit)
2299*4882a593Smuzhiyun plane_state->state->legacy_cursor_update = true;
2300*4882a593Smuzhiyun
2301*4882a593Smuzhiyun ret = __drm_atomic_helper_disable_plane(plane, plane_state);
2302*4882a593Smuzhiyun if (ret != 0)
2303*4882a593Smuzhiyun goto fail;
2304*4882a593Smuzhiyun
2305*4882a593Smuzhiyun ret = drm_atomic_commit(state);
2306*4882a593Smuzhiyun fail:
2307*4882a593Smuzhiyun drm_atomic_state_put(state);
2308*4882a593Smuzhiyun return ret;
2309*4882a593Smuzhiyun }
2310*4882a593Smuzhiyun
vop_plane_destroy(struct drm_plane * plane)2311*4882a593Smuzhiyun static void vop_plane_destroy(struct drm_plane *plane)
2312*4882a593Smuzhiyun {
2313*4882a593Smuzhiyun drm_plane_cleanup(plane);
2314*4882a593Smuzhiyun }
2315*4882a593Smuzhiyun
vop_atomic_plane_reset(struct drm_plane * plane)2316*4882a593Smuzhiyun static void vop_atomic_plane_reset(struct drm_plane *plane)
2317*4882a593Smuzhiyun {
2318*4882a593Smuzhiyun struct vop_plane_state *vop_plane_state =
2319*4882a593Smuzhiyun to_vop_plane_state(plane->state);
2320*4882a593Smuzhiyun struct vop_win *win = to_vop_win(plane);
2321*4882a593Smuzhiyun
2322*4882a593Smuzhiyun if (plane->state && plane->state->fb)
2323*4882a593Smuzhiyun __drm_atomic_helper_plane_destroy_state(plane->state);
2324*4882a593Smuzhiyun kfree(vop_plane_state);
2325*4882a593Smuzhiyun vop_plane_state = kzalloc(sizeof(*vop_plane_state), GFP_KERNEL);
2326*4882a593Smuzhiyun if (!vop_plane_state)
2327*4882a593Smuzhiyun return;
2328*4882a593Smuzhiyun
2329*4882a593Smuzhiyun __drm_atomic_helper_plane_reset(plane, &vop_plane_state->base);
2330*4882a593Smuzhiyun win->state.zpos = win->zpos;
2331*4882a593Smuzhiyun vop_plane_state->global_alpha = 0xff;
2332*4882a593Smuzhiyun }
2333*4882a593Smuzhiyun
2334*4882a593Smuzhiyun static struct drm_plane_state *
vop_atomic_plane_duplicate_state(struct drm_plane * plane)2335*4882a593Smuzhiyun vop_atomic_plane_duplicate_state(struct drm_plane *plane)
2336*4882a593Smuzhiyun {
2337*4882a593Smuzhiyun struct vop_plane_state *old_vop_plane_state;
2338*4882a593Smuzhiyun struct vop_plane_state *vop_plane_state;
2339*4882a593Smuzhiyun
2340*4882a593Smuzhiyun if (WARN_ON(!plane->state))
2341*4882a593Smuzhiyun return NULL;
2342*4882a593Smuzhiyun
2343*4882a593Smuzhiyun old_vop_plane_state = to_vop_plane_state(plane->state);
2344*4882a593Smuzhiyun vop_plane_state = kmemdup(old_vop_plane_state,
2345*4882a593Smuzhiyun sizeof(*vop_plane_state), GFP_KERNEL);
2346*4882a593Smuzhiyun if (!vop_plane_state)
2347*4882a593Smuzhiyun return NULL;
2348*4882a593Smuzhiyun
2349*4882a593Smuzhiyun __drm_atomic_helper_plane_duplicate_state(plane,
2350*4882a593Smuzhiyun &vop_plane_state->base);
2351*4882a593Smuzhiyun
2352*4882a593Smuzhiyun return &vop_plane_state->base;
2353*4882a593Smuzhiyun }
2354*4882a593Smuzhiyun
vop_atomic_plane_destroy_state(struct drm_plane * plane,struct drm_plane_state * state)2355*4882a593Smuzhiyun static void vop_atomic_plane_destroy_state(struct drm_plane *plane,
2356*4882a593Smuzhiyun struct drm_plane_state *state)
2357*4882a593Smuzhiyun {
2358*4882a593Smuzhiyun struct vop_plane_state *vop_state = to_vop_plane_state(state);
2359*4882a593Smuzhiyun
2360*4882a593Smuzhiyun __drm_atomic_helper_plane_destroy_state(state);
2361*4882a593Smuzhiyun
2362*4882a593Smuzhiyun kfree(vop_state);
2363*4882a593Smuzhiyun }
2364*4882a593Smuzhiyun
vop_atomic_plane_set_property(struct drm_plane * plane,struct drm_plane_state * state,struct drm_property * property,uint64_t val)2365*4882a593Smuzhiyun static int vop_atomic_plane_set_property(struct drm_plane *plane,
2366*4882a593Smuzhiyun struct drm_plane_state *state,
2367*4882a593Smuzhiyun struct drm_property *property,
2368*4882a593Smuzhiyun uint64_t val)
2369*4882a593Smuzhiyun {
2370*4882a593Smuzhiyun struct rockchip_drm_private *private = plane->dev->dev_private;
2371*4882a593Smuzhiyun struct vop_win *win = to_vop_win(plane);
2372*4882a593Smuzhiyun struct vop_plane_state *plane_state = to_vop_plane_state(state);
2373*4882a593Smuzhiyun
2374*4882a593Smuzhiyun if (property == private->eotf_prop) {
2375*4882a593Smuzhiyun plane_state->eotf = val;
2376*4882a593Smuzhiyun return 0;
2377*4882a593Smuzhiyun }
2378*4882a593Smuzhiyun
2379*4882a593Smuzhiyun if (property == private->color_space_prop) {
2380*4882a593Smuzhiyun plane_state->color_space = val;
2381*4882a593Smuzhiyun return 0;
2382*4882a593Smuzhiyun }
2383*4882a593Smuzhiyun
2384*4882a593Smuzhiyun if (property == private->async_commit_prop) {
2385*4882a593Smuzhiyun plane_state->async_commit = val;
2386*4882a593Smuzhiyun return 0;
2387*4882a593Smuzhiyun }
2388*4882a593Smuzhiyun
2389*4882a593Smuzhiyun if (property == win->color_key_prop) {
2390*4882a593Smuzhiyun plane_state->color_key = val;
2391*4882a593Smuzhiyun return 0;
2392*4882a593Smuzhiyun }
2393*4882a593Smuzhiyun
2394*4882a593Smuzhiyun DRM_ERROR("failed to set vop plane property id:%d, name:%s\n",
2395*4882a593Smuzhiyun property->base.id, property->name);
2396*4882a593Smuzhiyun
2397*4882a593Smuzhiyun return -EINVAL;
2398*4882a593Smuzhiyun }
2399*4882a593Smuzhiyun
vop_atomic_plane_get_property(struct drm_plane * plane,const struct drm_plane_state * state,struct drm_property * property,uint64_t * val)2400*4882a593Smuzhiyun static int vop_atomic_plane_get_property(struct drm_plane *plane,
2401*4882a593Smuzhiyun const struct drm_plane_state *state,
2402*4882a593Smuzhiyun struct drm_property *property,
2403*4882a593Smuzhiyun uint64_t *val)
2404*4882a593Smuzhiyun {
2405*4882a593Smuzhiyun struct vop_plane_state *plane_state = to_vop_plane_state(state);
2406*4882a593Smuzhiyun struct vop_win *win = to_vop_win(plane);
2407*4882a593Smuzhiyun struct rockchip_drm_private *private = plane->dev->dev_private;
2408*4882a593Smuzhiyun
2409*4882a593Smuzhiyun if (property == private->eotf_prop) {
2410*4882a593Smuzhiyun *val = plane_state->eotf;
2411*4882a593Smuzhiyun return 0;
2412*4882a593Smuzhiyun }
2413*4882a593Smuzhiyun
2414*4882a593Smuzhiyun if (property == private->color_space_prop) {
2415*4882a593Smuzhiyun *val = plane_state->color_space;
2416*4882a593Smuzhiyun return 0;
2417*4882a593Smuzhiyun }
2418*4882a593Smuzhiyun
2419*4882a593Smuzhiyun if (property == private->async_commit_prop) {
2420*4882a593Smuzhiyun *val = plane_state->async_commit;
2421*4882a593Smuzhiyun return 0;
2422*4882a593Smuzhiyun }
2423*4882a593Smuzhiyun
2424*4882a593Smuzhiyun if (property == private->share_id_prop) {
2425*4882a593Smuzhiyun int i;
2426*4882a593Smuzhiyun struct drm_mode_object *obj = &plane->base;
2427*4882a593Smuzhiyun
2428*4882a593Smuzhiyun for (i = 0; i < obj->properties->count; i++) {
2429*4882a593Smuzhiyun if (obj->properties->properties[i] == property) {
2430*4882a593Smuzhiyun *val = obj->properties->values[i];
2431*4882a593Smuzhiyun return 0;
2432*4882a593Smuzhiyun }
2433*4882a593Smuzhiyun }
2434*4882a593Smuzhiyun }
2435*4882a593Smuzhiyun
2436*4882a593Smuzhiyun if (property == win->color_key_prop) {
2437*4882a593Smuzhiyun *val = plane_state->color_key;
2438*4882a593Smuzhiyun return 0;
2439*4882a593Smuzhiyun }
2440*4882a593Smuzhiyun
2441*4882a593Smuzhiyun DRM_ERROR("failed to get vop plane property id:%d, name:%s\n",
2442*4882a593Smuzhiyun property->base.id, property->name);
2443*4882a593Smuzhiyun
2444*4882a593Smuzhiyun return -EINVAL;
2445*4882a593Smuzhiyun }
2446*4882a593Smuzhiyun
2447*4882a593Smuzhiyun static const struct drm_plane_funcs vop_plane_funcs = {
2448*4882a593Smuzhiyun .update_plane = rockchip_atomic_helper_update_plane,
2449*4882a593Smuzhiyun .disable_plane = rockchip_atomic_helper_disable_plane,
2450*4882a593Smuzhiyun .destroy = vop_plane_destroy,
2451*4882a593Smuzhiyun .reset = vop_atomic_plane_reset,
2452*4882a593Smuzhiyun .atomic_duplicate_state = vop_atomic_plane_duplicate_state,
2453*4882a593Smuzhiyun .atomic_destroy_state = vop_atomic_plane_destroy_state,
2454*4882a593Smuzhiyun .atomic_set_property = vop_atomic_plane_set_property,
2455*4882a593Smuzhiyun .atomic_get_property = vop_atomic_plane_get_property,
2456*4882a593Smuzhiyun .format_mod_supported = rockchip_vop_mod_supported,
2457*4882a593Smuzhiyun };
2458*4882a593Smuzhiyun
vop_crtc_enable_vblank(struct drm_crtc * crtc)2459*4882a593Smuzhiyun static int vop_crtc_enable_vblank(struct drm_crtc *crtc)
2460*4882a593Smuzhiyun {
2461*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
2462*4882a593Smuzhiyun unsigned long flags;
2463*4882a593Smuzhiyun
2464*4882a593Smuzhiyun if (WARN_ON(!vop->is_enabled))
2465*4882a593Smuzhiyun return -EPERM;
2466*4882a593Smuzhiyun
2467*4882a593Smuzhiyun spin_lock_irqsave(&vop->irq_lock, flags);
2468*4882a593Smuzhiyun
2469*4882a593Smuzhiyun if (VOP_MAJOR(vop->version) == 3 && VOP_MINOR(vop->version) >= 7) {
2470*4882a593Smuzhiyun VOP_INTR_SET_TYPE(vop, clear, FS_FIELD_INTR, 1);
2471*4882a593Smuzhiyun VOP_INTR_SET_TYPE(vop, enable, FS_FIELD_INTR, 1);
2472*4882a593Smuzhiyun } else {
2473*4882a593Smuzhiyun VOP_INTR_SET_TYPE(vop, clear, FS_INTR, 1);
2474*4882a593Smuzhiyun VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 1);
2475*4882a593Smuzhiyun }
2476*4882a593Smuzhiyun
2477*4882a593Smuzhiyun spin_unlock_irqrestore(&vop->irq_lock, flags);
2478*4882a593Smuzhiyun
2479*4882a593Smuzhiyun return 0;
2480*4882a593Smuzhiyun }
2481*4882a593Smuzhiyun
vop_crtc_disable_vblank(struct drm_crtc * crtc)2482*4882a593Smuzhiyun static void vop_crtc_disable_vblank(struct drm_crtc *crtc)
2483*4882a593Smuzhiyun {
2484*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
2485*4882a593Smuzhiyun unsigned long flags;
2486*4882a593Smuzhiyun
2487*4882a593Smuzhiyun if (WARN_ON(!vop->is_enabled))
2488*4882a593Smuzhiyun return;
2489*4882a593Smuzhiyun
2490*4882a593Smuzhiyun spin_lock_irqsave(&vop->irq_lock, flags);
2491*4882a593Smuzhiyun
2492*4882a593Smuzhiyun if (VOP_MAJOR(vop->version) == 3 && VOP_MINOR(vop->version) >= 7)
2493*4882a593Smuzhiyun VOP_INTR_SET_TYPE(vop, enable, FS_FIELD_INTR, 0);
2494*4882a593Smuzhiyun else
2495*4882a593Smuzhiyun VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 0);
2496*4882a593Smuzhiyun
2497*4882a593Smuzhiyun spin_unlock_irqrestore(&vop->irq_lock, flags);
2498*4882a593Smuzhiyun }
2499*4882a593Smuzhiyun
vop_crtc_cancel_pending_vblank(struct drm_crtc * crtc,struct drm_file * file_priv)2500*4882a593Smuzhiyun static void vop_crtc_cancel_pending_vblank(struct drm_crtc *crtc,
2501*4882a593Smuzhiyun struct drm_file *file_priv)
2502*4882a593Smuzhiyun {
2503*4882a593Smuzhiyun struct drm_device *drm = crtc->dev;
2504*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
2505*4882a593Smuzhiyun struct drm_pending_vblank_event *e;
2506*4882a593Smuzhiyun unsigned long flags;
2507*4882a593Smuzhiyun
2508*4882a593Smuzhiyun spin_lock_irqsave(&drm->event_lock, flags);
2509*4882a593Smuzhiyun e = vop->event;
2510*4882a593Smuzhiyun if (e && e->base.file_priv == file_priv) {
2511*4882a593Smuzhiyun vop->event = NULL;
2512*4882a593Smuzhiyun
2513*4882a593Smuzhiyun /* e->base.destroy(&e->base);//todo */
2514*4882a593Smuzhiyun file_priv->event_space += sizeof(e->event);
2515*4882a593Smuzhiyun }
2516*4882a593Smuzhiyun spin_unlock_irqrestore(&drm->event_lock, flags);
2517*4882a593Smuzhiyun }
2518*4882a593Smuzhiyun
vop_crtc_loader_protect(struct drm_crtc * crtc,bool on,void * data)2519*4882a593Smuzhiyun static int vop_crtc_loader_protect(struct drm_crtc *crtc, bool on, void *data)
2520*4882a593Smuzhiyun {
2521*4882a593Smuzhiyun struct rockchip_drm_private *private = crtc->dev->dev_private;
2522*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
2523*4882a593Smuzhiyun int sys_status = drm_crtc_index(crtc) ?
2524*4882a593Smuzhiyun SYS_STATUS_LCDC1 : SYS_STATUS_LCDC0;
2525*4882a593Smuzhiyun
2526*4882a593Smuzhiyun if (on == vop->loader_protect)
2527*4882a593Smuzhiyun return 0;
2528*4882a593Smuzhiyun
2529*4882a593Smuzhiyun if (on) {
2530*4882a593Smuzhiyun if (vop->dclk_source) {
2531*4882a593Smuzhiyun struct clk *parent;
2532*4882a593Smuzhiyun
2533*4882a593Smuzhiyun parent = clk_get_parent(vop->dclk_source);
2534*4882a593Smuzhiyun if (parent) {
2535*4882a593Smuzhiyun if (clk_is_match(private->default_pll.pll, parent))
2536*4882a593Smuzhiyun vop->pll = &private->default_pll;
2537*4882a593Smuzhiyun else if (clk_is_match(private->hdmi_pll.pll, parent))
2538*4882a593Smuzhiyun vop->pll = &private->hdmi_pll;
2539*4882a593Smuzhiyun if (vop->pll)
2540*4882a593Smuzhiyun vop->pll->use_count++;
2541*4882a593Smuzhiyun }
2542*4882a593Smuzhiyun }
2543*4882a593Smuzhiyun
2544*4882a593Smuzhiyun rockchip_set_system_status(sys_status);
2545*4882a593Smuzhiyun vop_initial(crtc);
2546*4882a593Smuzhiyun drm_crtc_vblank_on(crtc);
2547*4882a593Smuzhiyun vop->loader_protect = true;
2548*4882a593Smuzhiyun } else {
2549*4882a593Smuzhiyun vop_crtc_atomic_disable(crtc, NULL);
2550*4882a593Smuzhiyun
2551*4882a593Smuzhiyun if (vop->dclk_source && vop->pll) {
2552*4882a593Smuzhiyun vop->pll->use_count--;
2553*4882a593Smuzhiyun vop->pll = NULL;
2554*4882a593Smuzhiyun }
2555*4882a593Smuzhiyun vop->loader_protect = false;
2556*4882a593Smuzhiyun }
2557*4882a593Smuzhiyun
2558*4882a593Smuzhiyun return 0;
2559*4882a593Smuzhiyun }
2560*4882a593Smuzhiyun
2561*4882a593Smuzhiyun #define DEBUG_PRINT(args...) \
2562*4882a593Smuzhiyun do { \
2563*4882a593Smuzhiyun if (s) \
2564*4882a593Smuzhiyun seq_printf(s, args); \
2565*4882a593Smuzhiyun else \
2566*4882a593Smuzhiyun pr_err(args); \
2567*4882a593Smuzhiyun } while (0)
2568*4882a593Smuzhiyun
vop_plane_info_dump(struct seq_file * s,struct drm_plane * plane)2569*4882a593Smuzhiyun static int vop_plane_info_dump(struct seq_file *s, struct drm_plane *plane)
2570*4882a593Smuzhiyun {
2571*4882a593Smuzhiyun struct vop_win *win = to_vop_win(plane);
2572*4882a593Smuzhiyun struct drm_plane_state *state = plane->state;
2573*4882a593Smuzhiyun struct vop_plane_state *pstate = to_vop_plane_state(state);
2574*4882a593Smuzhiyun struct drm_rect *src, *dest;
2575*4882a593Smuzhiyun struct drm_framebuffer *fb = state->fb;
2576*4882a593Smuzhiyun struct drm_format_name_buf format_name;
2577*4882a593Smuzhiyun int i;
2578*4882a593Smuzhiyun struct drm_gem_object *obj;
2579*4882a593Smuzhiyun struct rockchip_gem_object *rk_obj;
2580*4882a593Smuzhiyun dma_addr_t fb_addr;
2581*4882a593Smuzhiyun u64 afbdc_format =
2582*4882a593Smuzhiyun DRM_FORMAT_MOD_ARM_AFBC(AFBC_FORMAT_MOD_BLOCK_SIZE_16x16);
2583*4882a593Smuzhiyun
2584*4882a593Smuzhiyun DEBUG_PRINT(" win%d-%d: %s\n", win->win_id, win->area_id,
2585*4882a593Smuzhiyun state->crtc ? "ACTIVE" : "DISABLED");
2586*4882a593Smuzhiyun if (!fb)
2587*4882a593Smuzhiyun return 0;
2588*4882a593Smuzhiyun
2589*4882a593Smuzhiyun src = &pstate->src;
2590*4882a593Smuzhiyun dest = &pstate->dest;
2591*4882a593Smuzhiyun
2592*4882a593Smuzhiyun drm_get_format_name(fb->format->format, &format_name);
2593*4882a593Smuzhiyun DEBUG_PRINT("\tformat: %s%s%s[%d] color_space[%d]\n",
2594*4882a593Smuzhiyun format_name.str,
2595*4882a593Smuzhiyun fb->modifier == afbdc_format ? "[AFBC]" : "",
2596*4882a593Smuzhiyun pstate->eotf ? " HDR" : " SDR", pstate->eotf,
2597*4882a593Smuzhiyun pstate->color_space);
2598*4882a593Smuzhiyun DEBUG_PRINT("\tcsc: y2r[%d] r2r[%d] r2y[%d] csc mode[%d]\n",
2599*4882a593Smuzhiyun pstate->y2r_en, pstate->r2r_en, pstate->r2y_en,
2600*4882a593Smuzhiyun pstate->csc_mode);
2601*4882a593Smuzhiyun DEBUG_PRINT("\tzpos: %d\n", pstate->zpos);
2602*4882a593Smuzhiyun DEBUG_PRINT("\tsrc: pos[%dx%d] rect[%dx%d]\n", src->x1 >> 16,
2603*4882a593Smuzhiyun src->y1 >> 16, drm_rect_width(src) >> 16,
2604*4882a593Smuzhiyun drm_rect_height(src) >> 16);
2605*4882a593Smuzhiyun DEBUG_PRINT("\tdst: pos[%dx%d] rect[%dx%d]\n", dest->x1, dest->y1,
2606*4882a593Smuzhiyun drm_rect_width(dest), drm_rect_height(dest));
2607*4882a593Smuzhiyun
2608*4882a593Smuzhiyun for (i = 0; i < fb->format->num_planes; i++) {
2609*4882a593Smuzhiyun obj = fb->obj[0];
2610*4882a593Smuzhiyun rk_obj = to_rockchip_obj(obj);
2611*4882a593Smuzhiyun fb_addr = rk_obj->dma_addr + fb->offsets[0];
2612*4882a593Smuzhiyun
2613*4882a593Smuzhiyun DEBUG_PRINT("\tbuf[%d]: addr: %pad pitch: %d offset: %d\n",
2614*4882a593Smuzhiyun i, &fb_addr, fb->pitches[i], fb->offsets[i]);
2615*4882a593Smuzhiyun }
2616*4882a593Smuzhiyun
2617*4882a593Smuzhiyun return 0;
2618*4882a593Smuzhiyun }
2619*4882a593Smuzhiyun
vop_dump_connector_on_crtc(struct drm_crtc * crtc,struct seq_file * s)2620*4882a593Smuzhiyun static void vop_dump_connector_on_crtc(struct drm_crtc *crtc, struct seq_file *s)
2621*4882a593Smuzhiyun {
2622*4882a593Smuzhiyun struct drm_connector_list_iter conn_iter;
2623*4882a593Smuzhiyun struct drm_connector *connector;
2624*4882a593Smuzhiyun
2625*4882a593Smuzhiyun drm_connector_list_iter_begin(crtc->dev, &conn_iter);
2626*4882a593Smuzhiyun drm_for_each_connector_iter(connector, &conn_iter) {
2627*4882a593Smuzhiyun if (crtc->state->connector_mask & drm_connector_mask(connector))
2628*4882a593Smuzhiyun DEBUG_PRINT(" Connector: %s\n", connector->name);
2629*4882a593Smuzhiyun
2630*4882a593Smuzhiyun }
2631*4882a593Smuzhiyun drm_connector_list_iter_end(&conn_iter);
2632*4882a593Smuzhiyun }
2633*4882a593Smuzhiyun
vop_crtc_debugfs_dump(struct drm_crtc * crtc,struct seq_file * s)2634*4882a593Smuzhiyun static int vop_crtc_debugfs_dump(struct drm_crtc *crtc, struct seq_file *s)
2635*4882a593Smuzhiyun {
2636*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
2637*4882a593Smuzhiyun struct drm_crtc_state *crtc_state = crtc->state;
2638*4882a593Smuzhiyun struct drm_display_mode *mode = &crtc->state->adjusted_mode;
2639*4882a593Smuzhiyun struct rockchip_crtc_state *state = to_rockchip_crtc_state(crtc->state);
2640*4882a593Smuzhiyun bool interlaced = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
2641*4882a593Smuzhiyun struct drm_plane *plane;
2642*4882a593Smuzhiyun int i;
2643*4882a593Smuzhiyun
2644*4882a593Smuzhiyun DEBUG_PRINT("VOP [%s]: %s\n", dev_name(vop->dev),
2645*4882a593Smuzhiyun crtc_state->active ? "ACTIVE" : "DISABLED");
2646*4882a593Smuzhiyun
2647*4882a593Smuzhiyun if (!crtc_state->active)
2648*4882a593Smuzhiyun return 0;
2649*4882a593Smuzhiyun
2650*4882a593Smuzhiyun vop_dump_connector_on_crtc(crtc, s);
2651*4882a593Smuzhiyun DEBUG_PRINT("\tbus_format[%x]: %s\n", state->bus_format,
2652*4882a593Smuzhiyun drm_get_bus_format_name(state->bus_format));
2653*4882a593Smuzhiyun DEBUG_PRINT("\toverlay_mode[%d] output_mode[%x]",
2654*4882a593Smuzhiyun state->yuv_overlay, state->output_mode);
2655*4882a593Smuzhiyun DEBUG_PRINT(" color_space[%d]\n",
2656*4882a593Smuzhiyun state->color_space);
2657*4882a593Smuzhiyun DEBUG_PRINT(" Display mode: %dx%d%s%d\n",
2658*4882a593Smuzhiyun mode->hdisplay, mode->vdisplay, interlaced ? "i" : "p",
2659*4882a593Smuzhiyun drm_mode_vrefresh(mode));
2660*4882a593Smuzhiyun DEBUG_PRINT("\tclk[%d] real_clk[%d] type[%x] flag[%x]\n",
2661*4882a593Smuzhiyun mode->clock, mode->crtc_clock, mode->type, mode->flags);
2662*4882a593Smuzhiyun DEBUG_PRINT("\tH: %d %d %d %d\n", mode->hdisplay, mode->hsync_start,
2663*4882a593Smuzhiyun mode->hsync_end, mode->htotal);
2664*4882a593Smuzhiyun DEBUG_PRINT("\tV: %d %d %d %d\n", mode->vdisplay, mode->vsync_start,
2665*4882a593Smuzhiyun mode->vsync_end, mode->vtotal);
2666*4882a593Smuzhiyun
2667*4882a593Smuzhiyun for (i = 0; i < vop->num_wins; i++) {
2668*4882a593Smuzhiyun plane = &vop->win[i].base;
2669*4882a593Smuzhiyun vop_plane_info_dump(s, plane);
2670*4882a593Smuzhiyun }
2671*4882a593Smuzhiyun DEBUG_PRINT(" post: sdr2hdr[%d] hdr2sdr[%d]\n",
2672*4882a593Smuzhiyun state->hdr.sdr2hdr_state.bt1886eotf_post_conv_en,
2673*4882a593Smuzhiyun state->hdr.hdr2sdr_en);
2674*4882a593Smuzhiyun DEBUG_PRINT(" pre : sdr2hdr[%d]\n",
2675*4882a593Smuzhiyun state->hdr.sdr2hdr_state.bt1886eotf_pre_conv_en);
2676*4882a593Smuzhiyun DEBUG_PRINT(" post CSC: r2y[%d] y2r[%d] CSC mode[%d]\n",
2677*4882a593Smuzhiyun state->post_r2y_en, state->post_y2r_en,
2678*4882a593Smuzhiyun state->post_csc_mode);
2679*4882a593Smuzhiyun
2680*4882a593Smuzhiyun return 0;
2681*4882a593Smuzhiyun }
2682*4882a593Smuzhiyun
vop_crtc_regs_dump(struct drm_crtc * crtc,struct seq_file * s)2683*4882a593Smuzhiyun static void vop_crtc_regs_dump(struct drm_crtc *crtc, struct seq_file *s)
2684*4882a593Smuzhiyun {
2685*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
2686*4882a593Smuzhiyun struct drm_crtc_state *crtc_state = crtc->state;
2687*4882a593Smuzhiyun int dump_len = vop->len > 0x400 ? 0x400 : vop->len;
2688*4882a593Smuzhiyun int i;
2689*4882a593Smuzhiyun
2690*4882a593Smuzhiyun if (!crtc_state->active)
2691*4882a593Smuzhiyun return;
2692*4882a593Smuzhiyun
2693*4882a593Smuzhiyun for (i = 0; i < dump_len; i += 16) {
2694*4882a593Smuzhiyun DEBUG_PRINT("0x%08x: %08x %08x %08x %08x\n", i,
2695*4882a593Smuzhiyun vop_readl(vop, i), vop_readl(vop, i + 4),
2696*4882a593Smuzhiyun vop_readl(vop, i + 8), vop_readl(vop, i + 12));
2697*4882a593Smuzhiyun }
2698*4882a593Smuzhiyun }
2699*4882a593Smuzhiyun
vop_gamma_show(struct seq_file * s,void * data)2700*4882a593Smuzhiyun static int vop_gamma_show(struct seq_file *s, void *data)
2701*4882a593Smuzhiyun {
2702*4882a593Smuzhiyun struct drm_info_node *node = s->private;
2703*4882a593Smuzhiyun struct vop *vop = node->info_ent->data;
2704*4882a593Smuzhiyun int i;
2705*4882a593Smuzhiyun
2706*4882a593Smuzhiyun if (!vop->lut || !vop->lut_active || !vop->lut_regs)
2707*4882a593Smuzhiyun return 0;
2708*4882a593Smuzhiyun
2709*4882a593Smuzhiyun for (i = 0; i < vop->lut_len; i++) {
2710*4882a593Smuzhiyun if (i % 8 == 0)
2711*4882a593Smuzhiyun DEBUG_PRINT("\n");
2712*4882a593Smuzhiyun DEBUG_PRINT("0x%08x ", vop->lut[i]);
2713*4882a593Smuzhiyun }
2714*4882a593Smuzhiyun DEBUG_PRINT("\n");
2715*4882a593Smuzhiyun
2716*4882a593Smuzhiyun return 0;
2717*4882a593Smuzhiyun }
2718*4882a593Smuzhiyun
2719*4882a593Smuzhiyun #undef DEBUG_PRINT
2720*4882a593Smuzhiyun
2721*4882a593Smuzhiyun static struct drm_info_list vop_debugfs_files[] = {
2722*4882a593Smuzhiyun { "gamma_lut", vop_gamma_show, 0, NULL },
2723*4882a593Smuzhiyun };
2724*4882a593Smuzhiyun
vop_crtc_debugfs_init(struct drm_minor * minor,struct drm_crtc * crtc)2725*4882a593Smuzhiyun static int vop_crtc_debugfs_init(struct drm_minor *minor, struct drm_crtc *crtc)
2726*4882a593Smuzhiyun {
2727*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
2728*4882a593Smuzhiyun int ret, i;
2729*4882a593Smuzhiyun
2730*4882a593Smuzhiyun vop->debugfs = debugfs_create_dir(dev_name(vop->dev),
2731*4882a593Smuzhiyun minor->debugfs_root);
2732*4882a593Smuzhiyun
2733*4882a593Smuzhiyun if (!vop->debugfs)
2734*4882a593Smuzhiyun return -ENOMEM;
2735*4882a593Smuzhiyun
2736*4882a593Smuzhiyun vop->debugfs_files = kmemdup(vop_debugfs_files,
2737*4882a593Smuzhiyun sizeof(vop_debugfs_files),
2738*4882a593Smuzhiyun GFP_KERNEL);
2739*4882a593Smuzhiyun if (!vop->debugfs_files) {
2740*4882a593Smuzhiyun ret = -ENOMEM;
2741*4882a593Smuzhiyun goto remove;
2742*4882a593Smuzhiyun }
2743*4882a593Smuzhiyun #if defined(CONFIG_ROCKCHIP_DRM_DEBUG)
2744*4882a593Smuzhiyun rockchip_drm_add_dump_buffer(crtc, vop->debugfs);
2745*4882a593Smuzhiyun #endif
2746*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(vop_debugfs_files); i++)
2747*4882a593Smuzhiyun vop->debugfs_files[i].data = vop;
2748*4882a593Smuzhiyun
2749*4882a593Smuzhiyun drm_debugfs_create_files(vop->debugfs_files, ARRAY_SIZE(vop_debugfs_files),
2750*4882a593Smuzhiyun vop->debugfs, minor);
2751*4882a593Smuzhiyun
2752*4882a593Smuzhiyun return 0;
2753*4882a593Smuzhiyun remove:
2754*4882a593Smuzhiyun debugfs_remove(vop->debugfs);
2755*4882a593Smuzhiyun vop->debugfs = NULL;
2756*4882a593Smuzhiyun return ret;
2757*4882a593Smuzhiyun }
2758*4882a593Smuzhiyun
2759*4882a593Smuzhiyun static enum drm_mode_status
vop_crtc_mode_valid(struct drm_crtc * crtc,const struct drm_display_mode * mode)2760*4882a593Smuzhiyun vop_crtc_mode_valid(struct drm_crtc *crtc, const struct drm_display_mode *mode)
2761*4882a593Smuzhiyun {
2762*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
2763*4882a593Smuzhiyun struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc->state);
2764*4882a593Smuzhiyun const struct vop_data *vop_data = vop->data;
2765*4882a593Smuzhiyun int request_clock = mode->clock;
2766*4882a593Smuzhiyun int clock;
2767*4882a593Smuzhiyun
2768*4882a593Smuzhiyun if (mode->hdisplay > vop_data->max_output.width)
2769*4882a593Smuzhiyun return MODE_BAD_HVALUE;
2770*4882a593Smuzhiyun
2771*4882a593Smuzhiyun if ((mode->flags & DRM_MODE_FLAG_INTERLACE) &&
2772*4882a593Smuzhiyun VOP_MAJOR(vop->version) == 3 &&
2773*4882a593Smuzhiyun VOP_MINOR(vop->version) <= 2)
2774*4882a593Smuzhiyun return MODE_BAD;
2775*4882a593Smuzhiyun
2776*4882a593Smuzhiyun /*
2777*4882a593Smuzhiyun * Dclk need to be double if BT656 interface and vop version >= 2.12.
2778*4882a593Smuzhiyun */
2779*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_DBLCLK ||
2780*4882a593Smuzhiyun (VOP_MAJOR(vop->version) == 2 && VOP_MINOR(vop->version) >= 12 &&
2781*4882a593Smuzhiyun s->output_if & VOP_OUTPUT_IF_BT656))
2782*4882a593Smuzhiyun request_clock *= 2;
2783*4882a593Smuzhiyun clock = clk_round_rate(vop->dclk, request_clock * 1000) / 1000;
2784*4882a593Smuzhiyun
2785*4882a593Smuzhiyun /*
2786*4882a593Smuzhiyun * Hdmi or DisplayPort request a Accurate clock.
2787*4882a593Smuzhiyun */
2788*4882a593Smuzhiyun if (s->output_type == DRM_MODE_CONNECTOR_HDMIA ||
2789*4882a593Smuzhiyun s->output_type == DRM_MODE_CONNECTOR_DisplayPort)
2790*4882a593Smuzhiyun if (clock != request_clock)
2791*4882a593Smuzhiyun return MODE_CLOCK_RANGE;
2792*4882a593Smuzhiyun
2793*4882a593Smuzhiyun return MODE_OK;
2794*4882a593Smuzhiyun }
2795*4882a593Smuzhiyun
2796*4882a593Smuzhiyun struct vop_bandwidth {
2797*4882a593Smuzhiyun size_t bandwidth;
2798*4882a593Smuzhiyun int y1;
2799*4882a593Smuzhiyun int y2;
2800*4882a593Smuzhiyun };
2801*4882a593Smuzhiyun
vop_bandwidth_cmp(const void * a,const void * b)2802*4882a593Smuzhiyun static int vop_bandwidth_cmp(const void *a, const void *b)
2803*4882a593Smuzhiyun {
2804*4882a593Smuzhiyun struct vop_bandwidth *pa = (struct vop_bandwidth *)a;
2805*4882a593Smuzhiyun struct vop_bandwidth *pb = (struct vop_bandwidth *)b;
2806*4882a593Smuzhiyun
2807*4882a593Smuzhiyun return pa->y1 - pb->y2;
2808*4882a593Smuzhiyun }
2809*4882a593Smuzhiyun
vop_plane_line_bandwidth(struct drm_plane_state * pstate)2810*4882a593Smuzhiyun static size_t vop_plane_line_bandwidth(struct drm_plane_state *pstate)
2811*4882a593Smuzhiyun {
2812*4882a593Smuzhiyun struct vop_plane_state *vop_plane_state = to_vop_plane_state(pstate);
2813*4882a593Smuzhiyun struct vop_win *win = to_vop_win(pstate->plane);
2814*4882a593Smuzhiyun struct drm_crtc *crtc = pstate->crtc;
2815*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
2816*4882a593Smuzhiyun struct drm_framebuffer *fb = pstate->fb;
2817*4882a593Smuzhiyun struct drm_rect *dest = &vop_plane_state->dest;
2818*4882a593Smuzhiyun struct drm_rect *src = &vop_plane_state->src;
2819*4882a593Smuzhiyun int bpp = fb->format->cpp[0] << 3;
2820*4882a593Smuzhiyun int src_width = drm_rect_width(src) >> 16;
2821*4882a593Smuzhiyun int src_height = drm_rect_height(src) >> 16;
2822*4882a593Smuzhiyun int dest_width = drm_rect_width(dest);
2823*4882a593Smuzhiyun int dest_height = drm_rect_height(dest);
2824*4882a593Smuzhiyun int vskiplines = scl_get_vskiplines(src_height, dest_height);
2825*4882a593Smuzhiyun size_t bandwidth;
2826*4882a593Smuzhiyun
2827*4882a593Smuzhiyun if (src_width <= 0 || src_height <= 0 || dest_width <= 0 ||
2828*4882a593Smuzhiyun dest_height <= 0)
2829*4882a593Smuzhiyun return 0;
2830*4882a593Smuzhiyun
2831*4882a593Smuzhiyun bandwidth = src_width * bpp / 8;
2832*4882a593Smuzhiyun
2833*4882a593Smuzhiyun bandwidth = bandwidth * src_width / dest_width;
2834*4882a593Smuzhiyun bandwidth = bandwidth * src_height / dest_height;
2835*4882a593Smuzhiyun if (vskiplines == 2 && VOP_WIN_SCL_EXT_SUPPORT(vop, win, vsd_yrgb_gt2))
2836*4882a593Smuzhiyun bandwidth /= 2;
2837*4882a593Smuzhiyun else if (vskiplines == 4 &&
2838*4882a593Smuzhiyun VOP_WIN_SCL_EXT_SUPPORT(vop, win, vsd_yrgb_gt4))
2839*4882a593Smuzhiyun bandwidth /= 4;
2840*4882a593Smuzhiyun
2841*4882a593Smuzhiyun return bandwidth;
2842*4882a593Smuzhiyun }
2843*4882a593Smuzhiyun
vop_calc_max_bandwidth(struct vop_bandwidth * bw,int start,int count,int y2)2844*4882a593Smuzhiyun static u64 vop_calc_max_bandwidth(struct vop_bandwidth *bw, int start,
2845*4882a593Smuzhiyun int count, int y2)
2846*4882a593Smuzhiyun {
2847*4882a593Smuzhiyun u64 max_bandwidth = 0;
2848*4882a593Smuzhiyun int i;
2849*4882a593Smuzhiyun
2850*4882a593Smuzhiyun for (i = start; i < count; i++) {
2851*4882a593Smuzhiyun u64 bandwidth = 0;
2852*4882a593Smuzhiyun
2853*4882a593Smuzhiyun if (bw[i].y1 > y2)
2854*4882a593Smuzhiyun continue;
2855*4882a593Smuzhiyun bandwidth = bw[i].bandwidth;
2856*4882a593Smuzhiyun bandwidth += vop_calc_max_bandwidth(bw, i + 1, count,
2857*4882a593Smuzhiyun min(bw[i].y2, y2));
2858*4882a593Smuzhiyun
2859*4882a593Smuzhiyun if (bandwidth > max_bandwidth)
2860*4882a593Smuzhiyun max_bandwidth = bandwidth;
2861*4882a593Smuzhiyun }
2862*4882a593Smuzhiyun
2863*4882a593Smuzhiyun return max_bandwidth;
2864*4882a593Smuzhiyun }
2865*4882a593Smuzhiyun
vop_crtc_bandwidth(struct drm_crtc * crtc,struct drm_crtc_state * crtc_state,struct dmcfreq_vop_info * vop_bw_info)2866*4882a593Smuzhiyun static size_t vop_crtc_bandwidth(struct drm_crtc *crtc,
2867*4882a593Smuzhiyun struct drm_crtc_state *crtc_state,
2868*4882a593Smuzhiyun struct dmcfreq_vop_info *vop_bw_info)
2869*4882a593Smuzhiyun {
2870*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
2871*4882a593Smuzhiyun u16 htotal = adjusted_mode->crtc_htotal;
2872*4882a593Smuzhiyun u16 vdisplay = adjusted_mode->crtc_vdisplay;
2873*4882a593Smuzhiyun int clock = adjusted_mode->crtc_clock;
2874*4882a593Smuzhiyun struct vop_plane_state *vop_plane_state;
2875*4882a593Smuzhiyun struct drm_plane_state *pstate;
2876*4882a593Smuzhiyun struct vop_bandwidth *pbandwidth;
2877*4882a593Smuzhiyun struct drm_plane *plane;
2878*4882a593Smuzhiyun u64 line_bw_mbyte = 0;
2879*4882a593Smuzhiyun int cnt = 0, plane_num = 0;
2880*4882a593Smuzhiyun struct drm_atomic_state *state = crtc_state->state;
2881*4882a593Smuzhiyun #if defined(CONFIG_ROCKCHIP_DRM_DEBUG)
2882*4882a593Smuzhiyun struct vop_dump_list *pos, *n;
2883*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
2884*4882a593Smuzhiyun #endif
2885*4882a593Smuzhiyun
2886*4882a593Smuzhiyun if (!htotal || !vdisplay)
2887*4882a593Smuzhiyun return 0;
2888*4882a593Smuzhiyun
2889*4882a593Smuzhiyun #if defined(CONFIG_ROCKCHIP_DRM_DEBUG)
2890*4882a593Smuzhiyun if (!vop->rockchip_crtc.vop_dump_list_init_flag) {
2891*4882a593Smuzhiyun INIT_LIST_HEAD(&vop->rockchip_crtc.vop_dump_list_head);
2892*4882a593Smuzhiyun vop->rockchip_crtc.vop_dump_list_init_flag = true;
2893*4882a593Smuzhiyun }
2894*4882a593Smuzhiyun list_for_each_entry_safe(pos, n, &vop->rockchip_crtc.vop_dump_list_head, entry) {
2895*4882a593Smuzhiyun list_del(&pos->entry);
2896*4882a593Smuzhiyun }
2897*4882a593Smuzhiyun if (vop->rockchip_crtc.vop_dump_status == DUMP_KEEP ||
2898*4882a593Smuzhiyun vop->rockchip_crtc.vop_dump_times > 0) {
2899*4882a593Smuzhiyun vop->rockchip_crtc.frame_count++;
2900*4882a593Smuzhiyun }
2901*4882a593Smuzhiyun #endif
2902*4882a593Smuzhiyun
2903*4882a593Smuzhiyun drm_atomic_crtc_state_for_each_plane(plane, crtc_state)
2904*4882a593Smuzhiyun plane_num++;
2905*4882a593Smuzhiyun
2906*4882a593Smuzhiyun vop_bw_info->plane_num += plane_num;
2907*4882a593Smuzhiyun pbandwidth = kmalloc_array(plane_num, sizeof(*pbandwidth),
2908*4882a593Smuzhiyun GFP_KERNEL);
2909*4882a593Smuzhiyun if (!pbandwidth)
2910*4882a593Smuzhiyun return -ENOMEM;
2911*4882a593Smuzhiyun
2912*4882a593Smuzhiyun drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
2913*4882a593Smuzhiyun int act_w, act_h, cpp, afbc_fac;
2914*4882a593Smuzhiyun
2915*4882a593Smuzhiyun pstate = drm_atomic_get_existing_plane_state(state, plane);
2916*4882a593Smuzhiyun if (pstate->crtc != crtc || !pstate->fb)
2917*4882a593Smuzhiyun continue;
2918*4882a593Smuzhiyun
2919*4882a593Smuzhiyun /* This is an empirical value, if it's afbc format, the frame buffer size div 2 */
2920*4882a593Smuzhiyun afbc_fac = rockchip_afbc(plane, pstate->fb->modifier) ? 2 : 1;
2921*4882a593Smuzhiyun
2922*4882a593Smuzhiyun vop_plane_state = to_vop_plane_state(pstate);
2923*4882a593Smuzhiyun pbandwidth[cnt].y1 = vop_plane_state->dest.y1;
2924*4882a593Smuzhiyun pbandwidth[cnt].y2 = vop_plane_state->dest.y2;
2925*4882a593Smuzhiyun pbandwidth[cnt++].bandwidth = vop_plane_line_bandwidth(pstate) / afbc_fac;
2926*4882a593Smuzhiyun
2927*4882a593Smuzhiyun act_w = drm_rect_width(&pstate->src) >> 16;
2928*4882a593Smuzhiyun act_h = drm_rect_height(&pstate->src) >> 16;
2929*4882a593Smuzhiyun cpp = pstate->fb->format->cpp[0];
2930*4882a593Smuzhiyun
2931*4882a593Smuzhiyun vop_bw_info->frame_bw_mbyte += act_w * act_h / 1000 * cpp * drm_mode_vrefresh(adjusted_mode) / 1000;
2932*4882a593Smuzhiyun
2933*4882a593Smuzhiyun }
2934*4882a593Smuzhiyun
2935*4882a593Smuzhiyun sort(pbandwidth, cnt, sizeof(pbandwidth[0]), vop_bandwidth_cmp, NULL);
2936*4882a593Smuzhiyun
2937*4882a593Smuzhiyun vop_bw_info->line_bw_mbyte = vop_calc_max_bandwidth(pbandwidth, 0, cnt, vdisplay);
2938*4882a593Smuzhiyun kfree(pbandwidth);
2939*4882a593Smuzhiyun /*
2940*4882a593Smuzhiyun * line_bandwidth(MB/s)
2941*4882a593Smuzhiyun * = line_bandwidth / line_time
2942*4882a593Smuzhiyun * = line_bandwidth(Byte) * clock(KHZ) / 1000 / htotal
2943*4882a593Smuzhiyun */
2944*4882a593Smuzhiyun line_bw_mbyte *= clock;
2945*4882a593Smuzhiyun do_div(line_bw_mbyte, htotal * 1000);
2946*4882a593Smuzhiyun vop_bw_info->line_bw_mbyte = line_bw_mbyte;
2947*4882a593Smuzhiyun
2948*4882a593Smuzhiyun return vop_bw_info->line_bw_mbyte;
2949*4882a593Smuzhiyun }
2950*4882a593Smuzhiyun
vop_crtc_close(struct drm_crtc * crtc)2951*4882a593Smuzhiyun static void vop_crtc_close(struct drm_crtc *crtc)
2952*4882a593Smuzhiyun {
2953*4882a593Smuzhiyun struct vop *vop = NULL;
2954*4882a593Smuzhiyun
2955*4882a593Smuzhiyun if (!crtc)
2956*4882a593Smuzhiyun return;
2957*4882a593Smuzhiyun vop = to_vop(crtc);
2958*4882a593Smuzhiyun mutex_lock(&vop->vop_lock);
2959*4882a593Smuzhiyun if (!vop->is_enabled) {
2960*4882a593Smuzhiyun mutex_unlock(&vop->vop_lock);
2961*4882a593Smuzhiyun return;
2962*4882a593Smuzhiyun }
2963*4882a593Smuzhiyun
2964*4882a593Smuzhiyun vop_disable_all_planes(vop);
2965*4882a593Smuzhiyun mutex_unlock(&vop->vop_lock);
2966*4882a593Smuzhiyun }
2967*4882a593Smuzhiyun
vop_mode_done(struct vop * vop)2968*4882a593Smuzhiyun static u32 vop_mode_done(struct vop *vop)
2969*4882a593Smuzhiyun {
2970*4882a593Smuzhiyun return VOP_CTRL_GET(vop, out_mode);
2971*4882a593Smuzhiyun }
2972*4882a593Smuzhiyun
vop_set_out_mode(struct vop * vop,u32 mode)2973*4882a593Smuzhiyun static void vop_set_out_mode(struct vop *vop, u32 mode)
2974*4882a593Smuzhiyun {
2975*4882a593Smuzhiyun int ret;
2976*4882a593Smuzhiyun u32 val;
2977*4882a593Smuzhiyun
2978*4882a593Smuzhiyun VOP_CTRL_SET(vop, out_mode, mode);
2979*4882a593Smuzhiyun vop_cfg_done(vop);
2980*4882a593Smuzhiyun ret = readx_poll_timeout(vop_mode_done, vop, val, val == mode,
2981*4882a593Smuzhiyun 1000, 500 * 1000);
2982*4882a593Smuzhiyun if (ret)
2983*4882a593Smuzhiyun dev_err(vop->dev, "wait mode 0x%x timeout\n", mode);
2984*4882a593Smuzhiyun
2985*4882a593Smuzhiyun }
2986*4882a593Smuzhiyun
vop_crtc_send_mcu_cmd(struct drm_crtc * crtc,u32 type,u32 value)2987*4882a593Smuzhiyun static void vop_crtc_send_mcu_cmd(struct drm_crtc *crtc, u32 type, u32 value)
2988*4882a593Smuzhiyun {
2989*4882a593Smuzhiyun struct rockchip_crtc_state *state;
2990*4882a593Smuzhiyun struct vop *vop = NULL;
2991*4882a593Smuzhiyun
2992*4882a593Smuzhiyun if (!crtc)
2993*4882a593Smuzhiyun return;
2994*4882a593Smuzhiyun
2995*4882a593Smuzhiyun vop = to_vop(crtc);
2996*4882a593Smuzhiyun state = to_rockchip_crtc_state(crtc->state);
2997*4882a593Smuzhiyun
2998*4882a593Smuzhiyun /*
2999*4882a593Smuzhiyun * set output mode to P888 when start send cmd.
3000*4882a593Smuzhiyun */
3001*4882a593Smuzhiyun if ((type == MCU_SETBYPASS) && value)
3002*4882a593Smuzhiyun vop_set_out_mode(vop, ROCKCHIP_OUT_MODE_P888);
3003*4882a593Smuzhiyun mutex_lock(&vop->vop_lock);
3004*4882a593Smuzhiyun if (vop && vop->is_enabled) {
3005*4882a593Smuzhiyun switch (type) {
3006*4882a593Smuzhiyun case MCU_WRCMD:
3007*4882a593Smuzhiyun VOP_CTRL_SET(vop, mcu_rs, 0);
3008*4882a593Smuzhiyun VOP_CTRL_SET(vop, mcu_rw_bypass_port, value);
3009*4882a593Smuzhiyun VOP_CTRL_SET(vop, mcu_rs, 1);
3010*4882a593Smuzhiyun break;
3011*4882a593Smuzhiyun case MCU_WRDATA:
3012*4882a593Smuzhiyun VOP_CTRL_SET(vop, mcu_rs, 1);
3013*4882a593Smuzhiyun VOP_CTRL_SET(vop, mcu_rw_bypass_port, value);
3014*4882a593Smuzhiyun break;
3015*4882a593Smuzhiyun case MCU_SETBYPASS:
3016*4882a593Smuzhiyun VOP_CTRL_SET(vop, mcu_bypass, value ? 1 : 0);
3017*4882a593Smuzhiyun break;
3018*4882a593Smuzhiyun default:
3019*4882a593Smuzhiyun break;
3020*4882a593Smuzhiyun }
3021*4882a593Smuzhiyun }
3022*4882a593Smuzhiyun mutex_unlock(&vop->vop_lock);
3023*4882a593Smuzhiyun
3024*4882a593Smuzhiyun /*
3025*4882a593Smuzhiyun * restore output mode at the end
3026*4882a593Smuzhiyun */
3027*4882a593Smuzhiyun if ((type == MCU_SETBYPASS) && !value)
3028*4882a593Smuzhiyun vop_set_out_mode(vop, state->output_mode);
3029*4882a593Smuzhiyun }
3030*4882a593Smuzhiyun
vop_crtc_wait_vact_end(struct drm_crtc * crtc,unsigned int mstimeout)3031*4882a593Smuzhiyun static int vop_crtc_wait_vact_end(struct drm_crtc *crtc, unsigned int mstimeout)
3032*4882a593Smuzhiyun {
3033*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
3034*4882a593Smuzhiyun unsigned long jiffies_left;
3035*4882a593Smuzhiyun int ret = 0;
3036*4882a593Smuzhiyun
3037*4882a593Smuzhiyun if (!vop->is_enabled)
3038*4882a593Smuzhiyun return -ENODEV;
3039*4882a593Smuzhiyun
3040*4882a593Smuzhiyun mutex_lock(&vop->vop_lock);
3041*4882a593Smuzhiyun
3042*4882a593Smuzhiyun if (vop_line_flag_irq_is_enabled(vop)) {
3043*4882a593Smuzhiyun ret = -EBUSY;
3044*4882a593Smuzhiyun goto out;
3045*4882a593Smuzhiyun }
3046*4882a593Smuzhiyun
3047*4882a593Smuzhiyun reinit_completion(&vop->line_flag_completion);
3048*4882a593Smuzhiyun vop_line_flag_irq_enable(vop);
3049*4882a593Smuzhiyun
3050*4882a593Smuzhiyun jiffies_left = wait_for_completion_timeout(&vop->line_flag_completion,
3051*4882a593Smuzhiyun msecs_to_jiffies(mstimeout));
3052*4882a593Smuzhiyun vop_line_flag_irq_disable(vop);
3053*4882a593Smuzhiyun
3054*4882a593Smuzhiyun if (jiffies_left == 0) {
3055*4882a593Smuzhiyun DRM_DEV_ERROR(vop->dev, "timeout waiting for lineflag IRQ\n");
3056*4882a593Smuzhiyun ret = -ETIMEDOUT;
3057*4882a593Smuzhiyun goto out;
3058*4882a593Smuzhiyun }
3059*4882a593Smuzhiyun
3060*4882a593Smuzhiyun out:
3061*4882a593Smuzhiyun mutex_unlock(&vop->vop_lock);
3062*4882a593Smuzhiyun return ret;
3063*4882a593Smuzhiyun }
3064*4882a593Smuzhiyun
3065*4882a593Smuzhiyun static const struct rockchip_crtc_funcs private_crtc_funcs = {
3066*4882a593Smuzhiyun .loader_protect = vop_crtc_loader_protect,
3067*4882a593Smuzhiyun .cancel_pending_vblank = vop_crtc_cancel_pending_vblank,
3068*4882a593Smuzhiyun .debugfs_init = vop_crtc_debugfs_init,
3069*4882a593Smuzhiyun .debugfs_dump = vop_crtc_debugfs_dump,
3070*4882a593Smuzhiyun .regs_dump = vop_crtc_regs_dump,
3071*4882a593Smuzhiyun .bandwidth = vop_crtc_bandwidth,
3072*4882a593Smuzhiyun .crtc_close = vop_crtc_close,
3073*4882a593Smuzhiyun .crtc_send_mcu_cmd = vop_crtc_send_mcu_cmd,
3074*4882a593Smuzhiyun .wait_vact_end = vop_crtc_wait_vact_end,
3075*4882a593Smuzhiyun };
3076*4882a593Smuzhiyun
vop_crtc_mode_fixup(struct drm_crtc * crtc,const struct drm_display_mode * mode,struct drm_display_mode * adj_mode)3077*4882a593Smuzhiyun static bool vop_crtc_mode_fixup(struct drm_crtc *crtc,
3078*4882a593Smuzhiyun const struct drm_display_mode *mode,
3079*4882a593Smuzhiyun struct drm_display_mode *adj_mode)
3080*4882a593Smuzhiyun {
3081*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
3082*4882a593Smuzhiyun const struct vop_data *vop_data = vop->data;
3083*4882a593Smuzhiyun struct rockchip_crtc_state *s =
3084*4882a593Smuzhiyun to_rockchip_crtc_state(crtc->state);
3085*4882a593Smuzhiyun
3086*4882a593Smuzhiyun if (mode->hdisplay > vop_data->max_output.width)
3087*4882a593Smuzhiyun return false;
3088*4882a593Smuzhiyun
3089*4882a593Smuzhiyun drm_mode_set_crtcinfo(adj_mode,
3090*4882a593Smuzhiyun CRTC_INTERLACE_HALVE_V | CRTC_STEREO_DOUBLE);
3091*4882a593Smuzhiyun
3092*4882a593Smuzhiyun /*
3093*4882a593Smuzhiyun * Dclk need to be double if BT656 interface and vop version >= 2.12.
3094*4882a593Smuzhiyun */
3095*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_DBLCLK ||
3096*4882a593Smuzhiyun (VOP_MAJOR(vop->version) == 2 && VOP_MINOR(vop->version) >= 12 &&
3097*4882a593Smuzhiyun s->output_if & VOP_OUTPUT_IF_BT656))
3098*4882a593Smuzhiyun adj_mode->crtc_clock *= 2;
3099*4882a593Smuzhiyun
3100*4882a593Smuzhiyun adj_mode->crtc_clock =
3101*4882a593Smuzhiyun DIV_ROUND_UP(clk_round_rate(vop->dclk, adj_mode->crtc_clock * 1000),
3102*4882a593Smuzhiyun 1000);
3103*4882a593Smuzhiyun
3104*4882a593Smuzhiyun return true;
3105*4882a593Smuzhiyun }
3106*4882a593Smuzhiyun
vop_dither_setup(struct drm_crtc * crtc)3107*4882a593Smuzhiyun static void vop_dither_setup(struct drm_crtc *crtc)
3108*4882a593Smuzhiyun {
3109*4882a593Smuzhiyun struct rockchip_crtc_state *s =
3110*4882a593Smuzhiyun to_rockchip_crtc_state(crtc->state);
3111*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
3112*4882a593Smuzhiyun
3113*4882a593Smuzhiyun /*
3114*4882a593Smuzhiyun * VOP MCU interface can't work right when dither enabled.
3115*4882a593Smuzhiyun * (1) the MCU CMD will be treated as data then changed by dither algorithm
3116*4882a593Smuzhiyun * (2) the dither algorithm works wrong in mcu mode
3117*4882a593Smuzhiyun */
3118*4882a593Smuzhiyun if (vop->mcu_timing.mcu_pix_total)
3119*4882a593Smuzhiyun return;
3120*4882a593Smuzhiyun
3121*4882a593Smuzhiyun switch (s->bus_format) {
3122*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB565_1X16:
3123*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB565_2X8_LE:
3124*4882a593Smuzhiyun VOP_CTRL_SET(vop, dither_down_en, 1);
3125*4882a593Smuzhiyun VOP_CTRL_SET(vop, dither_down_mode, RGB888_TO_RGB565);
3126*4882a593Smuzhiyun break;
3127*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB666_1X18:
3128*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
3129*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
3130*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB666_3X6:
3131*4882a593Smuzhiyun VOP_CTRL_SET(vop, dither_down_en, 1);
3132*4882a593Smuzhiyun VOP_CTRL_SET(vop, dither_down_mode, RGB888_TO_RGB666);
3133*4882a593Smuzhiyun break;
3134*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUV8_1X24:
3135*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
3136*4882a593Smuzhiyun VOP_CTRL_SET(vop, dither_down_en, 0);
3137*4882a593Smuzhiyun VOP_CTRL_SET(vop, pre_dither_down_en, 1);
3138*4882a593Smuzhiyun break;
3139*4882a593Smuzhiyun case MEDIA_BUS_FMT_YUV10_1X30:
3140*4882a593Smuzhiyun case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
3141*4882a593Smuzhiyun VOP_CTRL_SET(vop, dither_down_en, 0);
3142*4882a593Smuzhiyun VOP_CTRL_SET(vop, pre_dither_down_en, 0);
3143*4882a593Smuzhiyun break;
3144*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB888_3X8:
3145*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB888_DUMMY_4X8:
3146*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB888_1X24:
3147*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
3148*4882a593Smuzhiyun case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
3149*4882a593Smuzhiyun default:
3150*4882a593Smuzhiyun VOP_CTRL_SET(vop, dither_down_en, 0);
3151*4882a593Smuzhiyun VOP_CTRL_SET(vop, pre_dither_down_en, 0);
3152*4882a593Smuzhiyun break;
3153*4882a593Smuzhiyun }
3154*4882a593Smuzhiyun
3155*4882a593Smuzhiyun VOP_CTRL_SET(vop, pre_dither_down_en,
3156*4882a593Smuzhiyun s->output_mode == ROCKCHIP_OUT_MODE_AAAA ? 0 : 1);
3157*4882a593Smuzhiyun VOP_CTRL_SET(vop, dither_down_sel, DITHER_DOWN_ALLEGRO);
3158*4882a593Smuzhiyun }
3159*4882a593Smuzhiyun
vop_update_csc(struct drm_crtc * crtc)3160*4882a593Smuzhiyun static void vop_update_csc(struct drm_crtc *crtc)
3161*4882a593Smuzhiyun {
3162*4882a593Smuzhiyun struct rockchip_crtc_state *s =
3163*4882a593Smuzhiyun to_rockchip_crtc_state(crtc->state);
3164*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
3165*4882a593Smuzhiyun u32 val;
3166*4882a593Smuzhiyun
3167*4882a593Smuzhiyun if ((s->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
3168*4882a593Smuzhiyun !(vop->data->feature & VOP_FEATURE_OUTPUT_10BIT)) ||
3169*4882a593Smuzhiyun (VOP_MAJOR(vop->version) == 2 && VOP_MINOR(vop->version) >= 12 &&
3170*4882a593Smuzhiyun s->output_if & VOP_OUTPUT_IF_BT656))
3171*4882a593Smuzhiyun s->output_mode = ROCKCHIP_OUT_MODE_P888;
3172*4882a593Smuzhiyun
3173*4882a593Smuzhiyun if (is_uv_swap(s->bus_format, s->output_mode) ||
3174*4882a593Smuzhiyun is_rb_swap(s->bus_format, s->output_mode))
3175*4882a593Smuzhiyun VOP_CTRL_SET(vop, dsp_rb_swap, 1);
3176*4882a593Smuzhiyun else
3177*4882a593Smuzhiyun VOP_CTRL_SET(vop, dsp_data_swap, 0);
3178*4882a593Smuzhiyun
3179*4882a593Smuzhiyun VOP_CTRL_SET(vop, out_mode, s->output_mode);
3180*4882a593Smuzhiyun
3181*4882a593Smuzhiyun vop_dither_setup(crtc);
3182*4882a593Smuzhiyun VOP_CTRL_SET(vop, dclk_ddr,
3183*4882a593Smuzhiyun s->output_mode == ROCKCHIP_OUT_MODE_YUV420 ? 1 : 0);
3184*4882a593Smuzhiyun VOP_CTRL_SET(vop, hdmi_dclk_out_en,
3185*4882a593Smuzhiyun s->output_mode == ROCKCHIP_OUT_MODE_YUV420 ? 1 : 0);
3186*4882a593Smuzhiyun
3187*4882a593Smuzhiyun VOP_CTRL_SET(vop, overlay_mode, s->yuv_overlay);
3188*4882a593Smuzhiyun VOP_CTRL_SET(vop, dsp_out_yuv, is_yuv_output(s->bus_format));
3189*4882a593Smuzhiyun
3190*4882a593Smuzhiyun /*
3191*4882a593Smuzhiyun * Background color is 10bit depth if vop version >= 3.5
3192*4882a593Smuzhiyun */
3193*4882a593Smuzhiyun if (!is_yuv_output(s->bus_format))
3194*4882a593Smuzhiyun val = 0;
3195*4882a593Smuzhiyun else if (VOP_MAJOR(vop->version) == 3 && VOP_MINOR(vop->version) == 8 &&
3196*4882a593Smuzhiyun s->hdr.pre_overlay)
3197*4882a593Smuzhiyun val = 0;
3198*4882a593Smuzhiyun else if (VOP_MAJOR(vop->version) == 3 && VOP_MINOR(vop->version) >= 5)
3199*4882a593Smuzhiyun val = 0x20010200;
3200*4882a593Smuzhiyun else
3201*4882a593Smuzhiyun val = 0x801080;
3202*4882a593Smuzhiyun VOP_CTRL_SET(vop, dsp_background, val);
3203*4882a593Smuzhiyun }
3204*4882a593Smuzhiyun
3205*4882a593Smuzhiyun /*
3206*4882a593Smuzhiyun * if adjusted mode update, return true, else return false
3207*4882a593Smuzhiyun */
vop_crtc_mode_update(struct drm_crtc * crtc)3208*4882a593Smuzhiyun static bool vop_crtc_mode_update(struct drm_crtc *crtc)
3209*4882a593Smuzhiyun {
3210*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
3211*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode;
3212*4882a593Smuzhiyun u16 hsync_len = adjusted_mode->crtc_hsync_end -
3213*4882a593Smuzhiyun adjusted_mode->crtc_hsync_start;
3214*4882a593Smuzhiyun u16 hdisplay = adjusted_mode->crtc_hdisplay;
3215*4882a593Smuzhiyun u16 htotal = adjusted_mode->crtc_htotal;
3216*4882a593Smuzhiyun u16 hact_st = adjusted_mode->crtc_htotal -
3217*4882a593Smuzhiyun adjusted_mode->crtc_hsync_start;
3218*4882a593Smuzhiyun u16 hact_end = hact_st + hdisplay;
3219*4882a593Smuzhiyun u16 vdisplay = adjusted_mode->crtc_vdisplay;
3220*4882a593Smuzhiyun u16 vtotal = adjusted_mode->crtc_vtotal;
3221*4882a593Smuzhiyun u16 vsync_len = adjusted_mode->crtc_vsync_end -
3222*4882a593Smuzhiyun adjusted_mode->crtc_vsync_start;
3223*4882a593Smuzhiyun u16 vact_st = adjusted_mode->crtc_vtotal -
3224*4882a593Smuzhiyun adjusted_mode->crtc_vsync_start;
3225*4882a593Smuzhiyun u16 vact_end = vact_st + vdisplay;
3226*4882a593Smuzhiyun u32 htotal_sync = htotal << 16 | hsync_len;
3227*4882a593Smuzhiyun u32 hactive_st_end = hact_st << 16 | hact_end;
3228*4882a593Smuzhiyun u32 vtotal_sync = vtotal << 16 | vsync_len;
3229*4882a593Smuzhiyun u32 vactive_st_end = vact_st << 16 | vact_end;
3230*4882a593Smuzhiyun u32 crtc_clock = adjusted_mode->crtc_clock * 100;
3231*4882a593Smuzhiyun
3232*4882a593Smuzhiyun if (htotal_sync != VOP_CTRL_GET(vop, htotal_pw) ||
3233*4882a593Smuzhiyun hactive_st_end != VOP_CTRL_GET(vop, hact_st_end) ||
3234*4882a593Smuzhiyun vtotal_sync != VOP_CTRL_GET(vop, vtotal_pw) ||
3235*4882a593Smuzhiyun vactive_st_end != VOP_CTRL_GET(vop, vact_st_end) ||
3236*4882a593Smuzhiyun crtc_clock != clk_get_rate(vop->dclk))
3237*4882a593Smuzhiyun return true;
3238*4882a593Smuzhiyun
3239*4882a593Smuzhiyun return false;
3240*4882a593Smuzhiyun }
3241*4882a593Smuzhiyun
vop_mcu_mode(struct drm_crtc * crtc)3242*4882a593Smuzhiyun static void vop_mcu_mode(struct drm_crtc *crtc)
3243*4882a593Smuzhiyun {
3244*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
3245*4882a593Smuzhiyun
3246*4882a593Smuzhiyun VOP_CTRL_SET(vop, mcu_clk_sel, 1);
3247*4882a593Smuzhiyun VOP_CTRL_SET(vop, mcu_type, 1);
3248*4882a593Smuzhiyun
3249*4882a593Smuzhiyun VOP_CTRL_SET(vop, mcu_hold_mode, 1);
3250*4882a593Smuzhiyun VOP_CTRL_SET(vop, mcu_pix_total, vop->mcu_timing.mcu_pix_total);
3251*4882a593Smuzhiyun VOP_CTRL_SET(vop, mcu_cs_pst, vop->mcu_timing.mcu_cs_pst);
3252*4882a593Smuzhiyun VOP_CTRL_SET(vop, mcu_cs_pend, vop->mcu_timing.mcu_cs_pend);
3253*4882a593Smuzhiyun VOP_CTRL_SET(vop, mcu_rw_pst, vop->mcu_timing.mcu_rw_pst);
3254*4882a593Smuzhiyun VOP_CTRL_SET(vop, mcu_rw_pend, vop->mcu_timing.mcu_rw_pend);
3255*4882a593Smuzhiyun }
3256*4882a593Smuzhiyun
vop_crtc_atomic_enable(struct drm_crtc * crtc,struct drm_crtc_state * old_state)3257*4882a593Smuzhiyun static void vop_crtc_atomic_enable(struct drm_crtc *crtc,
3258*4882a593Smuzhiyun struct drm_crtc_state *old_state)
3259*4882a593Smuzhiyun {
3260*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
3261*4882a593Smuzhiyun struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc->state);
3262*4882a593Smuzhiyun struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode;
3263*4882a593Smuzhiyun u16 hsync_len = adjusted_mode->crtc_hsync_end - adjusted_mode->crtc_hsync_start;
3264*4882a593Smuzhiyun u16 hdisplay = adjusted_mode->crtc_hdisplay;
3265*4882a593Smuzhiyun u16 htotal = adjusted_mode->crtc_htotal;
3266*4882a593Smuzhiyun u16 hact_st = adjusted_mode->crtc_htotal - adjusted_mode->crtc_hsync_start;
3267*4882a593Smuzhiyun u16 hact_end = hact_st + hdisplay;
3268*4882a593Smuzhiyun u16 vdisplay = adjusted_mode->crtc_vdisplay;
3269*4882a593Smuzhiyun u16 vtotal = adjusted_mode->crtc_vtotal;
3270*4882a593Smuzhiyun u16 vsync_len = adjusted_mode->crtc_vsync_end - adjusted_mode->crtc_vsync_start;
3271*4882a593Smuzhiyun u16 vact_st = adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vsync_start;
3272*4882a593Smuzhiyun u16 vact_end = vact_st + vdisplay;
3273*4882a593Smuzhiyun int sys_status = drm_crtc_index(crtc) ?
3274*4882a593Smuzhiyun SYS_STATUS_LCDC1 : SYS_STATUS_LCDC0;
3275*4882a593Smuzhiyun uint32_t val;
3276*4882a593Smuzhiyun int act_end;
3277*4882a593Smuzhiyun bool interlaced = !!(adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE);
3278*4882a593Smuzhiyun int for_ddr_freq = 0;
3279*4882a593Smuzhiyun bool dclk_inv, yc_swap = false;
3280*4882a593Smuzhiyun
3281*4882a593Smuzhiyun if (old_state && old_state->self_refresh_active) {
3282*4882a593Smuzhiyun drm_crtc_vblank_on(crtc);
3283*4882a593Smuzhiyun if (vop->aclk_rate_reset)
3284*4882a593Smuzhiyun clk_set_rate(vop->aclk, vop->aclk_rate);
3285*4882a593Smuzhiyun vop->aclk_rate_reset = false;
3286*4882a593Smuzhiyun
3287*4882a593Smuzhiyun return;
3288*4882a593Smuzhiyun }
3289*4882a593Smuzhiyun
3290*4882a593Smuzhiyun rockchip_set_system_status(sys_status);
3291*4882a593Smuzhiyun vop_lock(vop);
3292*4882a593Smuzhiyun DRM_DEV_INFO(vop->dev, "Update mode to %dx%d%s%d, type: %d\n",
3293*4882a593Smuzhiyun hdisplay, vdisplay, interlaced ? "i" : "p",
3294*4882a593Smuzhiyun drm_mode_vrefresh(adjusted_mode), s->output_type);
3295*4882a593Smuzhiyun vop_initial(crtc);
3296*4882a593Smuzhiyun vop_disable_allwin(vop);
3297*4882a593Smuzhiyun VOP_CTRL_SET(vop, standby, 0);
3298*4882a593Smuzhiyun s->mode_update = vop_crtc_mode_update(crtc);
3299*4882a593Smuzhiyun if (s->mode_update)
3300*4882a593Smuzhiyun vop_disable_all_planes(vop);
3301*4882a593Smuzhiyun /*
3302*4882a593Smuzhiyun * restore the lut table.
3303*4882a593Smuzhiyun */
3304*4882a593Smuzhiyun if (vop->lut_active)
3305*4882a593Smuzhiyun vop_crtc_load_lut(crtc);
3306*4882a593Smuzhiyun
3307*4882a593Smuzhiyun if (vop->mcu_timing.mcu_pix_total)
3308*4882a593Smuzhiyun vop_mcu_mode(crtc);
3309*4882a593Smuzhiyun
3310*4882a593Smuzhiyun dclk_inv = (s->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3311*4882a593Smuzhiyun /* For improving signal quality, dclk need to be inverted by default on rv1106. */
3312*4882a593Smuzhiyun if ((VOP_MAJOR(vop->version) == 2 && VOP_MINOR(vop->version) == 12))
3313*4882a593Smuzhiyun dclk_inv = !dclk_inv;
3314*4882a593Smuzhiyun
3315*4882a593Smuzhiyun VOP_CTRL_SET(vop, dclk_pol, dclk_inv);
3316*4882a593Smuzhiyun val = (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC) ?
3317*4882a593Smuzhiyun 0 : BIT(HSYNC_POSITIVE);
3318*4882a593Smuzhiyun val |= (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC) ?
3319*4882a593Smuzhiyun 0 : BIT(VSYNC_POSITIVE);
3320*4882a593Smuzhiyun VOP_CTRL_SET(vop, pin_pol, val);
3321*4882a593Smuzhiyun
3322*4882a593Smuzhiyun if (vop->dclk_source && vop->pll && vop->pll->pll) {
3323*4882a593Smuzhiyun if (clk_set_parent(vop->dclk_source, vop->pll->pll))
3324*4882a593Smuzhiyun DRM_DEV_ERROR(vop->dev,
3325*4882a593Smuzhiyun "failed to set dclk's parents\n");
3326*4882a593Smuzhiyun }
3327*4882a593Smuzhiyun
3328*4882a593Smuzhiyun switch (s->output_type) {
3329*4882a593Smuzhiyun case DRM_MODE_CONNECTOR_DPI:
3330*4882a593Smuzhiyun case DRM_MODE_CONNECTOR_LVDS:
3331*4882a593Smuzhiyun VOP_CTRL_SET(vop, rgb_en, 1);
3332*4882a593Smuzhiyun VOP_CTRL_SET(vop, rgb_pin_pol, val);
3333*4882a593Smuzhiyun VOP_CTRL_SET(vop, rgb_dclk_pol, dclk_inv);
3334*4882a593Smuzhiyun VOP_CTRL_SET(vop, lvds_en, 1);
3335*4882a593Smuzhiyun VOP_CTRL_SET(vop, lvds_pin_pol, val);
3336*4882a593Smuzhiyun VOP_CTRL_SET(vop, lvds_dclk_pol, dclk_inv);
3337*4882a593Smuzhiyun VOP_GRF_SET(vop, grf_dclk_inv, dclk_inv);
3338*4882a593Smuzhiyun if (s->output_if & VOP_OUTPUT_IF_BT1120) {
3339*4882a593Smuzhiyun VOP_CTRL_SET(vop, bt1120_en, 1);
3340*4882a593Smuzhiyun yc_swap = is_yc_swap(s->bus_format);
3341*4882a593Smuzhiyun VOP_CTRL_SET(vop, bt1120_yc_swap, yc_swap);
3342*4882a593Smuzhiyun VOP_CTRL_SET(vop, yuv_clip, 1);
3343*4882a593Smuzhiyun } else if (s->output_if & VOP_OUTPUT_IF_BT656) {
3344*4882a593Smuzhiyun VOP_CTRL_SET(vop, bt656_en, 1);
3345*4882a593Smuzhiyun yc_swap = is_yc_swap(s->bus_format);
3346*4882a593Smuzhiyun VOP_CTRL_SET(vop, bt1120_yc_swap, yc_swap);
3347*4882a593Smuzhiyun }
3348*4882a593Smuzhiyun break;
3349*4882a593Smuzhiyun case DRM_MODE_CONNECTOR_eDP:
3350*4882a593Smuzhiyun VOP_CTRL_SET(vop, edp_en, 1);
3351*4882a593Smuzhiyun VOP_CTRL_SET(vop, edp_pin_pol, val);
3352*4882a593Smuzhiyun VOP_CTRL_SET(vop, edp_dclk_pol, dclk_inv);
3353*4882a593Smuzhiyun break;
3354*4882a593Smuzhiyun case DRM_MODE_CONNECTOR_HDMIA:
3355*4882a593Smuzhiyun VOP_CTRL_SET(vop, hdmi_en, 1);
3356*4882a593Smuzhiyun VOP_CTRL_SET(vop, hdmi_pin_pol, val);
3357*4882a593Smuzhiyun VOP_CTRL_SET(vop, hdmi_dclk_pol, 1);
3358*4882a593Smuzhiyun break;
3359*4882a593Smuzhiyun case DRM_MODE_CONNECTOR_DSI:
3360*4882a593Smuzhiyun VOP_CTRL_SET(vop, mipi_en, 1);
3361*4882a593Smuzhiyun VOP_CTRL_SET(vop, mipi_pin_pol, val);
3362*4882a593Smuzhiyun VOP_CTRL_SET(vop, mipi_dclk_pol, dclk_inv);
3363*4882a593Smuzhiyun VOP_CTRL_SET(vop, mipi_dual_channel_en,
3364*4882a593Smuzhiyun !!(s->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE));
3365*4882a593Smuzhiyun VOP_CTRL_SET(vop, data01_swap,
3366*4882a593Smuzhiyun !!(s->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) ||
3367*4882a593Smuzhiyun vop->dual_channel_swap);
3368*4882a593Smuzhiyun break;
3369*4882a593Smuzhiyun case DRM_MODE_CONNECTOR_DisplayPort:
3370*4882a593Smuzhiyun VOP_CTRL_SET(vop, dp_dclk_pol, 0);
3371*4882a593Smuzhiyun VOP_CTRL_SET(vop, dp_pin_pol, val);
3372*4882a593Smuzhiyun VOP_CTRL_SET(vop, dp_en, 1);
3373*4882a593Smuzhiyun break;
3374*4882a593Smuzhiyun case DRM_MODE_CONNECTOR_TV:
3375*4882a593Smuzhiyun if (vdisplay == CVBS_PAL_VDISPLAY)
3376*4882a593Smuzhiyun VOP_CTRL_SET(vop, tve_sw_mode, 1);
3377*4882a593Smuzhiyun else
3378*4882a593Smuzhiyun VOP_CTRL_SET(vop, tve_sw_mode, 0);
3379*4882a593Smuzhiyun
3380*4882a593Smuzhiyun VOP_CTRL_SET(vop, tve_dclk_pol, 1);
3381*4882a593Smuzhiyun VOP_CTRL_SET(vop, tve_dclk_en, 1);
3382*4882a593Smuzhiyun /* use the same pol reg with hdmi */
3383*4882a593Smuzhiyun VOP_CTRL_SET(vop, hdmi_pin_pol, val);
3384*4882a593Smuzhiyun VOP_CTRL_SET(vop, sw_genlock, 1);
3385*4882a593Smuzhiyun VOP_CTRL_SET(vop, sw_uv_offset_en, 1);
3386*4882a593Smuzhiyun VOP_CTRL_SET(vop, dither_up_en, 1);
3387*4882a593Smuzhiyun break;
3388*4882a593Smuzhiyun default:
3389*4882a593Smuzhiyun DRM_ERROR("unsupported connector_type[%d]\n", s->output_type);
3390*4882a593Smuzhiyun }
3391*4882a593Smuzhiyun vop_update_csc(crtc);
3392*4882a593Smuzhiyun VOP_CTRL_SET(vop, htotal_pw, (htotal << 16) | hsync_len);
3393*4882a593Smuzhiyun val = hact_st << 16;
3394*4882a593Smuzhiyun val |= hact_end;
3395*4882a593Smuzhiyun VOP_CTRL_SET(vop, hact_st_end, val);
3396*4882a593Smuzhiyun VOP_CTRL_SET(vop, hpost_st_end, val);
3397*4882a593Smuzhiyun
3398*4882a593Smuzhiyun val = vact_st << 16;
3399*4882a593Smuzhiyun val |= vact_end;
3400*4882a593Smuzhiyun VOP_CTRL_SET(vop, vact_st_end, val);
3401*4882a593Smuzhiyun VOP_CTRL_SET(vop, vpost_st_end, val);
3402*4882a593Smuzhiyun
3403*4882a593Smuzhiyun if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
3404*4882a593Smuzhiyun u16 vact_st_f1 = vtotal + vact_st + 1;
3405*4882a593Smuzhiyun u16 vact_end_f1 = vact_st_f1 + vdisplay;
3406*4882a593Smuzhiyun
3407*4882a593Smuzhiyun val = vact_st_f1 << 16 | vact_end_f1;
3408*4882a593Smuzhiyun VOP_CTRL_SET(vop, vact_st_end_f1, val);
3409*4882a593Smuzhiyun VOP_CTRL_SET(vop, vpost_st_end_f1, val);
3410*4882a593Smuzhiyun
3411*4882a593Smuzhiyun val = vtotal << 16 | (vtotal + vsync_len);
3412*4882a593Smuzhiyun VOP_CTRL_SET(vop, vs_st_end_f1, val);
3413*4882a593Smuzhiyun VOP_CTRL_SET(vop, dsp_interlace, 1);
3414*4882a593Smuzhiyun VOP_CTRL_SET(vop, p2i_en, 1);
3415*4882a593Smuzhiyun vtotal += vtotal + 1;
3416*4882a593Smuzhiyun act_end = vact_end_f1;
3417*4882a593Smuzhiyun } else {
3418*4882a593Smuzhiyun VOP_CTRL_SET(vop, dsp_interlace, 0);
3419*4882a593Smuzhiyun VOP_CTRL_SET(vop, p2i_en, 0);
3420*4882a593Smuzhiyun act_end = vact_end;
3421*4882a593Smuzhiyun }
3422*4882a593Smuzhiyun
3423*4882a593Smuzhiyun if (VOP_MAJOR(vop->version) == 3 &&
3424*4882a593Smuzhiyun (VOP_MINOR(vop->version) == 2 || VOP_MINOR(vop->version) == 8))
3425*4882a593Smuzhiyun for_ddr_freq = 1000;
3426*4882a593Smuzhiyun VOP_INTR_SET(vop, line_flag_num[0], act_end);
3427*4882a593Smuzhiyun VOP_INTR_SET(vop, line_flag_num[1],
3428*4882a593Smuzhiyun act_end - us_to_vertical_line(adjusted_mode, for_ddr_freq));
3429*4882a593Smuzhiyun
3430*4882a593Smuzhiyun VOP_CTRL_SET(vop, vtotal_pw, vtotal << 16 | vsync_len);
3431*4882a593Smuzhiyun
3432*4882a593Smuzhiyun VOP_CTRL_SET(vop, core_dclk_div,
3433*4882a593Smuzhiyun !!(adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) ||
3434*4882a593Smuzhiyun s->output_if & VOP_OUTPUT_IF_BT656);
3435*4882a593Smuzhiyun
3436*4882a593Smuzhiyun VOP_CTRL_SET(vop, win_csc_mode_sel, 1);
3437*4882a593Smuzhiyun
3438*4882a593Smuzhiyun clk_set_rate(vop->dclk, adjusted_mode->crtc_clock * 1000);
3439*4882a593Smuzhiyun
3440*4882a593Smuzhiyun
3441*4882a593Smuzhiyun vop_cfg_done(vop);
3442*4882a593Smuzhiyun
3443*4882a593Smuzhiyun drm_crtc_vblank_on(crtc);
3444*4882a593Smuzhiyun vop_unlock(vop);
3445*4882a593Smuzhiyun }
3446*4882a593Smuzhiyun
vop_zpos_cmp(const void * a,const void * b)3447*4882a593Smuzhiyun static int vop_zpos_cmp(const void *a, const void *b)
3448*4882a593Smuzhiyun {
3449*4882a593Smuzhiyun struct vop_zpos *pa = (struct vop_zpos *)a;
3450*4882a593Smuzhiyun struct vop_zpos *pb = (struct vop_zpos *)b;
3451*4882a593Smuzhiyun
3452*4882a593Smuzhiyun return pa->zpos - pb->zpos;
3453*4882a593Smuzhiyun }
3454*4882a593Smuzhiyun
vop_afbdc_atomic_check(struct drm_crtc * crtc,struct drm_crtc_state * crtc_state)3455*4882a593Smuzhiyun static int vop_afbdc_atomic_check(struct drm_crtc *crtc,
3456*4882a593Smuzhiyun struct drm_crtc_state *crtc_state)
3457*4882a593Smuzhiyun {
3458*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
3459*4882a593Smuzhiyun struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state);
3460*4882a593Smuzhiyun struct drm_atomic_state *state = crtc_state->state;
3461*4882a593Smuzhiyun struct drm_plane *plane;
3462*4882a593Smuzhiyun struct drm_plane_state *pstate;
3463*4882a593Smuzhiyun struct vop_plane_state *plane_state;
3464*4882a593Smuzhiyun struct drm_framebuffer *fb;
3465*4882a593Smuzhiyun struct drm_rect *src;
3466*4882a593Smuzhiyun struct vop_win *win;
3467*4882a593Smuzhiyun int afbdc_format;
3468*4882a593Smuzhiyun
3469*4882a593Smuzhiyun s->afbdc_en = 0;
3470*4882a593Smuzhiyun
3471*4882a593Smuzhiyun drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
3472*4882a593Smuzhiyun pstate = drm_atomic_get_existing_plane_state(state, plane);
3473*4882a593Smuzhiyun /*
3474*4882a593Smuzhiyun * plane might not have changed, in which case take
3475*4882a593Smuzhiyun * current state:
3476*4882a593Smuzhiyun */
3477*4882a593Smuzhiyun if (!pstate)
3478*4882a593Smuzhiyun pstate = plane->state;
3479*4882a593Smuzhiyun
3480*4882a593Smuzhiyun fb = pstate->fb;
3481*4882a593Smuzhiyun
3482*4882a593Smuzhiyun if (pstate->crtc != crtc || !fb)
3483*4882a593Smuzhiyun continue;
3484*4882a593Smuzhiyun if (fb->modifier !=
3485*4882a593Smuzhiyun DRM_FORMAT_MOD_ARM_AFBC(AFBC_FORMAT_MOD_BLOCK_SIZE_16x16))
3486*4882a593Smuzhiyun continue;
3487*4882a593Smuzhiyun
3488*4882a593Smuzhiyun if (!VOP_CTRL_SUPPORT(vop, afbdc_en)) {
3489*4882a593Smuzhiyun DRM_INFO("not support afbdc\n");
3490*4882a593Smuzhiyun return -EINVAL;
3491*4882a593Smuzhiyun }
3492*4882a593Smuzhiyun
3493*4882a593Smuzhiyun plane_state = to_vop_plane_state(pstate);
3494*4882a593Smuzhiyun
3495*4882a593Smuzhiyun switch (plane_state->format) {
3496*4882a593Smuzhiyun case VOP_FMT_ARGB8888:
3497*4882a593Smuzhiyun afbdc_format = AFBDC_FMT_U8U8U8U8;
3498*4882a593Smuzhiyun break;
3499*4882a593Smuzhiyun case VOP_FMT_RGB888:
3500*4882a593Smuzhiyun afbdc_format = AFBDC_FMT_U8U8U8;
3501*4882a593Smuzhiyun break;
3502*4882a593Smuzhiyun case VOP_FMT_RGB565:
3503*4882a593Smuzhiyun afbdc_format = AFBDC_FMT_RGB565;
3504*4882a593Smuzhiyun break;
3505*4882a593Smuzhiyun default:
3506*4882a593Smuzhiyun return -EINVAL;
3507*4882a593Smuzhiyun }
3508*4882a593Smuzhiyun
3509*4882a593Smuzhiyun if (s->afbdc_en) {
3510*4882a593Smuzhiyun DRM_ERROR("vop only support one afbc layer\n");
3511*4882a593Smuzhiyun return -EINVAL;
3512*4882a593Smuzhiyun }
3513*4882a593Smuzhiyun
3514*4882a593Smuzhiyun win = to_vop_win(plane);
3515*4882a593Smuzhiyun src = &plane_state->src;
3516*4882a593Smuzhiyun if (!(win->feature & WIN_FEATURE_AFBDC)) {
3517*4882a593Smuzhiyun DRM_ERROR("win[%d] feature:0x%llx, not support afbdc\n",
3518*4882a593Smuzhiyun win->win_id, win->feature);
3519*4882a593Smuzhiyun return -EINVAL;
3520*4882a593Smuzhiyun }
3521*4882a593Smuzhiyun if (!IS_ALIGNED(fb->width, 16)) {
3522*4882a593Smuzhiyun DRM_ERROR("win[%d] afbdc must 16 align, width: %d\n",
3523*4882a593Smuzhiyun win->win_id, fb->width);
3524*4882a593Smuzhiyun return -EINVAL;
3525*4882a593Smuzhiyun }
3526*4882a593Smuzhiyun
3527*4882a593Smuzhiyun if (VOP_CTRL_SUPPORT(vop, afbdc_pic_vir_width)) {
3528*4882a593Smuzhiyun u32 align_x1, align_x2, align_y1, align_y2, align_val;
3529*4882a593Smuzhiyun struct drm_gem_object *obj;
3530*4882a593Smuzhiyun struct rockchip_gem_object *rk_obj;
3531*4882a593Smuzhiyun dma_addr_t fb_addr;
3532*4882a593Smuzhiyun
3533*4882a593Smuzhiyun obj = fb->obj[0];
3534*4882a593Smuzhiyun rk_obj = to_rockchip_obj(obj);
3535*4882a593Smuzhiyun fb_addr = rk_obj->dma_addr + fb->offsets[0];
3536*4882a593Smuzhiyun
3537*4882a593Smuzhiyun s->afbdc_win_format = afbdc_format;
3538*4882a593Smuzhiyun s->afbdc_win_id = win->win_id;
3539*4882a593Smuzhiyun s->afbdc_win_ptr = fb_addr;
3540*4882a593Smuzhiyun s->afbdc_win_vir_width = fb->width;
3541*4882a593Smuzhiyun s->afbdc_win_xoffset = (src->x1 >> 16);
3542*4882a593Smuzhiyun s->afbdc_win_yoffset = (src->y1 >> 16);
3543*4882a593Smuzhiyun
3544*4882a593Smuzhiyun align_x1 = (src->x1 >> 16) - ((src->x1 >> 16) % 16);
3545*4882a593Smuzhiyun align_y1 = (src->y1 >> 16) - ((src->y1 >> 16) % 16);
3546*4882a593Smuzhiyun
3547*4882a593Smuzhiyun align_val = (src->x2 >> 16) % 16;
3548*4882a593Smuzhiyun if (align_val)
3549*4882a593Smuzhiyun align_x2 = (src->x2 >> 16) + (16 - align_val);
3550*4882a593Smuzhiyun else
3551*4882a593Smuzhiyun align_x2 = src->x2 >> 16;
3552*4882a593Smuzhiyun
3553*4882a593Smuzhiyun align_val = (src->y2 >> 16) % 16;
3554*4882a593Smuzhiyun if (align_val)
3555*4882a593Smuzhiyun align_y2 = (src->y2 >> 16) + (16 - align_val);
3556*4882a593Smuzhiyun else
3557*4882a593Smuzhiyun align_y2 = src->y2 >> 16;
3558*4882a593Smuzhiyun
3559*4882a593Smuzhiyun s->afbdc_win_width = align_x2 - align_x1 - 1;
3560*4882a593Smuzhiyun s->afbdc_win_height = align_y2 - align_y1 - 1;
3561*4882a593Smuzhiyun
3562*4882a593Smuzhiyun s->afbdc_en = 1;
3563*4882a593Smuzhiyun
3564*4882a593Smuzhiyun break;
3565*4882a593Smuzhiyun }
3566*4882a593Smuzhiyun if (src->x1 || src->y1 || fb->offsets[0]) {
3567*4882a593Smuzhiyun DRM_ERROR("win[%d] afbdc not support offset display\n",
3568*4882a593Smuzhiyun win->win_id);
3569*4882a593Smuzhiyun DRM_ERROR("xpos=%d, ypos=%d, offset=%d\n",
3570*4882a593Smuzhiyun src->x1, src->y1, fb->offsets[0]);
3571*4882a593Smuzhiyun return -EINVAL;
3572*4882a593Smuzhiyun }
3573*4882a593Smuzhiyun s->afbdc_win_format = afbdc_format;
3574*4882a593Smuzhiyun s->afbdc_win_width = fb->width - 1;
3575*4882a593Smuzhiyun s->afbdc_win_height = (drm_rect_height(src) >> 16) - 1;
3576*4882a593Smuzhiyun s->afbdc_win_id = win->win_id;
3577*4882a593Smuzhiyun s->afbdc_win_ptr = plane_state->yrgb_mst;
3578*4882a593Smuzhiyun s->afbdc_en = 1;
3579*4882a593Smuzhiyun }
3580*4882a593Smuzhiyun
3581*4882a593Smuzhiyun return 0;
3582*4882a593Smuzhiyun }
3583*4882a593Smuzhiyun
vop_dclk_source_generate(struct drm_crtc * crtc,struct drm_crtc_state * crtc_state)3584*4882a593Smuzhiyun static void vop_dclk_source_generate(struct drm_crtc *crtc,
3585*4882a593Smuzhiyun struct drm_crtc_state *crtc_state)
3586*4882a593Smuzhiyun {
3587*4882a593Smuzhiyun struct rockchip_drm_private *private = crtc->dev->dev_private;
3588*4882a593Smuzhiyun struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state);
3589*4882a593Smuzhiyun struct rockchip_crtc_state *old_s = to_rockchip_crtc_state(crtc->state);
3590*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
3591*4882a593Smuzhiyun struct rockchip_dclk_pll *old_pll = vop->pll;
3592*4882a593Smuzhiyun
3593*4882a593Smuzhiyun if (!vop->dclk_source)
3594*4882a593Smuzhiyun return;
3595*4882a593Smuzhiyun
3596*4882a593Smuzhiyun if (crtc_state->active) {
3597*4882a593Smuzhiyun WARN_ON(vop->pll && !vop->pll->use_count);
3598*4882a593Smuzhiyun if (!vop->pll || vop->pll->use_count > 1 ||
3599*4882a593Smuzhiyun s->output_type != old_s->output_type) {
3600*4882a593Smuzhiyun if (vop->pll)
3601*4882a593Smuzhiyun vop->pll->use_count--;
3602*4882a593Smuzhiyun
3603*4882a593Smuzhiyun if (s->output_type != DRM_MODE_CONNECTOR_HDMIA &&
3604*4882a593Smuzhiyun !private->default_pll.use_count)
3605*4882a593Smuzhiyun vop->pll = &private->default_pll;
3606*4882a593Smuzhiyun else
3607*4882a593Smuzhiyun vop->pll = &private->hdmi_pll;
3608*4882a593Smuzhiyun
3609*4882a593Smuzhiyun vop->pll->use_count++;
3610*4882a593Smuzhiyun }
3611*4882a593Smuzhiyun } else if (vop->pll) {
3612*4882a593Smuzhiyun vop->pll->use_count--;
3613*4882a593Smuzhiyun vop->pll = NULL;
3614*4882a593Smuzhiyun }
3615*4882a593Smuzhiyun if (vop->pll != old_pll)
3616*4882a593Smuzhiyun crtc_state->mode_changed = true;
3617*4882a593Smuzhiyun }
3618*4882a593Smuzhiyun
vop_crtc_atomic_check(struct drm_crtc * crtc,struct drm_crtc_state * crtc_state)3619*4882a593Smuzhiyun static int vop_crtc_atomic_check(struct drm_crtc *crtc,
3620*4882a593Smuzhiyun struct drm_crtc_state *crtc_state)
3621*4882a593Smuzhiyun {
3622*4882a593Smuzhiyun struct drm_atomic_state *state = crtc_state->state;
3623*4882a593Smuzhiyun struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state);
3624*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
3625*4882a593Smuzhiyun const struct vop_data *vop_data = vop->data;
3626*4882a593Smuzhiyun struct drm_plane *plane;
3627*4882a593Smuzhiyun struct drm_plane_state *pstate;
3628*4882a593Smuzhiyun struct vop_plane_state *plane_state;
3629*4882a593Smuzhiyun struct vop_zpos *pzpos;
3630*4882a593Smuzhiyun int dsp_layer_sel = 0;
3631*4882a593Smuzhiyun int i, j, cnt = 0, ret = 0;
3632*4882a593Smuzhiyun
3633*4882a593Smuzhiyun ret = vop_afbdc_atomic_check(crtc, crtc_state);
3634*4882a593Smuzhiyun if (ret)
3635*4882a593Smuzhiyun return ret;
3636*4882a593Smuzhiyun
3637*4882a593Smuzhiyun s->yuv_overlay = 0;
3638*4882a593Smuzhiyun if (VOP_CTRL_SUPPORT(vop, overlay_mode))
3639*4882a593Smuzhiyun s->yuv_overlay = is_yuv_output(s->bus_format);
3640*4882a593Smuzhiyun
3641*4882a593Smuzhiyun ret = vop_hdr_atomic_check(crtc, crtc_state);
3642*4882a593Smuzhiyun if (ret)
3643*4882a593Smuzhiyun return ret;
3644*4882a593Smuzhiyun ret = vop_csc_atomic_check(crtc, crtc_state);
3645*4882a593Smuzhiyun if (ret)
3646*4882a593Smuzhiyun return ret;
3647*4882a593Smuzhiyun
3648*4882a593Smuzhiyun pzpos = kmalloc_array(vop_data->win_size, sizeof(*pzpos), GFP_KERNEL);
3649*4882a593Smuzhiyun if (!pzpos)
3650*4882a593Smuzhiyun return -ENOMEM;
3651*4882a593Smuzhiyun
3652*4882a593Smuzhiyun for (i = 0; i < vop_data->win_size; i++) {
3653*4882a593Smuzhiyun const struct vop_win_data *win_data = &vop_data->win[i];
3654*4882a593Smuzhiyun struct vop_win *win;
3655*4882a593Smuzhiyun
3656*4882a593Smuzhiyun if (!win_data->phy)
3657*4882a593Smuzhiyun continue;
3658*4882a593Smuzhiyun
3659*4882a593Smuzhiyun for (j = 0; j < vop->num_wins; j++) {
3660*4882a593Smuzhiyun win = &vop->win[j];
3661*4882a593Smuzhiyun
3662*4882a593Smuzhiyun if (win->win_id == i && !win->area_id)
3663*4882a593Smuzhiyun break;
3664*4882a593Smuzhiyun }
3665*4882a593Smuzhiyun if (WARN_ON(j >= vop->num_wins)) {
3666*4882a593Smuzhiyun ret = -EINVAL;
3667*4882a593Smuzhiyun goto err_free_pzpos;
3668*4882a593Smuzhiyun }
3669*4882a593Smuzhiyun
3670*4882a593Smuzhiyun plane = &win->base;
3671*4882a593Smuzhiyun pstate = state->planes[drm_plane_index(plane)].state;
3672*4882a593Smuzhiyun /*
3673*4882a593Smuzhiyun * plane might not have changed, in which case take
3674*4882a593Smuzhiyun * current state:
3675*4882a593Smuzhiyun */
3676*4882a593Smuzhiyun if (!pstate)
3677*4882a593Smuzhiyun pstate = plane->state;
3678*4882a593Smuzhiyun plane_state = to_vop_plane_state(pstate);
3679*4882a593Smuzhiyun
3680*4882a593Smuzhiyun if (!pstate->visible)
3681*4882a593Smuzhiyun pzpos[cnt].zpos = INT_MAX;
3682*4882a593Smuzhiyun else
3683*4882a593Smuzhiyun pzpos[cnt].zpos = plane_state->zpos;
3684*4882a593Smuzhiyun pzpos[cnt++].win_id = win->win_id;
3685*4882a593Smuzhiyun }
3686*4882a593Smuzhiyun
3687*4882a593Smuzhiyun sort(pzpos, cnt, sizeof(pzpos[0]), vop_zpos_cmp, NULL);
3688*4882a593Smuzhiyun
3689*4882a593Smuzhiyun for (i = 0, cnt = 0; i < vop_data->win_size; i++) {
3690*4882a593Smuzhiyun const struct vop_win_data *win_data = &vop_data->win[i];
3691*4882a593Smuzhiyun int shift = i * 2;
3692*4882a593Smuzhiyun
3693*4882a593Smuzhiyun if (win_data->phy) {
3694*4882a593Smuzhiyun struct vop_zpos *zpos = &pzpos[cnt++];
3695*4882a593Smuzhiyun
3696*4882a593Smuzhiyun dsp_layer_sel |= zpos->win_id << shift;
3697*4882a593Smuzhiyun } else {
3698*4882a593Smuzhiyun dsp_layer_sel |= i << shift;
3699*4882a593Smuzhiyun }
3700*4882a593Smuzhiyun }
3701*4882a593Smuzhiyun
3702*4882a593Smuzhiyun s->dsp_layer_sel = dsp_layer_sel;
3703*4882a593Smuzhiyun
3704*4882a593Smuzhiyun vop_dclk_source_generate(crtc, crtc_state);
3705*4882a593Smuzhiyun
3706*4882a593Smuzhiyun err_free_pzpos:
3707*4882a593Smuzhiyun kfree(pzpos);
3708*4882a593Smuzhiyun return ret;
3709*4882a593Smuzhiyun }
3710*4882a593Smuzhiyun
vop_post_config(struct drm_crtc * crtc)3711*4882a593Smuzhiyun static void vop_post_config(struct drm_crtc *crtc)
3712*4882a593Smuzhiyun {
3713*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
3714*4882a593Smuzhiyun struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc->state);
3715*4882a593Smuzhiyun struct drm_display_mode *mode = &crtc->state->adjusted_mode;
3716*4882a593Smuzhiyun u16 vtotal = mode->crtc_vtotal;
3717*4882a593Smuzhiyun u16 hdisplay = mode->crtc_hdisplay;
3718*4882a593Smuzhiyun u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
3719*4882a593Smuzhiyun u16 vdisplay = mode->crtc_vdisplay;
3720*4882a593Smuzhiyun u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
3721*4882a593Smuzhiyun u16 hsize = hdisplay * (s->left_margin + s->right_margin) / 200;
3722*4882a593Smuzhiyun u16 vsize = vdisplay * (s->top_margin + s->bottom_margin) / 200;
3723*4882a593Smuzhiyun u16 hact_end, vact_end;
3724*4882a593Smuzhiyun u32 val;
3725*4882a593Smuzhiyun
3726*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_INTERLACE)
3727*4882a593Smuzhiyun vsize = rounddown(vsize, 2);
3728*4882a593Smuzhiyun
3729*4882a593Smuzhiyun hact_st += hdisplay * (100 - s->left_margin) / 200;
3730*4882a593Smuzhiyun hact_end = hact_st + hsize;
3731*4882a593Smuzhiyun val = hact_st << 16;
3732*4882a593Smuzhiyun val |= hact_end;
3733*4882a593Smuzhiyun VOP_CTRL_SET(vop, hpost_st_end, val);
3734*4882a593Smuzhiyun vact_st += vdisplay * (100 - s->top_margin) / 200;
3735*4882a593Smuzhiyun vact_end = vact_st + vsize;
3736*4882a593Smuzhiyun val = vact_st << 16;
3737*4882a593Smuzhiyun val |= vact_end;
3738*4882a593Smuzhiyun VOP_CTRL_SET(vop, vpost_st_end, val);
3739*4882a593Smuzhiyun val = scl_cal_scale2(vdisplay, vsize) << 16;
3740*4882a593Smuzhiyun val |= scl_cal_scale2(hdisplay, hsize);
3741*4882a593Smuzhiyun VOP_CTRL_SET(vop, post_scl_factor, val);
3742*4882a593Smuzhiyun
3743*4882a593Smuzhiyun #define POST_HORIZONTAL_SCALEDOWN_EN(x) ((x) << 0)
3744*4882a593Smuzhiyun #define POST_VERTICAL_SCALEDOWN_EN(x) ((x) << 1)
3745*4882a593Smuzhiyun VOP_CTRL_SET(vop, post_scl_ctrl,
3746*4882a593Smuzhiyun POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) |
3747*4882a593Smuzhiyun POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize));
3748*4882a593Smuzhiyun if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
3749*4882a593Smuzhiyun u16 vact_st_f1 = vtotal + vact_st + 1;
3750*4882a593Smuzhiyun u16 vact_end_f1 = vact_st_f1 + vsize;
3751*4882a593Smuzhiyun
3752*4882a593Smuzhiyun val = vact_st_f1 << 16 | vact_end_f1;
3753*4882a593Smuzhiyun VOP_CTRL_SET(vop, vpost_st_end_f1, val);
3754*4882a593Smuzhiyun }
3755*4882a593Smuzhiyun }
3756*4882a593Smuzhiyun
vop_update_hdr(struct drm_crtc * crtc,struct drm_crtc_state * old_crtc_state)3757*4882a593Smuzhiyun static void vop_update_hdr(struct drm_crtc *crtc,
3758*4882a593Smuzhiyun struct drm_crtc_state *old_crtc_state)
3759*4882a593Smuzhiyun {
3760*4882a593Smuzhiyun struct rockchip_crtc_state *s =
3761*4882a593Smuzhiyun to_rockchip_crtc_state(crtc->state);
3762*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
3763*4882a593Smuzhiyun struct rockchip_sdr2hdr_state *sdr2hdr_state = &s->hdr.sdr2hdr_state;
3764*4882a593Smuzhiyun
3765*4882a593Smuzhiyun if (!vop->data->hdr_table)
3766*4882a593Smuzhiyun return;
3767*4882a593Smuzhiyun
3768*4882a593Smuzhiyun if (s->hdr.hdr2sdr_en) {
3769*4882a593Smuzhiyun vop_load_hdr2sdr_table(vop);
3770*4882a593Smuzhiyun /* This is ic design bug, when in hdr2sdr mode, the overlay mode
3771*4882a593Smuzhiyun * is rgb domain, so the win0 is do yuv2rgb, but in this case,
3772*4882a593Smuzhiyun * we must close win0 y2r.
3773*4882a593Smuzhiyun */
3774*4882a593Smuzhiyun VOP_CTRL_SET(vop, hdr2sdr_en_win0_csc, 0);
3775*4882a593Smuzhiyun }
3776*4882a593Smuzhiyun VOP_CTRL_SET(vop, hdr2sdr_en, s->hdr.hdr2sdr_en);
3777*4882a593Smuzhiyun
3778*4882a593Smuzhiyun VOP_CTRL_SET(vop, bt1886eotf_pre_conv_en,
3779*4882a593Smuzhiyun sdr2hdr_state->bt1886eotf_pre_conv_en);
3780*4882a593Smuzhiyun VOP_CTRL_SET(vop, bt1886eotf_post_conv_en,
3781*4882a593Smuzhiyun sdr2hdr_state->bt1886eotf_post_conv_en);
3782*4882a593Smuzhiyun
3783*4882a593Smuzhiyun VOP_CTRL_SET(vop, rgb2rgb_pre_conv_en,
3784*4882a593Smuzhiyun sdr2hdr_state->rgb2rgb_pre_conv_en);
3785*4882a593Smuzhiyun VOP_CTRL_SET(vop, rgb2rgb_pre_conv_mode,
3786*4882a593Smuzhiyun sdr2hdr_state->rgb2rgb_pre_conv_mode);
3787*4882a593Smuzhiyun VOP_CTRL_SET(vop, st2084oetf_pre_conv_en,
3788*4882a593Smuzhiyun sdr2hdr_state->st2084oetf_pre_conv_en);
3789*4882a593Smuzhiyun
3790*4882a593Smuzhiyun VOP_CTRL_SET(vop, rgb2rgb_post_conv_en,
3791*4882a593Smuzhiyun sdr2hdr_state->rgb2rgb_post_conv_en);
3792*4882a593Smuzhiyun VOP_CTRL_SET(vop, rgb2rgb_post_conv_mode,
3793*4882a593Smuzhiyun sdr2hdr_state->rgb2rgb_post_conv_mode);
3794*4882a593Smuzhiyun VOP_CTRL_SET(vop, st2084oetf_post_conv_en,
3795*4882a593Smuzhiyun sdr2hdr_state->st2084oetf_post_conv_en);
3796*4882a593Smuzhiyun
3797*4882a593Smuzhiyun if (sdr2hdr_state->bt1886eotf_pre_conv_en ||
3798*4882a593Smuzhiyun sdr2hdr_state->bt1886eotf_post_conv_en)
3799*4882a593Smuzhiyun vop_load_sdr2hdr_table(vop, sdr2hdr_state->sdr2hdr_func);
3800*4882a593Smuzhiyun VOP_CTRL_SET(vop, win_csc_mode_sel, 1);
3801*4882a593Smuzhiyun }
3802*4882a593Smuzhiyun
vop_tv_config_update(struct drm_crtc * crtc,struct drm_crtc_state * old_crtc_state)3803*4882a593Smuzhiyun static void vop_tv_config_update(struct drm_crtc *crtc,
3804*4882a593Smuzhiyun struct drm_crtc_state *old_crtc_state)
3805*4882a593Smuzhiyun {
3806*4882a593Smuzhiyun struct rockchip_crtc_state *s =
3807*4882a593Smuzhiyun to_rockchip_crtc_state(crtc->state);
3808*4882a593Smuzhiyun struct rockchip_crtc_state *old_s =
3809*4882a593Smuzhiyun to_rockchip_crtc_state(old_crtc_state);
3810*4882a593Smuzhiyun int brightness, contrast, saturation, hue, sin_hue, cos_hue;
3811*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
3812*4882a593Smuzhiyun const struct vop_data *vop_data = vop->data;
3813*4882a593Smuzhiyun
3814*4882a593Smuzhiyun if (!s->tv_state)
3815*4882a593Smuzhiyun return;
3816*4882a593Smuzhiyun
3817*4882a593Smuzhiyun /*
3818*4882a593Smuzhiyun * The BCSH only need to config once except one of the following
3819*4882a593Smuzhiyun * condition changed:
3820*4882a593Smuzhiyun * 1. tv_state: include brightness,contrast,saturation and hue;
3821*4882a593Smuzhiyun * 2. yuv_overlay: it is related to BCSH r2y module;
3822*4882a593Smuzhiyun * 3. mode_update: it is indicate mode change and resume from suspend;
3823*4882a593Smuzhiyun * 4. bcsh_en: control the BCSH module enable or disable state;
3824*4882a593Smuzhiyun * 5. bus_format: it is related to BCSH y2r module;
3825*4882a593Smuzhiyun */
3826*4882a593Smuzhiyun if (!memcmp(s->tv_state,
3827*4882a593Smuzhiyun &vop->active_tv_state, sizeof(*s->tv_state)) &&
3828*4882a593Smuzhiyun s->yuv_overlay == old_s->yuv_overlay && s->mode_update &&
3829*4882a593Smuzhiyun s->bcsh_en == old_s->bcsh_en && s->bus_format == old_s->bus_format)
3830*4882a593Smuzhiyun return;
3831*4882a593Smuzhiyun
3832*4882a593Smuzhiyun memcpy(&vop->active_tv_state, s->tv_state, sizeof(*s->tv_state));
3833*4882a593Smuzhiyun /* post BCSH CSC */
3834*4882a593Smuzhiyun s->post_r2y_en = 0;
3835*4882a593Smuzhiyun s->post_y2r_en = 0;
3836*4882a593Smuzhiyun s->bcsh_en = 0;
3837*4882a593Smuzhiyun if (s->tv_state) {
3838*4882a593Smuzhiyun if (s->tv_state->brightness != 50 ||
3839*4882a593Smuzhiyun s->tv_state->contrast != 50 ||
3840*4882a593Smuzhiyun s->tv_state->saturation != 50 || s->tv_state->hue != 50)
3841*4882a593Smuzhiyun s->bcsh_en = 1;
3842*4882a593Smuzhiyun }
3843*4882a593Smuzhiyun
3844*4882a593Smuzhiyun if (s->bcsh_en) {
3845*4882a593Smuzhiyun if (!s->yuv_overlay)
3846*4882a593Smuzhiyun s->post_r2y_en = 1;
3847*4882a593Smuzhiyun if (!is_yuv_output(s->bus_format))
3848*4882a593Smuzhiyun s->post_y2r_en = 1;
3849*4882a593Smuzhiyun } else {
3850*4882a593Smuzhiyun if (!s->yuv_overlay && is_yuv_output(s->bus_format))
3851*4882a593Smuzhiyun s->post_r2y_en = 1;
3852*4882a593Smuzhiyun if (s->yuv_overlay && !is_yuv_output(s->bus_format))
3853*4882a593Smuzhiyun s->post_y2r_en = 1;
3854*4882a593Smuzhiyun }
3855*4882a593Smuzhiyun
3856*4882a593Smuzhiyun s->post_csc_mode = to_vop_csc_mode(s->color_space);
3857*4882a593Smuzhiyun VOP_CTRL_SET(vop, bcsh_r2y_en, s->post_r2y_en);
3858*4882a593Smuzhiyun VOP_CTRL_SET(vop, bcsh_y2r_en, s->post_y2r_en);
3859*4882a593Smuzhiyun VOP_CTRL_SET(vop, bcsh_r2y_csc_mode, s->post_csc_mode);
3860*4882a593Smuzhiyun VOP_CTRL_SET(vop, bcsh_y2r_csc_mode, s->post_csc_mode);
3861*4882a593Smuzhiyun if (!s->bcsh_en) {
3862*4882a593Smuzhiyun VOP_CTRL_SET(vop, bcsh_en, s->bcsh_en);
3863*4882a593Smuzhiyun return;
3864*4882a593Smuzhiyun }
3865*4882a593Smuzhiyun
3866*4882a593Smuzhiyun if (vop_data->feature & VOP_FEATURE_OUTPUT_10BIT)
3867*4882a593Smuzhiyun brightness = interpolate(0, -128, 100, 127, s->tv_state->brightness);
3868*4882a593Smuzhiyun else if (VOP_MAJOR(vop->version) == 2 && VOP_MINOR(vop->version) == 6) /* px30 vopb */
3869*4882a593Smuzhiyun brightness = interpolate(0, -64, 100, 63, s->tv_state->brightness);
3870*4882a593Smuzhiyun else
3871*4882a593Smuzhiyun brightness = interpolate(0, -32, 100, 31, s->tv_state->brightness);
3872*4882a593Smuzhiyun
3873*4882a593Smuzhiyun if ((VOP_MAJOR(vop->version) == 3) ||
3874*4882a593Smuzhiyun (VOP_MAJOR(vop->version) == 2 && VOP_MINOR(vop->version) == 6)) { /* px30 vopb */
3875*4882a593Smuzhiyun contrast = interpolate(0, 0, 100, 511, s->tv_state->contrast);
3876*4882a593Smuzhiyun saturation = interpolate(0, 0, 100, 511, s->tv_state->saturation);
3877*4882a593Smuzhiyun /*
3878*4882a593Smuzhiyun * a:[-30~0]:
3879*4882a593Smuzhiyun * sin_hue = 0x100 - sin(a)*256;
3880*4882a593Smuzhiyun * cos_hue = cos(a)*256;
3881*4882a593Smuzhiyun * a:[0~30]
3882*4882a593Smuzhiyun * sin_hue = sin(a)*256;
3883*4882a593Smuzhiyun * cos_hue = cos(a)*256;
3884*4882a593Smuzhiyun */
3885*4882a593Smuzhiyun hue = interpolate(0, -30, 100, 30, s->tv_state->hue);
3886*4882a593Smuzhiyun sin_hue = fixp_sin32(hue) >> 23;
3887*4882a593Smuzhiyun cos_hue = fixp_cos32(hue) >> 23;
3888*4882a593Smuzhiyun VOP_CTRL_SET(vop, bcsh_sat_con, saturation * contrast / 0x100);
3889*4882a593Smuzhiyun
3890*4882a593Smuzhiyun } else {
3891*4882a593Smuzhiyun contrast = interpolate(0, 0, 100, 255, s->tv_state->contrast);
3892*4882a593Smuzhiyun saturation = interpolate(0, 0, 100, 255, s->tv_state->saturation);
3893*4882a593Smuzhiyun /*
3894*4882a593Smuzhiyun * a:[-30~0]:
3895*4882a593Smuzhiyun * sin_hue = 0x100 - sin(a)*128;
3896*4882a593Smuzhiyun * cos_hue = cos(a)*128;
3897*4882a593Smuzhiyun * a:[0~30]
3898*4882a593Smuzhiyun * sin_hue = sin(a)*128;
3899*4882a593Smuzhiyun * cos_hue = cos(a)*128;
3900*4882a593Smuzhiyun */
3901*4882a593Smuzhiyun hue = interpolate(0, -30, 100, 30, s->tv_state->hue);
3902*4882a593Smuzhiyun sin_hue = fixp_sin32(hue) >> 24;
3903*4882a593Smuzhiyun cos_hue = fixp_cos32(hue) >> 24;
3904*4882a593Smuzhiyun VOP_CTRL_SET(vop, bcsh_sat_con, saturation * contrast / 0x80);
3905*4882a593Smuzhiyun }
3906*4882a593Smuzhiyun
3907*4882a593Smuzhiyun VOP_CTRL_SET(vop, bcsh_brightness, brightness);
3908*4882a593Smuzhiyun VOP_CTRL_SET(vop, bcsh_contrast, contrast);
3909*4882a593Smuzhiyun VOP_CTRL_SET(vop, bcsh_sin_hue, sin_hue);
3910*4882a593Smuzhiyun VOP_CTRL_SET(vop, bcsh_cos_hue, cos_hue);
3911*4882a593Smuzhiyun VOP_CTRL_SET(vop, bcsh_out_mode, BCSH_OUT_MODE_NORMAL_VIDEO);
3912*4882a593Smuzhiyun if (VOP_MAJOR(vop->version) == 3 && VOP_MINOR(vop->version) == 0)
3913*4882a593Smuzhiyun VOP_CTRL_SET(vop, auto_gate_en, 0);
3914*4882a593Smuzhiyun VOP_CTRL_SET(vop, bcsh_en, s->bcsh_en);
3915*4882a593Smuzhiyun }
3916*4882a593Smuzhiyun
vop_cfg_update(struct drm_crtc * crtc,struct drm_crtc_state * old_crtc_state)3917*4882a593Smuzhiyun static void vop_cfg_update(struct drm_crtc *crtc,
3918*4882a593Smuzhiyun struct drm_crtc_state *old_crtc_state)
3919*4882a593Smuzhiyun {
3920*4882a593Smuzhiyun struct rockchip_crtc_state *s =
3921*4882a593Smuzhiyun to_rockchip_crtc_state(crtc->state);
3922*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
3923*4882a593Smuzhiyun const struct vop_data *vop_data = vop->data;
3924*4882a593Smuzhiyun
3925*4882a593Smuzhiyun spin_lock(&vop->reg_lock);
3926*4882a593Smuzhiyun
3927*4882a593Smuzhiyun vop_update_csc(crtc);
3928*4882a593Smuzhiyun
3929*4882a593Smuzhiyun vop_tv_config_update(crtc, old_crtc_state);
3930*4882a593Smuzhiyun
3931*4882a593Smuzhiyun if (s->afbdc_en) {
3932*4882a593Smuzhiyun u32 pic_size, pic_offset;
3933*4882a593Smuzhiyun
3934*4882a593Smuzhiyun VOP_CTRL_SET(vop, afbdc_format, s->afbdc_win_format | 1 << 4);
3935*4882a593Smuzhiyun VOP_CTRL_SET(vop, afbdc_hreg_block_split, 0);
3936*4882a593Smuzhiyun VOP_CTRL_SET(vop, afbdc_sel, s->afbdc_win_id);
3937*4882a593Smuzhiyun VOP_CTRL_SET(vop, afbdc_hdr_ptr, s->afbdc_win_ptr);
3938*4882a593Smuzhiyun pic_size = (s->afbdc_win_width & 0xffff);
3939*4882a593Smuzhiyun pic_size |= s->afbdc_win_height << 16;
3940*4882a593Smuzhiyun VOP_CTRL_SET(vop, afbdc_pic_size, pic_size);
3941*4882a593Smuzhiyun
3942*4882a593Smuzhiyun VOP_CTRL_SET(vop, afbdc_pic_vir_width, s->afbdc_win_vir_width);
3943*4882a593Smuzhiyun pic_offset = (s->afbdc_win_xoffset & 0xffff);
3944*4882a593Smuzhiyun pic_offset |= s->afbdc_win_yoffset << 16;
3945*4882a593Smuzhiyun VOP_CTRL_SET(vop, afbdc_pic_offset, pic_offset);
3946*4882a593Smuzhiyun }
3947*4882a593Smuzhiyun
3948*4882a593Smuzhiyun VOP_CTRL_SET(vop, afbdc_en, s->afbdc_en);
3949*4882a593Smuzhiyun
3950*4882a593Smuzhiyun VOP_CTRL_SET(vop, dsp_layer_sel, s->dsp_layer_sel);
3951*4882a593Smuzhiyun if (vop_data->feature & VOP_FEATURE_OVERSCAN)
3952*4882a593Smuzhiyun vop_post_config(crtc);
3953*4882a593Smuzhiyun
3954*4882a593Smuzhiyun spin_unlock(&vop->reg_lock);
3955*4882a593Smuzhiyun }
3956*4882a593Smuzhiyun
vop_fs_irq_is_pending(struct vop * vop)3957*4882a593Smuzhiyun static bool vop_fs_irq_is_pending(struct vop *vop)
3958*4882a593Smuzhiyun {
3959*4882a593Smuzhiyun if (VOP_MAJOR(vop->version) == 3 && VOP_MINOR(vop->version) >= 7)
3960*4882a593Smuzhiyun return VOP_INTR_GET_TYPE(vop, status, FS_FIELD_INTR);
3961*4882a593Smuzhiyun else
3962*4882a593Smuzhiyun return VOP_INTR_GET_TYPE(vop, status, FS_INTR);
3963*4882a593Smuzhiyun }
3964*4882a593Smuzhiyun
vop_wait_for_irq_handler(struct vop * vop)3965*4882a593Smuzhiyun static void vop_wait_for_irq_handler(struct vop *vop)
3966*4882a593Smuzhiyun {
3967*4882a593Smuzhiyun bool pending;
3968*4882a593Smuzhiyun int ret;
3969*4882a593Smuzhiyun
3970*4882a593Smuzhiyun /*
3971*4882a593Smuzhiyun * Spin until frame start interrupt status bit goes low, which means
3972*4882a593Smuzhiyun * that interrupt handler was invoked and cleared it. The timeout of
3973*4882a593Smuzhiyun * 10 msecs is really too long, but it is just a safety measure if
3974*4882a593Smuzhiyun * something goes really wrong. The wait will only happen in the very
3975*4882a593Smuzhiyun * unlikely case of a vblank happening exactly at the same time and
3976*4882a593Smuzhiyun * shouldn't exceed microseconds range.
3977*4882a593Smuzhiyun */
3978*4882a593Smuzhiyun ret = readx_poll_timeout_atomic(vop_fs_irq_is_pending, vop, pending,
3979*4882a593Smuzhiyun !pending, 0, 10 * 1000);
3980*4882a593Smuzhiyun if (ret)
3981*4882a593Smuzhiyun DRM_DEV_ERROR(vop->dev, "VOP vblank IRQ stuck for 10 ms\n");
3982*4882a593Smuzhiyun
3983*4882a593Smuzhiyun synchronize_irq(vop->irq);
3984*4882a593Smuzhiyun }
3985*4882a593Smuzhiyun
vop_crtc_atomic_flush(struct drm_crtc * crtc,struct drm_crtc_state * old_crtc_state)3986*4882a593Smuzhiyun static void vop_crtc_atomic_flush(struct drm_crtc *crtc,
3987*4882a593Smuzhiyun struct drm_crtc_state *old_crtc_state)
3988*4882a593Smuzhiyun {
3989*4882a593Smuzhiyun struct drm_atomic_state *old_state = old_crtc_state->state;
3990*4882a593Smuzhiyun struct drm_plane_state *old_plane_state;
3991*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
3992*4882a593Smuzhiyun struct drm_plane *plane;
3993*4882a593Smuzhiyun int i;
3994*4882a593Smuzhiyun unsigned long flags;
3995*4882a593Smuzhiyun struct rockchip_crtc_state *s =
3996*4882a593Smuzhiyun to_rockchip_crtc_state(crtc->state);
3997*4882a593Smuzhiyun
3998*4882a593Smuzhiyun vop_cfg_update(crtc, old_crtc_state);
3999*4882a593Smuzhiyun
4000*4882a593Smuzhiyun if (!vop->is_iommu_enabled && vop->is_iommu_needed) {
4001*4882a593Smuzhiyun int ret;
4002*4882a593Smuzhiyun
4003*4882a593Smuzhiyun if (s->mode_update)
4004*4882a593Smuzhiyun VOP_CTRL_SET(vop, dma_stop, 1);
4005*4882a593Smuzhiyun
4006*4882a593Smuzhiyun ret = rockchip_drm_dma_attach_device(vop->drm_dev, vop->dev);
4007*4882a593Smuzhiyun if (ret) {
4008*4882a593Smuzhiyun vop->is_iommu_enabled = false;
4009*4882a593Smuzhiyun vop_disable_all_planes(vop);
4010*4882a593Smuzhiyun dev_err(vop->dev, "failed to attach dma mapping, %d\n",
4011*4882a593Smuzhiyun ret);
4012*4882a593Smuzhiyun } else {
4013*4882a593Smuzhiyun vop->is_iommu_enabled = true;
4014*4882a593Smuzhiyun VOP_CTRL_SET(vop, dma_stop, 0);
4015*4882a593Smuzhiyun }
4016*4882a593Smuzhiyun }
4017*4882a593Smuzhiyun
4018*4882a593Smuzhiyun vop_update_hdr(crtc, old_crtc_state);
4019*4882a593Smuzhiyun if (old_crtc_state->color_mgmt_changed || old_crtc_state->active_changed) {
4020*4882a593Smuzhiyun if (crtc->state->gamma_lut || vop->gamma_lut) {
4021*4882a593Smuzhiyun if (old_crtc_state->gamma_lut)
4022*4882a593Smuzhiyun vop->gamma_lut = old_crtc_state->gamma_lut->data;
4023*4882a593Smuzhiyun vop_crtc_atomic_gamma_set(crtc, old_crtc_state);
4024*4882a593Smuzhiyun }
4025*4882a593Smuzhiyun }
4026*4882a593Smuzhiyun
4027*4882a593Smuzhiyun spin_lock_irqsave(&vop->irq_lock, flags);
4028*4882a593Smuzhiyun vop->pre_overlay = s->hdr.pre_overlay;
4029*4882a593Smuzhiyun vop_cfg_done(vop);
4030*4882a593Smuzhiyun /*
4031*4882a593Smuzhiyun * rk322x and rk332x odd-even field will mistake when in interlace mode.
4032*4882a593Smuzhiyun * we must switch to frame effect before switch screen and switch to
4033*4882a593Smuzhiyun * field effect after switch screen complete.
4034*4882a593Smuzhiyun */
4035*4882a593Smuzhiyun if (VOP_MAJOR(vop->version) == 3 &&
4036*4882a593Smuzhiyun (VOP_MINOR(vop->version) == 7 || VOP_MINOR(vop->version) == 8)) {
4037*4882a593Smuzhiyun if (!s->mode_update && VOP_CTRL_GET(vop, reg_done_frm))
4038*4882a593Smuzhiyun VOP_CTRL_SET(vop, reg_done_frm, 0);
4039*4882a593Smuzhiyun } else {
4040*4882a593Smuzhiyun VOP_CTRL_SET(vop, reg_done_frm, 0);
4041*4882a593Smuzhiyun }
4042*4882a593Smuzhiyun if (vop->mcu_timing.mcu_pix_total)
4043*4882a593Smuzhiyun VOP_CTRL_SET(vop, mcu_hold_mode, 0);
4044*4882a593Smuzhiyun
4045*4882a593Smuzhiyun spin_unlock_irqrestore(&vop->irq_lock, flags);
4046*4882a593Smuzhiyun
4047*4882a593Smuzhiyun /*
4048*4882a593Smuzhiyun * There is a (rather unlikely) possiblity that a vblank interrupt
4049*4882a593Smuzhiyun * fired before we set the cfg_done bit. To avoid spuriously
4050*4882a593Smuzhiyun * signalling flip completion we need to wait for it to finish.
4051*4882a593Smuzhiyun */
4052*4882a593Smuzhiyun vop_wait_for_irq_handler(vop);
4053*4882a593Smuzhiyun
4054*4882a593Smuzhiyun spin_lock_irq(&crtc->dev->event_lock);
4055*4882a593Smuzhiyun if (crtc->state->event) {
4056*4882a593Smuzhiyun WARN_ON(drm_crtc_vblank_get(crtc) != 0);
4057*4882a593Smuzhiyun WARN_ON(vop->event);
4058*4882a593Smuzhiyun
4059*4882a593Smuzhiyun vop->event = crtc->state->event;
4060*4882a593Smuzhiyun crtc->state->event = NULL;
4061*4882a593Smuzhiyun }
4062*4882a593Smuzhiyun spin_unlock_irq(&crtc->dev->event_lock);
4063*4882a593Smuzhiyun for_each_old_plane_in_state(old_state, plane, old_plane_state, i) {
4064*4882a593Smuzhiyun if (!old_plane_state->fb)
4065*4882a593Smuzhiyun continue;
4066*4882a593Smuzhiyun
4067*4882a593Smuzhiyun if (old_plane_state->fb == plane->state->fb)
4068*4882a593Smuzhiyun continue;
4069*4882a593Smuzhiyun
4070*4882a593Smuzhiyun drm_framebuffer_get(old_plane_state->fb);
4071*4882a593Smuzhiyun WARN_ON(drm_crtc_vblank_get(crtc) != 0);
4072*4882a593Smuzhiyun drm_flip_work_queue(&vop->fb_unref_work, old_plane_state->fb);
4073*4882a593Smuzhiyun set_bit(VOP_PENDING_FB_UNREF, &vop->pending);
4074*4882a593Smuzhiyun }
4075*4882a593Smuzhiyun }
4076*4882a593Smuzhiyun
4077*4882a593Smuzhiyun static const struct drm_crtc_helper_funcs vop_crtc_helper_funcs = {
4078*4882a593Smuzhiyun .mode_fixup = vop_crtc_mode_fixup,
4079*4882a593Smuzhiyun .mode_valid = vop_crtc_mode_valid,
4080*4882a593Smuzhiyun .atomic_check = vop_crtc_atomic_check,
4081*4882a593Smuzhiyun .atomic_flush = vop_crtc_atomic_flush,
4082*4882a593Smuzhiyun .atomic_enable = vop_crtc_atomic_enable,
4083*4882a593Smuzhiyun .atomic_disable = vop_crtc_atomic_disable,
4084*4882a593Smuzhiyun };
4085*4882a593Smuzhiyun
vop_crtc_destroy(struct drm_crtc * crtc)4086*4882a593Smuzhiyun static void vop_crtc_destroy(struct drm_crtc *crtc)
4087*4882a593Smuzhiyun {
4088*4882a593Smuzhiyun drm_crtc_cleanup(crtc);
4089*4882a593Smuzhiyun }
4090*4882a593Smuzhiyun
vop_crtc_reset(struct drm_crtc * crtc)4091*4882a593Smuzhiyun static void vop_crtc_reset(struct drm_crtc *crtc)
4092*4882a593Smuzhiyun {
4093*4882a593Smuzhiyun struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc->state);
4094*4882a593Smuzhiyun
4095*4882a593Smuzhiyun if (crtc->state) {
4096*4882a593Smuzhiyun __drm_atomic_helper_crtc_destroy_state(crtc->state);
4097*4882a593Smuzhiyun kfree(s);
4098*4882a593Smuzhiyun }
4099*4882a593Smuzhiyun
4100*4882a593Smuzhiyun s = kzalloc(sizeof(*s), GFP_KERNEL);
4101*4882a593Smuzhiyun if (!s)
4102*4882a593Smuzhiyun return;
4103*4882a593Smuzhiyun crtc->state = &s->base;
4104*4882a593Smuzhiyun crtc->state->crtc = crtc;
4105*4882a593Smuzhiyun
4106*4882a593Smuzhiyun s->left_margin = 100;
4107*4882a593Smuzhiyun s->right_margin = 100;
4108*4882a593Smuzhiyun s->top_margin = 100;
4109*4882a593Smuzhiyun s->bottom_margin = 100;
4110*4882a593Smuzhiyun }
4111*4882a593Smuzhiyun
vop_crtc_duplicate_state(struct drm_crtc * crtc)4112*4882a593Smuzhiyun static struct drm_crtc_state *vop_crtc_duplicate_state(struct drm_crtc *crtc)
4113*4882a593Smuzhiyun {
4114*4882a593Smuzhiyun struct rockchip_crtc_state *rockchip_state, *old_state;
4115*4882a593Smuzhiyun
4116*4882a593Smuzhiyun if (WARN_ON(!crtc->state))
4117*4882a593Smuzhiyun return NULL;
4118*4882a593Smuzhiyun
4119*4882a593Smuzhiyun old_state = to_rockchip_crtc_state(crtc->state);
4120*4882a593Smuzhiyun rockchip_state = kmemdup(old_state, sizeof(*old_state), GFP_KERNEL);
4121*4882a593Smuzhiyun if (!rockchip_state)
4122*4882a593Smuzhiyun return NULL;
4123*4882a593Smuzhiyun
4124*4882a593Smuzhiyun __drm_atomic_helper_crtc_duplicate_state(crtc, &rockchip_state->base);
4125*4882a593Smuzhiyun return &rockchip_state->base;
4126*4882a593Smuzhiyun }
4127*4882a593Smuzhiyun
vop_crtc_destroy_state(struct drm_crtc * crtc,struct drm_crtc_state * state)4128*4882a593Smuzhiyun static void vop_crtc_destroy_state(struct drm_crtc *crtc,
4129*4882a593Smuzhiyun struct drm_crtc_state *state)
4130*4882a593Smuzhiyun {
4131*4882a593Smuzhiyun struct rockchip_crtc_state *s = to_rockchip_crtc_state(state);
4132*4882a593Smuzhiyun
4133*4882a593Smuzhiyun __drm_atomic_helper_crtc_destroy_state(&s->base);
4134*4882a593Smuzhiyun kfree(s);
4135*4882a593Smuzhiyun }
4136*4882a593Smuzhiyun
4137*4882a593Smuzhiyun #ifdef CONFIG_DRM_ANALOGIX_DP
vop_get_edp_connector(struct vop * vop)4138*4882a593Smuzhiyun static struct drm_connector *vop_get_edp_connector(struct vop *vop)
4139*4882a593Smuzhiyun {
4140*4882a593Smuzhiyun struct drm_connector *connector;
4141*4882a593Smuzhiyun struct drm_connector_list_iter conn_iter;
4142*4882a593Smuzhiyun
4143*4882a593Smuzhiyun drm_connector_list_iter_begin(vop->drm_dev, &conn_iter);
4144*4882a593Smuzhiyun drm_for_each_connector_iter(connector, &conn_iter) {
4145*4882a593Smuzhiyun if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
4146*4882a593Smuzhiyun drm_connector_list_iter_end(&conn_iter);
4147*4882a593Smuzhiyun return connector;
4148*4882a593Smuzhiyun }
4149*4882a593Smuzhiyun }
4150*4882a593Smuzhiyun drm_connector_list_iter_end(&conn_iter);
4151*4882a593Smuzhiyun
4152*4882a593Smuzhiyun return NULL;
4153*4882a593Smuzhiyun }
4154*4882a593Smuzhiyun
vop_crtc_set_crc_source(struct drm_crtc * crtc,const char * source_name)4155*4882a593Smuzhiyun static int vop_crtc_set_crc_source(struct drm_crtc *crtc,
4156*4882a593Smuzhiyun const char *source_name)
4157*4882a593Smuzhiyun {
4158*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
4159*4882a593Smuzhiyun struct drm_connector *connector;
4160*4882a593Smuzhiyun int ret;
4161*4882a593Smuzhiyun
4162*4882a593Smuzhiyun connector = vop_get_edp_connector(vop);
4163*4882a593Smuzhiyun if (!connector)
4164*4882a593Smuzhiyun return -EINVAL;
4165*4882a593Smuzhiyun
4166*4882a593Smuzhiyun if (source_name && strcmp(source_name, "auto") == 0)
4167*4882a593Smuzhiyun ret = analogix_dp_start_crc(connector);
4168*4882a593Smuzhiyun else if (!source_name)
4169*4882a593Smuzhiyun ret = analogix_dp_stop_crc(connector);
4170*4882a593Smuzhiyun else
4171*4882a593Smuzhiyun ret = -EINVAL;
4172*4882a593Smuzhiyun
4173*4882a593Smuzhiyun return ret;
4174*4882a593Smuzhiyun }
4175*4882a593Smuzhiyun
4176*4882a593Smuzhiyun static int
vop_crtc_verify_crc_source(struct drm_crtc * crtc,const char * source_name,size_t * values_cnt)4177*4882a593Smuzhiyun vop_crtc_verify_crc_source(struct drm_crtc *crtc, const char *source_name,
4178*4882a593Smuzhiyun size_t *values_cnt)
4179*4882a593Smuzhiyun {
4180*4882a593Smuzhiyun if (source_name && strcmp(source_name, "auto") != 0)
4181*4882a593Smuzhiyun return -EINVAL;
4182*4882a593Smuzhiyun
4183*4882a593Smuzhiyun *values_cnt = 3;
4184*4882a593Smuzhiyun return 0;
4185*4882a593Smuzhiyun }
4186*4882a593Smuzhiyun
4187*4882a593Smuzhiyun #else
vop_crtc_set_crc_source(struct drm_crtc * crtc,const char * source_name)4188*4882a593Smuzhiyun static int vop_crtc_set_crc_source(struct drm_crtc *crtc,
4189*4882a593Smuzhiyun const char *source_name)
4190*4882a593Smuzhiyun {
4191*4882a593Smuzhiyun return -ENODEV;
4192*4882a593Smuzhiyun }
4193*4882a593Smuzhiyun
4194*4882a593Smuzhiyun static int
vop_crtc_verify_crc_source(struct drm_crtc * crtc,const char * source_name,size_t * values_cnt)4195*4882a593Smuzhiyun vop_crtc_verify_crc_source(struct drm_crtc *crtc, const char *source_name,
4196*4882a593Smuzhiyun size_t *values_cnt)
4197*4882a593Smuzhiyun {
4198*4882a593Smuzhiyun return -ENODEV;
4199*4882a593Smuzhiyun }
4200*4882a593Smuzhiyun #endif
4201*4882a593Smuzhiyun
vop_crtc_atomic_get_property(struct drm_crtc * crtc,const struct drm_crtc_state * state,struct drm_property * property,uint64_t * val)4202*4882a593Smuzhiyun static int vop_crtc_atomic_get_property(struct drm_crtc *crtc,
4203*4882a593Smuzhiyun const struct drm_crtc_state *state,
4204*4882a593Smuzhiyun struct drm_property *property,
4205*4882a593Smuzhiyun uint64_t *val)
4206*4882a593Smuzhiyun {
4207*4882a593Smuzhiyun struct drm_device *drm_dev = crtc->dev;
4208*4882a593Smuzhiyun struct rockchip_drm_private *private = drm_dev->dev_private;
4209*4882a593Smuzhiyun struct drm_mode_config *mode_config = &drm_dev->mode_config;
4210*4882a593Smuzhiyun struct rockchip_crtc_state *s = to_rockchip_crtc_state(state);
4211*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
4212*4882a593Smuzhiyun
4213*4882a593Smuzhiyun if (property == mode_config->tv_left_margin_property) {
4214*4882a593Smuzhiyun *val = s->left_margin;
4215*4882a593Smuzhiyun return 0;
4216*4882a593Smuzhiyun }
4217*4882a593Smuzhiyun
4218*4882a593Smuzhiyun if (property == mode_config->tv_right_margin_property) {
4219*4882a593Smuzhiyun *val = s->right_margin;
4220*4882a593Smuzhiyun return 0;
4221*4882a593Smuzhiyun }
4222*4882a593Smuzhiyun
4223*4882a593Smuzhiyun if (property == mode_config->tv_top_margin_property) {
4224*4882a593Smuzhiyun *val = s->top_margin;
4225*4882a593Smuzhiyun return 0;
4226*4882a593Smuzhiyun }
4227*4882a593Smuzhiyun
4228*4882a593Smuzhiyun if (property == mode_config->tv_bottom_margin_property) {
4229*4882a593Smuzhiyun *val = s->bottom_margin;
4230*4882a593Smuzhiyun return 0;
4231*4882a593Smuzhiyun }
4232*4882a593Smuzhiyun
4233*4882a593Smuzhiyun if (property == private->aclk_prop) {
4234*4882a593Smuzhiyun /* KHZ, keep align with mode->clock */
4235*4882a593Smuzhiyun *val = clk_get_rate(vop->aclk) / 1000;
4236*4882a593Smuzhiyun return 0;
4237*4882a593Smuzhiyun }
4238*4882a593Smuzhiyun
4239*4882a593Smuzhiyun if (property == private->bg_prop) {
4240*4882a593Smuzhiyun *val = vop->background;
4241*4882a593Smuzhiyun return 0;
4242*4882a593Smuzhiyun }
4243*4882a593Smuzhiyun
4244*4882a593Smuzhiyun if (property == private->line_flag_prop) {
4245*4882a593Smuzhiyun *val = vop->line_flag;
4246*4882a593Smuzhiyun return 0;
4247*4882a593Smuzhiyun }
4248*4882a593Smuzhiyun
4249*4882a593Smuzhiyun DRM_ERROR("failed to get vop crtc property\n");
4250*4882a593Smuzhiyun return -EINVAL;
4251*4882a593Smuzhiyun }
4252*4882a593Smuzhiyun
vop_crtc_atomic_set_property(struct drm_crtc * crtc,struct drm_crtc_state * state,struct drm_property * property,uint64_t val)4253*4882a593Smuzhiyun static int vop_crtc_atomic_set_property(struct drm_crtc *crtc,
4254*4882a593Smuzhiyun struct drm_crtc_state *state,
4255*4882a593Smuzhiyun struct drm_property *property,
4256*4882a593Smuzhiyun uint64_t val)
4257*4882a593Smuzhiyun {
4258*4882a593Smuzhiyun struct drm_device *drm_dev = crtc->dev;
4259*4882a593Smuzhiyun struct rockchip_drm_private *private = drm_dev->dev_private;
4260*4882a593Smuzhiyun struct drm_mode_config *mode_config = &drm_dev->mode_config;
4261*4882a593Smuzhiyun struct rockchip_crtc_state *s = to_rockchip_crtc_state(state);
4262*4882a593Smuzhiyun struct vop *vop = to_vop(crtc);
4263*4882a593Smuzhiyun
4264*4882a593Smuzhiyun if (property == mode_config->tv_left_margin_property) {
4265*4882a593Smuzhiyun s->left_margin = val;
4266*4882a593Smuzhiyun return 0;
4267*4882a593Smuzhiyun }
4268*4882a593Smuzhiyun
4269*4882a593Smuzhiyun if (property == mode_config->tv_right_margin_property) {
4270*4882a593Smuzhiyun s->right_margin = val;
4271*4882a593Smuzhiyun return 0;
4272*4882a593Smuzhiyun }
4273*4882a593Smuzhiyun
4274*4882a593Smuzhiyun if (property == mode_config->tv_top_margin_property) {
4275*4882a593Smuzhiyun s->top_margin = val;
4276*4882a593Smuzhiyun return 0;
4277*4882a593Smuzhiyun }
4278*4882a593Smuzhiyun
4279*4882a593Smuzhiyun if (property == mode_config->tv_bottom_margin_property) {
4280*4882a593Smuzhiyun s->bottom_margin = val;
4281*4882a593Smuzhiyun return 0;
4282*4882a593Smuzhiyun }
4283*4882a593Smuzhiyun
4284*4882a593Smuzhiyun if (property == private->bg_prop) {
4285*4882a593Smuzhiyun vop->background = val;
4286*4882a593Smuzhiyun return 0;
4287*4882a593Smuzhiyun }
4288*4882a593Smuzhiyun
4289*4882a593Smuzhiyun if (property == private->line_flag_prop) {
4290*4882a593Smuzhiyun vop->line_flag = val;
4291*4882a593Smuzhiyun return 0;
4292*4882a593Smuzhiyun }
4293*4882a593Smuzhiyun
4294*4882a593Smuzhiyun DRM_ERROR("failed to set vop crtc property\n");
4295*4882a593Smuzhiyun return -EINVAL;
4296*4882a593Smuzhiyun }
4297*4882a593Smuzhiyun
4298*4882a593Smuzhiyun static const struct drm_crtc_funcs vop_crtc_funcs = {
4299*4882a593Smuzhiyun .gamma_set = vop_crtc_legacy_gamma_set,
4300*4882a593Smuzhiyun .set_config = drm_atomic_helper_set_config,
4301*4882a593Smuzhiyun .page_flip = drm_atomic_helper_page_flip,
4302*4882a593Smuzhiyun .destroy = vop_crtc_destroy,
4303*4882a593Smuzhiyun .reset = vop_crtc_reset,
4304*4882a593Smuzhiyun .atomic_get_property = vop_crtc_atomic_get_property,
4305*4882a593Smuzhiyun .atomic_set_property = vop_crtc_atomic_set_property,
4306*4882a593Smuzhiyun .atomic_duplicate_state = vop_crtc_duplicate_state,
4307*4882a593Smuzhiyun .atomic_destroy_state = vop_crtc_destroy_state,
4308*4882a593Smuzhiyun .enable_vblank = vop_crtc_enable_vblank,
4309*4882a593Smuzhiyun .disable_vblank = vop_crtc_disable_vblank,
4310*4882a593Smuzhiyun .set_crc_source = vop_crtc_set_crc_source,
4311*4882a593Smuzhiyun .verify_crc_source = vop_crtc_verify_crc_source,
4312*4882a593Smuzhiyun };
4313*4882a593Smuzhiyun
vop_fb_unref_worker(struct drm_flip_work * work,void * val)4314*4882a593Smuzhiyun static void vop_fb_unref_worker(struct drm_flip_work *work, void *val)
4315*4882a593Smuzhiyun {
4316*4882a593Smuzhiyun struct vop *vop = container_of(work, struct vop, fb_unref_work);
4317*4882a593Smuzhiyun struct drm_framebuffer *fb = val;
4318*4882a593Smuzhiyun
4319*4882a593Smuzhiyun drm_crtc_vblank_put(&vop->rockchip_crtc.crtc);
4320*4882a593Smuzhiyun drm_framebuffer_put(fb);
4321*4882a593Smuzhiyun }
4322*4882a593Smuzhiyun
vop_handle_vblank(struct vop * vop)4323*4882a593Smuzhiyun static void vop_handle_vblank(struct vop *vop)
4324*4882a593Smuzhiyun {
4325*4882a593Smuzhiyun struct drm_device *drm = vop->drm_dev;
4326*4882a593Smuzhiyun struct drm_crtc *crtc = &vop->rockchip_crtc.crtc;
4327*4882a593Smuzhiyun unsigned long flags;
4328*4882a593Smuzhiyun
4329*4882a593Smuzhiyun spin_lock_irqsave(&drm->event_lock, flags);
4330*4882a593Smuzhiyun if (vop->event) {
4331*4882a593Smuzhiyun drm_crtc_send_vblank_event(crtc, vop->event);
4332*4882a593Smuzhiyun drm_crtc_vblank_put(crtc);
4333*4882a593Smuzhiyun vop->event = NULL;
4334*4882a593Smuzhiyun }
4335*4882a593Smuzhiyun spin_unlock_irqrestore(&drm->event_lock, flags);
4336*4882a593Smuzhiyun
4337*4882a593Smuzhiyun if (test_and_clear_bit(VOP_PENDING_FB_UNREF, &vop->pending))
4338*4882a593Smuzhiyun drm_flip_work_commit(&vop->fb_unref_work, system_unbound_wq);
4339*4882a593Smuzhiyun }
4340*4882a593Smuzhiyun
vop_isr(int irq,void * data)4341*4882a593Smuzhiyun static irqreturn_t vop_isr(int irq, void *data)
4342*4882a593Smuzhiyun {
4343*4882a593Smuzhiyun struct vop *vop = data;
4344*4882a593Smuzhiyun struct drm_crtc *crtc = &vop->rockchip_crtc.crtc;
4345*4882a593Smuzhiyun uint32_t active_irqs;
4346*4882a593Smuzhiyun unsigned long flags;
4347*4882a593Smuzhiyun int ret = IRQ_NONE;
4348*4882a593Smuzhiyun
4349*4882a593Smuzhiyun /*
4350*4882a593Smuzhiyun * The irq is shared with the iommu. If the runtime-pm state of the
4351*4882a593Smuzhiyun * vop-device is disabled the irq has to be targeted at the iommu.
4352*4882a593Smuzhiyun */
4353*4882a593Smuzhiyun if (!pm_runtime_get_if_in_use(vop->dev))
4354*4882a593Smuzhiyun return IRQ_NONE;
4355*4882a593Smuzhiyun
4356*4882a593Smuzhiyun if (vop_core_clks_enable(vop)) {
4357*4882a593Smuzhiyun DRM_DEV_ERROR_RATELIMITED(vop->dev, "couldn't enable clocks\n");
4358*4882a593Smuzhiyun goto out;
4359*4882a593Smuzhiyun }
4360*4882a593Smuzhiyun
4361*4882a593Smuzhiyun /*
4362*4882a593Smuzhiyun * interrupt register has interrupt status, enable and clear bits, we
4363*4882a593Smuzhiyun * must hold irq_lock to avoid a race with enable/disable_vblank().
4364*4882a593Smuzhiyun */
4365*4882a593Smuzhiyun spin_lock_irqsave(&vop->irq_lock, flags);
4366*4882a593Smuzhiyun
4367*4882a593Smuzhiyun active_irqs = VOP_INTR_GET_TYPE(vop, status, INTR_MASK);
4368*4882a593Smuzhiyun /* Clear all active interrupt sources */
4369*4882a593Smuzhiyun if (active_irqs)
4370*4882a593Smuzhiyun VOP_INTR_SET_TYPE(vop, clear, active_irqs, 1);
4371*4882a593Smuzhiyun
4372*4882a593Smuzhiyun spin_unlock_irqrestore(&vop->irq_lock, flags);
4373*4882a593Smuzhiyun
4374*4882a593Smuzhiyun /* This is expected for vop iommu irqs, since the irq is shared */
4375*4882a593Smuzhiyun if (!active_irqs)
4376*4882a593Smuzhiyun goto out_disable;
4377*4882a593Smuzhiyun
4378*4882a593Smuzhiyun if (active_irqs & DSP_HOLD_VALID_INTR) {
4379*4882a593Smuzhiyun complete(&vop->dsp_hold_completion);
4380*4882a593Smuzhiyun active_irqs &= ~DSP_HOLD_VALID_INTR;
4381*4882a593Smuzhiyun ret = IRQ_HANDLED;
4382*4882a593Smuzhiyun }
4383*4882a593Smuzhiyun
4384*4882a593Smuzhiyun if (active_irqs & LINE_FLAG_INTR) {
4385*4882a593Smuzhiyun complete(&vop->line_flag_completion);
4386*4882a593Smuzhiyun active_irqs &= ~LINE_FLAG_INTR;
4387*4882a593Smuzhiyun ret = IRQ_HANDLED;
4388*4882a593Smuzhiyun }
4389*4882a593Smuzhiyun
4390*4882a593Smuzhiyun if ((active_irqs & FS_INTR) || (active_irqs & FS_FIELD_INTR)) {
4391*4882a593Smuzhiyun /* This is IC design not reasonable, this two register bit need
4392*4882a593Smuzhiyun * frame effective, but actually it's effective immediately, so
4393*4882a593Smuzhiyun * we config this register at frame start.
4394*4882a593Smuzhiyun */
4395*4882a593Smuzhiyun spin_lock_irqsave(&vop->irq_lock, flags);
4396*4882a593Smuzhiyun VOP_CTRL_SET(vop, level2_overlay_en, vop->pre_overlay);
4397*4882a593Smuzhiyun VOP_CTRL_SET(vop, alpha_hard_calc, vop->pre_overlay);
4398*4882a593Smuzhiyun spin_unlock_irqrestore(&vop->irq_lock, flags);
4399*4882a593Smuzhiyun drm_crtc_handle_vblank(crtc);
4400*4882a593Smuzhiyun vop_handle_vblank(vop);
4401*4882a593Smuzhiyun active_irqs &= ~(FS_INTR | FS_FIELD_INTR);
4402*4882a593Smuzhiyun ret = IRQ_HANDLED;
4403*4882a593Smuzhiyun }
4404*4882a593Smuzhiyun
4405*4882a593Smuzhiyun #define ERROR_HANDLER(x) \
4406*4882a593Smuzhiyun do { \
4407*4882a593Smuzhiyun if (active_irqs & x##_INTR) {\
4408*4882a593Smuzhiyun DRM_DEV_ERROR_RATELIMITED(vop->dev, #x " irq err\n"); \
4409*4882a593Smuzhiyun active_irqs &= ~x##_INTR; \
4410*4882a593Smuzhiyun ret = IRQ_HANDLED; \
4411*4882a593Smuzhiyun } \
4412*4882a593Smuzhiyun } while (0)
4413*4882a593Smuzhiyun
4414*4882a593Smuzhiyun ERROR_HANDLER(BUS_ERROR);
4415*4882a593Smuzhiyun ERROR_HANDLER(WIN0_EMPTY);
4416*4882a593Smuzhiyun ERROR_HANDLER(WIN1_EMPTY);
4417*4882a593Smuzhiyun ERROR_HANDLER(WIN2_EMPTY);
4418*4882a593Smuzhiyun ERROR_HANDLER(WIN3_EMPTY);
4419*4882a593Smuzhiyun ERROR_HANDLER(HWC_EMPTY);
4420*4882a593Smuzhiyun ERROR_HANDLER(POST_BUF_EMPTY);
4421*4882a593Smuzhiyun
4422*4882a593Smuzhiyun /* Unhandled irqs are spurious. */
4423*4882a593Smuzhiyun if (active_irqs)
4424*4882a593Smuzhiyun DRM_ERROR("Unknown VOP IRQs: %#02x\n", active_irqs);
4425*4882a593Smuzhiyun
4426*4882a593Smuzhiyun out_disable:
4427*4882a593Smuzhiyun vop_core_clks_disable(vop);
4428*4882a593Smuzhiyun out:
4429*4882a593Smuzhiyun pm_runtime_put(vop->dev);
4430*4882a593Smuzhiyun return ret;
4431*4882a593Smuzhiyun }
4432*4882a593Smuzhiyun
vop_plane_add_properties(struct vop * vop,struct drm_plane * plane,const struct vop_win * win)4433*4882a593Smuzhiyun static void vop_plane_add_properties(struct vop *vop,
4434*4882a593Smuzhiyun struct drm_plane *plane,
4435*4882a593Smuzhiyun const struct vop_win *win)
4436*4882a593Smuzhiyun {
4437*4882a593Smuzhiyun unsigned int flags = 0;
4438*4882a593Smuzhiyun
4439*4882a593Smuzhiyun flags |= (VOP_WIN_SUPPORT(vop, win, xmirror)) ? DRM_MODE_REFLECT_X : 0;
4440*4882a593Smuzhiyun flags |= (VOP_WIN_SUPPORT(vop, win, ymirror)) ? DRM_MODE_REFLECT_Y : 0;
4441*4882a593Smuzhiyun
4442*4882a593Smuzhiyun if (flags)
4443*4882a593Smuzhiyun drm_plane_create_rotation_property(plane, DRM_MODE_ROTATE_0,
4444*4882a593Smuzhiyun DRM_MODE_ROTATE_0 | flags);
4445*4882a593Smuzhiyun }
4446*4882a593Smuzhiyun
vop_plane_create_name_property(struct vop * vop,struct vop_win * win)4447*4882a593Smuzhiyun static int vop_plane_create_name_property(struct vop *vop, struct vop_win *win)
4448*4882a593Smuzhiyun {
4449*4882a593Smuzhiyun struct drm_prop_enum_list *props = vop->plane_name_list;
4450*4882a593Smuzhiyun struct drm_property *prop;
4451*4882a593Smuzhiyun uint64_t bits = BIT_ULL(win->plane_id);
4452*4882a593Smuzhiyun
4453*4882a593Smuzhiyun prop = drm_property_create_bitmask(vop->drm_dev,
4454*4882a593Smuzhiyun DRM_MODE_PROP_IMMUTABLE, "NAME",
4455*4882a593Smuzhiyun props, vop->num_wins, bits);
4456*4882a593Smuzhiyun if (!prop) {
4457*4882a593Smuzhiyun DRM_DEV_ERROR(vop->dev, "create Name prop for %s failed\n", win->name);
4458*4882a593Smuzhiyun return -ENOMEM;
4459*4882a593Smuzhiyun }
4460*4882a593Smuzhiyun win->name_prop = prop;
4461*4882a593Smuzhiyun drm_object_attach_property(&win->base.base, win->name_prop, bits);
4462*4882a593Smuzhiyun
4463*4882a593Smuzhiyun return 0;
4464*4882a593Smuzhiyun }
4465*4882a593Smuzhiyun
vop_plane_init(struct vop * vop,struct vop_win * win,unsigned long possible_crtcs)4466*4882a593Smuzhiyun static int vop_plane_init(struct vop *vop, struct vop_win *win,
4467*4882a593Smuzhiyun unsigned long possible_crtcs)
4468*4882a593Smuzhiyun {
4469*4882a593Smuzhiyun struct rockchip_drm_private *private = vop->drm_dev->dev_private;
4470*4882a593Smuzhiyun unsigned int blend_caps = BIT(DRM_MODE_BLEND_PIXEL_NONE) | BIT(DRM_MODE_BLEND_PREMULTI) |
4471*4882a593Smuzhiyun BIT(DRM_MODE_BLEND_COVERAGE);
4472*4882a593Smuzhiyun const struct vop_data *vop_data = vop->data;
4473*4882a593Smuzhiyun uint64_t feature = 0;
4474*4882a593Smuzhiyun int ret;
4475*4882a593Smuzhiyun
4476*4882a593Smuzhiyun ret = drm_universal_plane_init(vop->drm_dev, &win->base, possible_crtcs, &vop_plane_funcs,
4477*4882a593Smuzhiyun win->data_formats, win->nformats, win->format_modifiers,
4478*4882a593Smuzhiyun win->type, win->name);
4479*4882a593Smuzhiyun if (ret) {
4480*4882a593Smuzhiyun DRM_ERROR("failed to initialize plane %d\n", ret);
4481*4882a593Smuzhiyun return ret;
4482*4882a593Smuzhiyun }
4483*4882a593Smuzhiyun drm_plane_helper_add(&win->base, &plane_helper_funcs);
4484*4882a593Smuzhiyun
4485*4882a593Smuzhiyun if (win->phy->scl)
4486*4882a593Smuzhiyun feature |= BIT(ROCKCHIP_DRM_PLANE_FEATURE_SCALE);
4487*4882a593Smuzhiyun if (VOP_WIN_SUPPORT(vop, win, src_alpha_ctl) ||
4488*4882a593Smuzhiyun VOP_WIN_SUPPORT(vop, win, alpha_en))
4489*4882a593Smuzhiyun feature |= BIT(ROCKCHIP_DRM_PLANE_FEATURE_ALPHA);
4490*4882a593Smuzhiyun if (win->feature & WIN_FEATURE_HDR2SDR)
4491*4882a593Smuzhiyun feature |= BIT(ROCKCHIP_DRM_PLANE_FEATURE_HDR2SDR);
4492*4882a593Smuzhiyun if (win->feature & WIN_FEATURE_SDR2HDR)
4493*4882a593Smuzhiyun feature |= BIT(ROCKCHIP_DRM_PLANE_FEATURE_SDR2HDR);
4494*4882a593Smuzhiyun if (win->feature & WIN_FEATURE_AFBDC)
4495*4882a593Smuzhiyun feature |= BIT(ROCKCHIP_DRM_PLANE_FEATURE_AFBDC);
4496*4882a593Smuzhiyun
4497*4882a593Smuzhiyun drm_object_attach_property(&win->base.base, vop->plane_feature_prop,
4498*4882a593Smuzhiyun feature);
4499*4882a593Smuzhiyun drm_object_attach_property(&win->base.base, private->eotf_prop, 0);
4500*4882a593Smuzhiyun drm_object_attach_property(&win->base.base,
4501*4882a593Smuzhiyun private->color_space_prop, 0);
4502*4882a593Smuzhiyun if (VOP_WIN_SUPPORT(vop, win, global_alpha_val))
4503*4882a593Smuzhiyun drm_plane_create_alpha_property(&win->base);
4504*4882a593Smuzhiyun drm_object_attach_property(&win->base.base,
4505*4882a593Smuzhiyun private->async_commit_prop, 0);
4506*4882a593Smuzhiyun
4507*4882a593Smuzhiyun if (win->parent)
4508*4882a593Smuzhiyun drm_object_attach_property(&win->base.base, private->share_id_prop,
4509*4882a593Smuzhiyun win->parent->base.base.id);
4510*4882a593Smuzhiyun else
4511*4882a593Smuzhiyun drm_object_attach_property(&win->base.base, private->share_id_prop,
4512*4882a593Smuzhiyun win->base.base.id);
4513*4882a593Smuzhiyun
4514*4882a593Smuzhiyun drm_plane_create_blend_mode_property(&win->base, blend_caps);
4515*4882a593Smuzhiyun drm_plane_create_zpos_property(&win->base, win->win_id, 0, vop->num_wins - 1);
4516*4882a593Smuzhiyun vop_plane_create_name_property(vop, win);
4517*4882a593Smuzhiyun
4518*4882a593Smuzhiyun
4519*4882a593Smuzhiyun win->input_width_prop = drm_property_create_range(vop->drm_dev, DRM_MODE_PROP_IMMUTABLE,
4520*4882a593Smuzhiyun "INPUT_WIDTH", 0, vop_data->max_input.width);
4521*4882a593Smuzhiyun win->input_height_prop = drm_property_create_range(vop->drm_dev, DRM_MODE_PROP_IMMUTABLE,
4522*4882a593Smuzhiyun "INPUT_HEIGHT", 0, vop_data->max_input.height);
4523*4882a593Smuzhiyun
4524*4882a593Smuzhiyun win->output_width_prop = drm_property_create_range(vop->drm_dev, DRM_MODE_PROP_IMMUTABLE,
4525*4882a593Smuzhiyun "OUTPUT_WIDTH", 0, vop_data->max_input.width);
4526*4882a593Smuzhiyun win->output_height_prop = drm_property_create_range(vop->drm_dev, DRM_MODE_PROP_IMMUTABLE,
4527*4882a593Smuzhiyun "OUTPUT_HEIGHT", 0, vop_data->max_input.height);
4528*4882a593Smuzhiyun
4529*4882a593Smuzhiyun win->scale_prop = drm_property_create_range(vop->drm_dev, DRM_MODE_PROP_IMMUTABLE,
4530*4882a593Smuzhiyun "SCALE_RATE", 8, 8);
4531*4882a593Smuzhiyun /*
4532*4882a593Smuzhiyun * Support 24 bit(RGB888) or 16 bit(rgb565) color key.
4533*4882a593Smuzhiyun * Bit 31 is used as a flag to disable (0) or enable
4534*4882a593Smuzhiyun * color keying (1).
4535*4882a593Smuzhiyun */
4536*4882a593Smuzhiyun if (VOP_WIN_SUPPORT(vop, win, color_key))
4537*4882a593Smuzhiyun win->color_key_prop = drm_property_create_range(vop->drm_dev, 0,
4538*4882a593Smuzhiyun "colorkey", 0, 0x80ffffff);
4539*4882a593Smuzhiyun if (!win->input_width_prop || !win->input_height_prop ||
4540*4882a593Smuzhiyun !win->scale_prop) {
4541*4882a593Smuzhiyun DRM_ERROR("failed to create property\n");
4542*4882a593Smuzhiyun return -ENOMEM;
4543*4882a593Smuzhiyun }
4544*4882a593Smuzhiyun
4545*4882a593Smuzhiyun drm_object_attach_property(&win->base.base, win->input_width_prop, 0);
4546*4882a593Smuzhiyun drm_object_attach_property(&win->base.base, win->input_height_prop, 0);
4547*4882a593Smuzhiyun drm_object_attach_property(&win->base.base, win->output_width_prop, 0);
4548*4882a593Smuzhiyun drm_object_attach_property(&win->base.base, win->output_height_prop, 0);
4549*4882a593Smuzhiyun drm_object_attach_property(&win->base.base, win->scale_prop, 0);
4550*4882a593Smuzhiyun if (VOP_WIN_SUPPORT(vop, win, color_key))
4551*4882a593Smuzhiyun drm_object_attach_property(&win->base.base, win->color_key_prop, 0);
4552*4882a593Smuzhiyun
4553*4882a593Smuzhiyun return 0;
4554*4882a593Smuzhiyun }
4555*4882a593Smuzhiyun
vop_of_init_display_lut(struct vop * vop)4556*4882a593Smuzhiyun static int vop_of_init_display_lut(struct vop *vop)
4557*4882a593Smuzhiyun {
4558*4882a593Smuzhiyun struct device_node *node = vop->dev->of_node;
4559*4882a593Smuzhiyun struct device_node *dsp_lut;
4560*4882a593Smuzhiyun u32 lut_len = vop->lut_len;
4561*4882a593Smuzhiyun struct property *prop;
4562*4882a593Smuzhiyun int length, i, j;
4563*4882a593Smuzhiyun int ret;
4564*4882a593Smuzhiyun
4565*4882a593Smuzhiyun if (!vop->lut)
4566*4882a593Smuzhiyun return -ENOMEM;
4567*4882a593Smuzhiyun
4568*4882a593Smuzhiyun dsp_lut = of_parse_phandle(node, "dsp-lut", 0);
4569*4882a593Smuzhiyun if (!dsp_lut)
4570*4882a593Smuzhiyun return -ENXIO;
4571*4882a593Smuzhiyun
4572*4882a593Smuzhiyun prop = of_find_property(dsp_lut, "gamma-lut", &length);
4573*4882a593Smuzhiyun if (!prop) {
4574*4882a593Smuzhiyun dev_err(vop->dev, "failed to find gamma_lut\n");
4575*4882a593Smuzhiyun return -ENXIO;
4576*4882a593Smuzhiyun }
4577*4882a593Smuzhiyun
4578*4882a593Smuzhiyun length >>= 2;
4579*4882a593Smuzhiyun
4580*4882a593Smuzhiyun if (length != lut_len) {
4581*4882a593Smuzhiyun u32 r, g, b;
4582*4882a593Smuzhiyun u32 *lut = kmalloc_array(length, sizeof(*lut), GFP_KERNEL);
4583*4882a593Smuzhiyun
4584*4882a593Smuzhiyun if (!lut)
4585*4882a593Smuzhiyun return -ENOMEM;
4586*4882a593Smuzhiyun ret = of_property_read_u32_array(dsp_lut, "gamma-lut", lut,
4587*4882a593Smuzhiyun length);
4588*4882a593Smuzhiyun if (ret) {
4589*4882a593Smuzhiyun dev_err(vop->dev, "load gamma-lut failed\n");
4590*4882a593Smuzhiyun kfree(lut);
4591*4882a593Smuzhiyun return -EINVAL;
4592*4882a593Smuzhiyun }
4593*4882a593Smuzhiyun
4594*4882a593Smuzhiyun for (i = 0; i < lut_len; i++) {
4595*4882a593Smuzhiyun j = i * length / lut_len;
4596*4882a593Smuzhiyun r = lut[j] / length / length * lut_len / length;
4597*4882a593Smuzhiyun g = lut[j] / length % length * lut_len / length;
4598*4882a593Smuzhiyun b = lut[j] % length * lut_len / length;
4599*4882a593Smuzhiyun
4600*4882a593Smuzhiyun vop->lut[i] = r * lut_len * lut_len + g * lut_len + b;
4601*4882a593Smuzhiyun }
4602*4882a593Smuzhiyun
4603*4882a593Smuzhiyun kfree(lut);
4604*4882a593Smuzhiyun } else {
4605*4882a593Smuzhiyun of_property_read_u32_array(dsp_lut, "gamma-lut",
4606*4882a593Smuzhiyun vop->lut, vop->lut_len);
4607*4882a593Smuzhiyun }
4608*4882a593Smuzhiyun vop->lut_active = true;
4609*4882a593Smuzhiyun
4610*4882a593Smuzhiyun return 0;
4611*4882a593Smuzhiyun }
4612*4882a593Smuzhiyun
vop_crtc_create_plane_mask_property(struct vop * vop,struct drm_crtc * crtc)4613*4882a593Smuzhiyun static int vop_crtc_create_plane_mask_property(struct vop *vop, struct drm_crtc *crtc)
4614*4882a593Smuzhiyun {
4615*4882a593Smuzhiyun struct drm_property *prop;
4616*4882a593Smuzhiyun
4617*4882a593Smuzhiyun static const struct drm_prop_enum_list props[] = {
4618*4882a593Smuzhiyun { ROCKCHIP_VOP_WIN0, "Win0" },
4619*4882a593Smuzhiyun { ROCKCHIP_VOP_WIN1, "Win1" },
4620*4882a593Smuzhiyun { ROCKCHIP_VOP_WIN2, "Win2" },
4621*4882a593Smuzhiyun { ROCKCHIP_VOP_WIN3, "Win3" },
4622*4882a593Smuzhiyun };
4623*4882a593Smuzhiyun
4624*4882a593Smuzhiyun prop = drm_property_create_bitmask(vop->drm_dev,
4625*4882a593Smuzhiyun DRM_MODE_PROP_IMMUTABLE, "PLANE_MASK",
4626*4882a593Smuzhiyun props, ARRAY_SIZE(props),
4627*4882a593Smuzhiyun 0xffffffff);
4628*4882a593Smuzhiyun if (!prop) {
4629*4882a593Smuzhiyun DRM_DEV_ERROR(vop->dev, "create plane_mask prop for vp%d failed\n", vop->id);
4630*4882a593Smuzhiyun return -ENOMEM;
4631*4882a593Smuzhiyun }
4632*4882a593Smuzhiyun
4633*4882a593Smuzhiyun vop->plane_mask_prop = prop;
4634*4882a593Smuzhiyun drm_object_attach_property(&crtc->base, vop->plane_mask_prop, vop->plane_mask);
4635*4882a593Smuzhiyun
4636*4882a593Smuzhiyun return 0;
4637*4882a593Smuzhiyun }
4638*4882a593Smuzhiyun
vop_crtc_create_feature_property(struct vop * vop,struct drm_crtc * crtc)4639*4882a593Smuzhiyun static int vop_crtc_create_feature_property(struct vop *vop, struct drm_crtc *crtc)
4640*4882a593Smuzhiyun {
4641*4882a593Smuzhiyun const struct vop_data *vop_data = vop->data;
4642*4882a593Smuzhiyun
4643*4882a593Smuzhiyun struct drm_property *prop;
4644*4882a593Smuzhiyun u64 feature = 0;
4645*4882a593Smuzhiyun
4646*4882a593Smuzhiyun static const struct drm_prop_enum_list props[] = {
4647*4882a593Smuzhiyun { ROCKCHIP_DRM_CRTC_FEATURE_ALPHA_SCALE, "ALPHA_SCALE" },
4648*4882a593Smuzhiyun { ROCKCHIP_DRM_CRTC_FEATURE_HDR10, "HDR10" },
4649*4882a593Smuzhiyun { ROCKCHIP_DRM_CRTC_FEATURE_NEXT_HDR, "NEXT_HDR" },
4650*4882a593Smuzhiyun };
4651*4882a593Smuzhiyun
4652*4882a593Smuzhiyun if (vop_data->feature & VOP_FEATURE_ALPHA_SCALE)
4653*4882a593Smuzhiyun feature |= BIT(ROCKCHIP_DRM_CRTC_FEATURE_ALPHA_SCALE);
4654*4882a593Smuzhiyun if (vop_data->feature & VOP_FEATURE_HDR10)
4655*4882a593Smuzhiyun feature |= BIT(ROCKCHIP_DRM_CRTC_FEATURE_HDR10);
4656*4882a593Smuzhiyun if (vop_data->feature & VOP_FEATURE_NEXT_HDR)
4657*4882a593Smuzhiyun feature |= BIT(ROCKCHIP_DRM_CRTC_FEATURE_NEXT_HDR);
4658*4882a593Smuzhiyun
4659*4882a593Smuzhiyun prop = drm_property_create_bitmask(vop->drm_dev,
4660*4882a593Smuzhiyun DRM_MODE_PROP_IMMUTABLE, "FEATURE",
4661*4882a593Smuzhiyun props, ARRAY_SIZE(props),
4662*4882a593Smuzhiyun 0xffffffff);
4663*4882a593Smuzhiyun if (!prop) {
4664*4882a593Smuzhiyun DRM_DEV_ERROR(vop->dev, "create FEATURE prop for vop%d failed\n", vop->id);
4665*4882a593Smuzhiyun return -ENOMEM;
4666*4882a593Smuzhiyun }
4667*4882a593Smuzhiyun
4668*4882a593Smuzhiyun vop->feature_prop = prop;
4669*4882a593Smuzhiyun drm_object_attach_property(&crtc->base, vop->feature_prop, feature);
4670*4882a593Smuzhiyun
4671*4882a593Smuzhiyun return 0;
4672*4882a593Smuzhiyun }
4673*4882a593Smuzhiyun
vop_create_crtc(struct vop * vop)4674*4882a593Smuzhiyun static int vop_create_crtc(struct vop *vop)
4675*4882a593Smuzhiyun {
4676*4882a593Smuzhiyun struct device *dev = vop->dev;
4677*4882a593Smuzhiyun struct drm_device *drm_dev = vop->drm_dev;
4678*4882a593Smuzhiyun struct rockchip_drm_private *private = drm_dev->dev_private;
4679*4882a593Smuzhiyun struct drm_plane *primary = NULL, *cursor = NULL, *plane, *tmp;
4680*4882a593Smuzhiyun struct drm_crtc *crtc = &vop->rockchip_crtc.crtc;
4681*4882a593Smuzhiyun struct device_node *port;
4682*4882a593Smuzhiyun int ret = 0;
4683*4882a593Smuzhiyun int i;
4684*4882a593Smuzhiyun
4685*4882a593Smuzhiyun /*
4686*4882a593Smuzhiyun * Create drm_plane for primary and cursor planes first, since we need
4687*4882a593Smuzhiyun * to pass them to drm_crtc_init_with_planes, which sets the
4688*4882a593Smuzhiyun * "possible_crtcs" to the newly initialized crtc.
4689*4882a593Smuzhiyun */
4690*4882a593Smuzhiyun for (i = 0; i < vop->num_wins; i++) {
4691*4882a593Smuzhiyun struct vop_win *win = &vop->win[i];
4692*4882a593Smuzhiyun
4693*4882a593Smuzhiyun if (win->type != DRM_PLANE_TYPE_PRIMARY &&
4694*4882a593Smuzhiyun win->type != DRM_PLANE_TYPE_CURSOR)
4695*4882a593Smuzhiyun continue;
4696*4882a593Smuzhiyun
4697*4882a593Smuzhiyun ret = vop_plane_init(vop, win, 0);
4698*4882a593Smuzhiyun if (ret) {
4699*4882a593Smuzhiyun DRM_DEV_ERROR(vop->dev, "failed to init plane\n");
4700*4882a593Smuzhiyun goto err_cleanup_planes;
4701*4882a593Smuzhiyun }
4702*4882a593Smuzhiyun
4703*4882a593Smuzhiyun plane = &win->base;
4704*4882a593Smuzhiyun if (plane->type == DRM_PLANE_TYPE_PRIMARY)
4705*4882a593Smuzhiyun primary = plane;
4706*4882a593Smuzhiyun else if (plane->type == DRM_PLANE_TYPE_CURSOR)
4707*4882a593Smuzhiyun cursor = plane;
4708*4882a593Smuzhiyun }
4709*4882a593Smuzhiyun
4710*4882a593Smuzhiyun ret = drm_crtc_init_with_planes(drm_dev, crtc, primary, cursor,
4711*4882a593Smuzhiyun &vop_crtc_funcs, NULL);
4712*4882a593Smuzhiyun if (ret)
4713*4882a593Smuzhiyun goto err_cleanup_planes;
4714*4882a593Smuzhiyun
4715*4882a593Smuzhiyun drm_crtc_helper_add(crtc, &vop_crtc_helper_funcs);
4716*4882a593Smuzhiyun
4717*4882a593Smuzhiyun /*
4718*4882a593Smuzhiyun * Create drm_planes for overlay windows with possible_crtcs restricted
4719*4882a593Smuzhiyun * to the newly created crtc.
4720*4882a593Smuzhiyun */
4721*4882a593Smuzhiyun for (i = 0; i < vop->num_wins; i++) {
4722*4882a593Smuzhiyun struct vop_win *win = &vop->win[i];
4723*4882a593Smuzhiyun unsigned long possible_crtcs = drm_crtc_mask(crtc);
4724*4882a593Smuzhiyun
4725*4882a593Smuzhiyun if (win->type != DRM_PLANE_TYPE_OVERLAY)
4726*4882a593Smuzhiyun continue;
4727*4882a593Smuzhiyun
4728*4882a593Smuzhiyun ret = vop_plane_init(vop, win, possible_crtcs);
4729*4882a593Smuzhiyun if (ret) {
4730*4882a593Smuzhiyun DRM_DEV_ERROR(vop->dev, "failed to init overlay\n");
4731*4882a593Smuzhiyun goto err_cleanup_crtc;
4732*4882a593Smuzhiyun }
4733*4882a593Smuzhiyun vop_plane_add_properties(vop, &win->base, win);
4734*4882a593Smuzhiyun }
4735*4882a593Smuzhiyun
4736*4882a593Smuzhiyun port = of_get_child_by_name(dev->of_node, "port");
4737*4882a593Smuzhiyun if (!port) {
4738*4882a593Smuzhiyun DRM_DEV_ERROR(vop->dev, "no port node found in %pOF\n",
4739*4882a593Smuzhiyun dev->of_node);
4740*4882a593Smuzhiyun ret = -ENOENT;
4741*4882a593Smuzhiyun goto err_cleanup_crtc;
4742*4882a593Smuzhiyun }
4743*4882a593Smuzhiyun
4744*4882a593Smuzhiyun drm_flip_work_init(&vop->fb_unref_work, "fb_unref",
4745*4882a593Smuzhiyun vop_fb_unref_worker);
4746*4882a593Smuzhiyun
4747*4882a593Smuzhiyun init_completion(&vop->dsp_hold_completion);
4748*4882a593Smuzhiyun init_completion(&vop->line_flag_completion);
4749*4882a593Smuzhiyun crtc->port = port;
4750*4882a593Smuzhiyun rockchip_register_crtc_funcs(crtc, &private_crtc_funcs);
4751*4882a593Smuzhiyun
4752*4882a593Smuzhiyun drm_object_attach_property(&crtc->base, private->soc_id_prop, vop->soc_id);
4753*4882a593Smuzhiyun drm_object_attach_property(&crtc->base, private->port_id_prop, vop->id);
4754*4882a593Smuzhiyun drm_object_attach_property(&crtc->base, private->aclk_prop, 0);
4755*4882a593Smuzhiyun drm_object_attach_property(&crtc->base, private->bg_prop, 0);
4756*4882a593Smuzhiyun drm_object_attach_property(&crtc->base, private->line_flag_prop, 0);
4757*4882a593Smuzhiyun
4758*4882a593Smuzhiyun #define VOP_ATTACH_MODE_CONFIG_PROP(prop, v) \
4759*4882a593Smuzhiyun drm_object_attach_property(&crtc->base, drm_dev->mode_config.prop, v)
4760*4882a593Smuzhiyun
4761*4882a593Smuzhiyun VOP_ATTACH_MODE_CONFIG_PROP(tv_left_margin_property, 100);
4762*4882a593Smuzhiyun VOP_ATTACH_MODE_CONFIG_PROP(tv_right_margin_property, 100);
4763*4882a593Smuzhiyun VOP_ATTACH_MODE_CONFIG_PROP(tv_top_margin_property, 100);
4764*4882a593Smuzhiyun VOP_ATTACH_MODE_CONFIG_PROP(tv_bottom_margin_property, 100);
4765*4882a593Smuzhiyun #undef VOP_ATTACH_MODE_CONFIG_PROP
4766*4882a593Smuzhiyun vop_crtc_create_plane_mask_property(vop, crtc);
4767*4882a593Smuzhiyun vop_crtc_create_feature_property(vop, crtc);
4768*4882a593Smuzhiyun ret = drm_self_refresh_helper_init(crtc);
4769*4882a593Smuzhiyun if (ret)
4770*4882a593Smuzhiyun DRM_DEV_DEBUG_KMS(vop->dev,
4771*4882a593Smuzhiyun "Failed to init %s with SR helpers %d, ignoring\n",
4772*4882a593Smuzhiyun crtc->name, ret);
4773*4882a593Smuzhiyun
4774*4882a593Smuzhiyun if (vop->lut_regs) {
4775*4882a593Smuzhiyun u16 *r_base, *g_base, *b_base;
4776*4882a593Smuzhiyun u32 lut_len = vop->lut_len;
4777*4882a593Smuzhiyun
4778*4882a593Smuzhiyun vop->lut = devm_kmalloc_array(dev, lut_len, sizeof(*vop->lut),
4779*4882a593Smuzhiyun GFP_KERNEL);
4780*4882a593Smuzhiyun if (!vop->lut)
4781*4882a593Smuzhiyun goto err_unregister_crtc_funcs;
4782*4882a593Smuzhiyun
4783*4882a593Smuzhiyun if (vop_of_init_display_lut(vop)) {
4784*4882a593Smuzhiyun for (i = 0; i < lut_len; i++) {
4785*4882a593Smuzhiyun u32 r = i * lut_len * lut_len;
4786*4882a593Smuzhiyun u32 g = i * lut_len;
4787*4882a593Smuzhiyun u32 b = i;
4788*4882a593Smuzhiyun
4789*4882a593Smuzhiyun vop->lut[i] = r | g | b;
4790*4882a593Smuzhiyun }
4791*4882a593Smuzhiyun }
4792*4882a593Smuzhiyun
4793*4882a593Smuzhiyun drm_mode_crtc_set_gamma_size(crtc, lut_len);
4794*4882a593Smuzhiyun drm_crtc_enable_color_mgmt(crtc, 0, false, lut_len);
4795*4882a593Smuzhiyun r_base = crtc->gamma_store;
4796*4882a593Smuzhiyun g_base = r_base + crtc->gamma_size;
4797*4882a593Smuzhiyun b_base = g_base + crtc->gamma_size;
4798*4882a593Smuzhiyun
4799*4882a593Smuzhiyun for (i = 0; i < lut_len; i++) {
4800*4882a593Smuzhiyun rockchip_vop_crtc_fb_gamma_get(crtc, &r_base[i],
4801*4882a593Smuzhiyun &g_base[i], &b_base[i],
4802*4882a593Smuzhiyun i);
4803*4882a593Smuzhiyun }
4804*4882a593Smuzhiyun }
4805*4882a593Smuzhiyun return 0;
4806*4882a593Smuzhiyun
4807*4882a593Smuzhiyun err_unregister_crtc_funcs:
4808*4882a593Smuzhiyun rockchip_unregister_crtc_funcs(crtc);
4809*4882a593Smuzhiyun err_cleanup_crtc:
4810*4882a593Smuzhiyun drm_crtc_cleanup(crtc);
4811*4882a593Smuzhiyun err_cleanup_planes:
4812*4882a593Smuzhiyun list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
4813*4882a593Smuzhiyun head)
4814*4882a593Smuzhiyun drm_plane_cleanup(plane);
4815*4882a593Smuzhiyun return ret;
4816*4882a593Smuzhiyun }
4817*4882a593Smuzhiyun
vop_destroy_crtc(struct vop * vop)4818*4882a593Smuzhiyun static void vop_destroy_crtc(struct vop *vop)
4819*4882a593Smuzhiyun {
4820*4882a593Smuzhiyun struct drm_crtc *crtc = &vop->rockchip_crtc.crtc;
4821*4882a593Smuzhiyun struct drm_device *drm_dev = vop->drm_dev;
4822*4882a593Smuzhiyun struct drm_plane *plane, *tmp;
4823*4882a593Smuzhiyun
4824*4882a593Smuzhiyun drm_self_refresh_helper_cleanup(crtc);
4825*4882a593Smuzhiyun
4826*4882a593Smuzhiyun of_node_put(crtc->port);
4827*4882a593Smuzhiyun
4828*4882a593Smuzhiyun /*
4829*4882a593Smuzhiyun * We need to cleanup the planes now. Why?
4830*4882a593Smuzhiyun *
4831*4882a593Smuzhiyun * The planes are "&vop->win[i].base". That means the memory is
4832*4882a593Smuzhiyun * all part of the big "struct vop" chunk of memory. That memory
4833*4882a593Smuzhiyun * was devm allocated and associated with this component. We need to
4834*4882a593Smuzhiyun * free it ourselves before vop_unbind() finishes.
4835*4882a593Smuzhiyun */
4836*4882a593Smuzhiyun list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
4837*4882a593Smuzhiyun head)
4838*4882a593Smuzhiyun vop_plane_destroy(plane);
4839*4882a593Smuzhiyun
4840*4882a593Smuzhiyun /*
4841*4882a593Smuzhiyun * Destroy CRTC after vop_plane_destroy() since vop_disable_plane()
4842*4882a593Smuzhiyun * references the CRTC.
4843*4882a593Smuzhiyun */
4844*4882a593Smuzhiyun drm_crtc_cleanup(crtc);
4845*4882a593Smuzhiyun drm_flip_work_cleanup(&vop->fb_unref_work);
4846*4882a593Smuzhiyun }
4847*4882a593Smuzhiyun
4848*4882a593Smuzhiyun /*
4849*4882a593Smuzhiyun * Win_id is the order in vop_win_data array.
4850*4882a593Smuzhiyun * This is related to the actual hardware plane.
4851*4882a593Smuzhiyun * But in the Linux platform, such as video hardware and camera preview,
4852*4882a593Smuzhiyun * it can only be played on the nv12 plane.
4853*4882a593Smuzhiyun * So set the order of zpos to PRIMARY < OVERLAY (if have) < CURSOR (if have).
4854*4882a593Smuzhiyun */
vop_plane_get_zpos(enum drm_plane_type type,unsigned int size)4855*4882a593Smuzhiyun static int vop_plane_get_zpos(enum drm_plane_type type, unsigned int size)
4856*4882a593Smuzhiyun {
4857*4882a593Smuzhiyun switch (type) {
4858*4882a593Smuzhiyun case DRM_PLANE_TYPE_PRIMARY:
4859*4882a593Smuzhiyun return 0;
4860*4882a593Smuzhiyun case DRM_PLANE_TYPE_OVERLAY:
4861*4882a593Smuzhiyun return 1;
4862*4882a593Smuzhiyun case DRM_PLANE_TYPE_CURSOR:
4863*4882a593Smuzhiyun return size - 1;
4864*4882a593Smuzhiyun }
4865*4882a593Smuzhiyun return 0;
4866*4882a593Smuzhiyun }
4867*4882a593Smuzhiyun
4868*4882a593Smuzhiyun /*
4869*4882a593Smuzhiyun * Initialize the vop->win array elements.
4870*4882a593Smuzhiyun */
vop_win_init(struct vop * vop)4871*4882a593Smuzhiyun static int vop_win_init(struct vop *vop)
4872*4882a593Smuzhiyun {
4873*4882a593Smuzhiyun const struct vop_data *vop_data = vop->data;
4874*4882a593Smuzhiyun unsigned int i, j;
4875*4882a593Smuzhiyun unsigned int num_wins = 0;
4876*4882a593Smuzhiyun char name[DRM_PROP_NAME_LEN];
4877*4882a593Smuzhiyun uint8_t plane_id = 0;
4878*4882a593Smuzhiyun struct drm_prop_enum_list *plane_name_list;
4879*4882a593Smuzhiyun static const struct drm_prop_enum_list props[] = {
4880*4882a593Smuzhiyun { ROCKCHIP_DRM_PLANE_FEATURE_SCALE, "scale" },
4881*4882a593Smuzhiyun { ROCKCHIP_DRM_PLANE_FEATURE_ALPHA, "alpha" },
4882*4882a593Smuzhiyun { ROCKCHIP_DRM_PLANE_FEATURE_HDR2SDR, "hdr2sdr" },
4883*4882a593Smuzhiyun { ROCKCHIP_DRM_PLANE_FEATURE_SDR2HDR, "sdr2hdr" },
4884*4882a593Smuzhiyun { ROCKCHIP_DRM_PLANE_FEATURE_AFBDC, "afbdc" },
4885*4882a593Smuzhiyun };
4886*4882a593Smuzhiyun
4887*4882a593Smuzhiyun for (i = 0; i < vop_data->win_size; i++) {
4888*4882a593Smuzhiyun struct vop_win *vop_win = &vop->win[num_wins];
4889*4882a593Smuzhiyun const struct vop_win_data *win_data = &vop_data->win[i];
4890*4882a593Smuzhiyun
4891*4882a593Smuzhiyun if (!win_data->phy)
4892*4882a593Smuzhiyun continue;
4893*4882a593Smuzhiyun
4894*4882a593Smuzhiyun vop_win->phy = win_data->phy;
4895*4882a593Smuzhiyun vop_win->csc = win_data->csc;
4896*4882a593Smuzhiyun vop_win->offset = win_data->base;
4897*4882a593Smuzhiyun vop_win->type = win_data->type;
4898*4882a593Smuzhiyun vop_win->data_formats = win_data->phy->data_formats;
4899*4882a593Smuzhiyun vop_win->nformats = win_data->phy->nformats;
4900*4882a593Smuzhiyun vop_win->format_modifiers = win_data->format_modifiers;
4901*4882a593Smuzhiyun vop_win->feature = win_data->feature;
4902*4882a593Smuzhiyun vop_win->vop = vop;
4903*4882a593Smuzhiyun vop_win->win_id = i;
4904*4882a593Smuzhiyun vop_win->area_id = 0;
4905*4882a593Smuzhiyun vop_win->plane_id = plane_id++;
4906*4882a593Smuzhiyun snprintf(name, sizeof(name), "VOP%d-win%d-%d", vop->id, vop_win->win_id, vop_win->area_id);
4907*4882a593Smuzhiyun vop_win->name = devm_kstrdup(vop->dev, name, GFP_KERNEL);
4908*4882a593Smuzhiyun vop_win->zpos = vop_plane_get_zpos(win_data->type,
4909*4882a593Smuzhiyun vop_data->win_size);
4910*4882a593Smuzhiyun
4911*4882a593Smuzhiyun num_wins++;
4912*4882a593Smuzhiyun
4913*4882a593Smuzhiyun if (!vop->support_multi_area)
4914*4882a593Smuzhiyun continue;
4915*4882a593Smuzhiyun
4916*4882a593Smuzhiyun for (j = 0; j < win_data->area_size; j++) {
4917*4882a593Smuzhiyun struct vop_win *vop_area = &vop->win[num_wins];
4918*4882a593Smuzhiyun const struct vop_win_phy *area = win_data->area[j];
4919*4882a593Smuzhiyun
4920*4882a593Smuzhiyun vop_area->parent = vop_win;
4921*4882a593Smuzhiyun vop_area->offset = vop_win->offset;
4922*4882a593Smuzhiyun vop_area->phy = area;
4923*4882a593Smuzhiyun vop_area->type = DRM_PLANE_TYPE_OVERLAY;
4924*4882a593Smuzhiyun vop_area->data_formats = vop_win->data_formats;
4925*4882a593Smuzhiyun vop_area->nformats = vop_win->nformats;
4926*4882a593Smuzhiyun vop_area->format_modifiers = win_data->format_modifiers;
4927*4882a593Smuzhiyun vop_area->vop = vop;
4928*4882a593Smuzhiyun vop_area->win_id = i;
4929*4882a593Smuzhiyun vop_area->area_id = j + 1;
4930*4882a593Smuzhiyun vop_area->plane_id = plane_id++;
4931*4882a593Smuzhiyun snprintf(name, sizeof(name), "VOP%d-win%d-%d", vop->id, vop_area->win_id, vop_area->area_id);
4932*4882a593Smuzhiyun vop_area->name = devm_kstrdup(vop->dev, name, GFP_KERNEL);
4933*4882a593Smuzhiyun num_wins++;
4934*4882a593Smuzhiyun }
4935*4882a593Smuzhiyun vop->plane_mask |= BIT(vop_win->win_id);
4936*4882a593Smuzhiyun }
4937*4882a593Smuzhiyun
4938*4882a593Smuzhiyun vop->num_wins = num_wins;
4939*4882a593Smuzhiyun
4940*4882a593Smuzhiyun vop->plane_feature_prop = drm_property_create_bitmask(vop->drm_dev,
4941*4882a593Smuzhiyun DRM_MODE_PROP_IMMUTABLE, "FEATURE",
4942*4882a593Smuzhiyun props, ARRAY_SIZE(props),
4943*4882a593Smuzhiyun BIT(ROCKCHIP_DRM_PLANE_FEATURE_SCALE) |
4944*4882a593Smuzhiyun BIT(ROCKCHIP_DRM_PLANE_FEATURE_ALPHA) |
4945*4882a593Smuzhiyun BIT(ROCKCHIP_DRM_PLANE_FEATURE_HDR2SDR) |
4946*4882a593Smuzhiyun BIT(ROCKCHIP_DRM_PLANE_FEATURE_SDR2HDR) |
4947*4882a593Smuzhiyun BIT(ROCKCHIP_DRM_PLANE_FEATURE_AFBDC));
4948*4882a593Smuzhiyun if (!vop->plane_feature_prop) {
4949*4882a593Smuzhiyun DRM_ERROR("failed to create feature property\n");
4950*4882a593Smuzhiyun return -EINVAL;
4951*4882a593Smuzhiyun }
4952*4882a593Smuzhiyun
4953*4882a593Smuzhiyun plane_name_list = devm_kzalloc(vop->dev,
4954*4882a593Smuzhiyun vop->num_wins * sizeof(*plane_name_list),
4955*4882a593Smuzhiyun GFP_KERNEL);
4956*4882a593Smuzhiyun if (!plane_name_list) {
4957*4882a593Smuzhiyun DRM_DEV_ERROR(vop->dev, "failed to alloc memory for plane_name_list\n");
4958*4882a593Smuzhiyun return -ENOMEM;
4959*4882a593Smuzhiyun }
4960*4882a593Smuzhiyun
4961*4882a593Smuzhiyun for (i = 0; i < vop->num_wins; i++) {
4962*4882a593Smuzhiyun struct vop_win *vop_win = &vop->win[i];
4963*4882a593Smuzhiyun
4964*4882a593Smuzhiyun plane_name_list[i].type = vop_win->plane_id;
4965*4882a593Smuzhiyun plane_name_list[i].name = vop_win->name;
4966*4882a593Smuzhiyun }
4967*4882a593Smuzhiyun
4968*4882a593Smuzhiyun vop->plane_name_list = plane_name_list;
4969*4882a593Smuzhiyun
4970*4882a593Smuzhiyun return 0;
4971*4882a593Smuzhiyun }
4972*4882a593Smuzhiyun
vop_bind(struct device * dev,struct device * master,void * data)4973*4882a593Smuzhiyun static int vop_bind(struct device *dev, struct device *master, void *data)
4974*4882a593Smuzhiyun {
4975*4882a593Smuzhiyun struct platform_device *pdev = to_platform_device(dev);
4976*4882a593Smuzhiyun const struct vop_data *vop_data;
4977*4882a593Smuzhiyun struct drm_device *drm_dev = data;
4978*4882a593Smuzhiyun struct vop *vop;
4979*4882a593Smuzhiyun struct resource *res;
4980*4882a593Smuzhiyun size_t alloc_size;
4981*4882a593Smuzhiyun int ret, irq, i;
4982*4882a593Smuzhiyun int num_wins = 0;
4983*4882a593Smuzhiyun bool dual_channel_swap = false;
4984*4882a593Smuzhiyun struct device_node *mcu = NULL;
4985*4882a593Smuzhiyun
4986*4882a593Smuzhiyun vop_data = of_device_get_match_data(dev);
4987*4882a593Smuzhiyun if (!vop_data)
4988*4882a593Smuzhiyun return -ENODEV;
4989*4882a593Smuzhiyun
4990*4882a593Smuzhiyun for (i = 0; i < vop_data->win_size; i++) {
4991*4882a593Smuzhiyun const struct vop_win_data *win_data = &vop_data->win[i];
4992*4882a593Smuzhiyun
4993*4882a593Smuzhiyun num_wins += win_data->area_size + 1;
4994*4882a593Smuzhiyun }
4995*4882a593Smuzhiyun
4996*4882a593Smuzhiyun /* Allocate vop struct and its vop_win array */
4997*4882a593Smuzhiyun alloc_size = sizeof(*vop) + sizeof(*vop->win) * num_wins;
4998*4882a593Smuzhiyun vop = devm_kzalloc(dev, alloc_size, GFP_KERNEL);
4999*4882a593Smuzhiyun if (!vop)
5000*4882a593Smuzhiyun return -ENOMEM;
5001*4882a593Smuzhiyun
5002*4882a593Smuzhiyun vop->dev = dev;
5003*4882a593Smuzhiyun vop->data = vop_data;
5004*4882a593Smuzhiyun vop->drm_dev = drm_dev;
5005*4882a593Smuzhiyun vop->num_wins = num_wins;
5006*4882a593Smuzhiyun vop->version = vop_data->version;
5007*4882a593Smuzhiyun vop->soc_id = vop_data->soc_id;
5008*4882a593Smuzhiyun vop->id = vop_data->vop_id;
5009*4882a593Smuzhiyun dev_set_drvdata(dev, vop);
5010*4882a593Smuzhiyun vop->support_multi_area = of_property_read_bool(dev->of_node, "support-multi-area");
5011*4882a593Smuzhiyun
5012*4882a593Smuzhiyun ret = vop_win_init(vop);
5013*4882a593Smuzhiyun if (ret)
5014*4882a593Smuzhiyun return ret;
5015*4882a593Smuzhiyun
5016*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "regs");
5017*4882a593Smuzhiyun if (!res) {
5018*4882a593Smuzhiyun dev_warn(vop->dev, "failed to get vop register byname\n");
5019*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
5020*4882a593Smuzhiyun }
5021*4882a593Smuzhiyun vop->regs = devm_ioremap_resource(dev, res);
5022*4882a593Smuzhiyun if (IS_ERR(vop->regs))
5023*4882a593Smuzhiyun return PTR_ERR(vop->regs);
5024*4882a593Smuzhiyun vop->len = resource_size(res);
5025*4882a593Smuzhiyun
5026*4882a593Smuzhiyun vop->regsbak = devm_kzalloc(dev, vop->len, GFP_KERNEL);
5027*4882a593Smuzhiyun if (!vop->regsbak)
5028*4882a593Smuzhiyun return -ENOMEM;
5029*4882a593Smuzhiyun
5030*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "gamma_lut");
5031*4882a593Smuzhiyun if (res) {
5032*4882a593Smuzhiyun vop->lut_len = resource_size(res) / sizeof(*vop->lut);
5033*4882a593Smuzhiyun if (vop->lut_len != 256 && vop->lut_len != 1024) {
5034*4882a593Smuzhiyun dev_err(vop->dev, "unsupported lut sizes %d\n",
5035*4882a593Smuzhiyun vop->lut_len);
5036*4882a593Smuzhiyun return -EINVAL;
5037*4882a593Smuzhiyun }
5038*4882a593Smuzhiyun
5039*4882a593Smuzhiyun vop->lut_regs = devm_ioremap_resource(dev, res);
5040*4882a593Smuzhiyun if (IS_ERR(vop->lut_regs))
5041*4882a593Smuzhiyun return PTR_ERR(vop->lut_regs);
5042*4882a593Smuzhiyun }
5043*4882a593Smuzhiyun vop->grf = syscon_regmap_lookup_by_phandle(dev->of_node,
5044*4882a593Smuzhiyun "rockchip,grf");
5045*4882a593Smuzhiyun if (IS_ERR(vop->grf))
5046*4882a593Smuzhiyun dev_err(dev, "missing rockchip,grf property\n");
5047*4882a593Smuzhiyun vop->hclk = devm_clk_get(vop->dev, "hclk_vop");
5048*4882a593Smuzhiyun if (IS_ERR(vop->hclk)) {
5049*4882a593Smuzhiyun dev_err(vop->dev, "failed to get hclk source\n");
5050*4882a593Smuzhiyun return PTR_ERR(vop->hclk);
5051*4882a593Smuzhiyun }
5052*4882a593Smuzhiyun vop->aclk = devm_clk_get(vop->dev, "aclk_vop");
5053*4882a593Smuzhiyun if (IS_ERR(vop->aclk)) {
5054*4882a593Smuzhiyun dev_err(vop->dev, "failed to get aclk source\n");
5055*4882a593Smuzhiyun return PTR_ERR(vop->aclk);
5056*4882a593Smuzhiyun }
5057*4882a593Smuzhiyun vop->dclk = devm_clk_get(vop->dev, "dclk_vop");
5058*4882a593Smuzhiyun if (IS_ERR(vop->dclk)) {
5059*4882a593Smuzhiyun dev_err(vop->dev, "failed to get dclk source\n");
5060*4882a593Smuzhiyun return PTR_ERR(vop->dclk);
5061*4882a593Smuzhiyun }
5062*4882a593Smuzhiyun vop->dclk_source = devm_clk_get(vop->dev, "dclk_source");
5063*4882a593Smuzhiyun if (PTR_ERR(vop->dclk_source) == -ENOENT) {
5064*4882a593Smuzhiyun vop->dclk_source = NULL;
5065*4882a593Smuzhiyun } else if (PTR_ERR(vop->dclk_source) == -EPROBE_DEFER) {
5066*4882a593Smuzhiyun return -EPROBE_DEFER;
5067*4882a593Smuzhiyun } else if (IS_ERR(vop->dclk_source)) {
5068*4882a593Smuzhiyun dev_err(vop->dev, "failed to get dclk source parent\n");
5069*4882a593Smuzhiyun return PTR_ERR(vop->dclk_source);
5070*4882a593Smuzhiyun }
5071*4882a593Smuzhiyun irq = platform_get_irq(pdev, 0);
5072*4882a593Smuzhiyun if (irq < 0) {
5073*4882a593Smuzhiyun DRM_DEV_ERROR(dev, "cannot find irq for vop\n");
5074*4882a593Smuzhiyun return irq;
5075*4882a593Smuzhiyun }
5076*4882a593Smuzhiyun vop->irq = (unsigned int)irq;
5077*4882a593Smuzhiyun
5078*4882a593Smuzhiyun spin_lock_init(&vop->reg_lock);
5079*4882a593Smuzhiyun spin_lock_init(&vop->irq_lock);
5080*4882a593Smuzhiyun mutex_init(&vop->vop_lock);
5081*4882a593Smuzhiyun
5082*4882a593Smuzhiyun ret = devm_request_irq(dev, vop->irq, vop_isr,
5083*4882a593Smuzhiyun IRQF_SHARED, dev_name(dev), vop);
5084*4882a593Smuzhiyun if (ret)
5085*4882a593Smuzhiyun return ret;
5086*4882a593Smuzhiyun ret = vop_create_crtc(vop);
5087*4882a593Smuzhiyun if (ret)
5088*4882a593Smuzhiyun return ret;
5089*4882a593Smuzhiyun
5090*4882a593Smuzhiyun pm_runtime_enable(&pdev->dev);
5091*4882a593Smuzhiyun
5092*4882a593Smuzhiyun
5093*4882a593Smuzhiyun mcu = of_get_child_by_name(dev->of_node, "mcu-timing");
5094*4882a593Smuzhiyun if (!mcu) {
5095*4882a593Smuzhiyun dev_dbg(dev, "no mcu-timing node found in %s\n",
5096*4882a593Smuzhiyun dev->of_node->full_name);
5097*4882a593Smuzhiyun } else {
5098*4882a593Smuzhiyun u32 val;
5099*4882a593Smuzhiyun
5100*4882a593Smuzhiyun if (!of_property_read_u32(mcu, "mcu-pix-total", &val))
5101*4882a593Smuzhiyun vop->mcu_timing.mcu_pix_total = val;
5102*4882a593Smuzhiyun if (!of_property_read_u32(mcu, "mcu-cs-pst", &val))
5103*4882a593Smuzhiyun vop->mcu_timing.mcu_cs_pst = val;
5104*4882a593Smuzhiyun if (!of_property_read_u32(mcu, "mcu-cs-pend", &val))
5105*4882a593Smuzhiyun vop->mcu_timing.mcu_cs_pend = val;
5106*4882a593Smuzhiyun if (!of_property_read_u32(mcu, "mcu-rw-pst", &val))
5107*4882a593Smuzhiyun vop->mcu_timing.mcu_rw_pst = val;
5108*4882a593Smuzhiyun if (!of_property_read_u32(mcu, "mcu-rw-pend", &val))
5109*4882a593Smuzhiyun vop->mcu_timing.mcu_rw_pend = val;
5110*4882a593Smuzhiyun if (!of_property_read_u32(mcu, "mcu-hold-mode", &val))
5111*4882a593Smuzhiyun vop->mcu_timing.mcu_hold_mode = val;
5112*4882a593Smuzhiyun }
5113*4882a593Smuzhiyun
5114*4882a593Smuzhiyun dual_channel_swap = of_property_read_bool(dev->of_node,
5115*4882a593Smuzhiyun "rockchip,dual-channel-swap");
5116*4882a593Smuzhiyun vop->dual_channel_swap = dual_channel_swap;
5117*4882a593Smuzhiyun
5118*4882a593Smuzhiyun return 0;
5119*4882a593Smuzhiyun }
5120*4882a593Smuzhiyun
vop_unbind(struct device * dev,struct device * master,void * data)5121*4882a593Smuzhiyun static void vop_unbind(struct device *dev, struct device *master, void *data)
5122*4882a593Smuzhiyun {
5123*4882a593Smuzhiyun struct vop *vop = dev_get_drvdata(dev);
5124*4882a593Smuzhiyun
5125*4882a593Smuzhiyun pm_runtime_disable(dev);
5126*4882a593Smuzhiyun vop_destroy_crtc(vop);
5127*4882a593Smuzhiyun }
5128*4882a593Smuzhiyun
5129*4882a593Smuzhiyun const struct component_ops vop_component_ops = {
5130*4882a593Smuzhiyun .bind = vop_bind,
5131*4882a593Smuzhiyun .unbind = vop_unbind,
5132*4882a593Smuzhiyun };
5133*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(vop_component_ops);
5134