xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/rockchip/rk628/rk628_hdmi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2020 Rockchip Electronics Co. Ltd.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author: Chen Shunqing <csq@rock-chips.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/irq.h>
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/extcon.h>
13*4882a593Smuzhiyun #include <linux/extcon-provider.h>
14*4882a593Smuzhiyun #include <linux/hdmi.h>
15*4882a593Smuzhiyun #include <linux/mfd/rk628.h>
16*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/mutex.h>
19*4882a593Smuzhiyun #include <linux/of_device.h>
20*4882a593Smuzhiyun #include <linux/regmap.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <drm/drm_of.h>
23*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
24*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
25*4882a593Smuzhiyun #include <drm/drm_edid.h>
26*4882a593Smuzhiyun #include <sound/hdmi-codec.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include "../rockchip_drm_drv.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define HDMI_BASE			0x70000
31*4882a593Smuzhiyun #define HDMI_REG_STRIDE			4
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define DDC_SEGMENT_ADDR		0x30
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun enum PWR_MODE {
36*4882a593Smuzhiyun 	NORMAL,
37*4882a593Smuzhiyun 	LOWER_PWR,
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define HDMI_SCL_RATE			(100 * 1000)
41*4882a593Smuzhiyun #define DDC_BUS_FREQ_L			0x4b
42*4882a593Smuzhiyun #define DDC_BUS_FREQ_H			0x4c
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define HDMI_SYS_CTRL			0x00
45*4882a593Smuzhiyun #define RST_ANALOG_MASK			BIT(6)
46*4882a593Smuzhiyun #define NOT_RST_ANALOG(x)		UPDATE(x, 6, 6)
47*4882a593Smuzhiyun #define RST_DIGITAL_MASK		BIT(5)
48*4882a593Smuzhiyun #define NOT_RST_DIGITAL(x)		UPDATE(x, 5, 5)
49*4882a593Smuzhiyun #define REG_CLK_INV_MASK		BIT(4)
50*4882a593Smuzhiyun #define REG_CLK_INV(x)			UPDATE(x, 4, 4)
51*4882a593Smuzhiyun #define VCLK_INV_MASK			BIT(3)
52*4882a593Smuzhiyun #define VCLK_INV(x)			UPDATE(x, 3, 3)
53*4882a593Smuzhiyun #define REG_CLK_SOURCE_MASK		BIT(2)
54*4882a593Smuzhiyun #define REG_CLK_SOURCE(x)		UPDATE(x, 2, 2)
55*4882a593Smuzhiyun #define POWER_MASK			BIT(1)
56*4882a593Smuzhiyun #define PWR_OFF(x)			UPDATE(x, 1, 1)
57*4882a593Smuzhiyun #define INT_POL_MASK			BIT(0)
58*4882a593Smuzhiyun #define INT_POL(x)			UPDATE(x, 0, 0)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define HDMI_VIDEO_CONTROL1		0x01
61*4882a593Smuzhiyun #define VIDEO_INPUT_FORMAT_MASK		GENMASK(3, 1)
62*4882a593Smuzhiyun #define VIDEO_INPUT_SDR_RGB444		UPDATE(0x0, 3, 1)
63*4882a593Smuzhiyun #define VIDEO_INPUT_DDR_RGB444		UPDATE(0x5, 3, 1)
64*4882a593Smuzhiyun #define VIDEO_INPUT_DDR_YCBCR422	UPDATE(0x6, 3, 1)
65*4882a593Smuzhiyun #define DE_SOURCE_MASK			BIT(0)
66*4882a593Smuzhiyun #define DE_SOURCE(x)			UPDATE(x, 0, 0)
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define HDMI_VIDEO_CONTROL2		0x02
69*4882a593Smuzhiyun #define VIDEO_OUTPUT_COLOR_MASK		GENMASK(7, 6)
70*4882a593Smuzhiyun #define VIDEO_OUTPUT_RRGB444		UPDATE(0x0, 7, 6)
71*4882a593Smuzhiyun #define VIDEO_OUTPUT_YCBCR444		UPDATE(0x1, 7, 6)
72*4882a593Smuzhiyun #define VIDEO_OUTPUT_YCBCR422		UPDATE(0x2, 7, 6)
73*4882a593Smuzhiyun #define VIDEO_INPUT_BITS_MASK		GENMASK(5, 4)
74*4882a593Smuzhiyun #define VIDEO_INPUT_12BITS		UPDATE(0x0, 5, 4)
75*4882a593Smuzhiyun #define VIDEO_INPUT_10BITS		UPDATE(0x1, 5, 4)
76*4882a593Smuzhiyun #define VIDEO_INPUT_REVERT		UPDATE(0x2, 5, 4)
77*4882a593Smuzhiyun #define VIDEO_INPUT_8BITS		UPDATE(0x3, 5, 4)
78*4882a593Smuzhiyun #define VIDEO_INPUT_CSP_MASK		BIT(1)
79*4882a593Smuzhiyun #define VIDEO_INPUT_CSP(x)		UPDATE(x, 0, 0)
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define HDMI_VIDEO_CONTROL		0x03
82*4882a593Smuzhiyun #define VIDEO_AUTO_CSC_MASK		BIT(7)
83*4882a593Smuzhiyun #define VIDEO_AUTO_CSC(x)		UPDATE(x, 7, 7)
84*4882a593Smuzhiyun #define VIDEO_C0_C2_SWAP_MASK		BIT(0)
85*4882a593Smuzhiyun #define VIDEO_C0_C2_SWAP(x)		UPDATE(x, 0, 0)
86*4882a593Smuzhiyun enum {
87*4882a593Smuzhiyun 	C0_C2_CHANGE_ENABLE = 0,
88*4882a593Smuzhiyun 	C0_C2_CHANGE_DISABLE = 1,
89*4882a593Smuzhiyun 	AUTO_CSC_DISABLE = 0,
90*4882a593Smuzhiyun 	AUTO_CSC_ENABLE = 1,
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define HDMI_VIDEO_CONTROL3		0x04
94*4882a593Smuzhiyun #define COLOR_DEPTH_NOT_INDICATED_MASK	BIT(4)
95*4882a593Smuzhiyun #define COLOR_DEPTH_NOT_INDICATED(x)	UPDATE(x, 4, 4)
96*4882a593Smuzhiyun #define SOF_MASK			BIT(3)
97*4882a593Smuzhiyun #define SOF_DISABLE(x)			UPDATE(x, 3, 3)
98*4882a593Smuzhiyun #define CSC_MASK			BIT(0)
99*4882a593Smuzhiyun #define CSC_ENABLE(x)			UPDATE(x, 0, 0)
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define HDMI_AV_MUTE			0x05
102*4882a593Smuzhiyun #define AVMUTE_CLEAR_MASK		BIT(7)
103*4882a593Smuzhiyun #define AVMUTE_CLEAR(x)			UPDATE(x, 7, 7)
104*4882a593Smuzhiyun #define AVMUTE_ENABLE_MASK		BIT(6)
105*4882a593Smuzhiyun #define AVMUTE_ENABLE(x)		UPDATE(x, 6, 6)
106*4882a593Smuzhiyun #define AUDIO_PD_MASK			BIT(2)
107*4882a593Smuzhiyun #define AUDIO_PD(x)			UPDATE(x, 2, 2)
108*4882a593Smuzhiyun #define AUDIO_MUTE_MASK			BIT(1)
109*4882a593Smuzhiyun #define AUDIO_MUTE(x)			UPDATE(x, 1, 1)
110*4882a593Smuzhiyun #define VIDEO_BLACK_MASK		BIT(0)
111*4882a593Smuzhiyun #define VIDEO_MUTE(x)			UPDATE(x, 0, 0)
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define HDMI_VIDEO_TIMING_CTL		0x08
114*4882a593Smuzhiyun #define HSYNC_POLARITY(x)		UPDATE(x, 3, 3)
115*4882a593Smuzhiyun #define VSYNC_POLARITY(x)		UPDATE(x, 2, 2)
116*4882a593Smuzhiyun #define INETLACE(x)			UPDATE(x, 1, 1)
117*4882a593Smuzhiyun #define EXTERANL_VIDEO(x)		UPDATE(x, 0, 0)
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_HTOTAL_L		0x09
120*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_HTOTAL_H		0x0a
121*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_HBLANK_L		0x0b
122*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_HBLANK_H		0x0c
123*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_HDELAY_L		0x0d
124*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_HDELAY_H		0x0e
125*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_HDURATION_L	0x0f
126*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_HDURATION_H	0x10
127*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_VTOTAL_L		0x11
128*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_VTOTAL_H		0x12
129*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_VBLANK		0x13
130*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_VDELAY		0x14
131*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_VDURATION	0x15
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define HDMI_VIDEO_CSC_COEF		0x18
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define HDMI_AUDIO_CTRL1		0x35
136*4882a593Smuzhiyun enum {
137*4882a593Smuzhiyun 	CTS_SOURCE_INTERNAL = 0,
138*4882a593Smuzhiyun 	CTS_SOURCE_EXTERNAL = 1,
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #define CTS_SOURCE(x)			UPDATE(x, 7, 7)
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun enum {
144*4882a593Smuzhiyun 	DOWNSAMPLE_DISABLE = 0,
145*4882a593Smuzhiyun 	DOWNSAMPLE_1_2 = 1,
146*4882a593Smuzhiyun 	DOWNSAMPLE_1_4 = 2,
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define DOWN_SAMPLE(x)			UPDATE(x, 6, 5)
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun enum {
152*4882a593Smuzhiyun 	AUDIO_SOURCE_IIS = 0,
153*4882a593Smuzhiyun 	AUDIO_SOURCE_SPDIF = 1,
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #define AUDIO_SOURCE(x)			UPDATE(x, 4, 3)
157*4882a593Smuzhiyun #define MCLK_ENABLE(x)			UPDATE(x, 2, 2)
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun enum {
160*4882a593Smuzhiyun 	MCLK_128FS = 0,
161*4882a593Smuzhiyun 	MCLK_256FS = 1,
162*4882a593Smuzhiyun 	MCLK_384FS = 2,
163*4882a593Smuzhiyun 	MCLK_512FS = 3,
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #define MCLK_RATIO(x)			UPDATE(x, 1, 0)
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #define AUDIO_SAMPLE_RATE		0x37
169*4882a593Smuzhiyun enum {
170*4882a593Smuzhiyun 	AUDIO_32K = 0x3,
171*4882a593Smuzhiyun 	AUDIO_441K = 0x0,
172*4882a593Smuzhiyun 	AUDIO_48K = 0x2,
173*4882a593Smuzhiyun 	AUDIO_882K = 0x8,
174*4882a593Smuzhiyun 	AUDIO_96K = 0xa,
175*4882a593Smuzhiyun 	AUDIO_1764K = 0xc,
176*4882a593Smuzhiyun 	AUDIO_192K = 0xe,
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun #define AUDIO_I2S_MODE			0x38
180*4882a593Smuzhiyun enum {
181*4882a593Smuzhiyun 	I2S_CHANNEL_1_2 = 1,
182*4882a593Smuzhiyun 	I2S_CHANNEL_3_4 = 3,
183*4882a593Smuzhiyun 	I2S_CHANNEL_5_6 = 7,
184*4882a593Smuzhiyun 	I2S_CHANNEL_7_8 = 0xf
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #define I2S_CHANNEL(x)			UPDATE(x, 5, 2)
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun enum {
190*4882a593Smuzhiyun 	I2S_STANDARD = 0,
191*4882a593Smuzhiyun 	I2S_LEFT_JUSTIFIED = 1,
192*4882a593Smuzhiyun 	I2S_RIGHT_JUSTIFIED = 2,
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #define I2S_MODE(x)			UPDATE(x, 1, 0)
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define AUDIO_I2S_MAP			0x39
198*4882a593Smuzhiyun #define AUDIO_I2S_SWAPS_SPDIF		0x3a
199*4882a593Smuzhiyun #define N_32K				0x1000
200*4882a593Smuzhiyun #define N_441K				0x1880
201*4882a593Smuzhiyun #define N_882K				0x3100
202*4882a593Smuzhiyun #define N_1764K				0x6200
203*4882a593Smuzhiyun #define N_48K				0x1800
204*4882a593Smuzhiyun #define N_96K				0x3000
205*4882a593Smuzhiyun #define N_192K				0x6000
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun #define HDMI_AUDIO_CHANNEL_STATUS	0x3e
208*4882a593Smuzhiyun #define AUDIO_STATUS_NLPCM_MASK		BIT(7)
209*4882a593Smuzhiyun #define AUDIO_STATUS_NLPCM(x)		UPDATE(x, 7, 7)
210*4882a593Smuzhiyun #define AUDIO_STATUS_USE_MASK		BIT(6)
211*4882a593Smuzhiyun #define AUDIO_STATUS_COPYRIGHT_MASK	BIT(5)
212*4882a593Smuzhiyun #define AUDIO_STATUS_ADDITION_MASK	GENMASK(3, 2)
213*4882a593Smuzhiyun #define AUDIO_STATUS_CLK_ACCURACY_MASK	GENMASK(1, 1)
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun #define AUDIO_N_H			0x3f
216*4882a593Smuzhiyun #define AUDIO_N_M			0x40
217*4882a593Smuzhiyun #define AUDIO_N_L			0x41
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun #define HDMI_AUDIO_CTS_H		0x45
220*4882a593Smuzhiyun #define HDMI_AUDIO_CTS_M		0x46
221*4882a593Smuzhiyun #define HDMI_AUDIO_CTS_L		0x47
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun #define HDMI_DDC_CLK_L			0x4b
224*4882a593Smuzhiyun #define HDMI_DDC_CLK_H			0x4c
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun #define HDMI_EDID_SEGMENT_POINTER	0x4d
227*4882a593Smuzhiyun #define HDMI_EDID_WORD_ADDR		0x4e
228*4882a593Smuzhiyun #define HDMI_EDID_FIFO_OFFSET		0x4f
229*4882a593Smuzhiyun #define HDMI_EDID_FIFO_ADDR		0x50
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #define HDMI_PACKET_SEND_MANUAL		0x9c
232*4882a593Smuzhiyun #define HDMI_PACKET_SEND_AUTO		0x9d
233*4882a593Smuzhiyun #define PACKET_GCP_EN_MASK		BIT(7)
234*4882a593Smuzhiyun #define PACKET_GCP_EN(x)		UPDATE(x, 7, 7)
235*4882a593Smuzhiyun #define PACKET_MSI_EN_MASK		BIT(6)
236*4882a593Smuzhiyun #define PACKET_MSI_EN(x)		UPDATE(x, 6, 6)
237*4882a593Smuzhiyun #define PACKET_SDI_EN_MASK		BIT(5)
238*4882a593Smuzhiyun #define PACKET_SDI_EN(x)		UPDATE(x, 5, 5)
239*4882a593Smuzhiyun #define PACKET_VSI_EN_MASK		BIT(4)
240*4882a593Smuzhiyun #define PACKET_VSI_EN(x)		UPDATE(x, 4, 4)
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun #define HDMI_CONTROL_PACKET_BUF_INDEX	0x9f
243*4882a593Smuzhiyun enum {
244*4882a593Smuzhiyun 	INFOFRAME_VSI = 0x05,
245*4882a593Smuzhiyun 	INFOFRAME_AVI = 0x06,
246*4882a593Smuzhiyun 	INFOFRAME_AAI = 0x08,
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun #define HDMI_CONTROL_PACKET_ADDR	0xa0
250*4882a593Smuzhiyun #define HDMI_MAXIMUM_INFO_FRAME_SIZE	0x11
251*4882a593Smuzhiyun enum {
252*4882a593Smuzhiyun 	AVI_COLOR_MODE_RGB = 0,
253*4882a593Smuzhiyun 	AVI_COLOR_MODE_YCBCR422 = 1,
254*4882a593Smuzhiyun 	AVI_COLOR_MODE_YCBCR444 = 2,
255*4882a593Smuzhiyun 	AVI_COLORIMETRY_NO_DATA = 0,
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	AVI_COLORIMETRY_SMPTE_170M = 1,
258*4882a593Smuzhiyun 	AVI_COLORIMETRY_ITU709 = 2,
259*4882a593Smuzhiyun 	AVI_COLORIMETRY_EXTENDED = 3,
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	AVI_CODED_FRAME_ASPECT_NO_DATA = 0,
262*4882a593Smuzhiyun 	AVI_CODED_FRAME_ASPECT_4_3 = 1,
263*4882a593Smuzhiyun 	AVI_CODED_FRAME_ASPECT_16_9 = 2,
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	ACTIVE_ASPECT_RATE_SAME_AS_CODED_FRAME = 0x08,
266*4882a593Smuzhiyun 	ACTIVE_ASPECT_RATE_4_3 = 0x09,
267*4882a593Smuzhiyun 	ACTIVE_ASPECT_RATE_16_9 = 0x0A,
268*4882a593Smuzhiyun 	ACTIVE_ASPECT_RATE_14_9 = 0x0B,
269*4882a593Smuzhiyun };
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun #define HDMI_HDCP_CTRL			0x52
272*4882a593Smuzhiyun #define HDMI_DVI_MASK			BIT(1)
273*4882a593Smuzhiyun #define HDMI_DVI(x)			UPDATE(x, 1, 1)
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun #define HDMI_INTERRUPT_MASK1		0xc0
276*4882a593Smuzhiyun #define INT_EDID_READY_MASK		BIT(2)
277*4882a593Smuzhiyun #define HDMI_INTERRUPT_STATUS1		0xc1
278*4882a593Smuzhiyun #define	INT_ACTIVE_VSYNC_MASK		BIT(5)
279*4882a593Smuzhiyun #define INT_EDID_READY			BIT(2)
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun #define HDMI_INTERRUPT_MASK2		0xc2
282*4882a593Smuzhiyun #define HDMI_INTERRUPT_STATUS2		0xc3
283*4882a593Smuzhiyun #define INT_HDCP_ERR			BIT(7)
284*4882a593Smuzhiyun #define INT_BKSV_FLAG			BIT(6)
285*4882a593Smuzhiyun #define INT_HDCP_OK			BIT(4)
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun #define HDMI_STATUS			0xc8
288*4882a593Smuzhiyun #define HOTPLUG_STATUS			BIT(7)
289*4882a593Smuzhiyun #define MASK_INT_HOTPLUG_MASK		BIT(5)
290*4882a593Smuzhiyun #define MASK_INT_HOTPLUG(x)		UPDATE(x, 5, 5)
291*4882a593Smuzhiyun #define INT_HOTPLUG			BIT(1)
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun #define HDMI_COLORBAR                   0xc9
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun #define HDMI_PHY_SYNC			0xce
296*4882a593Smuzhiyun #define HDMI_PHY_SYS_CTL		0xe0
297*4882a593Smuzhiyun #define TMDS_CLK_SOURCE_MASK		BIT(5)
298*4882a593Smuzhiyun #define TMDS_CLK_SOURCE(x)		UPDATE(x, 5, 5)
299*4882a593Smuzhiyun #define PHASE_CLK_MASK			BIT(4)
300*4882a593Smuzhiyun #define PHASE_CLK(x)			UPDATE(x, 4, 4)
301*4882a593Smuzhiyun #define TMDS_PHASE_SEL_MASK		BIT(3)
302*4882a593Smuzhiyun #define TMDS_PHASE_SEL(x)		UPDATE(x, 3, 3)
303*4882a593Smuzhiyun #define BANDGAP_PWR_MASK		BIT(2)
304*4882a593Smuzhiyun #define BANDGAP_PWR(x)			UPDATE(x, 2, 2)
305*4882a593Smuzhiyun #define PLL_PWR_DOWN_MASK		BIT(1)
306*4882a593Smuzhiyun #define PLL_PWR_DOWN(x)			UPDATE(x, 1, 1)
307*4882a593Smuzhiyun #define TMDS_CHG_PWR_DOWN_MASK		BIT(0)
308*4882a593Smuzhiyun #define TMDS_CHG_PWR_DOWN(x)		UPDATE(x, 0, 0)
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun #define HDMI_PHY_CHG_PWR		0xe1
311*4882a593Smuzhiyun #define CLK_CHG_PWR(x)			UPDATE(x, 3, 3)
312*4882a593Smuzhiyun #define DATA_CHG_PWR(x)			UPDATE(x, 2, 0)
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun #define HDMI_PHY_DRIVER			0xe2
315*4882a593Smuzhiyun #define CLK_MAIN_DRIVER(x)		UPDATE(x, 7, 4)
316*4882a593Smuzhiyun #define DATA_MAIN_DRIVER(x)		UPDATE(x, 3, 0)
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun #define HDMI_PHY_PRE_EMPHASIS		0xe3
319*4882a593Smuzhiyun #define PRE_EMPHASIS(x)			UPDATE(x, 6, 4)
320*4882a593Smuzhiyun #define CLK_PRE_DRIVER(x)		UPDATE(x, 3, 2)
321*4882a593Smuzhiyun #define DATA_PRE_DRIVER(x)		UPDATE(x, 1, 0)
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun #define PHY_FEEDBACK_DIV_RATIO_LOW	0xe7
324*4882a593Smuzhiyun #define FEEDBACK_DIV_LOW(x)		UPDATE(x, 7, 0)
325*4882a593Smuzhiyun #define PHY_FEEDBACK_DIV_RATIO_HIGH	0xe8
326*4882a593Smuzhiyun #define FEEDBACK_DIV_HIGH(x)		UPDATE(x, 0, 0)
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun #define HDMI_PHY_PRE_DIV_RATIO		0xed
329*4882a593Smuzhiyun #define PRE_DIV_RATIO(x)		UPDATE(x, 4, 0)
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun #define HDMI_CEC_CTRL			0xd0
332*4882a593Smuzhiyun #define ADJUST_FOR_HISENSE_MASK		BIT(6)
333*4882a593Smuzhiyun #define REJECT_RX_BROADCAST_MASK	BIT(5)
334*4882a593Smuzhiyun #define BUSFREETIME_ENABLE_MASK		BIT(2)
335*4882a593Smuzhiyun #define REJECT_RX_MASK			BIT(1)
336*4882a593Smuzhiyun #define START_TX_MASK			BIT(0)
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun #define HDMI_CEC_DATA			0xd1
339*4882a593Smuzhiyun #define HDMI_CEC_TX_OFFSET		0xd2
340*4882a593Smuzhiyun #define HDMI_CEC_RX_OFFSET		0xd3
341*4882a593Smuzhiyun #define HDMI_CEC_CLK_H			0xd4
342*4882a593Smuzhiyun #define HDMI_CEC_CLK_L			0xd5
343*4882a593Smuzhiyun #define HDMI_CEC_TX_LENGTH		0xd6
344*4882a593Smuzhiyun #define HDMI_CEC_RX_LENGTH		0xd7
345*4882a593Smuzhiyun #define HDMI_CEC_TX_INT_MASK		0xd8
346*4882a593Smuzhiyun #define TX_DONE_MASK			BIT(3)
347*4882a593Smuzhiyun #define TX_NOACK_MASK			BIT(2)
348*4882a593Smuzhiyun #define TX_BROADCAST_REJ_MASK		BIT(1)
349*4882a593Smuzhiyun #define TX_BUSNOTFREE_MASK		BIT(0)
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun #define HDMI_CEC_RX_INT_MASK		0xd9
352*4882a593Smuzhiyun #define RX_LA_ERR_MASK			BIT(4)
353*4882a593Smuzhiyun #define RX_GLITCH_MASK			BIT(3)
354*4882a593Smuzhiyun #define RX_DONE_MASK			BIT(0)
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun #define HDMI_CEC_TX_INT			0xda
357*4882a593Smuzhiyun #define HDMI_CEC_RX_INT			0xdb
358*4882a593Smuzhiyun #define HDMI_CEC_BUSFREETIME_L		0xdc
359*4882a593Smuzhiyun #define HDMI_CEC_BUSFREETIME_H		0xdd
360*4882a593Smuzhiyun #define HDMI_CEC_LOGICADDR		0xde
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun #define HDMI_REG(x)			(HDMI_BASE + (x) * HDMI_REG_STRIDE)
363*4882a593Smuzhiyun #define HDMI_MAX_REG			HDMI_REG(0xed)
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun struct audio_info {
366*4882a593Smuzhiyun 	int sample_rate;
367*4882a593Smuzhiyun 	int channels;
368*4882a593Smuzhiyun 	int sample_width;
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun struct hdmi_data_info {
372*4882a593Smuzhiyun 	int vic;
373*4882a593Smuzhiyun 	bool sink_is_hdmi;
374*4882a593Smuzhiyun 	bool sink_has_audio;
375*4882a593Smuzhiyun 	unsigned int enc_in_format;
376*4882a593Smuzhiyun 	unsigned int enc_out_format;
377*4882a593Smuzhiyun 	unsigned int colorimetry;
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun struct rk628_hdmi_i2c {
381*4882a593Smuzhiyun 	struct i2c_adapter adap;
382*4882a593Smuzhiyun 	u8 ddc_addr;
383*4882a593Smuzhiyun 	u8 segment_addr;
384*4882a593Smuzhiyun 	/* i2c lock */
385*4882a593Smuzhiyun 	struct mutex lock;
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun struct rk628_hdmi_phy_config {
389*4882a593Smuzhiyun 	unsigned long mpixelclock;
390*4882a593Smuzhiyun 	u8 pre_emphasis;	/* pre-emphasis value */
391*4882a593Smuzhiyun 	u8 vlev_ctr;		/* voltage level control */
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun struct rk628_hdmi {
395*4882a593Smuzhiyun 	struct device *dev;
396*4882a593Smuzhiyun 	int irq;
397*4882a593Smuzhiyun 	struct regmap *grf;
398*4882a593Smuzhiyun 	struct regmap *regmap;
399*4882a593Smuzhiyun 	struct rk628 *parent;
400*4882a593Smuzhiyun 	struct clk *pclk;
401*4882a593Smuzhiyun 	struct clk *dclk;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	struct drm_bridge bridge;
404*4882a593Smuzhiyun 	struct drm_connector connector;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	struct rk628_hdmi_i2c *i2c;
407*4882a593Smuzhiyun 	struct i2c_adapter *ddc;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	unsigned int tmds_rate;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	struct platform_device *audio_pdev;
412*4882a593Smuzhiyun 	bool audio_enable;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	struct hdmi_data_info	hdmi_data;
415*4882a593Smuzhiyun 	struct drm_display_mode previous_mode;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	struct rockchip_drm_sub_dev sub_dev;
418*4882a593Smuzhiyun 	struct extcon_dev *extcon;
419*4882a593Smuzhiyun };
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun static const unsigned int rk628_hdmi_cable[] = {
422*4882a593Smuzhiyun 	EXTCON_DISP_HDMI,
423*4882a593Smuzhiyun 	EXTCON_NONE,
424*4882a593Smuzhiyun };
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun enum {
427*4882a593Smuzhiyun 	CSC_ITU601_16_235_TO_RGB_0_255_8BIT,
428*4882a593Smuzhiyun 	CSC_ITU601_0_255_TO_RGB_0_255_8BIT,
429*4882a593Smuzhiyun 	CSC_ITU709_16_235_TO_RGB_0_255_8BIT,
430*4882a593Smuzhiyun 	CSC_RGB_0_255_TO_ITU601_16_235_8BIT,
431*4882a593Smuzhiyun 	CSC_RGB_0_255_TO_ITU709_16_235_8BIT,
432*4882a593Smuzhiyun 	CSC_RGB_0_255_TO_RGB_16_235_8BIT,
433*4882a593Smuzhiyun };
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun static const char coeff_csc[][24] = {
436*4882a593Smuzhiyun 	/*
437*4882a593Smuzhiyun 	 * YUV2RGB:601 SD mode(Y[16:235], UV[16:240], RGB[0:255]):
438*4882a593Smuzhiyun 	 *   R = 1.164*Y + 1.596*V - 204
439*4882a593Smuzhiyun 	 *   G = 1.164*Y - 0.391*U - 0.813*V + 154
440*4882a593Smuzhiyun 	 *   B = 1.164*Y + 2.018*U - 258
441*4882a593Smuzhiyun 	 */
442*4882a593Smuzhiyun 	{
443*4882a593Smuzhiyun 		0x04, 0xa7, 0x00, 0x00, 0x06, 0x62, 0x02, 0xcc,
444*4882a593Smuzhiyun 		0x04, 0xa7, 0x11, 0x90, 0x13, 0x40, 0x00, 0x9a,
445*4882a593Smuzhiyun 		0x04, 0xa7, 0x08, 0x12, 0x00, 0x00, 0x03, 0x02
446*4882a593Smuzhiyun 	},
447*4882a593Smuzhiyun 	/*
448*4882a593Smuzhiyun 	 * YUV2RGB:601 SD mode(YUV[0:255],RGB[0:255]):
449*4882a593Smuzhiyun 	 *   R = Y + 1.402*V - 248
450*4882a593Smuzhiyun 	 *   G = Y - 0.344*U - 0.714*V + 135
451*4882a593Smuzhiyun 	 *   B = Y + 1.772*U - 227
452*4882a593Smuzhiyun 	 */
453*4882a593Smuzhiyun 	{
454*4882a593Smuzhiyun 		0x04, 0x00, 0x00, 0x00, 0x05, 0x9b, 0x02, 0xf8,
455*4882a593Smuzhiyun 		0x04, 0x00, 0x11, 0x60, 0x12, 0xdb, 0x00, 0x87,
456*4882a593Smuzhiyun 		0x04, 0x00, 0x07, 0x16, 0x00, 0x00, 0x02, 0xe3
457*4882a593Smuzhiyun 	},
458*4882a593Smuzhiyun 	/*
459*4882a593Smuzhiyun 	 * YUV2RGB:709 HD mode(Y[16:235],UV[16:240],RGB[0:255]):
460*4882a593Smuzhiyun 	 *   R = 1.164*Y + 1.793*V - 248
461*4882a593Smuzhiyun 	 *   G = 1.164*Y - 0.213*U - 0.534*V + 77
462*4882a593Smuzhiyun 	 *   B = 1.164*Y + 2.115*U - 289
463*4882a593Smuzhiyun 	 */
464*4882a593Smuzhiyun 	{
465*4882a593Smuzhiyun 		0x04, 0xa7, 0x00, 0x00, 0x07, 0x2c, 0x02, 0xf8,
466*4882a593Smuzhiyun 		0x04, 0xa7, 0x10, 0xda, 0x12, 0x22, 0x00, 0x4d,
467*4882a593Smuzhiyun 		0x04, 0xa7, 0x08, 0x74, 0x00, 0x00, 0x03, 0x21
468*4882a593Smuzhiyun 	},
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	/*
471*4882a593Smuzhiyun 	 * RGB2YUV:601 SD mode:
472*4882a593Smuzhiyun 	 *   Cb = -0.291G - 0.148R + 0.439B + 128
473*4882a593Smuzhiyun 	 *   Y  = 0.504G  + 0.257R + 0.098B + 16
474*4882a593Smuzhiyun 	 *   Cr = -0.368G + 0.439R - 0.071B + 128
475*4882a593Smuzhiyun 	 */
476*4882a593Smuzhiyun 	{
477*4882a593Smuzhiyun 		0x11, 0x5f, 0x01, 0x82, 0x10, 0x23, 0x00, 0x80,
478*4882a593Smuzhiyun 		0x02, 0x1c, 0x00, 0xa1, 0x00, 0x36, 0x00, 0x1e,
479*4882a593Smuzhiyun 		0x11, 0x29, 0x10, 0x59, 0x01, 0x82, 0x00, 0x80
480*4882a593Smuzhiyun 	},
481*4882a593Smuzhiyun 	/*
482*4882a593Smuzhiyun 	 * RGB2YUV:709 HD mode:
483*4882a593Smuzhiyun 	 *   Cb = - 0.338G - 0.101R + 0.439B + 128
484*4882a593Smuzhiyun 	 *   Y  = 0.614G   + 0.183R + 0.062B + 16
485*4882a593Smuzhiyun 	 *   Cr = - 0.399G + 0.439R - 0.040B + 128
486*4882a593Smuzhiyun 	 */
487*4882a593Smuzhiyun 	{
488*4882a593Smuzhiyun 		0x11, 0x98, 0x01, 0xc1, 0x10, 0x28, 0x00, 0x80,
489*4882a593Smuzhiyun 		0x02, 0x74, 0x00, 0xbb, 0x00, 0x3f, 0x00, 0x10,
490*4882a593Smuzhiyun 		0x11, 0x5a, 0x10, 0x67, 0x01, 0xc1, 0x00, 0x80
491*4882a593Smuzhiyun 	},
492*4882a593Smuzhiyun 	/*
493*4882a593Smuzhiyun 	 * RGB[0:255]2RGB[16:235]:
494*4882a593Smuzhiyun 	 *   R' = R x (235-16)/255 + 16;
495*4882a593Smuzhiyun 	 *   G' = G x (235-16)/255 + 16;
496*4882a593Smuzhiyun 	 *   B' = B x (235-16)/255 + 16;
497*4882a593Smuzhiyun 	 */
498*4882a593Smuzhiyun 	{
499*4882a593Smuzhiyun 		0x00, 0x00, 0x03, 0x6F, 0x00, 0x00, 0x00, 0x10,
500*4882a593Smuzhiyun 		0x03, 0x6F, 0x00, 0x00, 0x00, 0x00, 0x00, 0x10,
501*4882a593Smuzhiyun 		0x00, 0x00, 0x00, 0x00, 0x03, 0x6F, 0x00, 0x10
502*4882a593Smuzhiyun 	},
503*4882a593Smuzhiyun };
504*4882a593Smuzhiyun 
bridge_to_hdmi(struct drm_bridge * b)505*4882a593Smuzhiyun static inline struct rk628_hdmi *bridge_to_hdmi(struct drm_bridge *b)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	return container_of(b, struct rk628_hdmi, bridge);
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun 
connector_to_hdmi(struct drm_connector * c)510*4882a593Smuzhiyun static inline struct rk628_hdmi *connector_to_hdmi(struct drm_connector *c)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	return container_of(c, struct rk628_hdmi, connector);
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun 
hdmi_readb(struct rk628_hdmi * hdmi,u32 offset)515*4882a593Smuzhiyun static inline u32 hdmi_readb(struct rk628_hdmi *hdmi, u32 offset)
516*4882a593Smuzhiyun {
517*4882a593Smuzhiyun 	u32 val;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	regmap_read(hdmi->regmap, (HDMI_BASE + ((offset) * HDMI_REG_STRIDE)),
520*4882a593Smuzhiyun 		    &val);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	return val;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun 
hdmi_writeb(struct rk628_hdmi * hdmi,u32 offset,u32 val)525*4882a593Smuzhiyun static inline void hdmi_writeb(struct rk628_hdmi *hdmi, u32 offset, u32 val)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun 	regmap_write(hdmi->regmap, (HDMI_BASE + ((offset) * HDMI_REG_STRIDE)),
528*4882a593Smuzhiyun 		     val);
529*4882a593Smuzhiyun }
530*4882a593Smuzhiyun 
hdmi_modb(struct rk628_hdmi * hdmi,u32 offset,u32 msk,u32 val)531*4882a593Smuzhiyun static inline void hdmi_modb(struct rk628_hdmi *hdmi, u32 offset,
532*4882a593Smuzhiyun 			     u32 msk, u32 val)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun 	u8 temp = hdmi_readb(hdmi, offset) & ~msk;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	temp |= val & msk;
537*4882a593Smuzhiyun 	hdmi_writeb(hdmi, offset, temp);
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun 
rk628_hdmi_i2c_init(struct rk628_hdmi * hdmi)540*4882a593Smuzhiyun static void rk628_hdmi_i2c_init(struct rk628_hdmi *hdmi)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun 	int ddc_bus_freq;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	ddc_bus_freq = (hdmi->tmds_rate >> 2) / HDMI_SCL_RATE;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	hdmi_writeb(hdmi, DDC_BUS_FREQ_L, ddc_bus_freq & 0xFF);
547*4882a593Smuzhiyun 	hdmi_writeb(hdmi, DDC_BUS_FREQ_H, (ddc_bus_freq >> 8) & 0xFF);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	/* Clear the EDID interrupt flag and mute the interrupt */
550*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_INTERRUPT_MASK1, 0);
551*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_INTERRUPT_STATUS1, INT_EDID_READY);
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun 
rk628_hdmi_sys_power(struct rk628_hdmi * hdmi,bool enable)554*4882a593Smuzhiyun static void rk628_hdmi_sys_power(struct rk628_hdmi *hdmi, bool enable)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun 	if (enable)
557*4882a593Smuzhiyun 		hdmi_modb(hdmi, HDMI_SYS_CTRL, POWER_MASK, PWR_OFF(0));
558*4882a593Smuzhiyun 	else
559*4882a593Smuzhiyun 		hdmi_modb(hdmi, HDMI_SYS_CTRL, POWER_MASK, PWR_OFF(1));
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun static struct rk628_hdmi_phy_config rk628_hdmi_phy_config[] = {
563*4882a593Smuzhiyun 	/* pixelclk pre-emp vlev */
564*4882a593Smuzhiyun 	{ 74250000,  0x3f, 0x88 },
565*4882a593Smuzhiyun 	{ 165000000, 0x3f, 0x88 },
566*4882a593Smuzhiyun 	{ ~0UL,	     0x00, 0x00 }
567*4882a593Smuzhiyun };
568*4882a593Smuzhiyun 
rk628_hdmi_set_pwr_mode(struct rk628_hdmi * hdmi,int mode)569*4882a593Smuzhiyun static void rk628_hdmi_set_pwr_mode(struct rk628_hdmi *hdmi, int mode)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun 	const struct rk628_hdmi_phy_config *phy_config =
572*4882a593Smuzhiyun 						rk628_hdmi_phy_config;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	switch (mode) {
575*4882a593Smuzhiyun 	case NORMAL:
576*4882a593Smuzhiyun 		rk628_hdmi_sys_power(hdmi, false);
577*4882a593Smuzhiyun 		for (; phy_config->mpixelclock != ~0UL; phy_config++)
578*4882a593Smuzhiyun 			if (hdmi->tmds_rate <= phy_config->mpixelclock)
579*4882a593Smuzhiyun 				break;
580*4882a593Smuzhiyun 		if (!phy_config->mpixelclock)
581*4882a593Smuzhiyun 			return;
582*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_PRE_EMPHASIS,
583*4882a593Smuzhiyun 			    phy_config->pre_emphasis);
584*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_DRIVER, phy_config->vlev_ctr);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_SYS_CTL, 0x15);
587*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_SYS_CTL, 0x14);
588*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_SYS_CTL, 0x10);
589*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_CHG_PWR, 0x0f);
590*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_SYNC, 0x00);
591*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_SYNC, 0x01);
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 		rk628_hdmi_sys_power(hdmi, true);
594*4882a593Smuzhiyun 		break;
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	case LOWER_PWR:
597*4882a593Smuzhiyun 		rk628_hdmi_sys_power(hdmi, false);
598*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_DRIVER, 0x00);
599*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_PRE_EMPHASIS, 0x00);
600*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_CHG_PWR, 0x00);
601*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_SYS_CTL, 0x15);
602*4882a593Smuzhiyun 		break;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	default:
605*4882a593Smuzhiyun 		dev_err(hdmi->dev, "Unknown power mode %d\n", mode);
606*4882a593Smuzhiyun 	}
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun 
rk628_hdmi_reset(struct rk628_hdmi * hdmi)609*4882a593Smuzhiyun static void rk628_hdmi_reset(struct rk628_hdmi *hdmi)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun 	u32 val;
612*4882a593Smuzhiyun 	u32 msk;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_SYS_CTRL, RST_DIGITAL_MASK, NOT_RST_DIGITAL(1));
615*4882a593Smuzhiyun 	usleep_range(100, 110);
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_SYS_CTRL, RST_ANALOG_MASK, NOT_RST_ANALOG(1));
618*4882a593Smuzhiyun 	usleep_range(100, 110);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	msk = REG_CLK_INV_MASK | REG_CLK_SOURCE_MASK | POWER_MASK |
621*4882a593Smuzhiyun 	      INT_POL_MASK;
622*4882a593Smuzhiyun 	val = REG_CLK_INV(1) | REG_CLK_SOURCE(1) | PWR_OFF(0) | INT_POL(1);
623*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_SYS_CTRL, msk, val);
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	rk628_hdmi_set_pwr_mode(hdmi, NORMAL);
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun 
rk628_hdmi_upload_frame(struct rk628_hdmi * hdmi,int setup_rc,union hdmi_infoframe * frame,u32 frame_index,u32 mask,u32 disable,u32 enable)628*4882a593Smuzhiyun static int rk628_hdmi_upload_frame(struct rk628_hdmi *hdmi, int setup_rc,
629*4882a593Smuzhiyun 				   union hdmi_infoframe *frame, u32 frame_index,
630*4882a593Smuzhiyun 				   u32 mask, u32 disable, u32 enable)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun 	if (mask)
633*4882a593Smuzhiyun 		hdmi_modb(hdmi, HDMI_PACKET_SEND_AUTO, mask, disable);
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_CONTROL_PACKET_BUF_INDEX, frame_index);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	if (setup_rc >= 0) {
638*4882a593Smuzhiyun 		u8 packed_frame[HDMI_MAXIMUM_INFO_FRAME_SIZE];
639*4882a593Smuzhiyun 		ssize_t rc, i;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 		rc = hdmi_infoframe_pack(frame, packed_frame,
642*4882a593Smuzhiyun 					 sizeof(packed_frame));
643*4882a593Smuzhiyun 		if (rc < 0)
644*4882a593Smuzhiyun 			return rc;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 		for (i = 0; i < rc; i++)
647*4882a593Smuzhiyun 			hdmi_writeb(hdmi, HDMI_CONTROL_PACKET_ADDR + i,
648*4882a593Smuzhiyun 				    packed_frame[i]);
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 		if (mask)
651*4882a593Smuzhiyun 			hdmi_modb(hdmi, HDMI_PACKET_SEND_AUTO, mask, enable);
652*4882a593Smuzhiyun 	}
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	return setup_rc;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun 
rk628_hdmi_config_video_vsi(struct rk628_hdmi * hdmi,struct drm_display_mode * mode)657*4882a593Smuzhiyun static int rk628_hdmi_config_video_vsi(struct rk628_hdmi *hdmi,
658*4882a593Smuzhiyun 				       struct drm_display_mode *mode)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun 	union hdmi_infoframe frame;
661*4882a593Smuzhiyun 	int rc;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	rc = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
664*4882a593Smuzhiyun 							 &hdmi->connector,
665*4882a593Smuzhiyun 							 mode);
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	return rk628_hdmi_upload_frame(hdmi, rc, &frame,
668*4882a593Smuzhiyun 				       INFOFRAME_VSI, PACKET_VSI_EN_MASK,
669*4882a593Smuzhiyun 				       PACKET_VSI_EN(0), PACKET_VSI_EN(1));
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun 
rk628_hdmi_config_video_avi(struct rk628_hdmi * hdmi,struct drm_display_mode * mode)672*4882a593Smuzhiyun static int rk628_hdmi_config_video_avi(struct rk628_hdmi *hdmi,
673*4882a593Smuzhiyun 				       struct drm_display_mode *mode)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun 	union hdmi_infoframe frame;
676*4882a593Smuzhiyun 	int rc;
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	rc = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
679*4882a593Smuzhiyun 						      &hdmi->connector, mode);
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	if (hdmi->hdmi_data.enc_out_format == HDMI_COLORSPACE_YUV444)
682*4882a593Smuzhiyun 		frame.avi.colorspace = HDMI_COLORSPACE_YUV444;
683*4882a593Smuzhiyun 	else if (hdmi->hdmi_data.enc_out_format == HDMI_COLORSPACE_YUV422)
684*4882a593Smuzhiyun 		frame.avi.colorspace = HDMI_COLORSPACE_YUV422;
685*4882a593Smuzhiyun 	else
686*4882a593Smuzhiyun 		frame.avi.colorspace = HDMI_COLORSPACE_RGB;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	if (frame.avi.colorspace != HDMI_COLORSPACE_RGB)
689*4882a593Smuzhiyun 		frame.avi.colorimetry = hdmi->hdmi_data.colorimetry;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	frame.avi.scan_mode = HDMI_SCAN_MODE_NONE;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	return rk628_hdmi_upload_frame(hdmi, rc, &frame,
694*4882a593Smuzhiyun 				       INFOFRAME_AVI, 0, 0, 0);
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun 
rk628_hdmi_config_audio_aai(struct rk628_hdmi * hdmi,struct audio_info * audio)697*4882a593Smuzhiyun static int rk628_hdmi_config_audio_aai(struct rk628_hdmi *hdmi,
698*4882a593Smuzhiyun 				       struct audio_info *audio)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun 	struct hdmi_audio_infoframe *faudio;
701*4882a593Smuzhiyun 	union hdmi_infoframe frame;
702*4882a593Smuzhiyun 	int rc;
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	rc = hdmi_audio_infoframe_init(&frame.audio);
705*4882a593Smuzhiyun 	faudio = (struct hdmi_audio_infoframe *)&frame;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	faudio->channels = audio->channels;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	return rk628_hdmi_upload_frame(hdmi, rc, &frame,
710*4882a593Smuzhiyun 				       INFOFRAME_AAI, 0, 0, 0);
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun 
rk628_hdmi_config_video_csc(struct rk628_hdmi * hdmi)713*4882a593Smuzhiyun static int rk628_hdmi_config_video_csc(struct rk628_hdmi *hdmi)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun 	struct hdmi_data_info *data = &hdmi->hdmi_data;
716*4882a593Smuzhiyun 	int c0_c2_change = 0;
717*4882a593Smuzhiyun 	int csc_enable = 0;
718*4882a593Smuzhiyun 	int csc_mode = 0;
719*4882a593Smuzhiyun 	int auto_csc = 0;
720*4882a593Smuzhiyun 	int value;
721*4882a593Smuzhiyun 	int i;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	/* Input video mode is SDR RGB24bit, data enable signal from external */
724*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_CONTROL1, DE_SOURCE(1) |
725*4882a593Smuzhiyun 		    VIDEO_INPUT_SDR_RGB444);
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	/* Input color hardcode to RGB, and output color hardcode to RGB888 */
728*4882a593Smuzhiyun 	value = VIDEO_INPUT_8BITS | VIDEO_OUTPUT_RRGB444 |
729*4882a593Smuzhiyun 		VIDEO_INPUT_CSP(0);
730*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_CONTROL2, value);
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	if (data->enc_in_format == data->enc_out_format) {
733*4882a593Smuzhiyun 		if ((data->enc_in_format == HDMI_COLORSPACE_RGB) ||
734*4882a593Smuzhiyun 		    (data->enc_in_format >= HDMI_COLORSPACE_YUV444)) {
735*4882a593Smuzhiyun 			value = SOF_DISABLE(1) | COLOR_DEPTH_NOT_INDICATED(1);
736*4882a593Smuzhiyun 			hdmi_writeb(hdmi, HDMI_VIDEO_CONTROL3, value);
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 			hdmi_modb(hdmi, HDMI_VIDEO_CONTROL,
739*4882a593Smuzhiyun 				  VIDEO_AUTO_CSC_MASK | VIDEO_C0_C2_SWAP_MASK,
740*4882a593Smuzhiyun 				  VIDEO_AUTO_CSC(AUTO_CSC_DISABLE) |
741*4882a593Smuzhiyun 				  VIDEO_C0_C2_SWAP(C0_C2_CHANGE_DISABLE));
742*4882a593Smuzhiyun 			return 0;
743*4882a593Smuzhiyun 		}
744*4882a593Smuzhiyun 	}
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	if (data->colorimetry == HDMI_COLORIMETRY_ITU_601) {
747*4882a593Smuzhiyun 		if ((data->enc_in_format == HDMI_COLORSPACE_RGB) &&
748*4882a593Smuzhiyun 		    (data->enc_out_format == HDMI_COLORSPACE_YUV444)) {
749*4882a593Smuzhiyun 			csc_mode = CSC_RGB_0_255_TO_ITU601_16_235_8BIT;
750*4882a593Smuzhiyun 			auto_csc = AUTO_CSC_DISABLE;
751*4882a593Smuzhiyun 			c0_c2_change = C0_C2_CHANGE_DISABLE;
752*4882a593Smuzhiyun 			csc_enable = CSC_ENABLE(1);
753*4882a593Smuzhiyun 		} else if ((data->enc_in_format == HDMI_COLORSPACE_YUV444) &&
754*4882a593Smuzhiyun 			   (data->enc_out_format == HDMI_COLORSPACE_RGB)) {
755*4882a593Smuzhiyun 			csc_mode = CSC_ITU601_16_235_TO_RGB_0_255_8BIT;
756*4882a593Smuzhiyun 			auto_csc = AUTO_CSC_ENABLE;
757*4882a593Smuzhiyun 			c0_c2_change = C0_C2_CHANGE_DISABLE;
758*4882a593Smuzhiyun 			csc_enable = CSC_ENABLE(0);
759*4882a593Smuzhiyun 		}
760*4882a593Smuzhiyun 	} else {
761*4882a593Smuzhiyun 		if ((data->enc_in_format == HDMI_COLORSPACE_RGB) &&
762*4882a593Smuzhiyun 		    (data->enc_out_format == HDMI_COLORSPACE_YUV444)) {
763*4882a593Smuzhiyun 			csc_mode = CSC_RGB_0_255_TO_ITU709_16_235_8BIT;
764*4882a593Smuzhiyun 			auto_csc = AUTO_CSC_DISABLE;
765*4882a593Smuzhiyun 			c0_c2_change = C0_C2_CHANGE_DISABLE;
766*4882a593Smuzhiyun 			csc_enable = CSC_ENABLE(1);
767*4882a593Smuzhiyun 		} else if ((data->enc_in_format == HDMI_COLORSPACE_YUV444) &&
768*4882a593Smuzhiyun 			   (data->enc_out_format == HDMI_COLORSPACE_RGB)) {
769*4882a593Smuzhiyun 			csc_mode = CSC_ITU709_16_235_TO_RGB_0_255_8BIT;
770*4882a593Smuzhiyun 			auto_csc = AUTO_CSC_ENABLE;
771*4882a593Smuzhiyun 			c0_c2_change = C0_C2_CHANGE_DISABLE;
772*4882a593Smuzhiyun 			csc_enable = CSC_ENABLE(0);
773*4882a593Smuzhiyun 		}
774*4882a593Smuzhiyun 	}
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	for (i = 0; i < 24; i++)
777*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_VIDEO_CSC_COEF + i,
778*4882a593Smuzhiyun 			    coeff_csc[csc_mode][i]);
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	value = SOF_DISABLE(1) | csc_enable | COLOR_DEPTH_NOT_INDICATED(1);
781*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_CONTROL3, value);
782*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_VIDEO_CONTROL,
783*4882a593Smuzhiyun 		  VIDEO_AUTO_CSC_MASK | VIDEO_C0_C2_SWAP_MASK,
784*4882a593Smuzhiyun 		  VIDEO_AUTO_CSC(auto_csc) | VIDEO_C0_C2_SWAP(c0_c2_change));
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	return 0;
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun 
rk628_hdmi_config_video_timing(struct rk628_hdmi * hdmi,struct drm_display_mode * mode)789*4882a593Smuzhiyun static int rk628_hdmi_config_video_timing(struct rk628_hdmi *hdmi,
790*4882a593Smuzhiyun 					  struct drm_display_mode *mode)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun 	int value;
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	/* Set detail external video timing polarity and interlace mode */
795*4882a593Smuzhiyun 	value = EXTERANL_VIDEO(1);
796*4882a593Smuzhiyun 	value |= mode->flags & DRM_MODE_FLAG_PHSYNC ?
797*4882a593Smuzhiyun 		 HSYNC_POLARITY(1) : HSYNC_POLARITY(0);
798*4882a593Smuzhiyun 	value |= mode->flags & DRM_MODE_FLAG_PVSYNC ?
799*4882a593Smuzhiyun 		 VSYNC_POLARITY(1) : VSYNC_POLARITY(0);
800*4882a593Smuzhiyun 	value |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
801*4882a593Smuzhiyun 		 INETLACE(1) : INETLACE(0);
802*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_TIMING_CTL, value);
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	/* Set detail external video timing */
805*4882a593Smuzhiyun 	value = mode->htotal;
806*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HTOTAL_L, value & 0xFF);
807*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HTOTAL_H, (value >> 8) & 0xFF);
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	value = mode->htotal - mode->hdisplay;
810*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HBLANK_L, value & 0xFF);
811*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HBLANK_H, (value >> 8) & 0xFF);
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	value = mode->htotal - mode->hsync_start;
814*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HDELAY_L, value & 0xFF);
815*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HDELAY_H, (value >> 8) & 0xFF);
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	value = mode->hsync_end - mode->hsync_start;
818*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HDURATION_L, value & 0xFF);
819*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HDURATION_H, (value >> 8) & 0xFF);
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	value = mode->vtotal;
822*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VTOTAL_L, value & 0xFF);
823*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VTOTAL_H, (value >> 8) & 0xFF);
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	value = mode->vtotal - mode->vdisplay;
826*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VBLANK, value & 0xFF);
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	value = mode->vtotal - mode->vsync_start;
829*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VDELAY, value & 0xFF);
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	value = mode->vsync_end - mode->vsync_start;
832*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VDURATION, value & 0xFF);
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_PHY_PRE_DIV_RATIO, 0x1e);
835*4882a593Smuzhiyun 	hdmi_writeb(hdmi, PHY_FEEDBACK_DIV_RATIO_LOW, 0x2c);
836*4882a593Smuzhiyun 	hdmi_writeb(hdmi, PHY_FEEDBACK_DIV_RATIO_HIGH, 0x01);
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	return 0;
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun 
rk628_hdmi_setup(struct rk628_hdmi * hdmi,struct drm_display_mode * mode)841*4882a593Smuzhiyun static int rk628_hdmi_setup(struct rk628_hdmi *hdmi,
842*4882a593Smuzhiyun 			    struct drm_display_mode *mode)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun 	hdmi->hdmi_data.vic = drm_match_cea_mode(mode);
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	hdmi->hdmi_data.enc_in_format = HDMI_COLORSPACE_RGB;
847*4882a593Smuzhiyun 	hdmi->hdmi_data.enc_out_format = HDMI_COLORSPACE_RGB;
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	if ((hdmi->hdmi_data.vic == 6) || (hdmi->hdmi_data.vic == 7) ||
850*4882a593Smuzhiyun 	    (hdmi->hdmi_data.vic == 21) || (hdmi->hdmi_data.vic == 22) ||
851*4882a593Smuzhiyun 	    (hdmi->hdmi_data.vic == 2) || (hdmi->hdmi_data.vic == 3) ||
852*4882a593Smuzhiyun 	    (hdmi->hdmi_data.vic == 17) || (hdmi->hdmi_data.vic == 18))
853*4882a593Smuzhiyun 		hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_601;
854*4882a593Smuzhiyun 	else
855*4882a593Smuzhiyun 		hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_709;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	/* Mute video and audio output */
858*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_AV_MUTE, AUDIO_MUTE_MASK | VIDEO_BLACK_MASK,
859*4882a593Smuzhiyun 		  AUDIO_MUTE(1) | VIDEO_MUTE(1));
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	/* Set HDMI Mode */
862*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_HDCP_CTRL,
863*4882a593Smuzhiyun 		    HDMI_DVI(hdmi->hdmi_data.sink_is_hdmi));
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	rk628_hdmi_config_video_timing(hdmi, mode);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	rk628_hdmi_config_video_csc(hdmi);
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	if (hdmi->hdmi_data.sink_is_hdmi) {
870*4882a593Smuzhiyun 		rk628_hdmi_config_video_avi(hdmi, mode);
871*4882a593Smuzhiyun 		rk628_hdmi_config_video_vsi(hdmi, mode);
872*4882a593Smuzhiyun 	}
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	/*
875*4882a593Smuzhiyun 	 * When IP controller have configured to an accurate video
876*4882a593Smuzhiyun 	 * timing, then the TMDS clock source would be switched to
877*4882a593Smuzhiyun 	 * DCLK_LCDC, so we need to init the TMDS rate to mode pixel
878*4882a593Smuzhiyun 	 * clock rate, and reconfigure the DDC clock.
879*4882a593Smuzhiyun 	 */
880*4882a593Smuzhiyun 	hdmi->tmds_rate = mode->clock * 1000;
881*4882a593Smuzhiyun 	rk628_hdmi_i2c_init(hdmi);
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	/* Unmute video and audio output */
884*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_AV_MUTE, VIDEO_BLACK_MASK, VIDEO_MUTE(0));
885*4882a593Smuzhiyun 	if (hdmi->audio_enable)
886*4882a593Smuzhiyun 		hdmi_modb(hdmi, HDMI_AV_MUTE, AUDIO_MUTE_MASK, AUDIO_MUTE(0));
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	return 0;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun static enum drm_connector_status
rk628_hdmi_connector_detect(struct drm_connector * connector,bool force)892*4882a593Smuzhiyun rk628_hdmi_connector_detect(struct drm_connector *connector, bool force)
893*4882a593Smuzhiyun {
894*4882a593Smuzhiyun 	struct rk628_hdmi *hdmi = connector_to_hdmi(connector);
895*4882a593Smuzhiyun 	int status;
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	status = hdmi_readb(hdmi, HDMI_STATUS) & HOTPLUG_STATUS;
898*4882a593Smuzhiyun 	if (status)
899*4882a593Smuzhiyun 		extcon_set_state_sync(hdmi->extcon, EXTCON_DISP_HDMI, true);
900*4882a593Smuzhiyun 	else
901*4882a593Smuzhiyun 		extcon_set_state_sync(hdmi->extcon, EXTCON_DISP_HDMI, false);
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	return status ? connector_status_connected :
904*4882a593Smuzhiyun 			connector_status_disconnected;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun 
source_is_bt1120(struct device_node * np)907*4882a593Smuzhiyun static bool source_is_bt1120(struct device_node *np)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun 	struct device_node *first_remote, *second_remote;
910*4882a593Smuzhiyun 	bool ret = false;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	first_remote = of_graph_get_remote_node(np, 0, -1);
913*4882a593Smuzhiyun 	if (!first_remote)
914*4882a593Smuzhiyun 		return ret;
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	if (!of_device_is_available(first_remote)) {
917*4882a593Smuzhiyun 		of_node_put(first_remote);
918*4882a593Smuzhiyun 		return ret;
919*4882a593Smuzhiyun 	}
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	second_remote = of_graph_get_remote_node(first_remote, 0, -1);
922*4882a593Smuzhiyun 	if (!second_remote) {
923*4882a593Smuzhiyun 		of_node_put(first_remote);
924*4882a593Smuzhiyun 		return ret;
925*4882a593Smuzhiyun 	}
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	of_node_put(first_remote);
928*4882a593Smuzhiyun 	if (!of_device_is_available(second_remote)) {
929*4882a593Smuzhiyun 		of_node_put(second_remote);
930*4882a593Smuzhiyun 		return ret;
931*4882a593Smuzhiyun 	}
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	if (strstr(of_node_full_name(second_remote), "bt1120-rx"))
934*4882a593Smuzhiyun 		ret = true;
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	of_node_put(second_remote);
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	return ret;
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun 
rk628_hdmi_connector_get_modes(struct drm_connector * connector)941*4882a593Smuzhiyun static int rk628_hdmi_connector_get_modes(struct drm_connector *connector)
942*4882a593Smuzhiyun {
943*4882a593Smuzhiyun 	struct rk628_hdmi *hdmi = connector_to_hdmi(connector);
944*4882a593Smuzhiyun 	struct drm_display_info *info = &connector->display_info;
945*4882a593Smuzhiyun 	struct edid *edid = NULL;
946*4882a593Smuzhiyun 	int ret = 0;
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	if (!hdmi->ddc)
949*4882a593Smuzhiyun 		return 0;
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	clk_prepare_enable(hdmi->dclk);
952*4882a593Smuzhiyun 	if ((hdmi_readb(hdmi, HDMI_STATUS) & HOTPLUG_STATUS))
953*4882a593Smuzhiyun 		edid = drm_get_edid(connector, hdmi->ddc);
954*4882a593Smuzhiyun 	clk_disable_unprepare(hdmi->dclk);
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	if (edid) {
957*4882a593Smuzhiyun 		hdmi->hdmi_data.sink_is_hdmi = drm_detect_hdmi_monitor(edid);
958*4882a593Smuzhiyun 		hdmi->hdmi_data.sink_has_audio = drm_detect_monitor_audio(edid);
959*4882a593Smuzhiyun 		drm_connector_update_edid_property(connector, edid);
960*4882a593Smuzhiyun 		ret = drm_add_edid_modes(connector, edid);
961*4882a593Smuzhiyun 		kfree(edid);
962*4882a593Smuzhiyun 	} else {
963*4882a593Smuzhiyun 		hdmi->hdmi_data.sink_is_hdmi = true;
964*4882a593Smuzhiyun 		hdmi->hdmi_data.sink_has_audio = true;
965*4882a593Smuzhiyun 		ret = rockchip_drm_add_modes_noedid(connector);
966*4882a593Smuzhiyun 		info->edid_hdmi_dc_modes = 0;
967*4882a593Smuzhiyun 		info->hdmi.y420_dc_modes = 0;
968*4882a593Smuzhiyun 		info->color_formats = 0;
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 		dev_info(hdmi->dev, "failed to get edid\n");
971*4882a593Smuzhiyun 	}
972*4882a593Smuzhiyun 
973*4882a593Smuzhiyun 	if (source_is_bt1120(hdmi->dev->of_node)) {
974*4882a593Smuzhiyun 		u32 bus_format = MEDIA_BUS_FMT_VYUY8_1X16;
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 		drm_display_info_set_bus_formats(&connector->display_info,
977*4882a593Smuzhiyun 						 &bus_format, 1);
978*4882a593Smuzhiyun 	}
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	return ret;
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun static enum drm_mode_status
rk628_hdmi_connector_mode_valid(struct drm_connector * connector,struct drm_display_mode * mode)984*4882a593Smuzhiyun rk628_hdmi_connector_mode_valid(struct drm_connector *connector,
985*4882a593Smuzhiyun 				struct drm_display_mode *mode)
986*4882a593Smuzhiyun {
987*4882a593Smuzhiyun 	if ((mode->hdisplay == 1920 && mode->vdisplay == 1080) ||
988*4882a593Smuzhiyun 	    (mode->hdisplay == 1280 && mode->vdisplay == 720))
989*4882a593Smuzhiyun 		return MODE_OK;
990*4882a593Smuzhiyun 	else
991*4882a593Smuzhiyun 		return MODE_BAD;
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun static struct drm_encoder *
rk628_hdmi_connector_best_encoder(struct drm_connector * connector)995*4882a593Smuzhiyun rk628_hdmi_connector_best_encoder(struct drm_connector *connector)
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun 	struct rk628_hdmi *hdmi = connector_to_hdmi(connector);
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	return hdmi->bridge.encoder;
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun static int
rk628_hdmi_probe_single_connector_modes(struct drm_connector * connector,u32 maxX,u32 maxY)1003*4882a593Smuzhiyun rk628_hdmi_probe_single_connector_modes(struct drm_connector *connector,
1004*4882a593Smuzhiyun 					u32 maxX, u32 maxY)
1005*4882a593Smuzhiyun {
1006*4882a593Smuzhiyun 	return drm_helper_probe_single_connector_modes(connector, 1920, 1080);
1007*4882a593Smuzhiyun }
1008*4882a593Smuzhiyun 
1009*4882a593Smuzhiyun static const struct drm_connector_funcs rk628_hdmi_connector_funcs = {
1010*4882a593Smuzhiyun 	.fill_modes = rk628_hdmi_probe_single_connector_modes,
1011*4882a593Smuzhiyun 	.detect = rk628_hdmi_connector_detect,
1012*4882a593Smuzhiyun 	.destroy = drm_connector_cleanup,
1013*4882a593Smuzhiyun 	.reset = drm_atomic_helper_connector_reset,
1014*4882a593Smuzhiyun 	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1015*4882a593Smuzhiyun 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1016*4882a593Smuzhiyun };
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun static const struct drm_connector_helper_funcs
1019*4882a593Smuzhiyun rk628_hdmi_connector_helper_funcs = {
1020*4882a593Smuzhiyun 	.get_modes = rk628_hdmi_connector_get_modes,
1021*4882a593Smuzhiyun 	.mode_valid = rk628_hdmi_connector_mode_valid,
1022*4882a593Smuzhiyun 	.best_encoder = rk628_hdmi_connector_best_encoder,
1023*4882a593Smuzhiyun };
1024*4882a593Smuzhiyun 
rk628_hdmi_bridge_mode_set(struct drm_bridge * bridge,const struct drm_display_mode * mode,const struct drm_display_mode * adj_mode)1025*4882a593Smuzhiyun static void rk628_hdmi_bridge_mode_set(struct drm_bridge *bridge,
1026*4882a593Smuzhiyun 				       const struct drm_display_mode *mode,
1027*4882a593Smuzhiyun 				       const struct drm_display_mode *adj_mode)
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun 	struct rk628_hdmi *hdmi = bridge_to_hdmi(bridge);
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	/* Store the display mode for plugin/DPMS poweron events */
1032*4882a593Smuzhiyun 	memcpy(&hdmi->previous_mode, mode, sizeof(hdmi->previous_mode));
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun 
rk628_hdmi_bridge_enable(struct drm_bridge * bridge)1035*4882a593Smuzhiyun static void rk628_hdmi_bridge_enable(struct drm_bridge *bridge)
1036*4882a593Smuzhiyun {
1037*4882a593Smuzhiyun 	struct rk628_hdmi *hdmi = bridge_to_hdmi(bridge);
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	rk628_hdmi_setup(hdmi, &hdmi->previous_mode);
1040*4882a593Smuzhiyun 	rk628_hdmi_set_pwr_mode(hdmi, NORMAL);
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun 
rk628_hdmi_bridge_disable(struct drm_bridge * bridge)1043*4882a593Smuzhiyun static void rk628_hdmi_bridge_disable(struct drm_bridge *bridge)
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun 	struct rk628_hdmi *hdmi = bridge_to_hdmi(bridge);
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	rk628_hdmi_set_pwr_mode(hdmi, LOWER_PWR);
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun 
rk628_hdmi_bridge_attach(struct drm_bridge * bridge,enum drm_bridge_attach_flags flags)1050*4882a593Smuzhiyun static int rk628_hdmi_bridge_attach(struct drm_bridge *bridge,
1051*4882a593Smuzhiyun 				    enum drm_bridge_attach_flags flags)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun 	struct rk628_hdmi *hdmi = bridge_to_hdmi(bridge);
1054*4882a593Smuzhiyun 	struct drm_connector *connector = &hdmi->connector;
1055*4882a593Smuzhiyun 	struct drm_device *drm = bridge->dev;
1056*4882a593Smuzhiyun 	int ret;
1057*4882a593Smuzhiyun 
1058*4882a593Smuzhiyun 	if (flags & DRM_BRIDGE_ATTACH_NO_CONNECTOR)
1059*4882a593Smuzhiyun 		return 0;
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	connector->polled = DRM_CONNECTOR_POLL_HPD;
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	ret = drm_connector_init(drm, connector, &rk628_hdmi_connector_funcs,
1064*4882a593Smuzhiyun 				 DRM_MODE_CONNECTOR_HDMIA);
1065*4882a593Smuzhiyun 	if (ret) {
1066*4882a593Smuzhiyun 		dev_err(hdmi->dev, "Failed to initialize connector with drm\n");
1067*4882a593Smuzhiyun 		return ret;
1068*4882a593Smuzhiyun 	}
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	drm_connector_helper_add(connector,
1071*4882a593Smuzhiyun 				 &rk628_hdmi_connector_helper_funcs);
1072*4882a593Smuzhiyun 	drm_connector_attach_encoder(connector, bridge->encoder);
1073*4882a593Smuzhiyun 
1074*4882a593Smuzhiyun 	hdmi->sub_dev.connector = &hdmi->connector;
1075*4882a593Smuzhiyun 	hdmi->sub_dev.of_node = hdmi->dev->of_node;
1076*4882a593Smuzhiyun 	rockchip_drm_register_sub_dev(&hdmi->sub_dev);
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	return 0;
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun 
rk628_hdmi_bridge_detach(struct drm_bridge * bridge)1081*4882a593Smuzhiyun static void rk628_hdmi_bridge_detach(struct drm_bridge *bridge)
1082*4882a593Smuzhiyun {
1083*4882a593Smuzhiyun 	struct rk628_hdmi *hdmi = bridge_to_hdmi(bridge);
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	rockchip_drm_unregister_sub_dev(&hdmi->sub_dev);
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun static const struct drm_bridge_funcs rk628_hdmi_bridge_funcs = {
1089*4882a593Smuzhiyun 	.attach = rk628_hdmi_bridge_attach,
1090*4882a593Smuzhiyun 	.detach = rk628_hdmi_bridge_detach,
1091*4882a593Smuzhiyun 	.mode_set = rk628_hdmi_bridge_mode_set,
1092*4882a593Smuzhiyun 	.enable = rk628_hdmi_bridge_enable,
1093*4882a593Smuzhiyun 	.disable = rk628_hdmi_bridge_disable,
1094*4882a593Smuzhiyun };
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun static int
rk628_hdmi_audio_config_set(struct rk628_hdmi * hdmi,struct audio_info * audio)1097*4882a593Smuzhiyun rk628_hdmi_audio_config_set(struct rk628_hdmi *hdmi, struct audio_info *audio)
1098*4882a593Smuzhiyun {
1099*4882a593Smuzhiyun 	int rate, N, channel;
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	if (audio->channels < 3)
1102*4882a593Smuzhiyun 		channel = I2S_CHANNEL_1_2;
1103*4882a593Smuzhiyun 	else if (audio->channels < 5)
1104*4882a593Smuzhiyun 		channel = I2S_CHANNEL_3_4;
1105*4882a593Smuzhiyun 	else if (audio->channels < 7)
1106*4882a593Smuzhiyun 		channel = I2S_CHANNEL_5_6;
1107*4882a593Smuzhiyun 	else
1108*4882a593Smuzhiyun 		channel = I2S_CHANNEL_7_8;
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	switch (audio->sample_rate) {
1111*4882a593Smuzhiyun 	case 32000:
1112*4882a593Smuzhiyun 		rate = AUDIO_32K;
1113*4882a593Smuzhiyun 		N = N_32K;
1114*4882a593Smuzhiyun 		break;
1115*4882a593Smuzhiyun 	case 44100:
1116*4882a593Smuzhiyun 		rate = AUDIO_441K;
1117*4882a593Smuzhiyun 		N = N_441K;
1118*4882a593Smuzhiyun 		break;
1119*4882a593Smuzhiyun 	case 48000:
1120*4882a593Smuzhiyun 		rate = AUDIO_48K;
1121*4882a593Smuzhiyun 		N = N_48K;
1122*4882a593Smuzhiyun 		break;
1123*4882a593Smuzhiyun 	case 88200:
1124*4882a593Smuzhiyun 		rate = AUDIO_882K;
1125*4882a593Smuzhiyun 		N = N_882K;
1126*4882a593Smuzhiyun 		break;
1127*4882a593Smuzhiyun 	case 96000:
1128*4882a593Smuzhiyun 		rate = AUDIO_96K;
1129*4882a593Smuzhiyun 		N = N_96K;
1130*4882a593Smuzhiyun 		break;
1131*4882a593Smuzhiyun 	case 176400:
1132*4882a593Smuzhiyun 		rate = AUDIO_1764K;
1133*4882a593Smuzhiyun 		N = N_1764K;
1134*4882a593Smuzhiyun 		break;
1135*4882a593Smuzhiyun 	case 192000:
1136*4882a593Smuzhiyun 		rate = AUDIO_192K;
1137*4882a593Smuzhiyun 		N = N_192K;
1138*4882a593Smuzhiyun 		break;
1139*4882a593Smuzhiyun 	default:
1140*4882a593Smuzhiyun 		dev_err(hdmi->dev, "[%s] not support such sample rate %d\n",
1141*4882a593Smuzhiyun 			__func__, audio->sample_rate);
1142*4882a593Smuzhiyun 		return -ENOENT;
1143*4882a593Smuzhiyun 	}
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	/* set_audio source I2S */
1146*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_AUDIO_CTRL1, 0x01);
1147*4882a593Smuzhiyun 	hdmi_writeb(hdmi, AUDIO_SAMPLE_RATE, rate);
1148*4882a593Smuzhiyun 	hdmi_writeb(hdmi, AUDIO_I2S_MODE,
1149*4882a593Smuzhiyun 		    I2S_MODE(I2S_STANDARD) | I2S_CHANNEL(channel));
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	hdmi_writeb(hdmi, AUDIO_I2S_MAP, 0x00);
1152*4882a593Smuzhiyun 	hdmi_writeb(hdmi, AUDIO_I2S_SWAPS_SPDIF, 0);
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	/* Set N value */
1155*4882a593Smuzhiyun 	hdmi_writeb(hdmi, AUDIO_N_H, (N >> 16) & 0x0F);
1156*4882a593Smuzhiyun 	hdmi_writeb(hdmi, AUDIO_N_M, (N >> 8) & 0xFF);
1157*4882a593Smuzhiyun 	hdmi_writeb(hdmi, AUDIO_N_L, N & 0xFF);
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	/*Set hdmi nlpcm mode to support hdmi bitstream*/
1160*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_AUDIO_CHANNEL_STATUS, AUDIO_STATUS_NLPCM(0));
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	return rk628_hdmi_config_audio_aai(hdmi, audio);
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun 
rk628_hdmi_audio_hw_params(struct device * dev,void * d,struct hdmi_codec_daifmt * daifmt,struct hdmi_codec_params * params)1165*4882a593Smuzhiyun static int rk628_hdmi_audio_hw_params(struct device *dev, void *d,
1166*4882a593Smuzhiyun 				      struct hdmi_codec_daifmt *daifmt,
1167*4882a593Smuzhiyun 				      struct hdmi_codec_params *params)
1168*4882a593Smuzhiyun {
1169*4882a593Smuzhiyun 	struct rk628_hdmi *hdmi = dev_get_drvdata(dev);
1170*4882a593Smuzhiyun 	struct audio_info audio = {
1171*4882a593Smuzhiyun 		.sample_width = params->sample_width,
1172*4882a593Smuzhiyun 		.sample_rate = params->sample_rate,
1173*4882a593Smuzhiyun 		.channels = params->channels,
1174*4882a593Smuzhiyun 	};
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	if (!hdmi->hdmi_data.sink_has_audio) {
1177*4882a593Smuzhiyun 		dev_err(hdmi->dev, "Sink do not support audio!\n");
1178*4882a593Smuzhiyun 		return -ENODEV;
1179*4882a593Smuzhiyun 	}
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	if (!hdmi->bridge.encoder->crtc)
1182*4882a593Smuzhiyun 		return -ENODEV;
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	switch (daifmt->fmt) {
1185*4882a593Smuzhiyun 	case HDMI_I2S:
1186*4882a593Smuzhiyun 		break;
1187*4882a593Smuzhiyun 	default:
1188*4882a593Smuzhiyun 		dev_err(dev, "%s: Invalid format %d\n", __func__, daifmt->fmt);
1189*4882a593Smuzhiyun 		return -EINVAL;
1190*4882a593Smuzhiyun 	}
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	return rk628_hdmi_audio_config_set(hdmi, &audio);
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun 
rk628_hdmi_audio_shutdown(struct device * dev,void * d)1195*4882a593Smuzhiyun static void rk628_hdmi_audio_shutdown(struct device *dev, void *d)
1196*4882a593Smuzhiyun {
1197*4882a593Smuzhiyun 	/* do nothing */
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun 
rk628_hdmi_audio_mute(struct device * dev,void * d,bool mute,int direction)1200*4882a593Smuzhiyun static int rk628_hdmi_audio_mute(struct device *dev, void *d, bool mute,
1201*4882a593Smuzhiyun 				 int direction)
1202*4882a593Smuzhiyun {
1203*4882a593Smuzhiyun 	struct rk628_hdmi *hdmi = dev_get_drvdata(dev);
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun 	if (!hdmi->hdmi_data.sink_has_audio) {
1206*4882a593Smuzhiyun 		dev_err(hdmi->dev, "Sink do not support audio!\n");
1207*4882a593Smuzhiyun 		return -ENODEV;
1208*4882a593Smuzhiyun 	}
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun 	hdmi->audio_enable = !mute;
1211*4882a593Smuzhiyun 
1212*4882a593Smuzhiyun 	if (mute)
1213*4882a593Smuzhiyun 		hdmi_modb(hdmi, HDMI_AV_MUTE, AUDIO_MUTE_MASK | AUDIO_PD_MASK,
1214*4882a593Smuzhiyun 			  AUDIO_MUTE(1) | AUDIO_PD(1));
1215*4882a593Smuzhiyun 	else
1216*4882a593Smuzhiyun 		hdmi_modb(hdmi, HDMI_AV_MUTE, AUDIO_MUTE_MASK | AUDIO_PD_MASK,
1217*4882a593Smuzhiyun 			  AUDIO_MUTE(0) | AUDIO_PD(0));
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun 	return 0;
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun 
rk628_hdmi_audio_get_eld(struct device * dev,void * d,u8 * buf,size_t len)1222*4882a593Smuzhiyun static int rk628_hdmi_audio_get_eld(struct device *dev, void *d,
1223*4882a593Smuzhiyun 				    u8 *buf, size_t len)
1224*4882a593Smuzhiyun {
1225*4882a593Smuzhiyun 	struct rk628_hdmi *hdmi = dev_get_drvdata(dev);
1226*4882a593Smuzhiyun 	struct drm_mode_config *config = &hdmi->bridge.dev->mode_config;
1227*4882a593Smuzhiyun 	struct drm_connector *connector;
1228*4882a593Smuzhiyun 	int ret = -ENODEV;
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	mutex_lock(&config->mutex);
1231*4882a593Smuzhiyun 	list_for_each_entry(connector, &config->connector_list, head) {
1232*4882a593Smuzhiyun 		if (hdmi->bridge.encoder == connector->encoder) {
1233*4882a593Smuzhiyun 			memcpy(buf, connector->eld,
1234*4882a593Smuzhiyun 			       min(sizeof(connector->eld), len));
1235*4882a593Smuzhiyun 			ret = 0;
1236*4882a593Smuzhiyun 		}
1237*4882a593Smuzhiyun 	}
1238*4882a593Smuzhiyun 	mutex_unlock(&config->mutex);
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	return ret;
1241*4882a593Smuzhiyun }
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun static const struct hdmi_codec_ops audio_codec_ops = {
1244*4882a593Smuzhiyun 	.hw_params = rk628_hdmi_audio_hw_params,
1245*4882a593Smuzhiyun 	.audio_shutdown = rk628_hdmi_audio_shutdown,
1246*4882a593Smuzhiyun 	.mute_stream = rk628_hdmi_audio_mute,
1247*4882a593Smuzhiyun 	.get_eld = rk628_hdmi_audio_get_eld,
1248*4882a593Smuzhiyun 	.no_capture_mute = 1,
1249*4882a593Smuzhiyun };
1250*4882a593Smuzhiyun 
rk628_hdmi_audio_codec_init(struct rk628_hdmi * hdmi,struct device * dev)1251*4882a593Smuzhiyun static int rk628_hdmi_audio_codec_init(struct rk628_hdmi *hdmi,
1252*4882a593Smuzhiyun 				       struct device *dev)
1253*4882a593Smuzhiyun {
1254*4882a593Smuzhiyun 	struct hdmi_codec_pdata codec_data = {
1255*4882a593Smuzhiyun 		.i2s = 1,
1256*4882a593Smuzhiyun 		.ops = &audio_codec_ops,
1257*4882a593Smuzhiyun 		.max_i2s_channels = 8,
1258*4882a593Smuzhiyun 	};
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 	hdmi->audio_enable = false;
1261*4882a593Smuzhiyun 	hdmi->audio_pdev = platform_device_register_data(dev,
1262*4882a593Smuzhiyun 				HDMI_CODEC_DRV_NAME, PLATFORM_DEVID_NONE,
1263*4882a593Smuzhiyun 				&codec_data, sizeof(codec_data));
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(hdmi->audio_pdev);
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun 
rk628_hdmi_irq(int irq,void * dev_id)1268*4882a593Smuzhiyun static irqreturn_t rk628_hdmi_irq(int irq, void *dev_id)
1269*4882a593Smuzhiyun {
1270*4882a593Smuzhiyun 	struct rk628_hdmi *hdmi = dev_id;
1271*4882a593Smuzhiyun 	u8 interrupt;
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	interrupt = hdmi_readb(hdmi, HDMI_STATUS);
1274*4882a593Smuzhiyun 	if (!(interrupt & INT_HOTPLUG))
1275*4882a593Smuzhiyun 		return IRQ_HANDLED;
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_STATUS, INT_HOTPLUG, INT_HOTPLUG);
1278*4882a593Smuzhiyun 	if (hdmi->connector.dev)
1279*4882a593Smuzhiyun 		drm_helper_hpd_irq_event(hdmi->connector.dev);
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 	return IRQ_HANDLED;
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun 
rk628_hdmi_i2c_read(struct rk628_hdmi * hdmi,struct i2c_msg * msgs)1284*4882a593Smuzhiyun static int rk628_hdmi_i2c_read(struct rk628_hdmi *hdmi, struct i2c_msg *msgs)
1285*4882a593Smuzhiyun {
1286*4882a593Smuzhiyun 	int length = msgs->len;
1287*4882a593Smuzhiyun 	u8 *buf = msgs->buf;
1288*4882a593Smuzhiyun 	int i;
1289*4882a593Smuzhiyun 	u32 c;
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 	for (i = 0; i < 5; i++) {
1292*4882a593Smuzhiyun 		msleep(20);
1293*4882a593Smuzhiyun 		c = hdmi_readb(hdmi, HDMI_INTERRUPT_STATUS1);
1294*4882a593Smuzhiyun 		if (c & INT_EDID_READY)
1295*4882a593Smuzhiyun 			break;
1296*4882a593Smuzhiyun 	}
1297*4882a593Smuzhiyun 	if ((c & INT_EDID_READY) == 0)
1298*4882a593Smuzhiyun 		return -EAGAIN;
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	while (length--)
1301*4882a593Smuzhiyun 		*buf++ = hdmi_readb(hdmi, HDMI_EDID_FIFO_ADDR);
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	return 0;
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun 
rk628_hdmi_i2c_write(struct rk628_hdmi * hdmi,struct i2c_msg * msgs)1306*4882a593Smuzhiyun static int rk628_hdmi_i2c_write(struct rk628_hdmi *hdmi, struct i2c_msg *msgs)
1307*4882a593Smuzhiyun {
1308*4882a593Smuzhiyun 	/*
1309*4882a593Smuzhiyun 	 * The DDC module only support read EDID message, so
1310*4882a593Smuzhiyun 	 * we assume that each word write to this i2c adapter
1311*4882a593Smuzhiyun 	 * should be the offset of EDID word address.
1312*4882a593Smuzhiyun 	 */
1313*4882a593Smuzhiyun 	if ((msgs->len != 1) ||
1314*4882a593Smuzhiyun 	    ((msgs->addr != DDC_ADDR) && (msgs->addr != DDC_SEGMENT_ADDR)))
1315*4882a593Smuzhiyun 		return -EINVAL;
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	if (msgs->addr == DDC_ADDR)
1318*4882a593Smuzhiyun 		hdmi->i2c->ddc_addr = msgs->buf[0];
1319*4882a593Smuzhiyun 	if (msgs->addr == DDC_SEGMENT_ADDR) {
1320*4882a593Smuzhiyun 		hdmi->i2c->segment_addr = msgs->buf[0];
1321*4882a593Smuzhiyun 		return 0;
1322*4882a593Smuzhiyun 	}
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 	/* Set edid fifo first addr */
1325*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_EDID_FIFO_OFFSET, 0x00);
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun 	/* Set edid word address 0x00/0x80 */
1328*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_EDID_WORD_ADDR, hdmi->i2c->ddc_addr);
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	/* Set edid segment pointer */
1331*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_EDID_SEGMENT_POINTER, hdmi->i2c->segment_addr);
1332*4882a593Smuzhiyun 
1333*4882a593Smuzhiyun 	return 0;
1334*4882a593Smuzhiyun }
1335*4882a593Smuzhiyun 
rk628_hdmi_i2c_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)1336*4882a593Smuzhiyun static int rk628_hdmi_i2c_xfer(struct i2c_adapter *adap,
1337*4882a593Smuzhiyun 			       struct i2c_msg *msgs, int num)
1338*4882a593Smuzhiyun {
1339*4882a593Smuzhiyun 	struct rk628_hdmi *hdmi = i2c_get_adapdata(adap);
1340*4882a593Smuzhiyun 	struct rk628_hdmi_i2c *i2c = hdmi->i2c;
1341*4882a593Smuzhiyun 	int i, ret = 0;
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 	mutex_lock(&i2c->lock);
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 	hdmi->i2c->ddc_addr = 0;
1346*4882a593Smuzhiyun 	hdmi->i2c->segment_addr = 0;
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun 	/* Clear the EDID interrupt flag and unmute the interrupt */
1349*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_INTERRUPT_STATUS1, INT_EDID_READY);
1350*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_INTERRUPT_MASK1, INT_EDID_READY_MASK);
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
1353*4882a593Smuzhiyun 		dev_dbg(hdmi->dev, "xfer: num: %d/%d, len: %d, flags: %#x\n",
1354*4882a593Smuzhiyun 			i + 1, num, msgs[i].len, msgs[i].flags);
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun 		if (msgs[i].flags & I2C_M_RD)
1357*4882a593Smuzhiyun 			ret = rk628_hdmi_i2c_read(hdmi, &msgs[i]);
1358*4882a593Smuzhiyun 		else
1359*4882a593Smuzhiyun 			ret = rk628_hdmi_i2c_write(hdmi, &msgs[i]);
1360*4882a593Smuzhiyun 
1361*4882a593Smuzhiyun 		if (ret < 0)
1362*4882a593Smuzhiyun 			break;
1363*4882a593Smuzhiyun 	}
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	if (!ret)
1366*4882a593Smuzhiyun 		ret = num;
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 	/* Mute HDMI EDID interrupt */
1369*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_INTERRUPT_MASK1, 0);
1370*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_INTERRUPT_STATUS1, INT_EDID_READY);
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun 	mutex_unlock(&i2c->lock);
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 	return ret;
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun 
rk628_hdmi_i2c_func(struct i2c_adapter * adapter)1377*4882a593Smuzhiyun static u32 rk628_hdmi_i2c_func(struct i2c_adapter *adapter)
1378*4882a593Smuzhiyun {
1379*4882a593Smuzhiyun 	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
1380*4882a593Smuzhiyun }
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun static const struct i2c_algorithm rk628_hdmi_algorithm = {
1383*4882a593Smuzhiyun 	.master_xfer	= rk628_hdmi_i2c_xfer,
1384*4882a593Smuzhiyun 	.functionality	= rk628_hdmi_i2c_func,
1385*4882a593Smuzhiyun };
1386*4882a593Smuzhiyun 
rk628_hdmi_i2c_adapter(struct rk628_hdmi * hdmi)1387*4882a593Smuzhiyun static struct i2c_adapter *rk628_hdmi_i2c_adapter(struct rk628_hdmi *hdmi)
1388*4882a593Smuzhiyun {
1389*4882a593Smuzhiyun 	struct i2c_adapter *adap;
1390*4882a593Smuzhiyun 	struct rk628_hdmi_i2c *i2c;
1391*4882a593Smuzhiyun 	int ret;
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	i2c = devm_kzalloc(hdmi->dev, sizeof(*i2c), GFP_KERNEL);
1394*4882a593Smuzhiyun 	if (!i2c)
1395*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 	mutex_init(&i2c->lock);
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 	adap = &i2c->adap;
1400*4882a593Smuzhiyun 	adap->class = I2C_CLASS_DDC;
1401*4882a593Smuzhiyun 	adap->owner = THIS_MODULE;
1402*4882a593Smuzhiyun 	adap->dev.parent = hdmi->dev;
1403*4882a593Smuzhiyun 	adap->dev.of_node = hdmi->dev->of_node;
1404*4882a593Smuzhiyun 	adap->algo = &rk628_hdmi_algorithm;
1405*4882a593Smuzhiyun 	strlcpy(adap->name, "RK628 HDMI", sizeof(adap->name));
1406*4882a593Smuzhiyun 	i2c_set_adapdata(adap, hdmi);
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 	ret = i2c_add_adapter(adap);
1409*4882a593Smuzhiyun 	if (ret) {
1410*4882a593Smuzhiyun 		dev_warn(hdmi->dev, "cannot add %s I2C adapter\n", adap->name);
1411*4882a593Smuzhiyun 		devm_kfree(hdmi->dev, i2c);
1412*4882a593Smuzhiyun 		return ERR_PTR(ret);
1413*4882a593Smuzhiyun 	}
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	hdmi->i2c = i2c;
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun 	dev_info(hdmi->dev, "registered %s I2C bus driver\n", adap->name);
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	return adap;
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun static const struct regmap_range rk628_hdmi_volatile_reg_ranges[] = {
1423*4882a593Smuzhiyun 	regmap_reg_range(HDMI_BASE, HDMI_MAX_REG),
1424*4882a593Smuzhiyun };
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun static const struct regmap_access_table rk628_hdmi_volatile_regs = {
1427*4882a593Smuzhiyun 	.yes_ranges = rk628_hdmi_volatile_reg_ranges,
1428*4882a593Smuzhiyun 	.n_yes_ranges = ARRAY_SIZE(rk628_hdmi_volatile_reg_ranges),
1429*4882a593Smuzhiyun };
1430*4882a593Smuzhiyun 
rk628_is_read_enable_reg(struct device * dev,unsigned int reg)1431*4882a593Smuzhiyun static bool rk628_is_read_enable_reg(struct device *dev, unsigned int reg)
1432*4882a593Smuzhiyun {
1433*4882a593Smuzhiyun 	if (reg >= HDMI_BASE && reg <= HDMI_MAX_REG)
1434*4882a593Smuzhiyun 		return true;
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	return false;
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun 
rk628_hdmi_register_volatile(struct device * dev,unsigned int reg)1439*4882a593Smuzhiyun static bool rk628_hdmi_register_volatile(struct device *dev, unsigned int reg)
1440*4882a593Smuzhiyun {
1441*4882a593Smuzhiyun 	switch (reg) {
1442*4882a593Smuzhiyun 	case HDMI_REG(HDMI_EDID_FIFO_ADDR):
1443*4882a593Smuzhiyun 	case HDMI_REG(HDMI_INTERRUPT_STATUS1):
1444*4882a593Smuzhiyun 	case HDMI_REG(HDMI_INTERRUPT_STATUS2):
1445*4882a593Smuzhiyun 	case HDMI_REG(HDMI_STATUS):
1446*4882a593Smuzhiyun 	case HDMI_REG(HDMI_CEC_TX_INT):
1447*4882a593Smuzhiyun 	case HDMI_REG(HDMI_CEC_RX_INT):
1448*4882a593Smuzhiyun 		return true;
1449*4882a593Smuzhiyun 	default:
1450*4882a593Smuzhiyun 		return false;
1451*4882a593Smuzhiyun 	}
1452*4882a593Smuzhiyun }
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun static const struct regmap_config rk628_hdmi_regmap_config = {
1455*4882a593Smuzhiyun 	.name = "hdmi",
1456*4882a593Smuzhiyun 	.reg_bits = 32,
1457*4882a593Smuzhiyun 	.val_bits = 32,
1458*4882a593Smuzhiyun 	.reg_stride = HDMI_REG_STRIDE,
1459*4882a593Smuzhiyun 	.max_register = HDMI_MAX_REG,
1460*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
1461*4882a593Smuzhiyun 	.reg_format_endian = REGMAP_ENDIAN_LITTLE,
1462*4882a593Smuzhiyun 	.val_format_endian = REGMAP_ENDIAN_LITTLE,
1463*4882a593Smuzhiyun 	.readable_reg = rk628_is_read_enable_reg,
1464*4882a593Smuzhiyun 	.writeable_reg = rk628_is_read_enable_reg,
1465*4882a593Smuzhiyun 	.volatile_reg = rk628_hdmi_register_volatile,
1466*4882a593Smuzhiyun 	.rd_table = &rk628_hdmi_volatile_regs,
1467*4882a593Smuzhiyun };
1468*4882a593Smuzhiyun 
rk628_hdmi_probe(struct platform_device * pdev)1469*4882a593Smuzhiyun static int rk628_hdmi_probe(struct platform_device *pdev)
1470*4882a593Smuzhiyun {
1471*4882a593Smuzhiyun 	struct rk628 *rk628 = dev_get_drvdata(pdev->dev.parent);
1472*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1473*4882a593Smuzhiyun 	struct rk628_hdmi *hdmi;
1474*4882a593Smuzhiyun 	int irq;
1475*4882a593Smuzhiyun 	int ret;
1476*4882a593Smuzhiyun 
1477*4882a593Smuzhiyun 	if (!of_device_is_available(dev->of_node))
1478*4882a593Smuzhiyun 		return -ENODEV;
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL);
1481*4882a593Smuzhiyun 	if (!hdmi)
1482*4882a593Smuzhiyun 		return -ENOMEM;
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	hdmi->grf = rk628->grf;
1485*4882a593Smuzhiyun 	if (!hdmi->grf)
1486*4882a593Smuzhiyun 		return -ENODEV;
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 	hdmi->dev = dev;
1489*4882a593Smuzhiyun 	hdmi->parent = rk628;
1490*4882a593Smuzhiyun 	platform_set_drvdata(pdev, hdmi);
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
1493*4882a593Smuzhiyun 	if (irq < 0)
1494*4882a593Smuzhiyun 		return irq;
1495*4882a593Smuzhiyun 
1496*4882a593Smuzhiyun 	hdmi->regmap = devm_regmap_init_i2c(rk628->client,
1497*4882a593Smuzhiyun 					    &rk628_hdmi_regmap_config);
1498*4882a593Smuzhiyun 	if (IS_ERR(hdmi->regmap)) {
1499*4882a593Smuzhiyun 		ret = PTR_ERR(hdmi->regmap);
1500*4882a593Smuzhiyun 		dev_err(dev, "failed to allocate register map: %d\n", ret);
1501*4882a593Smuzhiyun 		return PTR_ERR(hdmi->regmap);
1502*4882a593Smuzhiyun 	}
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 	hdmi->dclk = devm_clk_get(dev, "dclk");
1505*4882a593Smuzhiyun 	if (IS_ERR(hdmi->dclk)) {
1506*4882a593Smuzhiyun 		dev_err(dev, "Unable to get dclk %ld\n",
1507*4882a593Smuzhiyun 			PTR_ERR(hdmi->dclk));
1508*4882a593Smuzhiyun 		return PTR_ERR(hdmi->dclk);
1509*4882a593Smuzhiyun 	}
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	hdmi->pclk = devm_clk_get(dev, "pclk");
1512*4882a593Smuzhiyun 	if (IS_ERR(hdmi->pclk)) {
1513*4882a593Smuzhiyun 		dev_err(dev, "Unable to get pclk %ld\n",
1514*4882a593Smuzhiyun 			PTR_ERR(hdmi->pclk));
1515*4882a593Smuzhiyun 		return PTR_ERR(hdmi->pclk);
1516*4882a593Smuzhiyun 	}
1517*4882a593Smuzhiyun 	clk_prepare_enable(hdmi->pclk);
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	/* hdmitx vclk pllref select Pin_vclk */
1520*4882a593Smuzhiyun 	regmap_update_bits(hdmi->grf, GRF_POST_PROC_CON,
1521*4882a593Smuzhiyun 			   SW_HDMITX_VCLK_PLLREF_SEL_MASK,
1522*4882a593Smuzhiyun 			   SW_HDMITX_VCLK_PLLREF_SEL(1));
1523*4882a593Smuzhiyun 	/* set output mode to HDMI */
1524*4882a593Smuzhiyun 	regmap_update_bits(hdmi->grf, GRF_SYSTEM_CON0, SW_OUTPUT_MODE_MASK,
1525*4882a593Smuzhiyun 			   SW_OUTPUT_MODE(OUTPUT_MODE_HDMI));
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun 	rk628_hdmi_reset(hdmi);
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 	hdmi->ddc = rk628_hdmi_i2c_adapter(hdmi);
1530*4882a593Smuzhiyun 	if (IS_ERR(hdmi->ddc)) {
1531*4882a593Smuzhiyun 		ret = PTR_ERR(hdmi->ddc);
1532*4882a593Smuzhiyun 		hdmi->ddc = NULL;
1533*4882a593Smuzhiyun 		goto fail;
1534*4882a593Smuzhiyun 	}
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 	/*
1537*4882a593Smuzhiyun 	 * When IP controller haven't configured to an accurate video
1538*4882a593Smuzhiyun 	 * timing, then the TMDS clock source would be switched to
1539*4882a593Smuzhiyun 	 * PCLK_HDMI, so we need to init the TMDS rate to PCLK rate,
1540*4882a593Smuzhiyun 	 * and reconfigure the DDC clock.
1541*4882a593Smuzhiyun 	 */
1542*4882a593Smuzhiyun 	hdmi->tmds_rate = clk_get_rate(hdmi->pclk);
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun 	rk628_hdmi_i2c_init(hdmi);
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 	rk628_hdmi_audio_codec_init(hdmi, dev);
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun 	ret = devm_request_threaded_irq(dev, irq, NULL,
1549*4882a593Smuzhiyun 					rk628_hdmi_irq,
1550*4882a593Smuzhiyun 					IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
1551*4882a593Smuzhiyun 					dev_name(dev), hdmi);
1552*4882a593Smuzhiyun 	if (ret) {
1553*4882a593Smuzhiyun 		dev_err(dev, "failed to request hdmi irq: %d\n", ret);
1554*4882a593Smuzhiyun 		goto fail;
1555*4882a593Smuzhiyun 	}
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun 	/* Unmute hotplug interrupt */
1558*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_STATUS, MASK_INT_HOTPLUG_MASK,
1559*4882a593Smuzhiyun 		  MASK_INT_HOTPLUG(1));
1560*4882a593Smuzhiyun 	hdmi->bridge.funcs = &rk628_hdmi_bridge_funcs;
1561*4882a593Smuzhiyun 	hdmi->bridge.of_node = dev->of_node;
1562*4882a593Smuzhiyun 	drm_bridge_add(&hdmi->bridge);
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun 	hdmi->extcon = devm_extcon_dev_allocate(hdmi->dev, rk628_hdmi_cable);
1565*4882a593Smuzhiyun 	if (IS_ERR(hdmi->extcon)) {
1566*4882a593Smuzhiyun 		dev_err(hdmi->dev, "allocate extcon failed\n");
1567*4882a593Smuzhiyun 		ret = PTR_ERR(hdmi->extcon);
1568*4882a593Smuzhiyun 		goto fail;
1569*4882a593Smuzhiyun 	}
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun 	ret = devm_extcon_dev_register(hdmi->dev, hdmi->extcon);
1572*4882a593Smuzhiyun 	if (ret) {
1573*4882a593Smuzhiyun 		dev_err(dev, "failed to register extcon: %d\n", ret);
1574*4882a593Smuzhiyun 		goto fail;
1575*4882a593Smuzhiyun 	}
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	ret = extcon_set_property_capability(hdmi->extcon, EXTCON_DISP_HDMI,
1578*4882a593Smuzhiyun 					     EXTCON_PROP_DISP_HPD);
1579*4882a593Smuzhiyun 	if (ret) {
1580*4882a593Smuzhiyun 		dev_err(dev, "failed to set USB property capability: %d\n",
1581*4882a593Smuzhiyun 			ret);
1582*4882a593Smuzhiyun 		goto fail;
1583*4882a593Smuzhiyun 	}
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 	return 0;
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun fail:
1588*4882a593Smuzhiyun 	clk_disable_unprepare(hdmi->pclk);
1589*4882a593Smuzhiyun 	return ret;
1590*4882a593Smuzhiyun }
1591*4882a593Smuzhiyun 
rk628_hdmi_remove(struct platform_device * pdev)1592*4882a593Smuzhiyun static int rk628_hdmi_remove(struct platform_device *pdev)
1593*4882a593Smuzhiyun {
1594*4882a593Smuzhiyun 	struct rk628_hdmi *hdmi = platform_get_drvdata(pdev);
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun 	drm_bridge_remove(&hdmi->bridge);
1597*4882a593Smuzhiyun 	i2c_put_adapter(hdmi->ddc);
1598*4882a593Smuzhiyun 	clk_disable_unprepare(hdmi->pclk);
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 	return 0;
1601*4882a593Smuzhiyun }
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun static const struct of_device_id rk628_hdmi_dt_ids[] = {
1604*4882a593Smuzhiyun 	{ .compatible = "rockchip,rk628-hdmi", },
1605*4882a593Smuzhiyun 	{},
1606*4882a593Smuzhiyun };
1607*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rk628_hdmi_dt_ids);
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun static struct platform_driver rk628_hdmi_driver = {
1610*4882a593Smuzhiyun 	.probe  = rk628_hdmi_probe,
1611*4882a593Smuzhiyun 	.remove = rk628_hdmi_remove,
1612*4882a593Smuzhiyun 	.driver = {
1613*4882a593Smuzhiyun 		.name = "rk628-hdmi",
1614*4882a593Smuzhiyun 		.of_match_table = rk628_hdmi_dt_ids,
1615*4882a593Smuzhiyun 	},
1616*4882a593Smuzhiyun };
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun module_platform_driver(rk628_hdmi_driver);
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun MODULE_AUTHOR("Chen Shunqing <csq@rock-chips.com>");
1621*4882a593Smuzhiyun MODULE_DESCRIPTION("Rockchip RK628 HDMI driver");
1622*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1623