xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/rockchip/rk618/rk618_hdmi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2018 Rockchip Electronics Co. Ltd.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author: Chen Shunqing <csq@rock-chips.com>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/irq.h>
9*4882a593Smuzhiyun #include <linux/clk.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/err.h>
12*4882a593Smuzhiyun #include <linux/hdmi.h>
13*4882a593Smuzhiyun #include <linux/mfd/rk618.h>
14*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun #include <linux/mutex.h>
17*4882a593Smuzhiyun #include <linux/of_device.h>
18*4882a593Smuzhiyun #include <linux/regmap.h>
19*4882a593Smuzhiyun #ifdef CONFIG_SWITCH
20*4882a593Smuzhiyun #include <linux/switch.h>
21*4882a593Smuzhiyun #endif
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <drm/drm_of.h>
24*4882a593Smuzhiyun #include <drm/drm_drv.h>
25*4882a593Smuzhiyun #include <drm/drm_atomic_helper.h>
26*4882a593Smuzhiyun #include <drm/drm_crtc_helper.h>
27*4882a593Smuzhiyun #include <drm/drm_edid.h>
28*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include <sound/hdmi-codec.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #include "../rockchip_drm_drv.h"
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define RK618_HDMI_BASE			0x0400
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define DDC_SEGMENT_ADDR		0x30
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun enum PWR_MODE {
39*4882a593Smuzhiyun 	NORMAL,
40*4882a593Smuzhiyun 	LOWER_PWR,
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define HDMI_SCL_RATE			(100 * 1000)
44*4882a593Smuzhiyun #define DDC_BUS_FREQ_L			0x4b
45*4882a593Smuzhiyun #define DDC_BUS_FREQ_H			0x4c
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #define HDMI_SYS_CTRL			0x00
48*4882a593Smuzhiyun #define m_RST_ANALOG			(1 << 6)
49*4882a593Smuzhiyun #define v_RST_ANALOG			(0 << 6)
50*4882a593Smuzhiyun #define v_NOT_RST_ANALOG		(1 << 6)
51*4882a593Smuzhiyun #define m_RST_DIGITAL			(1 << 5)
52*4882a593Smuzhiyun #define v_RST_DIGITAL			(0 << 5)
53*4882a593Smuzhiyun #define v_NOT_RST_DIGITAL		(1 << 5)
54*4882a593Smuzhiyun #define m_REG_CLK_INV			(1 << 4)
55*4882a593Smuzhiyun #define v_REG_CLK_NOT_INV		(0 << 4)
56*4882a593Smuzhiyun #define v_REG_CLK_INV			(1 << 4)
57*4882a593Smuzhiyun #define m_VCLK_INV			(1 << 3)
58*4882a593Smuzhiyun #define v_VCLK_NOT_INV			(0 << 3)
59*4882a593Smuzhiyun #define v_VCLK_INV			(1 << 3)
60*4882a593Smuzhiyun #define m_REG_CLK_SOURCE		(1 << 2)
61*4882a593Smuzhiyun #define v_REG_CLK_SOURCE_TMDS		(0 << 2)
62*4882a593Smuzhiyun #define v_REG_CLK_SOURCE_SYS		(1 << 2)
63*4882a593Smuzhiyun #define m_POWER				(1 << 1)
64*4882a593Smuzhiyun #define v_PWR_ON			(0 << 1)
65*4882a593Smuzhiyun #define v_PWR_OFF			(1 << 1)
66*4882a593Smuzhiyun #define m_INT_POL			(1 << 0)
67*4882a593Smuzhiyun #define v_INT_POL_HIGH			1
68*4882a593Smuzhiyun #define v_INT_POL_LOW			0
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define HDMI_VIDEO_CONTROL1		0x01
71*4882a593Smuzhiyun #define m_VIDEO_INPUT_FORMAT		(7 << 1)
72*4882a593Smuzhiyun #define m_DE_SOURCE			(1 << 0)
73*4882a593Smuzhiyun #define v_VIDEO_INPUT_FORMAT(n)		((n) << 1)
74*4882a593Smuzhiyun #define v_DE_EXTERNAL			1
75*4882a593Smuzhiyun #define v_DE_INTERNAL			0
76*4882a593Smuzhiyun enum {
77*4882a593Smuzhiyun 	VIDEO_INPUT_SDR_RGB444 = 0,
78*4882a593Smuzhiyun 	VIDEO_INPUT_DDR_RGB444 = 5,
79*4882a593Smuzhiyun 	VIDEO_INPUT_DDR_YCBCR422 = 6
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define HDMI_VIDEO_CONTROL2		0x02
83*4882a593Smuzhiyun #define m_VIDEO_OUTPUT_COLOR		(3 << 6)
84*4882a593Smuzhiyun #define m_VIDEO_INPUT_BITS		(3 << 4)
85*4882a593Smuzhiyun #define m_VIDEO_INPUT_CSP		(1 << 0)
86*4882a593Smuzhiyun #define v_VIDEO_OUTPUT_COLOR(n)		(((n) & 0x3) << 6)
87*4882a593Smuzhiyun #define v_VIDEO_INPUT_BITS(n)		((n) << 4)
88*4882a593Smuzhiyun #define v_VIDEO_INPUT_CSP(n)		((n) << 0)
89*4882a593Smuzhiyun enum {
90*4882a593Smuzhiyun 	VIDEO_INPUT_12BITS = 0,
91*4882a593Smuzhiyun 	VIDEO_INPUT_10BITS = 1,
92*4882a593Smuzhiyun 	VIDEO_INPUT_REVERT = 2,
93*4882a593Smuzhiyun 	VIDEO_INPUT_8BITS = 3,
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define HDMI_VIDEO_CONTROL		0x03
97*4882a593Smuzhiyun #define m_VIDEO_AUTO_CSC		(1 << 7)
98*4882a593Smuzhiyun #define v_VIDEO_AUTO_CSC(n)		((n) << 7)
99*4882a593Smuzhiyun #define m_VIDEO_C0_C2_SWAP		(1 << 0)
100*4882a593Smuzhiyun #define v_VIDEO_C0_C2_SWAP(n)		((n) << 0)
101*4882a593Smuzhiyun enum {
102*4882a593Smuzhiyun 	C0_C2_CHANGE_ENABLE = 0,
103*4882a593Smuzhiyun 	C0_C2_CHANGE_DISABLE = 1,
104*4882a593Smuzhiyun 	AUTO_CSC_DISABLE = 0,
105*4882a593Smuzhiyun 	AUTO_CSC_ENABLE = 1,
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define HDMI_VIDEO_CONTROL3		0x04
109*4882a593Smuzhiyun #define m_COLOR_DEPTH_NOT_INDICATED	(1 << 4)
110*4882a593Smuzhiyun #define m_SOF				(1 << 3)
111*4882a593Smuzhiyun #define m_COLOR_RANGE			(1 << 2)
112*4882a593Smuzhiyun #define m_CSC				(1 << 0)
113*4882a593Smuzhiyun #define v_COLOR_DEPTH_NOT_INDICATED(n)	((n) << 4)
114*4882a593Smuzhiyun #define v_SOF_ENABLE			(0 << 3)
115*4882a593Smuzhiyun #define v_SOF_DISABLE			(1 << 3)
116*4882a593Smuzhiyun #define v_COLOR_RANGE_FULL		(1 << 2)
117*4882a593Smuzhiyun #define v_COLOR_RANGE_LIMITED		(0 << 2)
118*4882a593Smuzhiyun #define v_CSC_ENABLE			1
119*4882a593Smuzhiyun #define v_CSC_DISABLE			0
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun #define HDMI_AV_MUTE			0x05
122*4882a593Smuzhiyun #define m_AVMUTE_CLEAR			(1 << 7)
123*4882a593Smuzhiyun #define m_AVMUTE_ENABLE			(1 << 6)
124*4882a593Smuzhiyun #define m_AUDIO_PD			(1 << 2)
125*4882a593Smuzhiyun #define m_AUDIO_MUTE			(1 << 1)
126*4882a593Smuzhiyun #define m_VIDEO_BLACK			(1 << 0)
127*4882a593Smuzhiyun #define v_AVMUTE_CLEAR(n)		((n) << 7)
128*4882a593Smuzhiyun #define v_AVMUTE_ENABLE(n)		((n) << 6)
129*4882a593Smuzhiyun #define v_AUDIO_MUTE(n)			((n) << 1)
130*4882a593Smuzhiyun #define v_AUDIO_PD(n)			((n) << 2)
131*4882a593Smuzhiyun #define v_VIDEO_MUTE(n)			((n) << 0)
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define HDMI_VIDEO_TIMING_CTL		0x08
134*4882a593Smuzhiyun #define v_HSYNC_POLARITY(n)		((n) << 3)
135*4882a593Smuzhiyun #define v_VSYNC_POLARITY(n)		((n) << 2)
136*4882a593Smuzhiyun #define v_INETLACE(n)			((n) << 1)
137*4882a593Smuzhiyun #define v_EXTERANL_VIDEO(n)		((n) << 0)
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_HTOTAL_L		0x09
140*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_HTOTAL_H		0x0a
141*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_HBLANK_L		0x0b
142*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_HBLANK_H		0x0c
143*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_HDELAY_L		0x0d
144*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_HDELAY_H		0x0e
145*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_HDURATION_L	0x0f
146*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_HDURATION_H	0x10
147*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_VTOTAL_L		0x11
148*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_VTOTAL_H		0x12
149*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_VBLANK		0x13
150*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_VDELAY		0x14
151*4882a593Smuzhiyun #define HDMI_VIDEO_EXT_VDURATION	0x15
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #define HDMI_VIDEO_CSC_COEF		0x18
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define HDMI_AUDIO_CTRL1		0x35
156*4882a593Smuzhiyun enum {
157*4882a593Smuzhiyun 	CTS_SOURCE_INTERNAL = 0,
158*4882a593Smuzhiyun 	CTS_SOURCE_EXTERNAL = 1,
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define v_CTS_SOURCE(n)			((n) << 7)
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun enum {
164*4882a593Smuzhiyun 	DOWNSAMPLE_DISABLE = 0,
165*4882a593Smuzhiyun 	DOWNSAMPLE_1_2 = 1,
166*4882a593Smuzhiyun 	DOWNSAMPLE_1_4 = 2,
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #define v_DOWN_SAMPLE(n)		((n) << 5)
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun enum {
172*4882a593Smuzhiyun 	AUDIO_SOURCE_IIS = 0,
173*4882a593Smuzhiyun 	AUDIO_SOURCE_SPDIF = 1,
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun #define v_AUDIO_SOURCE(n)		((n) << 3)
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun #define v_MCLK_ENABLE(n)		((n) << 2)
179*4882a593Smuzhiyun enum {
180*4882a593Smuzhiyun 	MCLK_128FS = 0,
181*4882a593Smuzhiyun 	MCLK_256FS = 1,
182*4882a593Smuzhiyun 	MCLK_384FS = 2,
183*4882a593Smuzhiyun 	MCLK_512FS = 3,
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #define v_MCLK_RATIO(n)			(n)
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun #define AUDIO_SAMPLE_RATE		0x37
189*4882a593Smuzhiyun enum {
190*4882a593Smuzhiyun 	AUDIO_32K = 0x3,
191*4882a593Smuzhiyun 	AUDIO_441K = 0x0,
192*4882a593Smuzhiyun 	AUDIO_48K = 0x2,
193*4882a593Smuzhiyun 	AUDIO_882K = 0x8,
194*4882a593Smuzhiyun 	AUDIO_96K = 0xa,
195*4882a593Smuzhiyun 	AUDIO_1764K = 0xc,
196*4882a593Smuzhiyun 	AUDIO_192K = 0xe,
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun #define AUDIO_I2S_MODE			0x38
200*4882a593Smuzhiyun enum {
201*4882a593Smuzhiyun 	I2S_CHANNEL_1_2 = 1,
202*4882a593Smuzhiyun 	I2S_CHANNEL_3_4 = 3,
203*4882a593Smuzhiyun 	I2S_CHANNEL_5_6 = 7,
204*4882a593Smuzhiyun 	I2S_CHANNEL_7_8 = 0xf
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun #define v_I2S_CHANNEL(n)		((n) << 2)
208*4882a593Smuzhiyun enum {
209*4882a593Smuzhiyun 	I2S_STANDARD = 0,
210*4882a593Smuzhiyun 	I2S_LEFT_JUSTIFIED = 1,
211*4882a593Smuzhiyun 	I2S_RIGHT_JUSTIFIED = 2,
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #define v_I2S_MODE(n)			(n)
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #define AUDIO_I2S_MAP			0x39
217*4882a593Smuzhiyun #define AUDIO_I2S_SWAPS_SPDIF		0x3a
218*4882a593Smuzhiyun #define v_SPIDF_FREQ(n)			(n)
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #define N_32K				0x1000
221*4882a593Smuzhiyun #define N_441K				0x1880
222*4882a593Smuzhiyun #define N_882K				0x3100
223*4882a593Smuzhiyun #define N_1764K				0x6200
224*4882a593Smuzhiyun #define N_48K				0x1800
225*4882a593Smuzhiyun #define N_96K				0x3000
226*4882a593Smuzhiyun #define N_192K				0x6000
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun #define HDMI_AUDIO_CHANNEL_STATUS	0x3e
229*4882a593Smuzhiyun #define m_AUDIO_STATUS_NLPCM		(1 << 7)
230*4882a593Smuzhiyun #define m_AUDIO_STATUS_USE		(1 << 6)
231*4882a593Smuzhiyun #define m_AUDIO_STATUS_COPYRIGHT	(1 << 5)
232*4882a593Smuzhiyun #define m_AUDIO_STATUS_ADDITION		(3 << 2)
233*4882a593Smuzhiyun #define m_AUDIO_STATUS_CLK_ACCURACY	(2 << 0)
234*4882a593Smuzhiyun #define v_AUDIO_STATUS_NLPCM(n)		(((n) & 1) << 7)
235*4882a593Smuzhiyun #define AUDIO_N_H			0x3f
236*4882a593Smuzhiyun #define AUDIO_N_M			0x40
237*4882a593Smuzhiyun #define AUDIO_N_L			0x41
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun #define HDMI_AUDIO_CTS_H		0x45
240*4882a593Smuzhiyun #define HDMI_AUDIO_CTS_M		0x46
241*4882a593Smuzhiyun #define HDMI_AUDIO_CTS_L		0x47
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun #define HDMI_DDC_CLK_L			0x4b
244*4882a593Smuzhiyun #define HDMI_DDC_CLK_H			0x4c
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun #define HDMI_EDID_SEGMENT_POINTER	0x4d
247*4882a593Smuzhiyun #define HDMI_EDID_WORD_ADDR		0x4e
248*4882a593Smuzhiyun #define HDMI_EDID_FIFO_OFFSET		0x4f
249*4882a593Smuzhiyun #define HDMI_EDID_FIFO_ADDR		0x50
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun #define HDMI_PACKET_SEND_MANUAL		0x9c
252*4882a593Smuzhiyun #define HDMI_PACKET_SEND_AUTO		0x9d
253*4882a593Smuzhiyun #define m_PACKET_GCP_EN			(1 << 7)
254*4882a593Smuzhiyun #define m_PACKET_MSI_EN			(1 << 6)
255*4882a593Smuzhiyun #define m_PACKET_SDI_EN			(1 << 5)
256*4882a593Smuzhiyun #define m_PACKET_VSI_EN			(1 << 4)
257*4882a593Smuzhiyun #define v_PACKET_GCP_EN(n)		(((n) & 1) << 7)
258*4882a593Smuzhiyun #define v_PACKET_MSI_EN(n)		(((n) & 1) << 6)
259*4882a593Smuzhiyun #define v_PACKET_SDI_EN(n)		(((n) & 1) << 5)
260*4882a593Smuzhiyun #define v_PACKET_VSI_EN(n)		(((n) & 1) << 4)
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun #define HDMI_CONTROL_PACKET_BUF_INDEX	0x9f
263*4882a593Smuzhiyun enum {
264*4882a593Smuzhiyun 	INFOFRAME_VSI = 0x05,
265*4882a593Smuzhiyun 	INFOFRAME_AVI = 0x06,
266*4882a593Smuzhiyun 	INFOFRAME_AAI = 0x08,
267*4882a593Smuzhiyun };
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun #define HDMI_CONTROL_PACKET_ADDR	0xa0
270*4882a593Smuzhiyun #define HDMI_MAXIMUM_INFO_FRAME_SIZE	0x11
271*4882a593Smuzhiyun enum {
272*4882a593Smuzhiyun 	AVI_COLOR_MODE_RGB = 0,
273*4882a593Smuzhiyun 	AVI_COLOR_MODE_YCBCR422 = 1,
274*4882a593Smuzhiyun 	AVI_COLOR_MODE_YCBCR444 = 2,
275*4882a593Smuzhiyun 	AVI_COLORIMETRY_NO_DATA = 0,
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	AVI_COLORIMETRY_SMPTE_170M = 1,
278*4882a593Smuzhiyun 	AVI_COLORIMETRY_ITU709 = 2,
279*4882a593Smuzhiyun 	AVI_COLORIMETRY_EXTENDED = 3,
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	AVI_CODED_FRAME_ASPECT_NO_DATA = 0,
282*4882a593Smuzhiyun 	AVI_CODED_FRAME_ASPECT_4_3 = 1,
283*4882a593Smuzhiyun 	AVI_CODED_FRAME_ASPECT_16_9 = 2,
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	ACTIVE_ASPECT_RATE_SAME_AS_CODED_FRAME = 0x08,
286*4882a593Smuzhiyun 	ACTIVE_ASPECT_RATE_4_3 = 0x09,
287*4882a593Smuzhiyun 	ACTIVE_ASPECT_RATE_16_9 = 0x0A,
288*4882a593Smuzhiyun 	ACTIVE_ASPECT_RATE_14_9 = 0x0B,
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun #define HDMI_HDCP_CTRL			0x52
292*4882a593Smuzhiyun #define m_HDMI_DVI			(1 << 1)
293*4882a593Smuzhiyun #define v_HDMI_DVI(n)			((n) << 1)
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun #define HDMI_INTERRUPT_MASK1		0xc0
296*4882a593Smuzhiyun #define HDMI_INTERRUPT_STATUS1		0xc1
297*4882a593Smuzhiyun #define m_INT_HOTPLUG_RK618		BIT(7)
298*4882a593Smuzhiyun #define	m_INT_ACTIVE_VSYNC		(1 << 5)
299*4882a593Smuzhiyun #define m_INT_EDID_READY		(1 << 2)
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun #define HDMI_INTERRUPT_MASK2		0xc2
302*4882a593Smuzhiyun #define HDMI_INTERRUPT_STATUS2		0xc3
303*4882a593Smuzhiyun #define m_INT_HDCP_ERR			(1 << 7)
304*4882a593Smuzhiyun #define m_INT_BKSV_FLAG			(1 << 6)
305*4882a593Smuzhiyun #define m_INT_HDCP_OK			(1 << 4)
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun #define HDMI_STATUS			0xc8
308*4882a593Smuzhiyun #define m_HOTPLUG			(1 << 7)
309*4882a593Smuzhiyun #define m_MASK_INT_HOTPLUG		(1 << 5)
310*4882a593Smuzhiyun #define m_INT_HOTPLUG			(1 << 1)
311*4882a593Smuzhiyun #define v_MASK_INT_HOTPLUG(n)		(((n) & 0x1) << 5)
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun #define HDMI_COLORBAR                   0xc9
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun #define HDMI_PHY_SYNC			0xce
316*4882a593Smuzhiyun #define HDMI_PHY_SYS_CTL		0xe0
317*4882a593Smuzhiyun #define m_TMDS_CLK_SOURCE		(1 << 5)
318*4882a593Smuzhiyun #define v_TMDS_FROM_PLL			(0 << 5)
319*4882a593Smuzhiyun #define v_TMDS_FROM_GEN			(1 << 5)
320*4882a593Smuzhiyun #define m_PHASE_CLK			(1 << 4)
321*4882a593Smuzhiyun #define v_DEFAULT_PHASE			(0 << 4)
322*4882a593Smuzhiyun #define v_SYNC_PHASE			(1 << 4)
323*4882a593Smuzhiyun #define m_TMDS_CURRENT_PWR		(1 << 3)
324*4882a593Smuzhiyun #define v_TURN_ON_CURRENT		(0 << 3)
325*4882a593Smuzhiyun #define v_CAT_OFF_CURRENT		(1 << 3)
326*4882a593Smuzhiyun #define m_BANDGAP_PWR			(1 << 2)
327*4882a593Smuzhiyun #define v_BANDGAP_PWR_UP		(0 << 2)
328*4882a593Smuzhiyun #define v_BANDGAP_PWR_DOWN		(1 << 2)
329*4882a593Smuzhiyun #define m_PLL_PWR			(1 << 1)
330*4882a593Smuzhiyun #define v_PLL_PWR_UP			(0 << 1)
331*4882a593Smuzhiyun #define v_PLL_PWR_DOWN			(1 << 1)
332*4882a593Smuzhiyun #define m_TMDS_CHG_PWR			(1 << 0)
333*4882a593Smuzhiyun #define v_TMDS_CHG_PWR_UP		(0 << 0)
334*4882a593Smuzhiyun #define v_TMDS_CHG_PWR_DOWN		(1 << 0)
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun #define HDMI_PHY_CHG_PWR		0xe1
337*4882a593Smuzhiyun #define v_CLK_CHG_PWR(n)		(((n) & 1) << 3)
338*4882a593Smuzhiyun #define v_DATA_CHG_PWR(n)		(((n) & 7) << 0)
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun #define HDMI_PHY_DRIVER			0xe2
341*4882a593Smuzhiyun #define v_CLK_MAIN_DRIVER(n)		((n) << 4)
342*4882a593Smuzhiyun #define v_DATA_MAIN_DRIVER(n)		((n) << 0)
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun #define HDMI_PHY_PRE_EMPHASIS		0xe3
345*4882a593Smuzhiyun #define v_PRE_EMPHASIS(n)		(((n) & 7) << 4)
346*4882a593Smuzhiyun #define v_CLK_PRE_DRIVER(n)		(((n) & 3) << 2)
347*4882a593Smuzhiyun #define v_DATA_PRE_DRIVER(n)		(((n) & 3) << 0)
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun #define HDMI_PHY_FEEDBACK_DIV_RATIO_LOW		0xe7
350*4882a593Smuzhiyun #define v_FEEDBACK_DIV_LOW(n)			((n) & 0xff)
351*4882a593Smuzhiyun #define HDMI_PHY_FEEDBACK_DIV_RATIO_HIGH	0xe8
352*4882a593Smuzhiyun #define v_FEEDBACK_DIV_HIGH(n)			((n) & 1)
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun #define HDMI_PHY_PRE_DIV_RATIO		0xed
355*4882a593Smuzhiyun #define v_PRE_DIV_RATIO(n)		((n) & 0x1f)
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun #define HDMI_CEC_CTRL			0xd0
358*4882a593Smuzhiyun #define m_ADJUST_FOR_HISENSE		(1 << 6)
359*4882a593Smuzhiyun #define m_REJECT_RX_BROADCAST		(1 << 5)
360*4882a593Smuzhiyun #define m_BUSFREETIME_ENABLE		(1 << 2)
361*4882a593Smuzhiyun #define m_REJECT_RX			(1 << 1)
362*4882a593Smuzhiyun #define m_START_TX			(1 << 0)
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun #define HDMI_CEC_DATA			0xd1
365*4882a593Smuzhiyun #define HDMI_CEC_TX_OFFSET		0xd2
366*4882a593Smuzhiyun #define HDMI_CEC_RX_OFFSET		0xd3
367*4882a593Smuzhiyun #define HDMI_CEC_CLK_H			0xd4
368*4882a593Smuzhiyun #define HDMI_CEC_CLK_L			0xd5
369*4882a593Smuzhiyun #define HDMI_CEC_TX_LENGTH		0xd6
370*4882a593Smuzhiyun #define HDMI_CEC_RX_LENGTH		0xd7
371*4882a593Smuzhiyun #define HDMI_CEC_TX_INT_MASK		0xd8
372*4882a593Smuzhiyun #define m_TX_DONE			(1 << 3)
373*4882a593Smuzhiyun #define m_TX_NOACK			(1 << 2)
374*4882a593Smuzhiyun #define m_TX_BROADCAST_REJ		(1 << 1)
375*4882a593Smuzhiyun #define m_TX_BUSNOTFREE			(1 << 0)
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun #define HDMI_CEC_RX_INT_MASK		0xd9
378*4882a593Smuzhiyun #define m_RX_LA_ERR			(1 << 4)
379*4882a593Smuzhiyun #define m_RX_GLITCH			(1 << 3)
380*4882a593Smuzhiyun #define m_RX_DONE			(1 << 0)
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun #define HDMI_CEC_TX_INT			0xda
383*4882a593Smuzhiyun #define HDMI_CEC_RX_INT			0xdb
384*4882a593Smuzhiyun #define HDMI_CEC_BUSFREETIME_L		0xdc
385*4882a593Smuzhiyun #define HDMI_CEC_BUSFREETIME_H		0xdd
386*4882a593Smuzhiyun #define HDMI_CEC_LOGICADDR		0xde
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun struct audio_info {
389*4882a593Smuzhiyun 	int sample_rate;
390*4882a593Smuzhiyun 	int channels;
391*4882a593Smuzhiyun 	int sample_width;
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun struct hdmi_data_info {
395*4882a593Smuzhiyun 	int vic;
396*4882a593Smuzhiyun 	bool sink_is_hdmi;
397*4882a593Smuzhiyun 	bool sink_has_audio;
398*4882a593Smuzhiyun 	unsigned int enc_in_format;
399*4882a593Smuzhiyun 	unsigned int enc_out_format;
400*4882a593Smuzhiyun 	unsigned int colorimetry;
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun struct rk618_hdmi_i2c {
404*4882a593Smuzhiyun 	struct i2c_adapter adap;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	u8 ddc_addr;
407*4882a593Smuzhiyun 	u8 segment_addr;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	struct mutex lock;
410*4882a593Smuzhiyun };
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun struct rk618_hdmi_phy_config {
413*4882a593Smuzhiyun 	unsigned long mpixelclock;
414*4882a593Smuzhiyun 	u8 pre_emphasis;	/* pre-emphasis value */
415*4882a593Smuzhiyun 	u8 vlev_ctr;		/* voltage level control */
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun struct rk618_hdmi {
419*4882a593Smuzhiyun 	struct device *dev;
420*4882a593Smuzhiyun 	int irq;
421*4882a593Smuzhiyun 	struct regmap *regmap;
422*4882a593Smuzhiyun 	struct rk618 *parent;
423*4882a593Smuzhiyun 	struct clk *clock;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	struct drm_bridge base;
426*4882a593Smuzhiyun 	struct drm_connector connector;
427*4882a593Smuzhiyun 	struct drm_bridge *bridge;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	struct rk618_hdmi_i2c *i2c;
430*4882a593Smuzhiyun 	struct i2c_adapter *ddc;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	unsigned int tmds_rate;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	struct platform_device *audio_pdev;
435*4882a593Smuzhiyun 	bool audio_enable;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	struct hdmi_data_info	hdmi_data;
438*4882a593Smuzhiyun 	struct drm_display_mode previous_mode;
439*4882a593Smuzhiyun #ifdef CONFIG_SWITCH
440*4882a593Smuzhiyun 	struct switch_dev switchdev;
441*4882a593Smuzhiyun #endif
442*4882a593Smuzhiyun 	struct rockchip_drm_sub_dev sub_dev;
443*4882a593Smuzhiyun };
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun enum {
446*4882a593Smuzhiyun 	CSC_ITU601_16_235_TO_RGB_0_255_8BIT,
447*4882a593Smuzhiyun 	CSC_ITU601_0_255_TO_RGB_0_255_8BIT,
448*4882a593Smuzhiyun 	CSC_ITU709_16_235_TO_RGB_0_255_8BIT,
449*4882a593Smuzhiyun 	CSC_RGB_0_255_TO_ITU601_16_235_8BIT,
450*4882a593Smuzhiyun 	CSC_RGB_0_255_TO_ITU709_16_235_8BIT,
451*4882a593Smuzhiyun 	CSC_RGB_0_255_TO_RGB_16_235_8BIT,
452*4882a593Smuzhiyun };
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun static const char coeff_csc[][24] = {
455*4882a593Smuzhiyun 	/*
456*4882a593Smuzhiyun 	 * YUV2RGB:601 SD mode(Y[16:235], UV[16:240], RGB[0:255]):
457*4882a593Smuzhiyun 	 *   R = 1.164*Y + 1.596*V - 204
458*4882a593Smuzhiyun 	 *   G = 1.164*Y - 0.391*U - 0.813*V + 154
459*4882a593Smuzhiyun 	 *   B = 1.164*Y + 2.018*U - 258
460*4882a593Smuzhiyun 	 */
461*4882a593Smuzhiyun 	{
462*4882a593Smuzhiyun 		0x04, 0xa7, 0x00, 0x00, 0x06, 0x62, 0x02, 0xcc,
463*4882a593Smuzhiyun 		0x04, 0xa7, 0x11, 0x90, 0x13, 0x40, 0x00, 0x9a,
464*4882a593Smuzhiyun 		0x04, 0xa7, 0x08, 0x12, 0x00, 0x00, 0x03, 0x02
465*4882a593Smuzhiyun 	},
466*4882a593Smuzhiyun 	/*
467*4882a593Smuzhiyun 	 * YUV2RGB:601 SD mode(YUV[0:255],RGB[0:255]):
468*4882a593Smuzhiyun 	 *   R = Y + 1.402*V - 248
469*4882a593Smuzhiyun 	 *   G = Y - 0.344*U - 0.714*V + 135
470*4882a593Smuzhiyun 	 *   B = Y + 1.772*U - 227
471*4882a593Smuzhiyun 	 */
472*4882a593Smuzhiyun 	{
473*4882a593Smuzhiyun 		0x04, 0x00, 0x00, 0x00, 0x05, 0x9b, 0x02, 0xf8,
474*4882a593Smuzhiyun 		0x04, 0x00, 0x11, 0x60, 0x12, 0xdb, 0x00, 0x87,
475*4882a593Smuzhiyun 		0x04, 0x00, 0x07, 0x16, 0x00, 0x00, 0x02, 0xe3
476*4882a593Smuzhiyun 	},
477*4882a593Smuzhiyun 	/*
478*4882a593Smuzhiyun 	 * YUV2RGB:709 HD mode(Y[16:235],UV[16:240],RGB[0:255]):
479*4882a593Smuzhiyun 	 *   R = 1.164*Y + 1.793*V - 248
480*4882a593Smuzhiyun 	 *   G = 1.164*Y - 0.213*U - 0.534*V + 77
481*4882a593Smuzhiyun 	 *   B = 1.164*Y + 2.115*U - 289
482*4882a593Smuzhiyun 	 */
483*4882a593Smuzhiyun 	{
484*4882a593Smuzhiyun 		0x04, 0xa7, 0x00, 0x00, 0x07, 0x2c, 0x02, 0xf8,
485*4882a593Smuzhiyun 		0x04, 0xa7, 0x10, 0xda, 0x12, 0x22, 0x00, 0x4d,
486*4882a593Smuzhiyun 		0x04, 0xa7, 0x08, 0x74, 0x00, 0x00, 0x03, 0x21
487*4882a593Smuzhiyun 	},
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	/*
490*4882a593Smuzhiyun 	 * RGB2YUV:601 SD mode:
491*4882a593Smuzhiyun 	 *   Cb = -0.291G - 0.148R + 0.439B + 128
492*4882a593Smuzhiyun 	 *   Y  = 0.504G  + 0.257R + 0.098B + 16
493*4882a593Smuzhiyun 	 *   Cr = -0.368G + 0.439R - 0.071B + 128
494*4882a593Smuzhiyun 	 */
495*4882a593Smuzhiyun 	{
496*4882a593Smuzhiyun 		0x11, 0x5f, 0x01, 0x82, 0x10, 0x23, 0x00, 0x80,
497*4882a593Smuzhiyun 		0x02, 0x1c, 0x00, 0xa1, 0x00, 0x36, 0x00, 0x1e,
498*4882a593Smuzhiyun 		0x11, 0x29, 0x10, 0x59, 0x01, 0x82, 0x00, 0x80
499*4882a593Smuzhiyun 	},
500*4882a593Smuzhiyun 	/*
501*4882a593Smuzhiyun 	 * RGB2YUV:709 HD mode:
502*4882a593Smuzhiyun 	 *   Cb = - 0.338G - 0.101R + 0.439B + 128
503*4882a593Smuzhiyun 	 *   Y  = 0.614G   + 0.183R + 0.062B + 16
504*4882a593Smuzhiyun 	 *   Cr = - 0.399G + 0.439R - 0.040B + 128
505*4882a593Smuzhiyun 	 */
506*4882a593Smuzhiyun 	{
507*4882a593Smuzhiyun 		0x11, 0x98, 0x01, 0xc1, 0x10, 0x28, 0x00, 0x80,
508*4882a593Smuzhiyun 		0x02, 0x74, 0x00, 0xbb, 0x00, 0x3f, 0x00, 0x10,
509*4882a593Smuzhiyun 		0x11, 0x5a, 0x10, 0x67, 0x01, 0xc1, 0x00, 0x80
510*4882a593Smuzhiyun 	},
511*4882a593Smuzhiyun 	/*
512*4882a593Smuzhiyun 	 * RGB[0:255]2RGB[16:235]:
513*4882a593Smuzhiyun 	 *   R' = R x (235-16)/255 + 16;
514*4882a593Smuzhiyun 	 *   G' = G x (235-16)/255 + 16;
515*4882a593Smuzhiyun 	 *   B' = B x (235-16)/255 + 16;
516*4882a593Smuzhiyun 	 */
517*4882a593Smuzhiyun 	{
518*4882a593Smuzhiyun 		0x00, 0x00, 0x03, 0x6F, 0x00, 0x00, 0x00, 0x10,
519*4882a593Smuzhiyun 		0x03, 0x6F, 0x00, 0x00, 0x00, 0x00, 0x00, 0x10,
520*4882a593Smuzhiyun 		0x00, 0x00, 0x00, 0x00, 0x03, 0x6F, 0x00, 0x10
521*4882a593Smuzhiyun 	},
522*4882a593Smuzhiyun };
523*4882a593Smuzhiyun 
bridge_to_hdmi(struct drm_bridge * b)524*4882a593Smuzhiyun static inline struct rk618_hdmi *bridge_to_hdmi(struct drm_bridge *b)
525*4882a593Smuzhiyun {
526*4882a593Smuzhiyun 	return container_of(b, struct rk618_hdmi, base);
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun 
connector_to_hdmi(struct drm_connector * c)529*4882a593Smuzhiyun static inline struct rk618_hdmi *connector_to_hdmi(struct drm_connector *c)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun 	return container_of(c, struct rk618_hdmi, connector);
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun 
hdmi_readb(struct rk618_hdmi * hdmi,u16 offset)534*4882a593Smuzhiyun static inline u8 hdmi_readb(struct rk618_hdmi *hdmi, u16 offset)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun 	u32 val;
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	regmap_read(hdmi->regmap, (RK618_HDMI_BASE + ((offset) << 2)), &val);
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	return val;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun 
hdmi_writeb(struct rk618_hdmi * hdmi,u16 offset,u32 val)543*4882a593Smuzhiyun static inline void hdmi_writeb(struct rk618_hdmi *hdmi, u16 offset, u32 val)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun 	regmap_write(hdmi->regmap, (RK618_HDMI_BASE + ((offset) << 2)), val);
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun 
rk618_hdmi_set_polarity(struct rk618_hdmi * hdmi,int vic)548*4882a593Smuzhiyun static void rk618_hdmi_set_polarity(struct rk618_hdmi *hdmi, int vic)
549*4882a593Smuzhiyun {
550*4882a593Smuzhiyun 	u32 val, mask = HDMI_HSYNC_POL_INV | HDMI_VSYNC_POL_INV;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	if (vic == 76 || vic == 75 || vic == 5 || vic == 20 ||
553*4882a593Smuzhiyun 	    vic == 39 || vic == 16 || vic == 4)
554*4882a593Smuzhiyun 		val = HDMI_HSYNC_POL_INV | HDMI_VSYNC_POL_INV;
555*4882a593Smuzhiyun 	else
556*4882a593Smuzhiyun 		val = 0;
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	regmap_update_bits(hdmi->parent->regmap, RK618_MISC_CON, mask, val);
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun 
rk618_hdmi_pol_init(struct rk618_hdmi * hdmi,int pol)561*4882a593Smuzhiyun static void rk618_hdmi_pol_init(struct rk618_hdmi *hdmi, int pol)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun 	u32 val;
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	if (pol)
566*4882a593Smuzhiyun 		val = 0x0;
567*4882a593Smuzhiyun 	else
568*4882a593Smuzhiyun 		val = 0x20;
569*4882a593Smuzhiyun 	regmap_update_bits(hdmi->parent->regmap, RK618_MISC_CON,
570*4882a593Smuzhiyun 			   INT_ACTIVE_LOW, val);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	regmap_update_bits(hdmi->parent->regmap,
573*4882a593Smuzhiyun 			   RK618_MISC_CON, HDMI_CLK_SEL_MASK,
574*4882a593Smuzhiyun 			   HDMI_CLK_SEL_VIDEO_INF0_CLK);
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun 
hdmi_modb(struct rk618_hdmi * hdmi,u16 offset,u32 msk,u32 val)577*4882a593Smuzhiyun static inline void hdmi_modb(struct rk618_hdmi *hdmi, u16 offset,
578*4882a593Smuzhiyun 			     u32 msk, u32 val)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun 	u8 temp = hdmi_readb(hdmi, offset) & ~msk;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	temp |= val & msk;
583*4882a593Smuzhiyun 	hdmi_writeb(hdmi, offset, temp);
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun 
rk618_hdmi_i2c_init(struct rk618_hdmi * hdmi)586*4882a593Smuzhiyun static void rk618_hdmi_i2c_init(struct rk618_hdmi *hdmi)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun 	int ddc_bus_freq;
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	ddc_bus_freq = (hdmi->tmds_rate >> 2) / HDMI_SCL_RATE;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	hdmi_writeb(hdmi, DDC_BUS_FREQ_L, ddc_bus_freq & 0xFF);
593*4882a593Smuzhiyun 	hdmi_writeb(hdmi, DDC_BUS_FREQ_H, (ddc_bus_freq >> 8) & 0xFF);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	/* Clear the EDID interrupt flag and mute the interrupt */
596*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_INTERRUPT_MASK1, 0);
597*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_INTERRUPT_STATUS1, m_INT_EDID_READY);
598*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_INTERRUPT_MASK1, m_INT_HOTPLUG_RK618,
599*4882a593Smuzhiyun 		  m_INT_HOTPLUG_RK618);
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun 
rk618_hdmi_sys_power(struct rk618_hdmi * hdmi,bool enable)602*4882a593Smuzhiyun static void rk618_hdmi_sys_power(struct rk618_hdmi *hdmi, bool enable)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun 	if (enable)
605*4882a593Smuzhiyun 		hdmi_modb(hdmi, HDMI_SYS_CTRL, m_POWER, v_PWR_ON);
606*4882a593Smuzhiyun 	else
607*4882a593Smuzhiyun 		hdmi_modb(hdmi, HDMI_SYS_CTRL, m_POWER, v_PWR_OFF);
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun static struct rk618_hdmi_phy_config rk618_hdmi_phy_config[] = {
611*4882a593Smuzhiyun 	/* pixelclk pre-emp vlev */
612*4882a593Smuzhiyun 	{ 74250000,  0x0f, 0xaa },
613*4882a593Smuzhiyun 	{ 165000000, 0x0f, 0xaa },
614*4882a593Smuzhiyun 	{ ~0UL,	     0x00, 0x00 }
615*4882a593Smuzhiyun };
616*4882a593Smuzhiyun 
rk618_hdmi_set_pwr_mode(struct rk618_hdmi * hdmi,int mode)617*4882a593Smuzhiyun static void rk618_hdmi_set_pwr_mode(struct rk618_hdmi *hdmi, int mode)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun 	const struct rk618_hdmi_phy_config *phy_config =
620*4882a593Smuzhiyun 						rk618_hdmi_phy_config;
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	switch (mode) {
623*4882a593Smuzhiyun 	case NORMAL:
624*4882a593Smuzhiyun 		rk618_hdmi_sys_power(hdmi, false);
625*4882a593Smuzhiyun 		for (; phy_config->mpixelclock != ~0UL; phy_config++)
626*4882a593Smuzhiyun 			if (hdmi->tmds_rate <= phy_config->mpixelclock)
627*4882a593Smuzhiyun 				break;
628*4882a593Smuzhiyun 		if (!phy_config->mpixelclock)
629*4882a593Smuzhiyun 			return;
630*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_PRE_EMPHASIS,
631*4882a593Smuzhiyun 			    phy_config->pre_emphasis);
632*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_DRIVER, phy_config->vlev_ctr);
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_SYS_CTL, 0x2d);
635*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_SYS_CTL, 0x2c);
636*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_SYS_CTL, 0x28);
637*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_SYS_CTL, 0x20);
638*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_CHG_PWR, 0x0f);
639*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_SYNC, 0x00);
640*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_SYNC, 0x01);
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 		rk618_hdmi_sys_power(hdmi, true);
643*4882a593Smuzhiyun 		break;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	case LOWER_PWR:
646*4882a593Smuzhiyun 		rk618_hdmi_sys_power(hdmi, false);
647*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_DRIVER, 0x00);
648*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_PRE_EMPHASIS, 0x00);
649*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_CHG_PWR, 0x00);
650*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_PHY_SYS_CTL, 0x2f);
651*4882a593Smuzhiyun 		break;
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	default:
654*4882a593Smuzhiyun 		dev_err(hdmi->dev, "Unknown power mode %d\n", mode);
655*4882a593Smuzhiyun 	}
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun 
rk618_hdmi_reset(struct rk618_hdmi * hdmi)658*4882a593Smuzhiyun static void rk618_hdmi_reset(struct rk618_hdmi *hdmi)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun 	u32 val;
661*4882a593Smuzhiyun 	u32 msk;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_SYS_CTRL, m_RST_DIGITAL, v_NOT_RST_DIGITAL);
664*4882a593Smuzhiyun 	usleep_range(100, 110);
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_SYS_CTRL, m_RST_ANALOG, v_NOT_RST_ANALOG);
667*4882a593Smuzhiyun 	usleep_range(100, 110);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	msk = m_REG_CLK_INV | m_REG_CLK_SOURCE | m_POWER | m_INT_POL;
670*4882a593Smuzhiyun 	val = v_REG_CLK_INV | v_REG_CLK_SOURCE_SYS | v_PWR_ON | v_INT_POL_HIGH;
671*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_SYS_CTRL, msk, val);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	rk618_hdmi_set_pwr_mode(hdmi, NORMAL);
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun 
rk618_hdmi_upload_frame(struct rk618_hdmi * hdmi,int setup_rc,union hdmi_infoframe * frame,u32 frame_index,u32 mask,u32 disable,u32 enable)676*4882a593Smuzhiyun static int rk618_hdmi_upload_frame(struct rk618_hdmi *hdmi, int setup_rc,
677*4882a593Smuzhiyun 				   union hdmi_infoframe *frame, u32 frame_index,
678*4882a593Smuzhiyun 				   u32 mask, u32 disable, u32 enable)
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun 	if (mask)
681*4882a593Smuzhiyun 		hdmi_modb(hdmi, HDMI_PACKET_SEND_AUTO, mask, disable);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_CONTROL_PACKET_BUF_INDEX, frame_index);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	if (setup_rc >= 0) {
686*4882a593Smuzhiyun 		u8 packed_frame[HDMI_MAXIMUM_INFO_FRAME_SIZE];
687*4882a593Smuzhiyun 		ssize_t rc, i;
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 		rc = hdmi_infoframe_pack(frame, packed_frame,
690*4882a593Smuzhiyun 					 sizeof(packed_frame));
691*4882a593Smuzhiyun 		if (rc < 0)
692*4882a593Smuzhiyun 			return rc;
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 		for (i = 0; i < rc; i++)
695*4882a593Smuzhiyun 			hdmi_writeb(hdmi, HDMI_CONTROL_PACKET_ADDR + i,
696*4882a593Smuzhiyun 				    packed_frame[i]);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 		if (mask)
699*4882a593Smuzhiyun 			hdmi_modb(hdmi, HDMI_PACKET_SEND_AUTO, mask, enable);
700*4882a593Smuzhiyun 	}
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	return setup_rc;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun 
rk618_hdmi_config_video_vsi(struct rk618_hdmi * hdmi,struct drm_display_mode * mode)705*4882a593Smuzhiyun static int rk618_hdmi_config_video_vsi(struct rk618_hdmi *hdmi,
706*4882a593Smuzhiyun 				       struct drm_display_mode *mode)
707*4882a593Smuzhiyun {
708*4882a593Smuzhiyun 	union hdmi_infoframe frame;
709*4882a593Smuzhiyun 	int rc;
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	rc = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
712*4882a593Smuzhiyun 							 &hdmi->connector,
713*4882a593Smuzhiyun 							 mode);
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	return rk618_hdmi_upload_frame(hdmi, rc, &frame,
716*4882a593Smuzhiyun 				       INFOFRAME_VSI, m_PACKET_VSI_EN,
717*4882a593Smuzhiyun 				       v_PACKET_VSI_EN(0), v_PACKET_VSI_EN(1));
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun 
rk618_hdmi_config_video_avi(struct rk618_hdmi * hdmi,struct drm_display_mode * mode)720*4882a593Smuzhiyun static int rk618_hdmi_config_video_avi(struct rk618_hdmi *hdmi,
721*4882a593Smuzhiyun 				       struct drm_display_mode *mode)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun 	union hdmi_infoframe frame;
724*4882a593Smuzhiyun 	int rc;
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	rc = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi, &hdmi->connector, mode);
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	if (hdmi->hdmi_data.enc_out_format == HDMI_COLORSPACE_YUV444)
729*4882a593Smuzhiyun 		frame.avi.colorspace = HDMI_COLORSPACE_YUV444;
730*4882a593Smuzhiyun 	else if (hdmi->hdmi_data.enc_out_format == HDMI_COLORSPACE_YUV422)
731*4882a593Smuzhiyun 		frame.avi.colorspace = HDMI_COLORSPACE_YUV422;
732*4882a593Smuzhiyun 	else
733*4882a593Smuzhiyun 		frame.avi.colorspace = HDMI_COLORSPACE_RGB;
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	if (frame.avi.colorspace != HDMI_COLORSPACE_RGB)
736*4882a593Smuzhiyun 		frame.avi.colorimetry = hdmi->hdmi_data.colorimetry;
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	frame.avi.scan_mode = HDMI_SCAN_MODE_NONE;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	return rk618_hdmi_upload_frame(hdmi, rc, &frame,
741*4882a593Smuzhiyun 				       INFOFRAME_AVI, 0, 0, 0);
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun 
rk618_hdmi_config_audio_aai(struct rk618_hdmi * hdmi,struct audio_info * audio)744*4882a593Smuzhiyun static int rk618_hdmi_config_audio_aai(struct rk618_hdmi *hdmi,
745*4882a593Smuzhiyun 				       struct audio_info *audio)
746*4882a593Smuzhiyun {
747*4882a593Smuzhiyun 	struct hdmi_audio_infoframe *faudio;
748*4882a593Smuzhiyun 	union hdmi_infoframe frame;
749*4882a593Smuzhiyun 	int rc;
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	rc = hdmi_audio_infoframe_init(&frame.audio);
752*4882a593Smuzhiyun 	faudio = (struct hdmi_audio_infoframe *)&frame;
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	faudio->channels = audio->channels;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	return rk618_hdmi_upload_frame(hdmi, rc, &frame,
757*4882a593Smuzhiyun 				       INFOFRAME_AAI, 0, 0, 0);
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun 
rk618_hdmi_config_video_csc(struct rk618_hdmi * hdmi)760*4882a593Smuzhiyun static int rk618_hdmi_config_video_csc(struct rk618_hdmi *hdmi)
761*4882a593Smuzhiyun {
762*4882a593Smuzhiyun 	struct hdmi_data_info *data = &hdmi->hdmi_data;
763*4882a593Smuzhiyun 	int c0_c2_change = 0;
764*4882a593Smuzhiyun 	int csc_enable = 0;
765*4882a593Smuzhiyun 	int csc_mode = 0;
766*4882a593Smuzhiyun 	int auto_csc = 0;
767*4882a593Smuzhiyun 	int value;
768*4882a593Smuzhiyun 	int i;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	/* Input video mode is SDR RGB24bit, data enable signal from external */
771*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_CONTROL1, v_DE_EXTERNAL |
772*4882a593Smuzhiyun 		    v_VIDEO_INPUT_FORMAT(VIDEO_INPUT_SDR_RGB444));
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	/* Input color hardcode to RGB, and output color hardcode to RGB888 */
775*4882a593Smuzhiyun 	value = v_VIDEO_INPUT_BITS(VIDEO_INPUT_8BITS) |
776*4882a593Smuzhiyun 		v_VIDEO_OUTPUT_COLOR(0) |
777*4882a593Smuzhiyun 		v_VIDEO_INPUT_CSP(0);
778*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_CONTROL2, value);
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	if (data->enc_in_format == data->enc_out_format) {
781*4882a593Smuzhiyun 		if ((data->enc_in_format == HDMI_COLORSPACE_RGB) ||
782*4882a593Smuzhiyun 		    (data->enc_in_format >= HDMI_COLORSPACE_YUV444)) {
783*4882a593Smuzhiyun 			value = v_SOF_DISABLE | v_COLOR_DEPTH_NOT_INDICATED(1);
784*4882a593Smuzhiyun 			hdmi_writeb(hdmi, HDMI_VIDEO_CONTROL3, value);
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 			hdmi_modb(hdmi, HDMI_VIDEO_CONTROL,
787*4882a593Smuzhiyun 				  m_VIDEO_AUTO_CSC | m_VIDEO_C0_C2_SWAP,
788*4882a593Smuzhiyun 				  v_VIDEO_AUTO_CSC(AUTO_CSC_DISABLE) |
789*4882a593Smuzhiyun 				  v_VIDEO_C0_C2_SWAP(C0_C2_CHANGE_DISABLE));
790*4882a593Smuzhiyun 			return 0;
791*4882a593Smuzhiyun 		}
792*4882a593Smuzhiyun 	}
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	if (data->colorimetry == HDMI_COLORIMETRY_ITU_601) {
795*4882a593Smuzhiyun 		if ((data->enc_in_format == HDMI_COLORSPACE_RGB) &&
796*4882a593Smuzhiyun 		    (data->enc_out_format == HDMI_COLORSPACE_YUV444)) {
797*4882a593Smuzhiyun 			csc_mode = CSC_RGB_0_255_TO_ITU601_16_235_8BIT;
798*4882a593Smuzhiyun 			auto_csc = AUTO_CSC_DISABLE;
799*4882a593Smuzhiyun 			c0_c2_change = C0_C2_CHANGE_DISABLE;
800*4882a593Smuzhiyun 			csc_enable = v_CSC_ENABLE;
801*4882a593Smuzhiyun 		} else if ((data->enc_in_format == HDMI_COLORSPACE_YUV444) &&
802*4882a593Smuzhiyun 			   (data->enc_out_format == HDMI_COLORSPACE_RGB)) {
803*4882a593Smuzhiyun 			csc_mode = CSC_ITU601_16_235_TO_RGB_0_255_8BIT;
804*4882a593Smuzhiyun 			auto_csc = AUTO_CSC_ENABLE;
805*4882a593Smuzhiyun 			c0_c2_change = C0_C2_CHANGE_DISABLE;
806*4882a593Smuzhiyun 			csc_enable = v_CSC_DISABLE;
807*4882a593Smuzhiyun 		}
808*4882a593Smuzhiyun 	} else {
809*4882a593Smuzhiyun 		if ((data->enc_in_format == HDMI_COLORSPACE_RGB) &&
810*4882a593Smuzhiyun 		    (data->enc_out_format == HDMI_COLORSPACE_YUV444)) {
811*4882a593Smuzhiyun 			csc_mode = CSC_RGB_0_255_TO_ITU709_16_235_8BIT;
812*4882a593Smuzhiyun 			auto_csc = AUTO_CSC_DISABLE;
813*4882a593Smuzhiyun 			c0_c2_change = C0_C2_CHANGE_DISABLE;
814*4882a593Smuzhiyun 			csc_enable = v_CSC_ENABLE;
815*4882a593Smuzhiyun 		} else if ((data->enc_in_format == HDMI_COLORSPACE_YUV444) &&
816*4882a593Smuzhiyun 			   (data->enc_out_format == HDMI_COLORSPACE_RGB)) {
817*4882a593Smuzhiyun 			csc_mode = CSC_ITU709_16_235_TO_RGB_0_255_8BIT;
818*4882a593Smuzhiyun 			auto_csc = AUTO_CSC_ENABLE;
819*4882a593Smuzhiyun 			c0_c2_change = C0_C2_CHANGE_DISABLE;
820*4882a593Smuzhiyun 			csc_enable = v_CSC_DISABLE;
821*4882a593Smuzhiyun 		}
822*4882a593Smuzhiyun 	}
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	for (i = 0; i < 24; i++)
825*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_VIDEO_CSC_COEF + i,
826*4882a593Smuzhiyun 			    coeff_csc[csc_mode][i]);
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	value = v_SOF_DISABLE | csc_enable | v_COLOR_DEPTH_NOT_INDICATED(1);
829*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_CONTROL3, value);
830*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_VIDEO_CONTROL, m_VIDEO_AUTO_CSC |
831*4882a593Smuzhiyun 		  m_VIDEO_C0_C2_SWAP, v_VIDEO_AUTO_CSC(auto_csc) |
832*4882a593Smuzhiyun 		  v_VIDEO_C0_C2_SWAP(c0_c2_change));
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	return 0;
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun 
rk618_hdmi_config_video_timing(struct rk618_hdmi * hdmi,struct drm_display_mode * mode)837*4882a593Smuzhiyun static int rk618_hdmi_config_video_timing(struct rk618_hdmi *hdmi,
838*4882a593Smuzhiyun 					  struct drm_display_mode *mode)
839*4882a593Smuzhiyun {
840*4882a593Smuzhiyun 	int value;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	/* Set detail external video timing polarity and interlace mode */
843*4882a593Smuzhiyun 	value = v_EXTERANL_VIDEO(1);
844*4882a593Smuzhiyun 	value |= mode->flags & DRM_MODE_FLAG_PHSYNC ?
845*4882a593Smuzhiyun 		 v_HSYNC_POLARITY(1) : v_HSYNC_POLARITY(0);
846*4882a593Smuzhiyun 	value |= mode->flags & DRM_MODE_FLAG_PVSYNC ?
847*4882a593Smuzhiyun 		 v_VSYNC_POLARITY(1) : v_VSYNC_POLARITY(0);
848*4882a593Smuzhiyun 	value |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
849*4882a593Smuzhiyun 		 v_INETLACE(1) : v_INETLACE(0);
850*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_TIMING_CTL, value);
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	/* Set detail external video timing */
853*4882a593Smuzhiyun 	value = mode->htotal;
854*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HTOTAL_L, value & 0xFF);
855*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HTOTAL_H, (value >> 8) & 0xFF);
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	value = mode->htotal - mode->hdisplay;
858*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HBLANK_L, value & 0xFF);
859*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HBLANK_H, (value >> 8) & 0xFF);
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	value = mode->htotal - mode->hsync_start;
862*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HDELAY_L, value & 0xFF);
863*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HDELAY_H, (value >> 8) & 0xFF);
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	value = mode->hsync_end - mode->hsync_start;
866*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HDURATION_L, value & 0xFF);
867*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_HDURATION_H, (value >> 8) & 0xFF);
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	value = mode->vtotal;
870*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VTOTAL_L, value & 0xFF);
871*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VTOTAL_H, (value >> 8) & 0xFF);
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	value = mode->vtotal - mode->vdisplay;
874*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VBLANK, value & 0xFF);
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	value = mode->vtotal - mode->vsync_start;
877*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VDELAY, value & 0xFF);
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	value = mode->vsync_end - mode->vsync_start;
880*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_EXT_VDURATION, value & 0xFF);
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_PHY_PRE_DIV_RATIO, 0x1e);
883*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_PHY_FEEDBACK_DIV_RATIO_LOW, 0x2c);
884*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_PHY_FEEDBACK_DIV_RATIO_HIGH, 0x01);
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	return 0;
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun 
rk618_hdmi_setup(struct rk618_hdmi * hdmi,struct drm_display_mode * mode)889*4882a593Smuzhiyun static int rk618_hdmi_setup(struct rk618_hdmi *hdmi,
890*4882a593Smuzhiyun 			    struct drm_display_mode *mode)
891*4882a593Smuzhiyun {
892*4882a593Smuzhiyun 	hdmi->hdmi_data.vic = drm_match_cea_mode(mode);
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	hdmi->hdmi_data.enc_in_format = HDMI_COLORSPACE_RGB;
895*4882a593Smuzhiyun 	hdmi->hdmi_data.enc_out_format = HDMI_COLORSPACE_RGB;
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	if ((hdmi->hdmi_data.vic == 6) || (hdmi->hdmi_data.vic == 7) ||
898*4882a593Smuzhiyun 	    (hdmi->hdmi_data.vic == 21) || (hdmi->hdmi_data.vic == 22) ||
899*4882a593Smuzhiyun 	    (hdmi->hdmi_data.vic == 2) || (hdmi->hdmi_data.vic == 3) ||
900*4882a593Smuzhiyun 	    (hdmi->hdmi_data.vic == 17) || (hdmi->hdmi_data.vic == 18))
901*4882a593Smuzhiyun 		hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_601;
902*4882a593Smuzhiyun 	else
903*4882a593Smuzhiyun 		hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_709;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	/* Mute video and audio output */
906*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_AV_MUTE, m_AUDIO_MUTE | m_VIDEO_BLACK,
907*4882a593Smuzhiyun 		  v_AUDIO_MUTE(1) | v_VIDEO_MUTE(1));
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	/* Set HDMI Mode */
910*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_HDCP_CTRL,
911*4882a593Smuzhiyun 		    v_HDMI_DVI(hdmi->hdmi_data.sink_is_hdmi));
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	rk618_hdmi_config_video_timing(hdmi, mode);
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	rk618_hdmi_config_video_csc(hdmi);
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	if (hdmi->hdmi_data.sink_is_hdmi) {
918*4882a593Smuzhiyun 		rk618_hdmi_config_video_avi(hdmi, mode);
919*4882a593Smuzhiyun 		rk618_hdmi_config_video_vsi(hdmi, mode);
920*4882a593Smuzhiyun 	}
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	/*
923*4882a593Smuzhiyun 	 * When IP controller have configured to an accurate video
924*4882a593Smuzhiyun 	 * timing, then the TMDS clock source would be switched to
925*4882a593Smuzhiyun 	 * DCLK_LCDC, so we need to init the TMDS rate to mode pixel
926*4882a593Smuzhiyun 	 * clock rate, and reconfigure the DDC clock.
927*4882a593Smuzhiyun 	 */
928*4882a593Smuzhiyun 	hdmi->tmds_rate = mode->clock * 1000;
929*4882a593Smuzhiyun 	rk618_hdmi_i2c_init(hdmi);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	/* Unmute video and audio output */
932*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_AV_MUTE, m_VIDEO_BLACK, v_VIDEO_MUTE(0));
933*4882a593Smuzhiyun 	if (hdmi->audio_enable)
934*4882a593Smuzhiyun 		hdmi_modb(hdmi, HDMI_AV_MUTE, m_AUDIO_MUTE, v_AUDIO_MUTE(0));
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	return 0;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun 
rk618_hdmi_hpd_detect(struct rk618_hdmi * hdmi)939*4882a593Smuzhiyun static bool rk618_hdmi_hpd_detect(struct rk618_hdmi *hdmi)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun 	return !!(hdmi_readb(hdmi, HDMI_STATUS) & m_HOTPLUG);
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun static enum drm_connector_status
rk618_hdmi_connector_detect(struct drm_connector * connector,bool force)945*4882a593Smuzhiyun rk618_hdmi_connector_detect(struct drm_connector *connector, bool force)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun 	struct rk618_hdmi *hdmi = connector_to_hdmi(connector);
948*4882a593Smuzhiyun 	bool status;
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	status = rk618_hdmi_hpd_detect(hdmi);
951*4882a593Smuzhiyun #ifdef CONFIG_SWITCH
952*4882a593Smuzhiyun 	switch_set_state(&hdmi->switchdev, status);
953*4882a593Smuzhiyun #endif
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	return status ? connector_status_connected :
956*4882a593Smuzhiyun 			connector_status_disconnected;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun 
rk618_hdmi_connector_get_modes(struct drm_connector * connector)959*4882a593Smuzhiyun static int rk618_hdmi_connector_get_modes(struct drm_connector *connector)
960*4882a593Smuzhiyun {
961*4882a593Smuzhiyun 	struct rk618_hdmi *hdmi = connector_to_hdmi(connector);
962*4882a593Smuzhiyun 	struct drm_display_info *info = &connector->display_info;
963*4882a593Smuzhiyun 	struct edid *edid = NULL;
964*4882a593Smuzhiyun 	int ret = 0;
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	if (!hdmi->ddc)
967*4882a593Smuzhiyun 		return 0;
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	if (rk618_hdmi_hpd_detect(hdmi))
970*4882a593Smuzhiyun 		edid = drm_get_edid(connector, hdmi->ddc);
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	if (edid) {
973*4882a593Smuzhiyun 		hdmi->hdmi_data.sink_is_hdmi = drm_detect_hdmi_monitor(edid);
974*4882a593Smuzhiyun 		hdmi->hdmi_data.sink_has_audio = drm_detect_monitor_audio(edid);
975*4882a593Smuzhiyun 		drm_connector_update_edid_property(connector, edid);
976*4882a593Smuzhiyun 		ret = drm_add_edid_modes(connector, edid);
977*4882a593Smuzhiyun 		kfree(edid);
978*4882a593Smuzhiyun 	} else {
979*4882a593Smuzhiyun 		hdmi->hdmi_data.sink_is_hdmi = true;
980*4882a593Smuzhiyun 		hdmi->hdmi_data.sink_has_audio = true;
981*4882a593Smuzhiyun 		ret = rockchip_drm_add_modes_noedid(connector);
982*4882a593Smuzhiyun 		info->edid_hdmi_dc_modes = 0;
983*4882a593Smuzhiyun 		info->hdmi.y420_dc_modes = 0;
984*4882a593Smuzhiyun 		info->color_formats = 0;
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 		dev_info(hdmi->dev, "failed to get edid\n");
987*4882a593Smuzhiyun 	}
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	return ret;
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun static enum drm_mode_status
rk618_hdmi_connector_mode_valid(struct drm_connector * connector,struct drm_display_mode * mode)993*4882a593Smuzhiyun rk618_hdmi_connector_mode_valid(struct drm_connector *connector,
994*4882a593Smuzhiyun 				struct drm_display_mode *mode)
995*4882a593Smuzhiyun {
996*4882a593Smuzhiyun 	if ((mode->hdisplay == 1920 && mode->vdisplay == 1080) ||
997*4882a593Smuzhiyun 	    (mode->hdisplay == 1280 && mode->vdisplay == 720))
998*4882a593Smuzhiyun 		return MODE_OK;
999*4882a593Smuzhiyun 	else
1000*4882a593Smuzhiyun 		return MODE_BAD;
1001*4882a593Smuzhiyun }
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun static struct drm_encoder *
rk618_hdmi_connector_best_encoder(struct drm_connector * connector)1004*4882a593Smuzhiyun rk618_hdmi_connector_best_encoder(struct drm_connector *connector)
1005*4882a593Smuzhiyun {
1006*4882a593Smuzhiyun 	struct rk618_hdmi *hdmi = connector_to_hdmi(connector);
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	return hdmi->base.encoder;
1009*4882a593Smuzhiyun }
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun static int
rk618_hdmi_probe_single_connector_modes(struct drm_connector * connector,uint32_t maxX,uint32_t maxY)1012*4882a593Smuzhiyun rk618_hdmi_probe_single_connector_modes(struct drm_connector *connector,
1013*4882a593Smuzhiyun 					uint32_t maxX, uint32_t maxY)
1014*4882a593Smuzhiyun {
1015*4882a593Smuzhiyun 	return drm_helper_probe_single_connector_modes(connector, 1920, 1080);
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun static const struct drm_connector_funcs rk618_hdmi_connector_funcs = {
1019*4882a593Smuzhiyun 	.fill_modes = rk618_hdmi_probe_single_connector_modes,
1020*4882a593Smuzhiyun 	.detect = rk618_hdmi_connector_detect,
1021*4882a593Smuzhiyun 	.destroy = drm_connector_cleanup,
1022*4882a593Smuzhiyun 	.reset = drm_atomic_helper_connector_reset,
1023*4882a593Smuzhiyun 	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1024*4882a593Smuzhiyun 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1025*4882a593Smuzhiyun };
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun static const struct drm_connector_helper_funcs
1028*4882a593Smuzhiyun rk618_hdmi_connector_helper_funcs = {
1029*4882a593Smuzhiyun 	.get_modes = rk618_hdmi_connector_get_modes,
1030*4882a593Smuzhiyun 	.mode_valid = rk618_hdmi_connector_mode_valid,
1031*4882a593Smuzhiyun 	.best_encoder = rk618_hdmi_connector_best_encoder,
1032*4882a593Smuzhiyun };
1033*4882a593Smuzhiyun 
rk618_hdmi_bridge_mode_set(struct drm_bridge * bridge,const struct drm_display_mode * mode,const struct drm_display_mode * adj_mode)1034*4882a593Smuzhiyun static void rk618_hdmi_bridge_mode_set(struct drm_bridge *bridge,
1035*4882a593Smuzhiyun 				       const struct drm_display_mode *mode,
1036*4882a593Smuzhiyun 				       const struct drm_display_mode *adj_mode)
1037*4882a593Smuzhiyun {
1038*4882a593Smuzhiyun 	struct rk618_hdmi *hdmi = bridge_to_hdmi(bridge);
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	/* Store the display mode for plugin/DPMS poweron events */
1041*4882a593Smuzhiyun 	memcpy(&hdmi->previous_mode, adj_mode, sizeof(hdmi->previous_mode));
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun 
rk618_hdmi_bridge_enable(struct drm_bridge * bridge)1044*4882a593Smuzhiyun static void rk618_hdmi_bridge_enable(struct drm_bridge *bridge)
1045*4882a593Smuzhiyun {
1046*4882a593Smuzhiyun 	struct rk618_hdmi *hdmi = bridge_to_hdmi(bridge);
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 	clk_prepare_enable(hdmi->clock);
1049*4882a593Smuzhiyun 
1050*4882a593Smuzhiyun 	if (!rk618_hdmi_hpd_detect(hdmi)) {
1051*4882a593Smuzhiyun 		rk618_hdmi_set_pwr_mode(hdmi, LOWER_PWR);
1052*4882a593Smuzhiyun 		return;
1053*4882a593Smuzhiyun 	}
1054*4882a593Smuzhiyun 
1055*4882a593Smuzhiyun 	rk618_hdmi_setup(hdmi, &hdmi->previous_mode);
1056*4882a593Smuzhiyun 	rk618_hdmi_set_polarity(hdmi, hdmi->hdmi_data.vic);
1057*4882a593Smuzhiyun 	rk618_hdmi_set_pwr_mode(hdmi, NORMAL);
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun 
rk618_hdmi_bridge_disable(struct drm_bridge * bridge)1060*4882a593Smuzhiyun static void rk618_hdmi_bridge_disable(struct drm_bridge *bridge)
1061*4882a593Smuzhiyun {
1062*4882a593Smuzhiyun 	struct rk618_hdmi *hdmi = bridge_to_hdmi(bridge);
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun 	rk618_hdmi_set_pwr_mode(hdmi, LOWER_PWR);
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	clk_disable_unprepare(hdmi->clock);
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun 
rk618_hdmi_bridge_attach(struct drm_bridge * bridge,enum drm_bridge_attach_flags flags)1069*4882a593Smuzhiyun static int rk618_hdmi_bridge_attach(struct drm_bridge *bridge,
1070*4882a593Smuzhiyun 				    enum drm_bridge_attach_flags flags)
1071*4882a593Smuzhiyun {
1072*4882a593Smuzhiyun 	struct rk618_hdmi *hdmi = bridge_to_hdmi(bridge);
1073*4882a593Smuzhiyun 	struct device *dev = hdmi->dev;
1074*4882a593Smuzhiyun 	struct drm_connector *connector = &hdmi->connector;
1075*4882a593Smuzhiyun 	struct drm_device *drm = bridge->dev;
1076*4882a593Smuzhiyun 	struct device_node *endpoint;
1077*4882a593Smuzhiyun 	int ret;
1078*4882a593Smuzhiyun 
1079*4882a593Smuzhiyun 	connector->polled = DRM_CONNECTOR_POLL_HPD;
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun 	ret = drm_connector_init(drm, connector, &rk618_hdmi_connector_funcs,
1082*4882a593Smuzhiyun 				 DRM_MODE_CONNECTOR_HDMIA);
1083*4882a593Smuzhiyun 	if (ret) {
1084*4882a593Smuzhiyun 		dev_err(hdmi->dev, "Failed to initialize connector with drm\n");
1085*4882a593Smuzhiyun 		return ret;
1086*4882a593Smuzhiyun 	}
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	drm_connector_helper_add(connector,
1089*4882a593Smuzhiyun 				 &rk618_hdmi_connector_helper_funcs);
1090*4882a593Smuzhiyun 	drm_connector_attach_encoder(connector, bridge->encoder);
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	hdmi->sub_dev.connector = &hdmi->connector;
1093*4882a593Smuzhiyun 	hdmi->sub_dev.of_node = hdmi->dev->of_node;
1094*4882a593Smuzhiyun 	rockchip_drm_register_sub_dev(&hdmi->sub_dev);
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	endpoint = of_graph_get_endpoint_by_regs(dev->of_node, 1, -1);
1097*4882a593Smuzhiyun 	if (endpoint && of_device_is_available(endpoint)) {
1098*4882a593Smuzhiyun 		struct device_node *remote;
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun 		remote = of_graph_get_remote_port_parent(endpoint);
1101*4882a593Smuzhiyun 		of_node_put(endpoint);
1102*4882a593Smuzhiyun 		if (!remote || !of_device_is_available(remote))
1103*4882a593Smuzhiyun 			return -ENODEV;
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun 		hdmi->bridge = of_drm_find_bridge(remote);
1106*4882a593Smuzhiyun 		of_node_put(remote);
1107*4882a593Smuzhiyun 		if (!hdmi->bridge)
1108*4882a593Smuzhiyun 			return -EPROBE_DEFER;
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 		ret = drm_bridge_attach(bridge->encoder, hdmi->bridge, bridge, 0);
1111*4882a593Smuzhiyun 		if (ret) {
1112*4882a593Smuzhiyun 			dev_err(dev, "failed to attach bridge\n");
1113*4882a593Smuzhiyun 			return ret;
1114*4882a593Smuzhiyun 		}
1115*4882a593Smuzhiyun 	}
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 	return 0;
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun 
rk618_hdmi_bridge_detach(struct drm_bridge * bridge)1120*4882a593Smuzhiyun static void rk618_hdmi_bridge_detach(struct drm_bridge *bridge)
1121*4882a593Smuzhiyun {
1122*4882a593Smuzhiyun 	struct rk618_hdmi *hdmi = bridge_to_hdmi(bridge);
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	rockchip_drm_unregister_sub_dev(&hdmi->sub_dev);
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun static const struct drm_bridge_funcs rk618_hdmi_bridge_funcs = {
1128*4882a593Smuzhiyun 	.attach = rk618_hdmi_bridge_attach,
1129*4882a593Smuzhiyun 	.detach = rk618_hdmi_bridge_detach,
1130*4882a593Smuzhiyun 	.mode_set = rk618_hdmi_bridge_mode_set,
1131*4882a593Smuzhiyun 	.enable = rk618_hdmi_bridge_enable,
1132*4882a593Smuzhiyun 	.disable = rk618_hdmi_bridge_disable,
1133*4882a593Smuzhiyun };
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun static int
rk618_hdmi_audio_config_set(struct rk618_hdmi * hdmi,struct audio_info * audio)1136*4882a593Smuzhiyun rk618_hdmi_audio_config_set(struct rk618_hdmi *hdmi, struct audio_info *audio)
1137*4882a593Smuzhiyun {
1138*4882a593Smuzhiyun 	int rate, N, channel;
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 	if (audio->channels < 3)
1141*4882a593Smuzhiyun 		channel = I2S_CHANNEL_1_2;
1142*4882a593Smuzhiyun 	else if (audio->channels < 5)
1143*4882a593Smuzhiyun 		channel = I2S_CHANNEL_3_4;
1144*4882a593Smuzhiyun 	else if (audio->channels < 7)
1145*4882a593Smuzhiyun 		channel = I2S_CHANNEL_5_6;
1146*4882a593Smuzhiyun 	else
1147*4882a593Smuzhiyun 		channel = I2S_CHANNEL_7_8;
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	switch (audio->sample_rate) {
1150*4882a593Smuzhiyun 	case 32000:
1151*4882a593Smuzhiyun 		rate = AUDIO_32K;
1152*4882a593Smuzhiyun 		N = N_32K;
1153*4882a593Smuzhiyun 		break;
1154*4882a593Smuzhiyun 	case 44100:
1155*4882a593Smuzhiyun 		rate = AUDIO_441K;
1156*4882a593Smuzhiyun 		N = N_441K;
1157*4882a593Smuzhiyun 		break;
1158*4882a593Smuzhiyun 	case 48000:
1159*4882a593Smuzhiyun 		rate = AUDIO_48K;
1160*4882a593Smuzhiyun 		N = N_48K;
1161*4882a593Smuzhiyun 		break;
1162*4882a593Smuzhiyun 	case 88200:
1163*4882a593Smuzhiyun 		rate = AUDIO_882K;
1164*4882a593Smuzhiyun 		N = N_882K;
1165*4882a593Smuzhiyun 		break;
1166*4882a593Smuzhiyun 	case 96000:
1167*4882a593Smuzhiyun 		rate = AUDIO_96K;
1168*4882a593Smuzhiyun 		N = N_96K;
1169*4882a593Smuzhiyun 		break;
1170*4882a593Smuzhiyun 	case 176400:
1171*4882a593Smuzhiyun 		rate = AUDIO_1764K;
1172*4882a593Smuzhiyun 		N = N_1764K;
1173*4882a593Smuzhiyun 		break;
1174*4882a593Smuzhiyun 	case 192000:
1175*4882a593Smuzhiyun 		rate = AUDIO_192K;
1176*4882a593Smuzhiyun 		N = N_192K;
1177*4882a593Smuzhiyun 		break;
1178*4882a593Smuzhiyun 	default:
1179*4882a593Smuzhiyun 		dev_err(hdmi->dev, "[%s] not support such sample rate %d\n",
1180*4882a593Smuzhiyun 			__func__, audio->sample_rate);
1181*4882a593Smuzhiyun 		return -ENOENT;
1182*4882a593Smuzhiyun 	}
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	/* set_audio source I2S */
1185*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_AUDIO_CTRL1, 0x01);
1186*4882a593Smuzhiyun 	hdmi_writeb(hdmi, AUDIO_SAMPLE_RATE, rate);
1187*4882a593Smuzhiyun 	hdmi_writeb(hdmi, AUDIO_I2S_MODE, v_I2S_MODE(I2S_STANDARD) |
1188*4882a593Smuzhiyun 		    v_I2S_CHANNEL(channel));
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	hdmi_writeb(hdmi, AUDIO_I2S_MAP, 0x00);
1191*4882a593Smuzhiyun 	hdmi_writeb(hdmi, AUDIO_I2S_SWAPS_SPDIF, 0);
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	/* Set N value */
1194*4882a593Smuzhiyun 	hdmi_writeb(hdmi, AUDIO_N_H, (N >> 16) & 0x0F);
1195*4882a593Smuzhiyun 	hdmi_writeb(hdmi, AUDIO_N_M, (N >> 8) & 0xFF);
1196*4882a593Smuzhiyun 	hdmi_writeb(hdmi, AUDIO_N_L, N & 0xFF);
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	/*Set hdmi nlpcm mode to support hdmi bitstream*/
1199*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_AUDIO_CHANNEL_STATUS, v_AUDIO_STATUS_NLPCM(0));
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	return rk618_hdmi_config_audio_aai(hdmi, audio);
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun 
rk618_hdmi_audio_hw_params(struct device * dev,void * d,struct hdmi_codec_daifmt * daifmt,struct hdmi_codec_params * params)1204*4882a593Smuzhiyun static int rk618_hdmi_audio_hw_params(struct device *dev, void *d,
1205*4882a593Smuzhiyun 				      struct hdmi_codec_daifmt *daifmt,
1206*4882a593Smuzhiyun 				      struct hdmi_codec_params *params)
1207*4882a593Smuzhiyun {
1208*4882a593Smuzhiyun 	struct rk618_hdmi *hdmi = dev_get_drvdata(dev);
1209*4882a593Smuzhiyun 	struct audio_info audio = {
1210*4882a593Smuzhiyun 		.sample_width = params->sample_width,
1211*4882a593Smuzhiyun 		.sample_rate = params->sample_rate,
1212*4882a593Smuzhiyun 		.channels = params->channels,
1213*4882a593Smuzhiyun 	};
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	if (!hdmi->hdmi_data.sink_has_audio) {
1216*4882a593Smuzhiyun 		dev_err(hdmi->dev, "Sink do not support audio!\n");
1217*4882a593Smuzhiyun 		return -ENODEV;
1218*4882a593Smuzhiyun 	}
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	if (!hdmi->base.encoder->crtc)
1221*4882a593Smuzhiyun 		return -ENODEV;
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 	switch (daifmt->fmt) {
1224*4882a593Smuzhiyun 	case HDMI_I2S:
1225*4882a593Smuzhiyun 		break;
1226*4882a593Smuzhiyun 	default:
1227*4882a593Smuzhiyun 		dev_err(dev, "%s: Invalid format %d\n", __func__, daifmt->fmt);
1228*4882a593Smuzhiyun 		return -EINVAL;
1229*4882a593Smuzhiyun 	}
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	return rk618_hdmi_audio_config_set(hdmi, &audio);
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun 
rk618_hdmi_audio_shutdown(struct device * dev,void * d)1234*4882a593Smuzhiyun static void rk618_hdmi_audio_shutdown(struct device *dev, void *d)
1235*4882a593Smuzhiyun {
1236*4882a593Smuzhiyun 	/* do nothing */
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun 
rk618_hdmi_audio_mute_stream(struct device * dev,void * d,bool mute,int direction)1239*4882a593Smuzhiyun static int rk618_hdmi_audio_mute_stream(struct device *dev, void *d, bool mute, int direction)
1240*4882a593Smuzhiyun {
1241*4882a593Smuzhiyun 	struct rk618_hdmi *hdmi = dev_get_drvdata(dev);
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 	if (!hdmi->hdmi_data.sink_has_audio) {
1244*4882a593Smuzhiyun 		dev_err(hdmi->dev, "Sink do not support audio!\n");
1245*4882a593Smuzhiyun 		return -ENODEV;
1246*4882a593Smuzhiyun 	}
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	hdmi->audio_enable = !mute;
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	if (mute)
1251*4882a593Smuzhiyun 		hdmi_modb(hdmi, HDMI_AV_MUTE, m_AUDIO_MUTE | m_AUDIO_PD,
1252*4882a593Smuzhiyun 			  v_AUDIO_MUTE(1) | v_AUDIO_PD(1));
1253*4882a593Smuzhiyun 	else
1254*4882a593Smuzhiyun 		hdmi_modb(hdmi, HDMI_AV_MUTE, m_AUDIO_MUTE | m_AUDIO_PD,
1255*4882a593Smuzhiyun 			  v_AUDIO_MUTE(0) | v_AUDIO_PD(0));
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 	return 0;
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun 
rk618_hdmi_audio_get_eld(struct device * dev,void * d,uint8_t * buf,size_t len)1260*4882a593Smuzhiyun static int rk618_hdmi_audio_get_eld(struct device *dev, void *d,
1261*4882a593Smuzhiyun 				    uint8_t *buf, size_t len)
1262*4882a593Smuzhiyun {
1263*4882a593Smuzhiyun 	struct rk618_hdmi *hdmi = dev_get_drvdata(dev);
1264*4882a593Smuzhiyun 	struct drm_mode_config *config = &hdmi->base.dev->mode_config;
1265*4882a593Smuzhiyun 	struct drm_connector *connector;
1266*4882a593Smuzhiyun 	int ret = -ENODEV;
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	mutex_lock(&config->mutex);
1269*4882a593Smuzhiyun 	list_for_each_entry(connector, &config->connector_list, head) {
1270*4882a593Smuzhiyun 		if (hdmi->base.encoder == connector->encoder) {
1271*4882a593Smuzhiyun 			memcpy(buf, connector->eld,
1272*4882a593Smuzhiyun 			       min(sizeof(connector->eld), len));
1273*4882a593Smuzhiyun 			ret = 0;
1274*4882a593Smuzhiyun 		}
1275*4882a593Smuzhiyun 	}
1276*4882a593Smuzhiyun 	mutex_unlock(&config->mutex);
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	return ret;
1279*4882a593Smuzhiyun }
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun static const struct hdmi_codec_ops audio_codec_ops = {
1282*4882a593Smuzhiyun 	.hw_params = rk618_hdmi_audio_hw_params,
1283*4882a593Smuzhiyun 	.audio_shutdown = rk618_hdmi_audio_shutdown,
1284*4882a593Smuzhiyun 	.mute_stream = rk618_hdmi_audio_mute_stream,
1285*4882a593Smuzhiyun 	.get_eld = rk618_hdmi_audio_get_eld,
1286*4882a593Smuzhiyun };
1287*4882a593Smuzhiyun 
rk618_hdmi_audio_codec_init(struct rk618_hdmi * hdmi,struct device * dev)1288*4882a593Smuzhiyun static int rk618_hdmi_audio_codec_init(struct rk618_hdmi *hdmi,
1289*4882a593Smuzhiyun 				       struct device *dev)
1290*4882a593Smuzhiyun {
1291*4882a593Smuzhiyun 	struct hdmi_codec_pdata codec_data = {
1292*4882a593Smuzhiyun 		.i2s = 1,
1293*4882a593Smuzhiyun 		.ops = &audio_codec_ops,
1294*4882a593Smuzhiyun 		.max_i2s_channels = 8,
1295*4882a593Smuzhiyun 	};
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 	hdmi->audio_enable = false;
1298*4882a593Smuzhiyun 	hdmi->audio_pdev = platform_device_register_data(dev,
1299*4882a593Smuzhiyun 				HDMI_CODEC_DRV_NAME, PLATFORM_DEVID_NONE,
1300*4882a593Smuzhiyun 				&codec_data, sizeof(codec_data));
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(hdmi->audio_pdev);
1303*4882a593Smuzhiyun }
1304*4882a593Smuzhiyun 
rk618_hdmi_irq(int irq,void * dev_id)1305*4882a593Smuzhiyun static irqreturn_t rk618_hdmi_irq(int irq, void *dev_id)
1306*4882a593Smuzhiyun {
1307*4882a593Smuzhiyun 	struct rk618_hdmi *hdmi = dev_id;
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_INTERRUPT_STATUS1, m_INT_HOTPLUG_RK618,
1310*4882a593Smuzhiyun 		  m_INT_HOTPLUG_RK618);
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	if (hdmi->connector.dev)
1313*4882a593Smuzhiyun 		drm_helper_hpd_irq_event(hdmi->connector.dev);
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	return IRQ_HANDLED;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun 
rk618_hdmi_i2c_read(struct rk618_hdmi * hdmi,struct i2c_msg * msgs)1318*4882a593Smuzhiyun static int rk618_hdmi_i2c_read(struct rk618_hdmi *hdmi, struct i2c_msg *msgs)
1319*4882a593Smuzhiyun {
1320*4882a593Smuzhiyun 	int length = msgs->len;
1321*4882a593Smuzhiyun 	u8 *buf = msgs->buf;
1322*4882a593Smuzhiyun 	int i;
1323*4882a593Smuzhiyun 	u32 c;
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun 	for (i = 0; i < 10; i++) {
1326*4882a593Smuzhiyun 		msleep(20);
1327*4882a593Smuzhiyun 		c = hdmi_readb(hdmi, HDMI_INTERRUPT_STATUS1);
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 		if (c & m_INT_EDID_READY)
1330*4882a593Smuzhiyun 			break;
1331*4882a593Smuzhiyun 	}
1332*4882a593Smuzhiyun 	if ((c & m_INT_EDID_READY) == 0)
1333*4882a593Smuzhiyun 		return -EAGAIN;
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 	while (length--)
1336*4882a593Smuzhiyun 		*buf++ = hdmi_readb(hdmi, HDMI_EDID_FIFO_ADDR);
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	return 0;
1339*4882a593Smuzhiyun }
1340*4882a593Smuzhiyun 
rk618_hdmi_i2c_write(struct rk618_hdmi * hdmi,struct i2c_msg * msgs)1341*4882a593Smuzhiyun static int rk618_hdmi_i2c_write(struct rk618_hdmi *hdmi, struct i2c_msg *msgs)
1342*4882a593Smuzhiyun {
1343*4882a593Smuzhiyun 	/*
1344*4882a593Smuzhiyun 	 * The DDC module only support read EDID message, so
1345*4882a593Smuzhiyun 	 * we assume that each word write to this i2c adapter
1346*4882a593Smuzhiyun 	 * should be the offset of EDID word address.
1347*4882a593Smuzhiyun 	 */
1348*4882a593Smuzhiyun 	if ((msgs->len != 1) ||
1349*4882a593Smuzhiyun 	    ((msgs->addr != DDC_ADDR) && (msgs->addr != DDC_SEGMENT_ADDR)))
1350*4882a593Smuzhiyun 		return -EINVAL;
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	if (msgs->addr == DDC_ADDR)
1353*4882a593Smuzhiyun 		hdmi->i2c->ddc_addr = msgs->buf[0];
1354*4882a593Smuzhiyun 	if (msgs->addr == DDC_SEGMENT_ADDR) {
1355*4882a593Smuzhiyun 		hdmi->i2c->segment_addr = msgs->buf[0];
1356*4882a593Smuzhiyun 		return 0;
1357*4882a593Smuzhiyun 	}
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun 	/* Set edid fifo first addr */
1360*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_EDID_FIFO_OFFSET, 0x00);
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun 	/* Set edid word address 0x00/0x80 */
1363*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_EDID_WORD_ADDR, hdmi->i2c->ddc_addr);
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	/* Set edid segment pointer */
1366*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_EDID_SEGMENT_POINTER, hdmi->i2c->segment_addr);
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun 	return 0;
1369*4882a593Smuzhiyun }
1370*4882a593Smuzhiyun 
rk618_hdmi_i2c_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)1371*4882a593Smuzhiyun static int rk618_hdmi_i2c_xfer(struct i2c_adapter *adap,
1372*4882a593Smuzhiyun 			       struct i2c_msg *msgs, int num)
1373*4882a593Smuzhiyun {
1374*4882a593Smuzhiyun 	struct rk618_hdmi *hdmi = i2c_get_adapdata(adap);
1375*4882a593Smuzhiyun 	struct rk618_hdmi_i2c *i2c = hdmi->i2c;
1376*4882a593Smuzhiyun 	int i, ret = 0;
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 	mutex_lock(&i2c->lock);
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 	hdmi->i2c->ddc_addr = 0;
1381*4882a593Smuzhiyun 	hdmi->i2c->segment_addr = 0;
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 	/* Clear the EDID interrupt flag and unmute the interrupt */
1384*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_INTERRUPT_MASK1, m_INT_EDID_READY);
1385*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_INTERRUPT_STATUS1, m_INT_EDID_READY);
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
1388*4882a593Smuzhiyun 		dev_dbg(hdmi->dev, "xfer: num: %d/%d, len: %d, flags: %#x\n",
1389*4882a593Smuzhiyun 			i + 1, num, msgs[i].len, msgs[i].flags);
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 		if (msgs[i].flags & I2C_M_RD)
1392*4882a593Smuzhiyun 			ret = rk618_hdmi_i2c_read(hdmi, &msgs[i]);
1393*4882a593Smuzhiyun 		else
1394*4882a593Smuzhiyun 			ret = rk618_hdmi_i2c_write(hdmi, &msgs[i]);
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 		if (ret < 0)
1397*4882a593Smuzhiyun 			break;
1398*4882a593Smuzhiyun 	}
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 	if (!ret)
1401*4882a593Smuzhiyun 		ret = num;
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	/* Mute HDMI EDID interrupt */
1404*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_INTERRUPT_MASK1, 0);
1405*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_INTERRUPT_MASK1, m_INT_HOTPLUG_RK618,
1406*4882a593Smuzhiyun 		  m_INT_HOTPLUG_RK618);
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 	mutex_unlock(&i2c->lock);
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	return ret;
1411*4882a593Smuzhiyun }
1412*4882a593Smuzhiyun 
rk618_hdmi_i2c_func(struct i2c_adapter * adapter)1413*4882a593Smuzhiyun static u32 rk618_hdmi_i2c_func(struct i2c_adapter *adapter)
1414*4882a593Smuzhiyun {
1415*4882a593Smuzhiyun 	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
1416*4882a593Smuzhiyun }
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun static const struct i2c_algorithm rk618_hdmi_algorithm = {
1419*4882a593Smuzhiyun 	.master_xfer	= rk618_hdmi_i2c_xfer,
1420*4882a593Smuzhiyun 	.functionality	= rk618_hdmi_i2c_func,
1421*4882a593Smuzhiyun };
1422*4882a593Smuzhiyun 
rk618_hdmi_i2c_adapter(struct rk618_hdmi * hdmi)1423*4882a593Smuzhiyun static struct i2c_adapter *rk618_hdmi_i2c_adapter(struct rk618_hdmi *hdmi)
1424*4882a593Smuzhiyun {
1425*4882a593Smuzhiyun 	struct i2c_adapter *adap;
1426*4882a593Smuzhiyun 	struct rk618_hdmi_i2c *i2c;
1427*4882a593Smuzhiyun 	int ret;
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	i2c = devm_kzalloc(hdmi->dev, sizeof(*i2c), GFP_KERNEL);
1430*4882a593Smuzhiyun 	if (!i2c)
1431*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun 	mutex_init(&i2c->lock);
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun 	adap = &i2c->adap;
1436*4882a593Smuzhiyun 	adap->class = I2C_CLASS_DDC;
1437*4882a593Smuzhiyun 	adap->owner = THIS_MODULE;
1438*4882a593Smuzhiyun 	adap->dev.parent = hdmi->dev;
1439*4882a593Smuzhiyun 	adap->dev.of_node = hdmi->dev->of_node;
1440*4882a593Smuzhiyun 	adap->algo = &rk618_hdmi_algorithm;
1441*4882a593Smuzhiyun 	strlcpy(adap->name, "RK618 HDMI", sizeof(adap->name));
1442*4882a593Smuzhiyun 	i2c_set_adapdata(adap, hdmi);
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	ret = i2c_add_adapter(adap);
1445*4882a593Smuzhiyun 	if (ret) {
1446*4882a593Smuzhiyun 		dev_warn(hdmi->dev, "cannot add %s I2C adapter\n", adap->name);
1447*4882a593Smuzhiyun 		devm_kfree(hdmi->dev, i2c);
1448*4882a593Smuzhiyun 		return ERR_PTR(ret);
1449*4882a593Smuzhiyun 	}
1450*4882a593Smuzhiyun 
1451*4882a593Smuzhiyun 	hdmi->i2c = i2c;
1452*4882a593Smuzhiyun 
1453*4882a593Smuzhiyun 	dev_info(hdmi->dev, "registered %s I2C bus driver\n", adap->name);
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 	return adap;
1456*4882a593Smuzhiyun }
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun static const struct regmap_range rk618_hdmi_volatile_reg_ranges[] = {
1459*4882a593Smuzhiyun 	regmap_reg_range(0x0400, 0x07b4),
1460*4882a593Smuzhiyun };
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun static const struct regmap_access_table rk618_hdmi_volatile_regs = {
1463*4882a593Smuzhiyun 	.yes_ranges = rk618_hdmi_volatile_reg_ranges,
1464*4882a593Smuzhiyun 	.n_yes_ranges = ARRAY_SIZE(rk618_hdmi_volatile_reg_ranges),
1465*4882a593Smuzhiyun };
1466*4882a593Smuzhiyun 
rk618_is_read_enable_reg(struct device * dev,unsigned int reg)1467*4882a593Smuzhiyun static bool rk618_is_read_enable_reg(struct device *dev, unsigned int reg)
1468*4882a593Smuzhiyun {
1469*4882a593Smuzhiyun 	if (reg >= RK618_HDMI_BASE &&
1470*4882a593Smuzhiyun 	    reg <= (HDMI_CEC_LOGICADDR * RK618_HDMI_BASE))
1471*4882a593Smuzhiyun 		return true;
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 	return false;
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun static const struct regmap_config rk618_hdmi_regmap_config = {
1477*4882a593Smuzhiyun 	.name = "hdmi",
1478*4882a593Smuzhiyun 	.reg_bits = 16,
1479*4882a593Smuzhiyun 	.val_bits = 32,
1480*4882a593Smuzhiyun 	.reg_stride = 4,
1481*4882a593Smuzhiyun 	.max_register = 0x07b4,
1482*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
1483*4882a593Smuzhiyun 	.reg_format_endian = REGMAP_ENDIAN_NATIVE,
1484*4882a593Smuzhiyun 	.val_format_endian = REGMAP_ENDIAN_NATIVE,
1485*4882a593Smuzhiyun 	.readable_reg = rk618_is_read_enable_reg,
1486*4882a593Smuzhiyun 	.volatile_table = &rk618_hdmi_volatile_regs,
1487*4882a593Smuzhiyun };
1488*4882a593Smuzhiyun 
rk618_hdmi_probe(struct platform_device * pdev)1489*4882a593Smuzhiyun static int rk618_hdmi_probe(struct platform_device *pdev)
1490*4882a593Smuzhiyun {
1491*4882a593Smuzhiyun 	struct rk618 *rk618 = dev_get_drvdata(pdev->dev.parent);
1492*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
1493*4882a593Smuzhiyun 	struct rk618_hdmi *hdmi;
1494*4882a593Smuzhiyun 	int irq;
1495*4882a593Smuzhiyun 	int ret;
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun 	if (!of_device_is_available(dev->of_node))
1498*4882a593Smuzhiyun 		return -ENODEV;
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun 	hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL);
1501*4882a593Smuzhiyun 	if (!hdmi)
1502*4882a593Smuzhiyun 		return -ENOMEM;
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun 	hdmi->dev = dev;
1505*4882a593Smuzhiyun 	hdmi->parent = rk618;
1506*4882a593Smuzhiyun 	platform_set_drvdata(pdev, hdmi);
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
1509*4882a593Smuzhiyun 	if (irq < 0)
1510*4882a593Smuzhiyun 		return irq;
1511*4882a593Smuzhiyun 
1512*4882a593Smuzhiyun 	hdmi->regmap = devm_regmap_init_i2c(rk618->client,
1513*4882a593Smuzhiyun 					    &rk618_hdmi_regmap_config);
1514*4882a593Smuzhiyun 	if (IS_ERR(hdmi->regmap)) {
1515*4882a593Smuzhiyun 		ret = PTR_ERR(hdmi->regmap);
1516*4882a593Smuzhiyun 		dev_err(dev, "failed to allocate register map: %d\n", ret);
1517*4882a593Smuzhiyun 		return PTR_ERR(hdmi->regmap);
1518*4882a593Smuzhiyun 	}
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun 	hdmi->clock = devm_clk_get(dev, "hdmi");
1521*4882a593Smuzhiyun 	if (IS_ERR(hdmi->clock)) {
1522*4882a593Smuzhiyun 		dev_err(dev, "Unable to get HDMI clock\n");
1523*4882a593Smuzhiyun 		return PTR_ERR(hdmi->clock);
1524*4882a593Smuzhiyun 	}
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun 	rk618_hdmi_pol_init(hdmi, 0);
1527*4882a593Smuzhiyun 	rk618_hdmi_reset(hdmi);
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 	hdmi->ddc = rk618_hdmi_i2c_adapter(hdmi);
1530*4882a593Smuzhiyun 	if (IS_ERR(hdmi->ddc)) {
1531*4882a593Smuzhiyun 		ret = PTR_ERR(hdmi->ddc);
1532*4882a593Smuzhiyun 		hdmi->ddc = NULL;
1533*4882a593Smuzhiyun 		return ret;
1534*4882a593Smuzhiyun 	}
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 	/*
1537*4882a593Smuzhiyun 	 * When IP controller haven't configured to an accurate video
1538*4882a593Smuzhiyun 	 * timing, then the TMDS clock source would be switched to
1539*4882a593Smuzhiyun 	 * PCLK_HDMI, so we need to init the TMDS rate to PCLK rate,
1540*4882a593Smuzhiyun 	 * and reconfigure the DDC clock.
1541*4882a593Smuzhiyun 	 */
1542*4882a593Smuzhiyun 	hdmi->tmds_rate = clk_get_rate(rk618->clkin);
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun 	rk618_hdmi_i2c_init(hdmi);
1545*4882a593Smuzhiyun 	rk618_hdmi_audio_codec_init(hdmi, dev);
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 	/* Unmute hotplug interrupt */
1548*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_STATUS, m_MASK_INT_HOTPLUG, v_MASK_INT_HOTPLUG(1));
1549*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_INTERRUPT_STATUS1, m_INT_HOTPLUG_RK618,
1550*4882a593Smuzhiyun 		  m_INT_HOTPLUG_RK618);
1551*4882a593Smuzhiyun 
1552*4882a593Smuzhiyun 	ret = devm_request_threaded_irq(dev, irq, NULL,
1553*4882a593Smuzhiyun 					rk618_hdmi_irq,
1554*4882a593Smuzhiyun 					IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
1555*4882a593Smuzhiyun 					dev_name(dev), hdmi);
1556*4882a593Smuzhiyun 	if (ret) {
1557*4882a593Smuzhiyun 		dev_err(dev, "failed to request hdmi irq: %d\n", ret);
1558*4882a593Smuzhiyun 		return ret;
1559*4882a593Smuzhiyun 	}
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun 	hdmi->base.funcs = &rk618_hdmi_bridge_funcs;
1562*4882a593Smuzhiyun 	hdmi->base.of_node = dev->of_node;
1563*4882a593Smuzhiyun 	drm_bridge_add(&hdmi->base);
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun #ifdef CONFIG_SWITCH
1566*4882a593Smuzhiyun 	hdmi->switchdev.name = "hdmi";
1567*4882a593Smuzhiyun 	switch_dev_register(&hdmi->switchdev);
1568*4882a593Smuzhiyun #endif
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 	return 0;
1571*4882a593Smuzhiyun }
1572*4882a593Smuzhiyun 
rk618_hdmi_remove(struct platform_device * pdev)1573*4882a593Smuzhiyun static int rk618_hdmi_remove(struct platform_device *pdev)
1574*4882a593Smuzhiyun {
1575*4882a593Smuzhiyun 	struct rk618_hdmi *hdmi = platform_get_drvdata(pdev);
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	drm_bridge_remove(&hdmi->base);
1578*4882a593Smuzhiyun 	i2c_put_adapter(hdmi->ddc);
1579*4882a593Smuzhiyun #ifdef CONFIG_SWITCH
1580*4882a593Smuzhiyun 	switch_dev_unregister(&hdmi->switchdev);
1581*4882a593Smuzhiyun #endif
1582*4882a593Smuzhiyun 
1583*4882a593Smuzhiyun 	return 0;
1584*4882a593Smuzhiyun }
1585*4882a593Smuzhiyun 
1586*4882a593Smuzhiyun static const struct of_device_id rk618_hdmi_dt_ids[] = {
1587*4882a593Smuzhiyun 	{ .compatible = "rockchip,rk618-hdmi", },
1588*4882a593Smuzhiyun 	{},
1589*4882a593Smuzhiyun };
1590*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rk618_hdmi_dt_ids);
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun static struct platform_driver rk618_hdmi_driver = {
1593*4882a593Smuzhiyun 	.probe  = rk618_hdmi_probe,
1594*4882a593Smuzhiyun 	.remove = rk618_hdmi_remove,
1595*4882a593Smuzhiyun 	.driver = {
1596*4882a593Smuzhiyun 		.name = "rk618-hdmi",
1597*4882a593Smuzhiyun 		.of_match_table = rk618_hdmi_dt_ids,
1598*4882a593Smuzhiyun 	},
1599*4882a593Smuzhiyun };
1600*4882a593Smuzhiyun 
1601*4882a593Smuzhiyun module_platform_driver(rk618_hdmi_driver);
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun MODULE_AUTHOR("Chen Shunqing <csq@rock-chips.com>");
1604*4882a593Smuzhiyun MODULE_AUTHOR("Zheng Yang <zhengyang@rock-chips.com>");
1605*4882a593Smuzhiyun MODULE_AUTHOR("Yakir Yang <ykk@rock-chips.com>");
1606*4882a593Smuzhiyun MODULE_DESCRIPTION("Rockchip RK618 HDMI driver");
1607*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1608