xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/rockchip/rk3066_hdmi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
4*4882a593Smuzhiyun  *    Zheng Yang <zhengyang@rock-chips.com>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <drm/drm_of.h>
8*4882a593Smuzhiyun #include <drm/drm_probe_helper.h>
9*4882a593Smuzhiyun #include <drm/drm_simple_kms_helper.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/clk.h>
12*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/regmap.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "rk3066_hdmi.h"
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include "rockchip_drm_drv.h"
19*4882a593Smuzhiyun #include "rockchip_drm_vop.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define DEFAULT_PLLA_RATE 30000000
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun struct hdmi_data_info {
24*4882a593Smuzhiyun 	int vic; /* The CEA Video ID (VIC) of the current drm display mode. */
25*4882a593Smuzhiyun 	bool sink_is_hdmi;
26*4882a593Smuzhiyun 	unsigned int enc_out_format;
27*4882a593Smuzhiyun 	unsigned int colorimetry;
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun struct rk3066_hdmi_i2c {
31*4882a593Smuzhiyun 	struct i2c_adapter adap;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	u8 ddc_addr;
34*4882a593Smuzhiyun 	u8 segment_addr;
35*4882a593Smuzhiyun 	u8 stat;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun 	struct mutex i2c_lock; /* For i2c operation. */
38*4882a593Smuzhiyun 	struct completion cmpltn;
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun struct rk3066_hdmi {
42*4882a593Smuzhiyun 	struct device *dev;
43*4882a593Smuzhiyun 	struct drm_device *drm_dev;
44*4882a593Smuzhiyun 	struct regmap *grf_regmap;
45*4882a593Smuzhiyun 	int irq;
46*4882a593Smuzhiyun 	struct clk *hclk;
47*4882a593Smuzhiyun 	void __iomem *regs;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	struct drm_connector connector;
50*4882a593Smuzhiyun 	struct drm_encoder encoder;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	struct rk3066_hdmi_i2c *i2c;
53*4882a593Smuzhiyun 	struct i2c_adapter *ddc;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	unsigned int tmdsclk;
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	struct hdmi_data_info hdmi_data;
58*4882a593Smuzhiyun 	struct drm_display_mode previous_mode;
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define to_rk3066_hdmi(x) container_of(x, struct rk3066_hdmi, x)
62*4882a593Smuzhiyun 
hdmi_readb(struct rk3066_hdmi * hdmi,u16 offset)63*4882a593Smuzhiyun static inline u8 hdmi_readb(struct rk3066_hdmi *hdmi, u16 offset)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	return readl_relaxed(hdmi->regs + offset);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
hdmi_writeb(struct rk3066_hdmi * hdmi,u16 offset,u32 val)68*4882a593Smuzhiyun static inline void hdmi_writeb(struct rk3066_hdmi *hdmi, u16 offset, u32 val)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	writel_relaxed(val, hdmi->regs + offset);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
hdmi_modb(struct rk3066_hdmi * hdmi,u16 offset,u32 msk,u32 val)73*4882a593Smuzhiyun static inline void hdmi_modb(struct rk3066_hdmi *hdmi, u16 offset,
74*4882a593Smuzhiyun 			     u32 msk, u32 val)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	u8 temp = hdmi_readb(hdmi, offset) & ~msk;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	temp |= val & msk;
79*4882a593Smuzhiyun 	hdmi_writeb(hdmi, offset, temp);
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
rk3066_hdmi_i2c_init(struct rk3066_hdmi * hdmi)82*4882a593Smuzhiyun static void rk3066_hdmi_i2c_init(struct rk3066_hdmi *hdmi)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	int ddc_bus_freq;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	ddc_bus_freq = (hdmi->tmdsclk >> 2) / HDMI_SCL_RATE;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_DDC_BUS_FREQ_L, ddc_bus_freq & 0xFF);
89*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_DDC_BUS_FREQ_H, (ddc_bus_freq >> 8) & 0xFF);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	/* Clear the EDID interrupt flag and mute the interrupt. */
92*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_INTR_MASK1, HDMI_INTR_EDID_MASK, 0);
93*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_INTR_STATUS1, HDMI_INTR_EDID_MASK);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
rk3066_hdmi_get_power_mode(struct rk3066_hdmi * hdmi)96*4882a593Smuzhiyun static inline u8 rk3066_hdmi_get_power_mode(struct rk3066_hdmi *hdmi)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	return hdmi_readb(hdmi, HDMI_SYS_CTRL) & HDMI_SYS_POWER_MODE_MASK;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun 
rk3066_hdmi_set_power_mode(struct rk3066_hdmi * hdmi,int mode)101*4882a593Smuzhiyun static void rk3066_hdmi_set_power_mode(struct rk3066_hdmi *hdmi, int mode)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	u8 current_mode, next_mode;
104*4882a593Smuzhiyun 	u8 i = 0;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	current_mode = rk3066_hdmi_get_power_mode(hdmi);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	DRM_DEV_DEBUG(hdmi->dev, "mode         :%d\n", mode);
109*4882a593Smuzhiyun 	DRM_DEV_DEBUG(hdmi->dev, "current_mode :%d\n", current_mode);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	if (current_mode == mode)
112*4882a593Smuzhiyun 		return;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	do {
115*4882a593Smuzhiyun 		if (current_mode > mode) {
116*4882a593Smuzhiyun 			next_mode = current_mode / 2;
117*4882a593Smuzhiyun 		} else {
118*4882a593Smuzhiyun 			if (current_mode < HDMI_SYS_POWER_MODE_A)
119*4882a593Smuzhiyun 				next_mode = HDMI_SYS_POWER_MODE_A;
120*4882a593Smuzhiyun 			else
121*4882a593Smuzhiyun 				next_mode = current_mode * 2;
122*4882a593Smuzhiyun 		}
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 		DRM_DEV_DEBUG(hdmi->dev, "%d: next_mode :%d\n", i, next_mode);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 		if (next_mode != HDMI_SYS_POWER_MODE_D) {
127*4882a593Smuzhiyun 			hdmi_modb(hdmi, HDMI_SYS_CTRL,
128*4882a593Smuzhiyun 				  HDMI_SYS_POWER_MODE_MASK, next_mode);
129*4882a593Smuzhiyun 		} else {
130*4882a593Smuzhiyun 			hdmi_writeb(hdmi, HDMI_SYS_CTRL,
131*4882a593Smuzhiyun 				    HDMI_SYS_POWER_MODE_D |
132*4882a593Smuzhiyun 				    HDMI_SYS_PLL_RESET_MASK);
133*4882a593Smuzhiyun 			usleep_range(90, 100);
134*4882a593Smuzhiyun 			hdmi_writeb(hdmi, HDMI_SYS_CTRL,
135*4882a593Smuzhiyun 				    HDMI_SYS_POWER_MODE_D |
136*4882a593Smuzhiyun 				    HDMI_SYS_PLLB_RESET);
137*4882a593Smuzhiyun 			usleep_range(90, 100);
138*4882a593Smuzhiyun 			hdmi_writeb(hdmi, HDMI_SYS_CTRL,
139*4882a593Smuzhiyun 				    HDMI_SYS_POWER_MODE_D);
140*4882a593Smuzhiyun 		}
141*4882a593Smuzhiyun 		current_mode = next_mode;
142*4882a593Smuzhiyun 		i = i + 1;
143*4882a593Smuzhiyun 	} while ((next_mode != mode) && (i < 5));
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	/*
146*4882a593Smuzhiyun 	 * When the IP controller isn't configured with accurate video timing,
147*4882a593Smuzhiyun 	 * DDC_CLK should be equal to the PLLA frequency, which is 30MHz,
148*4882a593Smuzhiyun 	 * so we need to init the TMDS rate to the PCLK rate and reconfigure
149*4882a593Smuzhiyun 	 * the DDC clock.
150*4882a593Smuzhiyun 	 */
151*4882a593Smuzhiyun 	if (mode < HDMI_SYS_POWER_MODE_D)
152*4882a593Smuzhiyun 		hdmi->tmdsclk = DEFAULT_PLLA_RATE;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun static int
rk3066_hdmi_upload_frame(struct rk3066_hdmi * hdmi,int setup_rc,union hdmi_infoframe * frame,u32 frame_index,u32 mask,u32 disable,u32 enable)156*4882a593Smuzhiyun rk3066_hdmi_upload_frame(struct rk3066_hdmi *hdmi, int setup_rc,
157*4882a593Smuzhiyun 			 union hdmi_infoframe *frame, u32 frame_index,
158*4882a593Smuzhiyun 			 u32 mask, u32 disable, u32 enable)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	if (mask)
161*4882a593Smuzhiyun 		hdmi_modb(hdmi, HDMI_CP_AUTO_SEND_CTRL, mask, disable);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_CP_BUF_INDEX, frame_index);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	if (setup_rc >= 0) {
166*4882a593Smuzhiyun 		u8 packed_frame[HDMI_MAXIMUM_INFO_FRAME_SIZE];
167*4882a593Smuzhiyun 		ssize_t rc, i;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 		rc = hdmi_infoframe_pack(frame, packed_frame,
170*4882a593Smuzhiyun 					 sizeof(packed_frame));
171*4882a593Smuzhiyun 		if (rc < 0)
172*4882a593Smuzhiyun 			return rc;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 		for (i = 0; i < rc; i++)
175*4882a593Smuzhiyun 			hdmi_writeb(hdmi, HDMI_CP_BUF_ACC_HB0 + i * 4,
176*4882a593Smuzhiyun 				    packed_frame[i]);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 		if (mask)
179*4882a593Smuzhiyun 			hdmi_modb(hdmi, HDMI_CP_AUTO_SEND_CTRL, mask, enable);
180*4882a593Smuzhiyun 	}
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	return setup_rc;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
rk3066_hdmi_config_avi(struct rk3066_hdmi * hdmi,struct drm_display_mode * mode)185*4882a593Smuzhiyun static int rk3066_hdmi_config_avi(struct rk3066_hdmi *hdmi,
186*4882a593Smuzhiyun 				  struct drm_display_mode *mode)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	union hdmi_infoframe frame;
189*4882a593Smuzhiyun 	int rc;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	rc = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
192*4882a593Smuzhiyun 						      &hdmi->connector, mode);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	if (hdmi->hdmi_data.enc_out_format == HDMI_COLORSPACE_YUV444)
195*4882a593Smuzhiyun 		frame.avi.colorspace = HDMI_COLORSPACE_YUV444;
196*4882a593Smuzhiyun 	else if (hdmi->hdmi_data.enc_out_format == HDMI_COLORSPACE_YUV422)
197*4882a593Smuzhiyun 		frame.avi.colorspace = HDMI_COLORSPACE_YUV422;
198*4882a593Smuzhiyun 	else
199*4882a593Smuzhiyun 		frame.avi.colorspace = HDMI_COLORSPACE_RGB;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	frame.avi.colorimetry = hdmi->hdmi_data.colorimetry;
202*4882a593Smuzhiyun 	frame.avi.scan_mode = HDMI_SCAN_MODE_NONE;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	return rk3066_hdmi_upload_frame(hdmi, rc, &frame,
205*4882a593Smuzhiyun 					HDMI_INFOFRAME_AVI, 0, 0, 0);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
rk3066_hdmi_config_video_timing(struct rk3066_hdmi * hdmi,struct drm_display_mode * mode)208*4882a593Smuzhiyun static int rk3066_hdmi_config_video_timing(struct rk3066_hdmi *hdmi,
209*4882a593Smuzhiyun 					   struct drm_display_mode *mode)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	int value, vsync_offset;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	/* Set the details for the external polarity and interlace mode. */
214*4882a593Smuzhiyun 	value = HDMI_EXT_VIDEO_SET_EN;
215*4882a593Smuzhiyun 	value |= mode->flags & DRM_MODE_FLAG_PHSYNC ?
216*4882a593Smuzhiyun 		 HDMI_VIDEO_HSYNC_ACTIVE_HIGH : HDMI_VIDEO_HSYNC_ACTIVE_LOW;
217*4882a593Smuzhiyun 	value |= mode->flags & DRM_MODE_FLAG_PVSYNC ?
218*4882a593Smuzhiyun 		 HDMI_VIDEO_VSYNC_ACTIVE_HIGH : HDMI_VIDEO_VSYNC_ACTIVE_LOW;
219*4882a593Smuzhiyun 	value |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
220*4882a593Smuzhiyun 		 HDMI_VIDEO_MODE_INTERLACE : HDMI_VIDEO_MODE_PROGRESSIVE;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	if (hdmi->hdmi_data.vic == 2 || hdmi->hdmi_data.vic == 3)
223*4882a593Smuzhiyun 		vsync_offset = 6;
224*4882a593Smuzhiyun 	else
225*4882a593Smuzhiyun 		vsync_offset = 0;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	value |= vsync_offset << HDMI_VIDEO_VSYNC_OFFSET_SHIFT;
228*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_EXT_VIDEO_PARA, value);
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	/* Set the details for the external video timing. */
231*4882a593Smuzhiyun 	value = mode->htotal;
232*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_EXT_HTOTAL_L, value & 0xFF);
233*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_EXT_HTOTAL_H, (value >> 8) & 0xFF);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	value = mode->htotal - mode->hdisplay;
236*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_EXT_HBLANK_L, value & 0xFF);
237*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_EXT_HBLANK_H, (value >> 8) & 0xFF);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	value = mode->htotal - mode->hsync_start;
240*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_EXT_HDELAY_L, value & 0xFF);
241*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_EXT_HDELAY_H, (value >> 8) & 0xFF);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	value = mode->hsync_end - mode->hsync_start;
244*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_EXT_HDURATION_L, value & 0xFF);
245*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_EXT_HDURATION_H, (value >> 8) & 0xFF);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	value = mode->vtotal;
248*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_EXT_VTOTAL_L, value & 0xFF);
249*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_EXT_VTOTAL_H, (value >> 8) & 0xFF);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	value = mode->vtotal - mode->vdisplay;
252*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_EXT_VBLANK_L, value & 0xFF);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	value = mode->vtotal - mode->vsync_start + vsync_offset;
255*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_EXT_VDELAY, value & 0xFF);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	value = mode->vsync_end - mode->vsync_start;
258*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_EXT_VDURATION, value & 0xFF);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	return 0;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun static void
rk3066_hdmi_phy_write(struct rk3066_hdmi * hdmi,u16 offset,u8 value)264*4882a593Smuzhiyun rk3066_hdmi_phy_write(struct rk3066_hdmi *hdmi, u16 offset, u8 value)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	hdmi_writeb(hdmi, offset, value);
267*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_SYS_CTRL,
268*4882a593Smuzhiyun 		  HDMI_SYS_PLL_RESET_MASK, HDMI_SYS_PLL_RESET);
269*4882a593Smuzhiyun 	usleep_range(90, 100);
270*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_SYS_CTRL, HDMI_SYS_PLL_RESET_MASK, 0);
271*4882a593Smuzhiyun 	usleep_range(900, 1000);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
rk3066_hdmi_config_phy(struct rk3066_hdmi * hdmi)274*4882a593Smuzhiyun static void rk3066_hdmi_config_phy(struct rk3066_hdmi *hdmi)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	/* TMDS uses the same frequency as dclk. */
277*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_DEEP_COLOR_MODE, 0x22);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	/*
280*4882a593Smuzhiyun 	 * The semi-public documentation does not describe the hdmi registers
281*4882a593Smuzhiyun 	 * used by the function rk3066_hdmi_phy_write(), so we keep using
282*4882a593Smuzhiyun 	 * these magic values for now.
283*4882a593Smuzhiyun 	 */
284*4882a593Smuzhiyun 	if (hdmi->tmdsclk > 100000000) {
285*4882a593Smuzhiyun 		rk3066_hdmi_phy_write(hdmi, 0x158, 0x0E);
286*4882a593Smuzhiyun 		rk3066_hdmi_phy_write(hdmi, 0x15c, 0x00);
287*4882a593Smuzhiyun 		rk3066_hdmi_phy_write(hdmi, 0x160, 0x60);
288*4882a593Smuzhiyun 		rk3066_hdmi_phy_write(hdmi, 0x164, 0x00);
289*4882a593Smuzhiyun 		rk3066_hdmi_phy_write(hdmi, 0x168, 0xDA);
290*4882a593Smuzhiyun 		rk3066_hdmi_phy_write(hdmi, 0x16c, 0xA1);
291*4882a593Smuzhiyun 		rk3066_hdmi_phy_write(hdmi, 0x170, 0x0e);
292*4882a593Smuzhiyun 		rk3066_hdmi_phy_write(hdmi, 0x174, 0x22);
293*4882a593Smuzhiyun 		rk3066_hdmi_phy_write(hdmi, 0x178, 0x00);
294*4882a593Smuzhiyun 	} else if (hdmi->tmdsclk > 50000000) {
295*4882a593Smuzhiyun 		rk3066_hdmi_phy_write(hdmi, 0x158, 0x06);
296*4882a593Smuzhiyun 		rk3066_hdmi_phy_write(hdmi, 0x15c, 0x00);
297*4882a593Smuzhiyun 		rk3066_hdmi_phy_write(hdmi, 0x160, 0x60);
298*4882a593Smuzhiyun 		rk3066_hdmi_phy_write(hdmi, 0x164, 0x00);
299*4882a593Smuzhiyun 		rk3066_hdmi_phy_write(hdmi, 0x168, 0xCA);
300*4882a593Smuzhiyun 		rk3066_hdmi_phy_write(hdmi, 0x16c, 0xA3);
301*4882a593Smuzhiyun 		rk3066_hdmi_phy_write(hdmi, 0x170, 0x0e);
302*4882a593Smuzhiyun 		rk3066_hdmi_phy_write(hdmi, 0x174, 0x20);
303*4882a593Smuzhiyun 		rk3066_hdmi_phy_write(hdmi, 0x178, 0x00);
304*4882a593Smuzhiyun 	} else {
305*4882a593Smuzhiyun 		rk3066_hdmi_phy_write(hdmi, 0x158, 0x02);
306*4882a593Smuzhiyun 		rk3066_hdmi_phy_write(hdmi, 0x15c, 0x00);
307*4882a593Smuzhiyun 		rk3066_hdmi_phy_write(hdmi, 0x160, 0x60);
308*4882a593Smuzhiyun 		rk3066_hdmi_phy_write(hdmi, 0x164, 0x00);
309*4882a593Smuzhiyun 		rk3066_hdmi_phy_write(hdmi, 0x168, 0xC2);
310*4882a593Smuzhiyun 		rk3066_hdmi_phy_write(hdmi, 0x16c, 0xA2);
311*4882a593Smuzhiyun 		rk3066_hdmi_phy_write(hdmi, 0x170, 0x0e);
312*4882a593Smuzhiyun 		rk3066_hdmi_phy_write(hdmi, 0x174, 0x20);
313*4882a593Smuzhiyun 		rk3066_hdmi_phy_write(hdmi, 0x178, 0x00);
314*4882a593Smuzhiyun 	}
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun 
rk3066_hdmi_setup(struct rk3066_hdmi * hdmi,struct drm_display_mode * mode)317*4882a593Smuzhiyun static int rk3066_hdmi_setup(struct rk3066_hdmi *hdmi,
318*4882a593Smuzhiyun 			     struct drm_display_mode *mode)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun 	hdmi->hdmi_data.vic = drm_match_cea_mode(mode);
321*4882a593Smuzhiyun 	hdmi->hdmi_data.enc_out_format = HDMI_COLORSPACE_RGB;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	if (hdmi->hdmi_data.vic == 6 || hdmi->hdmi_data.vic == 7 ||
324*4882a593Smuzhiyun 	    hdmi->hdmi_data.vic == 21 || hdmi->hdmi_data.vic == 22 ||
325*4882a593Smuzhiyun 	    hdmi->hdmi_data.vic == 2 || hdmi->hdmi_data.vic == 3 ||
326*4882a593Smuzhiyun 	    hdmi->hdmi_data.vic == 17 || hdmi->hdmi_data.vic == 18)
327*4882a593Smuzhiyun 		hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_601;
328*4882a593Smuzhiyun 	else
329*4882a593Smuzhiyun 		hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_709;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	hdmi->tmdsclk = mode->clock * 1000;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	/* Mute video and audio output. */
334*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_VIDEO_CTRL2, HDMI_VIDEO_AUDIO_DISABLE_MASK,
335*4882a593Smuzhiyun 		  HDMI_AUDIO_DISABLE | HDMI_VIDEO_DISABLE);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	/* Set power state to mode B. */
338*4882a593Smuzhiyun 	if (rk3066_hdmi_get_power_mode(hdmi) != HDMI_SYS_POWER_MODE_B)
339*4882a593Smuzhiyun 		rk3066_hdmi_set_power_mode(hdmi, HDMI_SYS_POWER_MODE_B);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	/* Input video mode is RGB 24 bit. Use external data enable signal. */
342*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_AV_CTRL1,
343*4882a593Smuzhiyun 		  HDMI_VIDEO_DE_MASK, HDMI_VIDEO_EXTERNAL_DE);
344*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_VIDEO_CTRL1,
345*4882a593Smuzhiyun 		    HDMI_VIDEO_OUTPUT_RGB444 |
346*4882a593Smuzhiyun 		    HDMI_VIDEO_INPUT_DATA_DEPTH_8BIT |
347*4882a593Smuzhiyun 		    HDMI_VIDEO_INPUT_COLOR_RGB);
348*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_DEEP_COLOR_MODE, 0x20);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	rk3066_hdmi_config_video_timing(hdmi, mode);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	if (hdmi->hdmi_data.sink_is_hdmi) {
353*4882a593Smuzhiyun 		hdmi_modb(hdmi, HDMI_HDCP_CTRL, HDMI_VIDEO_MODE_MASK,
354*4882a593Smuzhiyun 			  HDMI_VIDEO_MODE_HDMI);
355*4882a593Smuzhiyun 		rk3066_hdmi_config_avi(hdmi, mode);
356*4882a593Smuzhiyun 	} else {
357*4882a593Smuzhiyun 		hdmi_modb(hdmi, HDMI_HDCP_CTRL, HDMI_VIDEO_MODE_MASK, 0);
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	rk3066_hdmi_config_phy(hdmi);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	rk3066_hdmi_set_power_mode(hdmi, HDMI_SYS_POWER_MODE_E);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	/*
365*4882a593Smuzhiyun 	 * When the IP controller is configured with accurate video
366*4882a593Smuzhiyun 	 * timing, the TMDS clock source should be switched to
367*4882a593Smuzhiyun 	 * DCLK_LCDC, so we need to init the TMDS rate to the pixel mode
368*4882a593Smuzhiyun 	 * clock rate and reconfigure the DDC clock.
369*4882a593Smuzhiyun 	 */
370*4882a593Smuzhiyun 	rk3066_hdmi_i2c_init(hdmi);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	/* Unmute video output. */
373*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_VIDEO_CTRL2,
374*4882a593Smuzhiyun 		  HDMI_VIDEO_AUDIO_DISABLE_MASK, HDMI_AUDIO_DISABLE);
375*4882a593Smuzhiyun 	return 0;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun static void
rk3066_hdmi_encoder_mode_set(struct drm_encoder * encoder,struct drm_display_mode * mode,struct drm_display_mode * adj_mode)379*4882a593Smuzhiyun rk3066_hdmi_encoder_mode_set(struct drm_encoder *encoder,
380*4882a593Smuzhiyun 			     struct drm_display_mode *mode,
381*4882a593Smuzhiyun 			     struct drm_display_mode *adj_mode)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun 	struct rk3066_hdmi *hdmi = to_rk3066_hdmi(encoder);
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	/* Store the display mode for plugin/DPMS poweron events. */
386*4882a593Smuzhiyun 	memcpy(&hdmi->previous_mode, adj_mode, sizeof(hdmi->previous_mode));
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun 
rk3066_hdmi_encoder_enable(struct drm_encoder * encoder)389*4882a593Smuzhiyun static void rk3066_hdmi_encoder_enable(struct drm_encoder *encoder)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun 	struct rk3066_hdmi *hdmi = to_rk3066_hdmi(encoder);
392*4882a593Smuzhiyun 	int mux, val;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	mux = drm_of_encoder_active_endpoint_id(hdmi->dev->of_node, encoder);
395*4882a593Smuzhiyun 	if (mux)
396*4882a593Smuzhiyun 		val = (HDMI_VIDEO_SEL << 16) | HDMI_VIDEO_SEL;
397*4882a593Smuzhiyun 	else
398*4882a593Smuzhiyun 		val = HDMI_VIDEO_SEL << 16;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	regmap_write(hdmi->grf_regmap, GRF_SOC_CON0, val);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	DRM_DEV_DEBUG(hdmi->dev, "hdmi encoder enable select: vop%s\n",
403*4882a593Smuzhiyun 		      (mux) ? "1" : "0");
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	rk3066_hdmi_setup(hdmi, &hdmi->previous_mode);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun 
rk3066_hdmi_encoder_disable(struct drm_encoder * encoder)408*4882a593Smuzhiyun static void rk3066_hdmi_encoder_disable(struct drm_encoder *encoder)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun 	struct rk3066_hdmi *hdmi = to_rk3066_hdmi(encoder);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	DRM_DEV_DEBUG(hdmi->dev, "hdmi encoder disable\n");
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	if (rk3066_hdmi_get_power_mode(hdmi) == HDMI_SYS_POWER_MODE_E) {
415*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_VIDEO_CTRL2,
416*4882a593Smuzhiyun 			    HDMI_VIDEO_AUDIO_DISABLE_MASK);
417*4882a593Smuzhiyun 		hdmi_modb(hdmi, HDMI_VIDEO_CTRL2,
418*4882a593Smuzhiyun 			  HDMI_AUDIO_CP_LOGIC_RESET_MASK,
419*4882a593Smuzhiyun 			  HDMI_AUDIO_CP_LOGIC_RESET);
420*4882a593Smuzhiyun 		usleep_range(500, 510);
421*4882a593Smuzhiyun 	}
422*4882a593Smuzhiyun 	rk3066_hdmi_set_power_mode(hdmi, HDMI_SYS_POWER_MODE_A);
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun static bool
rk3066_hdmi_encoder_mode_fixup(struct drm_encoder * encoder,const struct drm_display_mode * mode,struct drm_display_mode * adj_mode)426*4882a593Smuzhiyun rk3066_hdmi_encoder_mode_fixup(struct drm_encoder *encoder,
427*4882a593Smuzhiyun 			       const struct drm_display_mode *mode,
428*4882a593Smuzhiyun 			       struct drm_display_mode *adj_mode)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun 	return true;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun static int
rk3066_hdmi_encoder_atomic_check(struct drm_encoder * encoder,struct drm_crtc_state * crtc_state,struct drm_connector_state * conn_state)434*4882a593Smuzhiyun rk3066_hdmi_encoder_atomic_check(struct drm_encoder *encoder,
435*4882a593Smuzhiyun 				 struct drm_crtc_state *crtc_state,
436*4882a593Smuzhiyun 				 struct drm_connector_state *conn_state)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state);
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	s->output_mode = ROCKCHIP_OUT_MODE_P888;
441*4882a593Smuzhiyun 	s->output_type = DRM_MODE_CONNECTOR_HDMIA;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	return 0;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun static const
447*4882a593Smuzhiyun struct drm_encoder_helper_funcs rk3066_hdmi_encoder_helper_funcs = {
448*4882a593Smuzhiyun 	.enable       = rk3066_hdmi_encoder_enable,
449*4882a593Smuzhiyun 	.disable      = rk3066_hdmi_encoder_disable,
450*4882a593Smuzhiyun 	.mode_fixup   = rk3066_hdmi_encoder_mode_fixup,
451*4882a593Smuzhiyun 	.mode_set     = rk3066_hdmi_encoder_mode_set,
452*4882a593Smuzhiyun 	.atomic_check = rk3066_hdmi_encoder_atomic_check,
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun static enum drm_connector_status
rk3066_hdmi_connector_detect(struct drm_connector * connector,bool force)456*4882a593Smuzhiyun rk3066_hdmi_connector_detect(struct drm_connector *connector, bool force)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun 	struct rk3066_hdmi *hdmi = to_rk3066_hdmi(connector);
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	return (hdmi_readb(hdmi, HDMI_HPG_MENS_STA) & HDMI_HPG_IN_STATUS_HIGH) ?
461*4882a593Smuzhiyun 		connector_status_connected : connector_status_disconnected;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun 
rk3066_hdmi_connector_get_modes(struct drm_connector * connector)464*4882a593Smuzhiyun static int rk3066_hdmi_connector_get_modes(struct drm_connector *connector)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun 	struct rk3066_hdmi *hdmi = to_rk3066_hdmi(connector);
467*4882a593Smuzhiyun 	struct edid *edid;
468*4882a593Smuzhiyun 	int ret = 0;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	if (!hdmi->ddc)
471*4882a593Smuzhiyun 		return 0;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	edid = drm_get_edid(connector, hdmi->ddc);
474*4882a593Smuzhiyun 	if (edid) {
475*4882a593Smuzhiyun 		hdmi->hdmi_data.sink_is_hdmi = drm_detect_hdmi_monitor(edid);
476*4882a593Smuzhiyun 		drm_connector_update_edid_property(connector, edid);
477*4882a593Smuzhiyun 		ret = drm_add_edid_modes(connector, edid);
478*4882a593Smuzhiyun 		kfree(edid);
479*4882a593Smuzhiyun 	}
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	return ret;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun static enum drm_mode_status
rk3066_hdmi_connector_mode_valid(struct drm_connector * connector,struct drm_display_mode * mode)485*4882a593Smuzhiyun rk3066_hdmi_connector_mode_valid(struct drm_connector *connector,
486*4882a593Smuzhiyun 				 struct drm_display_mode *mode)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun 	u32 vic = drm_match_cea_mode(mode);
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	if (vic > 1)
491*4882a593Smuzhiyun 		return MODE_OK;
492*4882a593Smuzhiyun 	else
493*4882a593Smuzhiyun 		return MODE_BAD;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun static struct drm_encoder *
rk3066_hdmi_connector_best_encoder(struct drm_connector * connector)497*4882a593Smuzhiyun rk3066_hdmi_connector_best_encoder(struct drm_connector *connector)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun 	struct rk3066_hdmi *hdmi = to_rk3066_hdmi(connector);
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	return &hdmi->encoder;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun static int
rk3066_hdmi_probe_single_connector_modes(struct drm_connector * connector,uint32_t maxX,uint32_t maxY)505*4882a593Smuzhiyun rk3066_hdmi_probe_single_connector_modes(struct drm_connector *connector,
506*4882a593Smuzhiyun 					 uint32_t maxX, uint32_t maxY)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun 	if (maxX > 1920)
509*4882a593Smuzhiyun 		maxX = 1920;
510*4882a593Smuzhiyun 	if (maxY > 1080)
511*4882a593Smuzhiyun 		maxY = 1080;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	return drm_helper_probe_single_connector_modes(connector, maxX, maxY);
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun 
rk3066_hdmi_connector_destroy(struct drm_connector * connector)516*4882a593Smuzhiyun static void rk3066_hdmi_connector_destroy(struct drm_connector *connector)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun 	drm_connector_unregister(connector);
519*4882a593Smuzhiyun 	drm_connector_cleanup(connector);
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun static const struct drm_connector_funcs rk3066_hdmi_connector_funcs = {
523*4882a593Smuzhiyun 	.fill_modes = rk3066_hdmi_probe_single_connector_modes,
524*4882a593Smuzhiyun 	.detect = rk3066_hdmi_connector_detect,
525*4882a593Smuzhiyun 	.destroy = rk3066_hdmi_connector_destroy,
526*4882a593Smuzhiyun 	.reset = drm_atomic_helper_connector_reset,
527*4882a593Smuzhiyun 	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
528*4882a593Smuzhiyun 	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
529*4882a593Smuzhiyun };
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun static const
532*4882a593Smuzhiyun struct drm_connector_helper_funcs rk3066_hdmi_connector_helper_funcs = {
533*4882a593Smuzhiyun 	.get_modes = rk3066_hdmi_connector_get_modes,
534*4882a593Smuzhiyun 	.mode_valid = rk3066_hdmi_connector_mode_valid,
535*4882a593Smuzhiyun 	.best_encoder = rk3066_hdmi_connector_best_encoder,
536*4882a593Smuzhiyun };
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun static int
rk3066_hdmi_register(struct drm_device * drm,struct rk3066_hdmi * hdmi)539*4882a593Smuzhiyun rk3066_hdmi_register(struct drm_device *drm, struct rk3066_hdmi *hdmi)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun 	struct drm_encoder *encoder = &hdmi->encoder;
542*4882a593Smuzhiyun 	struct device *dev = hdmi->dev;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	encoder->possible_crtcs =
545*4882a593Smuzhiyun 		rockchip_drm_of_find_possible_crtcs(drm, dev->of_node);
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	/*
548*4882a593Smuzhiyun 	 * If we failed to find the CRTC(s) which this encoder is
549*4882a593Smuzhiyun 	 * supposed to be connected to, it's because the CRTC has
550*4882a593Smuzhiyun 	 * not been registered yet.  Defer probing, and hope that
551*4882a593Smuzhiyun 	 * the required CRTC is added later.
552*4882a593Smuzhiyun 	 */
553*4882a593Smuzhiyun 	if (encoder->possible_crtcs == 0)
554*4882a593Smuzhiyun 		return -EPROBE_DEFER;
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	drm_encoder_helper_add(encoder, &rk3066_hdmi_encoder_helper_funcs);
557*4882a593Smuzhiyun 	drm_simple_encoder_init(drm, encoder, DRM_MODE_ENCODER_TMDS);
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	hdmi->connector.polled = DRM_CONNECTOR_POLL_HPD;
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	drm_connector_helper_add(&hdmi->connector,
562*4882a593Smuzhiyun 				 &rk3066_hdmi_connector_helper_funcs);
563*4882a593Smuzhiyun 	drm_connector_init_with_ddc(drm, &hdmi->connector,
564*4882a593Smuzhiyun 				    &rk3066_hdmi_connector_funcs,
565*4882a593Smuzhiyun 				    DRM_MODE_CONNECTOR_HDMIA,
566*4882a593Smuzhiyun 				    hdmi->ddc);
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	drm_connector_attach_encoder(&hdmi->connector, encoder);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	return 0;
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun 
rk3066_hdmi_hardirq(int irq,void * dev_id)573*4882a593Smuzhiyun static irqreturn_t rk3066_hdmi_hardirq(int irq, void *dev_id)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun 	struct rk3066_hdmi *hdmi = dev_id;
576*4882a593Smuzhiyun 	irqreturn_t ret = IRQ_NONE;
577*4882a593Smuzhiyun 	u8 interrupt;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	if (rk3066_hdmi_get_power_mode(hdmi) == HDMI_SYS_POWER_MODE_A)
580*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_SYS_CTRL, HDMI_SYS_POWER_MODE_B);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	interrupt = hdmi_readb(hdmi, HDMI_INTR_STATUS1);
583*4882a593Smuzhiyun 	if (interrupt)
584*4882a593Smuzhiyun 		hdmi_writeb(hdmi, HDMI_INTR_STATUS1, interrupt);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	if (interrupt & HDMI_INTR_EDID_MASK) {
587*4882a593Smuzhiyun 		hdmi->i2c->stat = interrupt;
588*4882a593Smuzhiyun 		complete(&hdmi->i2c->cmpltn);
589*4882a593Smuzhiyun 	}
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	if (interrupt & (HDMI_INTR_HOTPLUG | HDMI_INTR_MSENS))
592*4882a593Smuzhiyun 		ret = IRQ_WAKE_THREAD;
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	return ret;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun 
rk3066_hdmi_irq(int irq,void * dev_id)597*4882a593Smuzhiyun static irqreturn_t rk3066_hdmi_irq(int irq, void *dev_id)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun 	struct rk3066_hdmi *hdmi = dev_id;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	drm_helper_hpd_irq_event(hdmi->connector.dev);
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	return IRQ_HANDLED;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun 
rk3066_hdmi_i2c_read(struct rk3066_hdmi * hdmi,struct i2c_msg * msgs)606*4882a593Smuzhiyun static int rk3066_hdmi_i2c_read(struct rk3066_hdmi *hdmi, struct i2c_msg *msgs)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun 	int length = msgs->len;
609*4882a593Smuzhiyun 	u8 *buf = msgs->buf;
610*4882a593Smuzhiyun 	int ret;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	ret = wait_for_completion_timeout(&hdmi->i2c->cmpltn, HZ / 10);
613*4882a593Smuzhiyun 	if (!ret || hdmi->i2c->stat & HDMI_INTR_EDID_ERR)
614*4882a593Smuzhiyun 		return -EAGAIN;
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	while (length--)
617*4882a593Smuzhiyun 		*buf++ = hdmi_readb(hdmi, HDMI_DDC_READ_FIFO_ADDR);
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	return 0;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun 
rk3066_hdmi_i2c_write(struct rk3066_hdmi * hdmi,struct i2c_msg * msgs)622*4882a593Smuzhiyun static int rk3066_hdmi_i2c_write(struct rk3066_hdmi *hdmi, struct i2c_msg *msgs)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun 	/*
625*4882a593Smuzhiyun 	 * The DDC module only supports read EDID message, so
626*4882a593Smuzhiyun 	 * we assume that each word write to this i2c adapter
627*4882a593Smuzhiyun 	 * should be the offset of the EDID word address.
628*4882a593Smuzhiyun 	 */
629*4882a593Smuzhiyun 	if (msgs->len != 1 ||
630*4882a593Smuzhiyun 	    (msgs->addr != DDC_ADDR && msgs->addr != DDC_SEGMENT_ADDR))
631*4882a593Smuzhiyun 		return -EINVAL;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	reinit_completion(&hdmi->i2c->cmpltn);
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	if (msgs->addr == DDC_SEGMENT_ADDR)
636*4882a593Smuzhiyun 		hdmi->i2c->segment_addr = msgs->buf[0];
637*4882a593Smuzhiyun 	if (msgs->addr == DDC_ADDR)
638*4882a593Smuzhiyun 		hdmi->i2c->ddc_addr = msgs->buf[0];
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	/* Set edid fifo first address. */
641*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_EDID_FIFO_ADDR, 0x00);
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	/* Set edid word address 0x00/0x80. */
644*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_EDID_WORD_ADDR, hdmi->i2c->ddc_addr);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	/* Set edid segment pointer. */
647*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_EDID_SEGMENT_POINTER, hdmi->i2c->segment_addr);
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	return 0;
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun 
rk3066_hdmi_i2c_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)652*4882a593Smuzhiyun static int rk3066_hdmi_i2c_xfer(struct i2c_adapter *adap,
653*4882a593Smuzhiyun 				struct i2c_msg *msgs, int num)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun 	struct rk3066_hdmi *hdmi = i2c_get_adapdata(adap);
656*4882a593Smuzhiyun 	struct rk3066_hdmi_i2c *i2c = hdmi->i2c;
657*4882a593Smuzhiyun 	int i, ret = 0;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	mutex_lock(&i2c->i2c_lock);
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	rk3066_hdmi_i2c_init(hdmi);
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	/* Unmute HDMI EDID interrupt. */
664*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_INTR_MASK1,
665*4882a593Smuzhiyun 		  HDMI_INTR_EDID_MASK, HDMI_INTR_EDID_MASK);
666*4882a593Smuzhiyun 	i2c->stat = 0;
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	for (i = 0; i < num; i++) {
669*4882a593Smuzhiyun 		DRM_DEV_DEBUG(hdmi->dev,
670*4882a593Smuzhiyun 			      "xfer: num: %d/%d, len: %d, flags: %#x\n",
671*4882a593Smuzhiyun 			      i + 1, num, msgs[i].len, msgs[i].flags);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 		if (msgs[i].flags & I2C_M_RD)
674*4882a593Smuzhiyun 			ret = rk3066_hdmi_i2c_read(hdmi, &msgs[i]);
675*4882a593Smuzhiyun 		else
676*4882a593Smuzhiyun 			ret = rk3066_hdmi_i2c_write(hdmi, &msgs[i]);
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 		if (ret < 0)
679*4882a593Smuzhiyun 			break;
680*4882a593Smuzhiyun 	}
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	if (!ret)
683*4882a593Smuzhiyun 		ret = num;
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	/* Mute HDMI EDID interrupt. */
686*4882a593Smuzhiyun 	hdmi_modb(hdmi, HDMI_INTR_MASK1, HDMI_INTR_EDID_MASK, 0);
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	mutex_unlock(&i2c->i2c_lock);
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	return ret;
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun 
rk3066_hdmi_i2c_func(struct i2c_adapter * adapter)693*4882a593Smuzhiyun static u32 rk3066_hdmi_i2c_func(struct i2c_adapter *adapter)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun 	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun static const struct i2c_algorithm rk3066_hdmi_algorithm = {
699*4882a593Smuzhiyun 	.master_xfer   = rk3066_hdmi_i2c_xfer,
700*4882a593Smuzhiyun 	.functionality = rk3066_hdmi_i2c_func,
701*4882a593Smuzhiyun };
702*4882a593Smuzhiyun 
rk3066_hdmi_i2c_adapter(struct rk3066_hdmi * hdmi)703*4882a593Smuzhiyun static struct i2c_adapter *rk3066_hdmi_i2c_adapter(struct rk3066_hdmi *hdmi)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun 	struct i2c_adapter *adap;
706*4882a593Smuzhiyun 	struct rk3066_hdmi_i2c *i2c;
707*4882a593Smuzhiyun 	int ret;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	i2c = devm_kzalloc(hdmi->dev, sizeof(*i2c), GFP_KERNEL);
710*4882a593Smuzhiyun 	if (!i2c)
711*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	mutex_init(&i2c->i2c_lock);
714*4882a593Smuzhiyun 	init_completion(&i2c->cmpltn);
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	adap = &i2c->adap;
717*4882a593Smuzhiyun 	adap->class = I2C_CLASS_DDC;
718*4882a593Smuzhiyun 	adap->owner = THIS_MODULE;
719*4882a593Smuzhiyun 	adap->dev.parent = hdmi->dev;
720*4882a593Smuzhiyun 	adap->dev.of_node = hdmi->dev->of_node;
721*4882a593Smuzhiyun 	adap->algo = &rk3066_hdmi_algorithm;
722*4882a593Smuzhiyun 	strlcpy(adap->name, "RK3066 HDMI", sizeof(adap->name));
723*4882a593Smuzhiyun 	i2c_set_adapdata(adap, hdmi);
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	ret = i2c_add_adapter(adap);
726*4882a593Smuzhiyun 	if (ret) {
727*4882a593Smuzhiyun 		DRM_DEV_ERROR(hdmi->dev, "cannot add %s I2C adapter\n",
728*4882a593Smuzhiyun 			      adap->name);
729*4882a593Smuzhiyun 		devm_kfree(hdmi->dev, i2c);
730*4882a593Smuzhiyun 		return ERR_PTR(ret);
731*4882a593Smuzhiyun 	}
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	hdmi->i2c = i2c;
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	DRM_DEV_DEBUG(hdmi->dev, "registered %s I2C bus driver\n", adap->name);
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	return adap;
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun 
rk3066_hdmi_bind(struct device * dev,struct device * master,void * data)740*4882a593Smuzhiyun static int rk3066_hdmi_bind(struct device *dev, struct device *master,
741*4882a593Smuzhiyun 			    void *data)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun 	struct platform_device *pdev = to_platform_device(dev);
744*4882a593Smuzhiyun 	struct drm_device *drm = data;
745*4882a593Smuzhiyun 	struct rk3066_hdmi *hdmi;
746*4882a593Smuzhiyun 	int irq;
747*4882a593Smuzhiyun 	int ret;
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL);
750*4882a593Smuzhiyun 	if (!hdmi)
751*4882a593Smuzhiyun 		return -ENOMEM;
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	hdmi->dev = dev;
754*4882a593Smuzhiyun 	hdmi->drm_dev = drm;
755*4882a593Smuzhiyun 	hdmi->regs = devm_platform_ioremap_resource(pdev, 0);
756*4882a593Smuzhiyun 	if (IS_ERR(hdmi->regs))
757*4882a593Smuzhiyun 		return PTR_ERR(hdmi->regs);
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	irq = platform_get_irq(pdev, 0);
760*4882a593Smuzhiyun 	if (irq < 0)
761*4882a593Smuzhiyun 		return irq;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	hdmi->hclk = devm_clk_get(dev, "hclk");
764*4882a593Smuzhiyun 	if (IS_ERR(hdmi->hclk)) {
765*4882a593Smuzhiyun 		DRM_DEV_ERROR(dev, "unable to get HDMI hclk clock\n");
766*4882a593Smuzhiyun 		return PTR_ERR(hdmi->hclk);
767*4882a593Smuzhiyun 	}
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	ret = clk_prepare_enable(hdmi->hclk);
770*4882a593Smuzhiyun 	if (ret) {
771*4882a593Smuzhiyun 		DRM_DEV_ERROR(dev, "cannot enable HDMI hclk clock: %d\n", ret);
772*4882a593Smuzhiyun 		return ret;
773*4882a593Smuzhiyun 	}
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	hdmi->grf_regmap = syscon_regmap_lookup_by_phandle(dev->of_node,
776*4882a593Smuzhiyun 							   "rockchip,grf");
777*4882a593Smuzhiyun 	if (IS_ERR(hdmi->grf_regmap)) {
778*4882a593Smuzhiyun 		DRM_DEV_ERROR(dev, "unable to get rockchip,grf\n");
779*4882a593Smuzhiyun 		ret = PTR_ERR(hdmi->grf_regmap);
780*4882a593Smuzhiyun 		goto err_disable_hclk;
781*4882a593Smuzhiyun 	}
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	/* internal hclk = hdmi_hclk / 25 */
784*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_INTERNAL_CLK_DIVIDER, 25);
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	hdmi->ddc = rk3066_hdmi_i2c_adapter(hdmi);
787*4882a593Smuzhiyun 	if (IS_ERR(hdmi->ddc)) {
788*4882a593Smuzhiyun 		ret = PTR_ERR(hdmi->ddc);
789*4882a593Smuzhiyun 		hdmi->ddc = NULL;
790*4882a593Smuzhiyun 		goto err_disable_hclk;
791*4882a593Smuzhiyun 	}
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	rk3066_hdmi_set_power_mode(hdmi, HDMI_SYS_POWER_MODE_B);
794*4882a593Smuzhiyun 	usleep_range(999, 1000);
795*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_INTR_MASK1, HDMI_INTR_HOTPLUG);
796*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_INTR_MASK2, 0);
797*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_INTR_MASK3, 0);
798*4882a593Smuzhiyun 	hdmi_writeb(hdmi, HDMI_INTR_MASK4, 0);
799*4882a593Smuzhiyun 	rk3066_hdmi_set_power_mode(hdmi, HDMI_SYS_POWER_MODE_A);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	ret = rk3066_hdmi_register(drm, hdmi);
802*4882a593Smuzhiyun 	if (ret)
803*4882a593Smuzhiyun 		goto err_disable_i2c;
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	dev_set_drvdata(dev, hdmi);
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	ret = devm_request_threaded_irq(dev, irq, rk3066_hdmi_hardirq,
808*4882a593Smuzhiyun 					rk3066_hdmi_irq, IRQF_SHARED,
809*4882a593Smuzhiyun 					dev_name(dev), hdmi);
810*4882a593Smuzhiyun 	if (ret) {
811*4882a593Smuzhiyun 		DRM_DEV_ERROR(dev, "failed to request hdmi irq: %d\n", ret);
812*4882a593Smuzhiyun 		goto err_cleanup_hdmi;
813*4882a593Smuzhiyun 	}
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	return 0;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun err_cleanup_hdmi:
818*4882a593Smuzhiyun 	hdmi->connector.funcs->destroy(&hdmi->connector);
819*4882a593Smuzhiyun 	hdmi->encoder.funcs->destroy(&hdmi->encoder);
820*4882a593Smuzhiyun err_disable_i2c:
821*4882a593Smuzhiyun 	i2c_put_adapter(hdmi->ddc);
822*4882a593Smuzhiyun err_disable_hclk:
823*4882a593Smuzhiyun 	clk_disable_unprepare(hdmi->hclk);
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	return ret;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun 
rk3066_hdmi_unbind(struct device * dev,struct device * master,void * data)828*4882a593Smuzhiyun static void rk3066_hdmi_unbind(struct device *dev, struct device *master,
829*4882a593Smuzhiyun 			       void *data)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun 	struct rk3066_hdmi *hdmi = dev_get_drvdata(dev);
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	hdmi->connector.funcs->destroy(&hdmi->connector);
834*4882a593Smuzhiyun 	hdmi->encoder.funcs->destroy(&hdmi->encoder);
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	i2c_put_adapter(hdmi->ddc);
837*4882a593Smuzhiyun 	clk_disable_unprepare(hdmi->hclk);
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun static const struct component_ops rk3066_hdmi_ops = {
841*4882a593Smuzhiyun 	.bind   = rk3066_hdmi_bind,
842*4882a593Smuzhiyun 	.unbind = rk3066_hdmi_unbind,
843*4882a593Smuzhiyun };
844*4882a593Smuzhiyun 
rk3066_hdmi_probe(struct platform_device * pdev)845*4882a593Smuzhiyun static int rk3066_hdmi_probe(struct platform_device *pdev)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun 	return component_add(&pdev->dev, &rk3066_hdmi_ops);
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun 
rk3066_hdmi_remove(struct platform_device * pdev)850*4882a593Smuzhiyun static int rk3066_hdmi_remove(struct platform_device *pdev)
851*4882a593Smuzhiyun {
852*4882a593Smuzhiyun 	component_del(&pdev->dev, &rk3066_hdmi_ops);
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	return 0;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun static const struct of_device_id rk3066_hdmi_dt_ids[] = {
858*4882a593Smuzhiyun 	{ .compatible = "rockchip,rk3066-hdmi" },
859*4882a593Smuzhiyun 	{ /* sentinel */ },
860*4882a593Smuzhiyun };
861*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, rk3066_hdmi_dt_ids);
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun struct platform_driver rk3066_hdmi_driver = {
864*4882a593Smuzhiyun 	.probe  = rk3066_hdmi_probe,
865*4882a593Smuzhiyun 	.remove = rk3066_hdmi_remove,
866*4882a593Smuzhiyun 	.driver = {
867*4882a593Smuzhiyun 		.name = "rockchip-rk3066-hdmi",
868*4882a593Smuzhiyun 		.of_match_table = rk3066_hdmi_dt_ids,
869*4882a593Smuzhiyun 	},
870*4882a593Smuzhiyun };
871