1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
4*4882a593Smuzhiyun * Author: Chris Zhong <zyw@rock-chips.com>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/device.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/iopoll.h>
12*4882a593Smuzhiyun #include <linux/reset.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include "cdn-dp-core.h"
15*4882a593Smuzhiyun #include "cdn-dp-reg.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define CDN_DP_SPDIF_CLK 200000000
18*4882a593Smuzhiyun #define FW_ALIVE_TIMEOUT_US 1000000
19*4882a593Smuzhiyun #define MAILBOX_RETRY_US 1000
20*4882a593Smuzhiyun #define MAILBOX_TIMEOUT_US 5000000
21*4882a593Smuzhiyun #define LINK_TRAINING_RETRY_MS 20
22*4882a593Smuzhiyun #define LINK_TRAINING_TIMEOUT_MS 500
23*4882a593Smuzhiyun
cdn_dp_set_fw_clk(struct cdn_dp_device * dp,unsigned long clk)24*4882a593Smuzhiyun void cdn_dp_set_fw_clk(struct cdn_dp_device *dp, unsigned long clk)
25*4882a593Smuzhiyun {
26*4882a593Smuzhiyun writel(clk / 1000000, dp->regs + SW_CLK_H);
27*4882a593Smuzhiyun }
28*4882a593Smuzhiyun
cdn_dp_clock_reset(struct cdn_dp_device * dp)29*4882a593Smuzhiyun void cdn_dp_clock_reset(struct cdn_dp_device *dp)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun u32 val;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun val = DPTX_FRMR_DATA_CLK_RSTN_EN |
34*4882a593Smuzhiyun DPTX_FRMR_DATA_CLK_EN |
35*4882a593Smuzhiyun DPTX_PHY_DATA_RSTN_EN |
36*4882a593Smuzhiyun DPTX_PHY_DATA_CLK_EN |
37*4882a593Smuzhiyun DPTX_PHY_CHAR_RSTN_EN |
38*4882a593Smuzhiyun DPTX_PHY_CHAR_CLK_EN |
39*4882a593Smuzhiyun SOURCE_AUX_SYS_CLK_RSTN_EN |
40*4882a593Smuzhiyun SOURCE_AUX_SYS_CLK_EN |
41*4882a593Smuzhiyun DPTX_SYS_CLK_RSTN_EN |
42*4882a593Smuzhiyun DPTX_SYS_CLK_EN |
43*4882a593Smuzhiyun CFG_DPTX_VIF_CLK_RSTN_EN |
44*4882a593Smuzhiyun CFG_DPTX_VIF_CLK_EN;
45*4882a593Smuzhiyun writel(val, dp->regs + SOURCE_DPTX_CAR);
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun val = SOURCE_PHY_RSTN_EN | SOURCE_PHY_CLK_EN;
48*4882a593Smuzhiyun writel(val, dp->regs + SOURCE_PHY_CAR);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun val = SOURCE_PKT_SYS_RSTN_EN |
51*4882a593Smuzhiyun SOURCE_PKT_SYS_CLK_EN |
52*4882a593Smuzhiyun SOURCE_PKT_DATA_RSTN_EN |
53*4882a593Smuzhiyun SOURCE_PKT_DATA_CLK_EN;
54*4882a593Smuzhiyun writel(val, dp->regs + SOURCE_PKT_CAR);
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun val = SPDIF_CDR_CLK_RSTN_EN |
57*4882a593Smuzhiyun SPDIF_CDR_CLK_EN |
58*4882a593Smuzhiyun SOURCE_AIF_SYS_RSTN_EN |
59*4882a593Smuzhiyun SOURCE_AIF_SYS_CLK_EN |
60*4882a593Smuzhiyun SOURCE_AIF_CLK_RSTN_EN |
61*4882a593Smuzhiyun SOURCE_AIF_CLK_EN;
62*4882a593Smuzhiyun writel(val, dp->regs + SOURCE_AIF_CAR);
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun val = SOURCE_CIPHER_SYSTEM_CLK_RSTN_EN |
65*4882a593Smuzhiyun SOURCE_CIPHER_SYS_CLK_EN |
66*4882a593Smuzhiyun SOURCE_CIPHER_CHAR_CLK_RSTN_EN |
67*4882a593Smuzhiyun SOURCE_CIPHER_CHAR_CLK_EN;
68*4882a593Smuzhiyun writel(val, dp->regs + SOURCE_CIPHER_CAR);
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun val = SOURCE_CRYPTO_SYS_CLK_RSTN_EN |
71*4882a593Smuzhiyun SOURCE_CRYPTO_SYS_CLK_EN;
72*4882a593Smuzhiyun writel(val, dp->regs + SOURCE_CRYPTO_CAR);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* enable Mailbox and PIF interrupt */
75*4882a593Smuzhiyun writel(0, dp->regs + APB_INT_MASK);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
cdn_dp_mailbox_read(struct cdn_dp_device * dp)78*4882a593Smuzhiyun static int cdn_dp_mailbox_read(struct cdn_dp_device *dp)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun int val, ret;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun ret = readx_poll_timeout(readl, dp->regs + MAILBOX_EMPTY_ADDR,
83*4882a593Smuzhiyun val, !val, MAILBOX_RETRY_US,
84*4882a593Smuzhiyun MAILBOX_TIMEOUT_US);
85*4882a593Smuzhiyun if (ret < 0)
86*4882a593Smuzhiyun return ret;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun return readl(dp->regs + MAILBOX0_RD_DATA) & 0xff;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
cdp_dp_mailbox_write(struct cdn_dp_device * dp,u8 val)91*4882a593Smuzhiyun static int cdp_dp_mailbox_write(struct cdn_dp_device *dp, u8 val)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun int ret, full;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun ret = readx_poll_timeout(readl, dp->regs + MAILBOX_FULL_ADDR,
96*4882a593Smuzhiyun full, !full, MAILBOX_RETRY_US,
97*4882a593Smuzhiyun MAILBOX_TIMEOUT_US);
98*4882a593Smuzhiyun if (ret < 0)
99*4882a593Smuzhiyun return ret;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun writel(val, dp->regs + MAILBOX0_WR_DATA);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun return 0;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
cdn_dp_mailbox_validate_receive(struct cdn_dp_device * dp,u8 module_id,u8 opcode,u16 req_size)106*4882a593Smuzhiyun static int cdn_dp_mailbox_validate_receive(struct cdn_dp_device *dp,
107*4882a593Smuzhiyun u8 module_id, u8 opcode,
108*4882a593Smuzhiyun u16 req_size)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun u32 mbox_size, i;
111*4882a593Smuzhiyun u8 header[4];
112*4882a593Smuzhiyun int ret;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun /* read the header of the message */
115*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
116*4882a593Smuzhiyun ret = cdn_dp_mailbox_read(dp);
117*4882a593Smuzhiyun if (ret < 0)
118*4882a593Smuzhiyun return ret;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun header[i] = ret;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun mbox_size = (header[2] << 8) | header[3];
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun if (opcode != header[0] || module_id != header[1] ||
126*4882a593Smuzhiyun req_size != mbox_size) {
127*4882a593Smuzhiyun /*
128*4882a593Smuzhiyun * If the message in mailbox is not what we want, we need to
129*4882a593Smuzhiyun * clear the mailbox by reading its contents.
130*4882a593Smuzhiyun */
131*4882a593Smuzhiyun for (i = 0; i < mbox_size; i++)
132*4882a593Smuzhiyun if (cdn_dp_mailbox_read(dp) < 0)
133*4882a593Smuzhiyun break;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun return -EINVAL;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
cdn_dp_mailbox_read_receive(struct cdn_dp_device * dp,u8 * buff,u16 buff_size)141*4882a593Smuzhiyun static int cdn_dp_mailbox_read_receive(struct cdn_dp_device *dp,
142*4882a593Smuzhiyun u8 *buff, u16 buff_size)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun u32 i;
145*4882a593Smuzhiyun int ret;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun for (i = 0; i < buff_size; i++) {
148*4882a593Smuzhiyun ret = cdn_dp_mailbox_read(dp);
149*4882a593Smuzhiyun if (ret < 0)
150*4882a593Smuzhiyun return ret;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun buff[i] = ret;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun return 0;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
cdn_dp_mailbox_send(struct cdn_dp_device * dp,u8 module_id,u8 opcode,u16 size,u8 * message)158*4882a593Smuzhiyun static int cdn_dp_mailbox_send(struct cdn_dp_device *dp, u8 module_id,
159*4882a593Smuzhiyun u8 opcode, u16 size, u8 *message)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun u8 header[4];
162*4882a593Smuzhiyun int ret, i;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun header[0] = opcode;
165*4882a593Smuzhiyun header[1] = module_id;
166*4882a593Smuzhiyun header[2] = (size >> 8) & 0xff;
167*4882a593Smuzhiyun header[3] = size & 0xff;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
170*4882a593Smuzhiyun ret = cdp_dp_mailbox_write(dp, header[i]);
171*4882a593Smuzhiyun if (ret)
172*4882a593Smuzhiyun return ret;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun for (i = 0; i < size; i++) {
176*4882a593Smuzhiyun ret = cdp_dp_mailbox_write(dp, message[i]);
177*4882a593Smuzhiyun if (ret)
178*4882a593Smuzhiyun return ret;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun return 0;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
cdn_dp_reg_write(struct cdn_dp_device * dp,u16 addr,u32 val)184*4882a593Smuzhiyun static int cdn_dp_reg_write(struct cdn_dp_device *dp, u16 addr, u32 val)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun u8 msg[6];
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun msg[0] = (addr >> 8) & 0xff;
189*4882a593Smuzhiyun msg[1] = addr & 0xff;
190*4882a593Smuzhiyun msg[2] = (val >> 24) & 0xff;
191*4882a593Smuzhiyun msg[3] = (val >> 16) & 0xff;
192*4882a593Smuzhiyun msg[4] = (val >> 8) & 0xff;
193*4882a593Smuzhiyun msg[5] = val & 0xff;
194*4882a593Smuzhiyun return cdn_dp_mailbox_send(dp, MB_MODULE_ID_DP_TX, DPTX_WRITE_REGISTER,
195*4882a593Smuzhiyun sizeof(msg), msg);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
cdn_dp_reg_write_bit(struct cdn_dp_device * dp,u16 addr,u8 start_bit,u8 bits_no,u32 val)198*4882a593Smuzhiyun static int cdn_dp_reg_write_bit(struct cdn_dp_device *dp, u16 addr,
199*4882a593Smuzhiyun u8 start_bit, u8 bits_no, u32 val)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun u8 field[8];
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun field[0] = (addr >> 8) & 0xff;
204*4882a593Smuzhiyun field[1] = addr & 0xff;
205*4882a593Smuzhiyun field[2] = start_bit;
206*4882a593Smuzhiyun field[3] = bits_no;
207*4882a593Smuzhiyun field[4] = (val >> 24) & 0xff;
208*4882a593Smuzhiyun field[5] = (val >> 16) & 0xff;
209*4882a593Smuzhiyun field[6] = (val >> 8) & 0xff;
210*4882a593Smuzhiyun field[7] = val & 0xff;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun return cdn_dp_mailbox_send(dp, MB_MODULE_ID_DP_TX, DPTX_WRITE_FIELD,
213*4882a593Smuzhiyun sizeof(field), field);
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
cdn_dp_dpcd_read(struct cdn_dp_device * dp,u32 addr,u8 * data,u16 len)216*4882a593Smuzhiyun int cdn_dp_dpcd_read(struct cdn_dp_device *dp, u32 addr, u8 *data, u16 len)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun u8 msg[5], reg[5];
219*4882a593Smuzhiyun int ret;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun msg[0] = (len >> 8) & 0xff;
222*4882a593Smuzhiyun msg[1] = len & 0xff;
223*4882a593Smuzhiyun msg[2] = (addr >> 16) & 0xff;
224*4882a593Smuzhiyun msg[3] = (addr >> 8) & 0xff;
225*4882a593Smuzhiyun msg[4] = addr & 0xff;
226*4882a593Smuzhiyun ret = cdn_dp_mailbox_send(dp, MB_MODULE_ID_DP_TX, DPTX_READ_DPCD,
227*4882a593Smuzhiyun sizeof(msg), msg);
228*4882a593Smuzhiyun if (ret)
229*4882a593Smuzhiyun goto err_dpcd_read;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun ret = cdn_dp_mailbox_validate_receive(dp, MB_MODULE_ID_DP_TX,
232*4882a593Smuzhiyun DPTX_READ_DPCD,
233*4882a593Smuzhiyun sizeof(reg) + len);
234*4882a593Smuzhiyun if (ret)
235*4882a593Smuzhiyun goto err_dpcd_read;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun ret = cdn_dp_mailbox_read_receive(dp, reg, sizeof(reg));
238*4882a593Smuzhiyun if (ret)
239*4882a593Smuzhiyun goto err_dpcd_read;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun ret = cdn_dp_mailbox_read_receive(dp, data, len);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun err_dpcd_read:
244*4882a593Smuzhiyun return ret;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
cdn_dp_dpcd_write(struct cdn_dp_device * dp,u32 addr,u8 value)247*4882a593Smuzhiyun int cdn_dp_dpcd_write(struct cdn_dp_device *dp, u32 addr, u8 value)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun u8 msg[6], reg[5];
250*4882a593Smuzhiyun int ret;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun msg[0] = 0;
253*4882a593Smuzhiyun msg[1] = 1;
254*4882a593Smuzhiyun msg[2] = (addr >> 16) & 0xff;
255*4882a593Smuzhiyun msg[3] = (addr >> 8) & 0xff;
256*4882a593Smuzhiyun msg[4] = addr & 0xff;
257*4882a593Smuzhiyun msg[5] = value;
258*4882a593Smuzhiyun ret = cdn_dp_mailbox_send(dp, MB_MODULE_ID_DP_TX, DPTX_WRITE_DPCD,
259*4882a593Smuzhiyun sizeof(msg), msg);
260*4882a593Smuzhiyun if (ret)
261*4882a593Smuzhiyun goto err_dpcd_write;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun ret = cdn_dp_mailbox_validate_receive(dp, MB_MODULE_ID_DP_TX,
264*4882a593Smuzhiyun DPTX_WRITE_DPCD, sizeof(reg));
265*4882a593Smuzhiyun if (ret)
266*4882a593Smuzhiyun goto err_dpcd_write;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun ret = cdn_dp_mailbox_read_receive(dp, reg, sizeof(reg));
269*4882a593Smuzhiyun if (ret)
270*4882a593Smuzhiyun goto err_dpcd_write;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun if (addr != (reg[2] << 16 | reg[3] << 8 | reg[4]))
273*4882a593Smuzhiyun ret = -EINVAL;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun err_dpcd_write:
276*4882a593Smuzhiyun if (ret)
277*4882a593Smuzhiyun DRM_DEV_ERROR(dp->dev, "dpcd write failed: %d\n", ret);
278*4882a593Smuzhiyun return ret;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
cdn_dp_load_firmware(struct cdn_dp_device * dp,const u32 * i_mem,u32 i_size,const u32 * d_mem,u32 d_size)281*4882a593Smuzhiyun int cdn_dp_load_firmware(struct cdn_dp_device *dp, const u32 *i_mem,
282*4882a593Smuzhiyun u32 i_size, const u32 *d_mem, u32 d_size)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun u32 reg;
285*4882a593Smuzhiyun int i, ret;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* reset ucpu before load firmware*/
288*4882a593Smuzhiyun writel(APB_IRAM_PATH | APB_DRAM_PATH | APB_XT_RESET,
289*4882a593Smuzhiyun dp->regs + APB_CTRL);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun for (i = 0; i < i_size; i += 4)
292*4882a593Smuzhiyun writel(*i_mem++, dp->regs + ADDR_IMEM + i);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun for (i = 0; i < d_size; i += 4)
295*4882a593Smuzhiyun writel(*d_mem++, dp->regs + ADDR_DMEM + i);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* un-reset ucpu */
298*4882a593Smuzhiyun writel(0, dp->regs + APB_CTRL);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* check the keep alive register to make sure fw working */
301*4882a593Smuzhiyun ret = readx_poll_timeout(readl, dp->regs + KEEP_ALIVE,
302*4882a593Smuzhiyun reg, reg, 2000, FW_ALIVE_TIMEOUT_US);
303*4882a593Smuzhiyun if (ret < 0) {
304*4882a593Smuzhiyun DRM_DEV_ERROR(dp->dev, "failed to loaded the FW reg = %x\n",
305*4882a593Smuzhiyun reg);
306*4882a593Smuzhiyun return -EINVAL;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun reg = readl(dp->regs + VER_L) & 0xff;
310*4882a593Smuzhiyun dp->fw_version = reg;
311*4882a593Smuzhiyun reg = readl(dp->regs + VER_H) & 0xff;
312*4882a593Smuzhiyun dp->fw_version |= reg << 8;
313*4882a593Smuzhiyun reg = readl(dp->regs + VER_LIB_L_ADDR) & 0xff;
314*4882a593Smuzhiyun dp->fw_version |= reg << 16;
315*4882a593Smuzhiyun reg = readl(dp->regs + VER_LIB_H_ADDR) & 0xff;
316*4882a593Smuzhiyun dp->fw_version |= reg << 24;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun DRM_DEV_DEBUG(dp->dev, "firmware version: %x\n", dp->fw_version);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun return 0;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
cdn_dp_set_firmware_active(struct cdn_dp_device * dp,bool enable)323*4882a593Smuzhiyun int cdn_dp_set_firmware_active(struct cdn_dp_device *dp, bool enable)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun u8 msg[5];
326*4882a593Smuzhiyun int ret, i;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun msg[0] = GENERAL_MAIN_CONTROL;
329*4882a593Smuzhiyun msg[1] = MB_MODULE_ID_GENERAL;
330*4882a593Smuzhiyun msg[2] = 0;
331*4882a593Smuzhiyun msg[3] = 1;
332*4882a593Smuzhiyun msg[4] = enable ? FW_ACTIVE : FW_STANDBY;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun for (i = 0; i < sizeof(msg); i++) {
335*4882a593Smuzhiyun ret = cdp_dp_mailbox_write(dp, msg[i]);
336*4882a593Smuzhiyun if (ret)
337*4882a593Smuzhiyun goto err_set_firmware_active;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* read the firmware state */
341*4882a593Smuzhiyun for (i = 0; i < sizeof(msg); i++) {
342*4882a593Smuzhiyun ret = cdn_dp_mailbox_read(dp);
343*4882a593Smuzhiyun if (ret < 0)
344*4882a593Smuzhiyun goto err_set_firmware_active;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun msg[i] = ret;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun ret = 0;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun err_set_firmware_active:
352*4882a593Smuzhiyun if (ret < 0)
353*4882a593Smuzhiyun DRM_DEV_ERROR(dp->dev, "set firmware active failed\n");
354*4882a593Smuzhiyun return ret;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
cdn_dp_set_host_cap(struct cdn_dp_device * dp,u8 lanes,bool flip)357*4882a593Smuzhiyun int cdn_dp_set_host_cap(struct cdn_dp_device *dp, u8 lanes, bool flip)
358*4882a593Smuzhiyun {
359*4882a593Smuzhiyun u8 msg[8];
360*4882a593Smuzhiyun int ret;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun msg[0] = CDN_DP_MAX_LINK_RATE;
363*4882a593Smuzhiyun msg[1] = lanes | SCRAMBLER_EN;
364*4882a593Smuzhiyun msg[2] = VOLTAGE_LEVEL_2;
365*4882a593Smuzhiyun msg[3] = PRE_EMPHASIS_LEVEL_3;
366*4882a593Smuzhiyun msg[4] = PTS1 | PTS2 | PTS3 | PTS4;
367*4882a593Smuzhiyun msg[5] = FAST_LT_NOT_SUPPORT;
368*4882a593Smuzhiyun msg[6] = flip ? LANE_MAPPING_FLIPPED : LANE_MAPPING_NORMAL;
369*4882a593Smuzhiyun msg[7] = ENHANCED;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun ret = cdn_dp_mailbox_send(dp, MB_MODULE_ID_DP_TX,
372*4882a593Smuzhiyun DPTX_SET_HOST_CAPABILITIES,
373*4882a593Smuzhiyun sizeof(msg), msg);
374*4882a593Smuzhiyun if (ret)
375*4882a593Smuzhiyun goto err_set_host_cap;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun ret = cdn_dp_reg_write(dp, DP_AUX_SWAP_INVERSION_CONTROL,
378*4882a593Smuzhiyun AUX_HOST_INVERT);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun err_set_host_cap:
381*4882a593Smuzhiyun if (ret)
382*4882a593Smuzhiyun DRM_DEV_ERROR(dp->dev, "set host cap failed: %d\n", ret);
383*4882a593Smuzhiyun return ret;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
cdn_dp_event_config(struct cdn_dp_device * dp)386*4882a593Smuzhiyun int cdn_dp_event_config(struct cdn_dp_device *dp)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun u8 msg[5];
389*4882a593Smuzhiyun int ret;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun memset(msg, 0, sizeof(msg));
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun msg[0] = DPTX_EVENT_ENABLE_HPD | DPTX_EVENT_ENABLE_TRAINING;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun ret = cdn_dp_mailbox_send(dp, MB_MODULE_ID_DP_TX, DPTX_ENABLE_EVENT,
396*4882a593Smuzhiyun sizeof(msg), msg);
397*4882a593Smuzhiyun if (ret)
398*4882a593Smuzhiyun DRM_DEV_ERROR(dp->dev, "set event config failed: %d\n", ret);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun return ret;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
cdn_dp_get_event(struct cdn_dp_device * dp)403*4882a593Smuzhiyun u32 cdn_dp_get_event(struct cdn_dp_device *dp)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun return readl(dp->regs + SW_EVENTS0);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
cdn_dp_get_hpd_status(struct cdn_dp_device * dp)408*4882a593Smuzhiyun int cdn_dp_get_hpd_status(struct cdn_dp_device *dp)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun u8 status;
411*4882a593Smuzhiyun int ret;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun ret = cdn_dp_mailbox_send(dp, MB_MODULE_ID_DP_TX, DPTX_HPD_STATE,
414*4882a593Smuzhiyun 0, NULL);
415*4882a593Smuzhiyun if (ret)
416*4882a593Smuzhiyun goto err_get_hpd;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun ret = cdn_dp_mailbox_validate_receive(dp, MB_MODULE_ID_DP_TX,
419*4882a593Smuzhiyun DPTX_HPD_STATE, sizeof(status));
420*4882a593Smuzhiyun if (ret)
421*4882a593Smuzhiyun goto err_get_hpd;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun ret = cdn_dp_mailbox_read_receive(dp, &status, sizeof(status));
424*4882a593Smuzhiyun if (ret)
425*4882a593Smuzhiyun goto err_get_hpd;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun return status;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun err_get_hpd:
430*4882a593Smuzhiyun DRM_DEV_ERROR(dp->dev, "get hpd status failed: %d\n", ret);
431*4882a593Smuzhiyun return ret;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
cdn_dp_get_edid_block(void * data,u8 * edid,unsigned int block,size_t length)434*4882a593Smuzhiyun int cdn_dp_get_edid_block(void *data, u8 *edid,
435*4882a593Smuzhiyun unsigned int block, size_t length)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun struct cdn_dp_device *dp = data;
438*4882a593Smuzhiyun u8 msg[2], reg[2], i;
439*4882a593Smuzhiyun int ret;
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
442*4882a593Smuzhiyun msg[0] = block / 2;
443*4882a593Smuzhiyun msg[1] = block % 2;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun ret = cdn_dp_mailbox_send(dp, MB_MODULE_ID_DP_TX, DPTX_GET_EDID,
446*4882a593Smuzhiyun sizeof(msg), msg);
447*4882a593Smuzhiyun if (ret)
448*4882a593Smuzhiyun continue;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun ret = cdn_dp_mailbox_validate_receive(dp, MB_MODULE_ID_DP_TX,
451*4882a593Smuzhiyun DPTX_GET_EDID,
452*4882a593Smuzhiyun sizeof(reg) + length);
453*4882a593Smuzhiyun if (ret)
454*4882a593Smuzhiyun continue;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun ret = cdn_dp_mailbox_read_receive(dp, reg, sizeof(reg));
457*4882a593Smuzhiyun if (ret)
458*4882a593Smuzhiyun continue;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun ret = cdn_dp_mailbox_read_receive(dp, edid, length);
461*4882a593Smuzhiyun if (ret)
462*4882a593Smuzhiyun continue;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun if (reg[0] == length && reg[1] == block / 2)
465*4882a593Smuzhiyun break;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun if (ret)
469*4882a593Smuzhiyun DRM_DEV_ERROR(dp->dev, "get block[%d] edid failed: %d\n", block,
470*4882a593Smuzhiyun ret);
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun return ret;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
cdn_dp_training_start(struct cdn_dp_device * dp)475*4882a593Smuzhiyun static int cdn_dp_training_start(struct cdn_dp_device *dp)
476*4882a593Smuzhiyun {
477*4882a593Smuzhiyun unsigned long timeout;
478*4882a593Smuzhiyun u8 msg, event[2];
479*4882a593Smuzhiyun int ret;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun msg = LINK_TRAINING_RUN;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun /* start training */
484*4882a593Smuzhiyun ret = cdn_dp_mailbox_send(dp, MB_MODULE_ID_DP_TX, DPTX_TRAINING_CONTROL,
485*4882a593Smuzhiyun sizeof(msg), &msg);
486*4882a593Smuzhiyun if (ret)
487*4882a593Smuzhiyun goto err_training_start;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun timeout = jiffies + msecs_to_jiffies(LINK_TRAINING_TIMEOUT_MS);
490*4882a593Smuzhiyun while (time_before(jiffies, timeout)) {
491*4882a593Smuzhiyun msleep(LINK_TRAINING_RETRY_MS);
492*4882a593Smuzhiyun ret = cdn_dp_mailbox_send(dp, MB_MODULE_ID_DP_TX,
493*4882a593Smuzhiyun DPTX_READ_EVENT, 0, NULL);
494*4882a593Smuzhiyun if (ret)
495*4882a593Smuzhiyun goto err_training_start;
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun ret = cdn_dp_mailbox_validate_receive(dp, MB_MODULE_ID_DP_TX,
498*4882a593Smuzhiyun DPTX_READ_EVENT,
499*4882a593Smuzhiyun sizeof(event));
500*4882a593Smuzhiyun if (ret)
501*4882a593Smuzhiyun goto err_training_start;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun ret = cdn_dp_mailbox_read_receive(dp, event, sizeof(event));
504*4882a593Smuzhiyun if (ret)
505*4882a593Smuzhiyun goto err_training_start;
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun if (event[1] & EQ_PHASE_FINISHED)
508*4882a593Smuzhiyun return 0;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun ret = -ETIMEDOUT;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun err_training_start:
514*4882a593Smuzhiyun DRM_DEV_ERROR(dp->dev, "training failed: %d\n", ret);
515*4882a593Smuzhiyun return ret;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
cdn_dp_get_training_status(struct cdn_dp_device * dp)518*4882a593Smuzhiyun static int cdn_dp_get_training_status(struct cdn_dp_device *dp)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun u8 status[10];
521*4882a593Smuzhiyun int ret;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun ret = cdn_dp_mailbox_send(dp, MB_MODULE_ID_DP_TX, DPTX_READ_LINK_STAT,
524*4882a593Smuzhiyun 0, NULL);
525*4882a593Smuzhiyun if (ret)
526*4882a593Smuzhiyun goto err_get_training_status;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun ret = cdn_dp_mailbox_validate_receive(dp, MB_MODULE_ID_DP_TX,
529*4882a593Smuzhiyun DPTX_READ_LINK_STAT,
530*4882a593Smuzhiyun sizeof(status));
531*4882a593Smuzhiyun if (ret)
532*4882a593Smuzhiyun goto err_get_training_status;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun ret = cdn_dp_mailbox_read_receive(dp, status, sizeof(status));
535*4882a593Smuzhiyun if (ret)
536*4882a593Smuzhiyun goto err_get_training_status;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun dp->max_rate = drm_dp_bw_code_to_link_rate(status[0]);
539*4882a593Smuzhiyun dp->max_lanes = status[1];
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun err_get_training_status:
542*4882a593Smuzhiyun if (ret)
543*4882a593Smuzhiyun DRM_DEV_ERROR(dp->dev, "get training status failed: %d\n", ret);
544*4882a593Smuzhiyun return ret;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
cdn_dp_train_link(struct cdn_dp_device * dp)547*4882a593Smuzhiyun int cdn_dp_train_link(struct cdn_dp_device *dp)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun int ret;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun ret = cdn_dp_training_start(dp);
552*4882a593Smuzhiyun if (ret) {
553*4882a593Smuzhiyun DRM_DEV_ERROR(dp->dev, "Failed to start training %d\n", ret);
554*4882a593Smuzhiyun return ret;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun ret = cdn_dp_get_training_status(dp);
558*4882a593Smuzhiyun if (ret) {
559*4882a593Smuzhiyun DRM_DEV_ERROR(dp->dev, "Failed to get training stat %d\n", ret);
560*4882a593Smuzhiyun return ret;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun DRM_DEV_DEBUG_KMS(dp->dev, "rate:0x%x, lanes:%d\n", dp->max_rate,
564*4882a593Smuzhiyun dp->max_lanes);
565*4882a593Smuzhiyun return ret;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
cdn_dp_set_video_status(struct cdn_dp_device * dp,int active)568*4882a593Smuzhiyun int cdn_dp_set_video_status(struct cdn_dp_device *dp, int active)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun u8 msg;
571*4882a593Smuzhiyun int ret;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun msg = !!active;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun ret = cdn_dp_mailbox_send(dp, MB_MODULE_ID_DP_TX, DPTX_SET_VIDEO,
576*4882a593Smuzhiyun sizeof(msg), &msg);
577*4882a593Smuzhiyun if (ret)
578*4882a593Smuzhiyun DRM_DEV_ERROR(dp->dev, "set video status failed: %d\n", ret);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun return ret;
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
cdn_dp_get_msa_misc(struct video_info * video,struct drm_display_mode * mode)583*4882a593Smuzhiyun static int cdn_dp_get_msa_misc(struct video_info *video,
584*4882a593Smuzhiyun struct drm_display_mode *mode)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun u32 msa_misc;
587*4882a593Smuzhiyun u8 val[2] = {0};
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun switch (video->color_fmt) {
590*4882a593Smuzhiyun case PXL_RGB:
591*4882a593Smuzhiyun case Y_ONLY:
592*4882a593Smuzhiyun val[0] = 0;
593*4882a593Smuzhiyun break;
594*4882a593Smuzhiyun /* set YUV default color space conversion to BT601 */
595*4882a593Smuzhiyun case YCBCR_4_4_4:
596*4882a593Smuzhiyun val[0] = 6 + BT_601 * 8;
597*4882a593Smuzhiyun break;
598*4882a593Smuzhiyun case YCBCR_4_2_2:
599*4882a593Smuzhiyun val[0] = 5 + BT_601 * 8;
600*4882a593Smuzhiyun break;
601*4882a593Smuzhiyun case YCBCR_4_2_0:
602*4882a593Smuzhiyun val[0] = 5;
603*4882a593Smuzhiyun break;
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun switch (video->color_depth) {
607*4882a593Smuzhiyun case 6:
608*4882a593Smuzhiyun val[1] = 0;
609*4882a593Smuzhiyun break;
610*4882a593Smuzhiyun case 8:
611*4882a593Smuzhiyun val[1] = 1;
612*4882a593Smuzhiyun break;
613*4882a593Smuzhiyun case 10:
614*4882a593Smuzhiyun val[1] = 2;
615*4882a593Smuzhiyun break;
616*4882a593Smuzhiyun case 12:
617*4882a593Smuzhiyun val[1] = 3;
618*4882a593Smuzhiyun break;
619*4882a593Smuzhiyun case 16:
620*4882a593Smuzhiyun val[1] = 4;
621*4882a593Smuzhiyun break;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun msa_misc = 2 * val[0] + 32 * val[1] +
625*4882a593Smuzhiyun ((video->color_fmt == Y_ONLY) ? (1 << 14) : 0);
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun return msa_misc;
628*4882a593Smuzhiyun }
629*4882a593Smuzhiyun
cdn_dp_config_video(struct cdn_dp_device * dp)630*4882a593Smuzhiyun int cdn_dp_config_video(struct cdn_dp_device *dp)
631*4882a593Smuzhiyun {
632*4882a593Smuzhiyun struct video_info *video = &dp->video_info;
633*4882a593Smuzhiyun struct drm_display_mode *mode = &dp->mode;
634*4882a593Smuzhiyun u64 symbol;
635*4882a593Smuzhiyun u32 val, link_rate, rem;
636*4882a593Smuzhiyun u8 bit_per_pix, tu_size_reg = TU_SIZE;
637*4882a593Smuzhiyun int ret;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun bit_per_pix = (video->color_fmt == YCBCR_4_2_2) ?
640*4882a593Smuzhiyun (video->color_depth * 2) : (video->color_depth * 3);
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun link_rate = dp->max_rate / 1000;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun ret = cdn_dp_reg_write(dp, BND_HSYNC2VSYNC, VIF_BYPASS_INTERLACE);
645*4882a593Smuzhiyun if (ret)
646*4882a593Smuzhiyun goto err_config_video;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun ret = cdn_dp_reg_write(dp, HSYNC2VSYNC_POL_CTRL, 0);
649*4882a593Smuzhiyun if (ret)
650*4882a593Smuzhiyun goto err_config_video;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun /*
653*4882a593Smuzhiyun * get a best tu_size and valid symbol:
654*4882a593Smuzhiyun * 1. chose Lclk freq(162Mhz, 270Mhz, 540Mhz), set TU to 32
655*4882a593Smuzhiyun * 2. calculate VS(valid symbol) = TU * Pclk * Bpp / (Lclk * Lanes)
656*4882a593Smuzhiyun * 3. if VS > *.85 or VS < *.1 or VS < 2 or TU < VS + 4, then set
657*4882a593Smuzhiyun * TU += 2 and repeat 2nd step.
658*4882a593Smuzhiyun */
659*4882a593Smuzhiyun do {
660*4882a593Smuzhiyun tu_size_reg += 2;
661*4882a593Smuzhiyun symbol = (u64)tu_size_reg * mode->clock * bit_per_pix;
662*4882a593Smuzhiyun do_div(symbol, dp->max_lanes * link_rate * 8);
663*4882a593Smuzhiyun rem = do_div(symbol, 1000);
664*4882a593Smuzhiyun if (tu_size_reg > 64) {
665*4882a593Smuzhiyun ret = -EINVAL;
666*4882a593Smuzhiyun DRM_DEV_ERROR(dp->dev,
667*4882a593Smuzhiyun "tu error, clk:%d, lanes:%d, rate:%d\n",
668*4882a593Smuzhiyun mode->clock, dp->max_lanes, link_rate);
669*4882a593Smuzhiyun goto err_config_video;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun } while ((symbol <= 1) || (tu_size_reg - symbol < 4) ||
672*4882a593Smuzhiyun (rem > 850) || (rem < 100));
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun val = symbol + (tu_size_reg << 8);
675*4882a593Smuzhiyun val |= TU_CNT_RST_EN;
676*4882a593Smuzhiyun ret = cdn_dp_reg_write(dp, DP_FRAMER_TU, val);
677*4882a593Smuzhiyun if (ret)
678*4882a593Smuzhiyun goto err_config_video;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun /* set the FIFO Buffer size */
681*4882a593Smuzhiyun val = div_u64(mode->clock * (symbol + 1), 1000) + link_rate;
682*4882a593Smuzhiyun val /= (dp->max_lanes * link_rate);
683*4882a593Smuzhiyun val = div_u64(8 * (symbol + 1), bit_per_pix) - val;
684*4882a593Smuzhiyun val += 2;
685*4882a593Smuzhiyun ret = cdn_dp_reg_write(dp, DP_VC_TABLE(15), val);
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun switch (video->color_depth) {
688*4882a593Smuzhiyun case 6:
689*4882a593Smuzhiyun val = BCS_6;
690*4882a593Smuzhiyun break;
691*4882a593Smuzhiyun case 8:
692*4882a593Smuzhiyun val = BCS_8;
693*4882a593Smuzhiyun break;
694*4882a593Smuzhiyun case 10:
695*4882a593Smuzhiyun val = BCS_10;
696*4882a593Smuzhiyun break;
697*4882a593Smuzhiyun case 12:
698*4882a593Smuzhiyun val = BCS_12;
699*4882a593Smuzhiyun break;
700*4882a593Smuzhiyun case 16:
701*4882a593Smuzhiyun val = BCS_16;
702*4882a593Smuzhiyun break;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun val += video->color_fmt << 8;
706*4882a593Smuzhiyun ret = cdn_dp_reg_write(dp, DP_FRAMER_PXL_REPR, val);
707*4882a593Smuzhiyun if (ret)
708*4882a593Smuzhiyun goto err_config_video;
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun val = video->h_sync_polarity ? DP_FRAMER_SP_HSP : 0;
711*4882a593Smuzhiyun val |= video->v_sync_polarity ? DP_FRAMER_SP_VSP : 0;
712*4882a593Smuzhiyun ret = cdn_dp_reg_write(dp, DP_FRAMER_SP, val);
713*4882a593Smuzhiyun if (ret)
714*4882a593Smuzhiyun goto err_config_video;
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun val = (mode->hsync_start - mode->hdisplay) << 16;
717*4882a593Smuzhiyun val |= mode->htotal - mode->hsync_end;
718*4882a593Smuzhiyun ret = cdn_dp_reg_write(dp, DP_FRONT_BACK_PORCH, val);
719*4882a593Smuzhiyun if (ret)
720*4882a593Smuzhiyun goto err_config_video;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun val = mode->hdisplay * bit_per_pix / 8;
723*4882a593Smuzhiyun ret = cdn_dp_reg_write(dp, DP_BYTE_COUNT, val);
724*4882a593Smuzhiyun if (ret)
725*4882a593Smuzhiyun goto err_config_video;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun val = mode->htotal | ((mode->htotal - mode->hsync_start) << 16);
728*4882a593Smuzhiyun ret = cdn_dp_reg_write(dp, MSA_HORIZONTAL_0, val);
729*4882a593Smuzhiyun if (ret)
730*4882a593Smuzhiyun goto err_config_video;
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun val = mode->hsync_end - mode->hsync_start;
733*4882a593Smuzhiyun val |= (mode->hdisplay << 16) | (video->h_sync_polarity << 15);
734*4882a593Smuzhiyun ret = cdn_dp_reg_write(dp, MSA_HORIZONTAL_1, val);
735*4882a593Smuzhiyun if (ret)
736*4882a593Smuzhiyun goto err_config_video;
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun val = mode->vtotal;
739*4882a593Smuzhiyun val |= (mode->vtotal - mode->vsync_start) << 16;
740*4882a593Smuzhiyun ret = cdn_dp_reg_write(dp, MSA_VERTICAL_0, val);
741*4882a593Smuzhiyun if (ret)
742*4882a593Smuzhiyun goto err_config_video;
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun val = mode->vsync_end - mode->vsync_start;
745*4882a593Smuzhiyun val |= (mode->vdisplay << 16) | (video->v_sync_polarity << 15);
746*4882a593Smuzhiyun ret = cdn_dp_reg_write(dp, MSA_VERTICAL_1, val);
747*4882a593Smuzhiyun if (ret)
748*4882a593Smuzhiyun goto err_config_video;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun val = cdn_dp_get_msa_misc(video, mode);
751*4882a593Smuzhiyun ret = cdn_dp_reg_write(dp, MSA_MISC, val);
752*4882a593Smuzhiyun if (ret)
753*4882a593Smuzhiyun goto err_config_video;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun ret = cdn_dp_reg_write(dp, STREAM_CONFIG, 1);
756*4882a593Smuzhiyun if (ret)
757*4882a593Smuzhiyun goto err_config_video;
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun val = mode->hsync_end - mode->hsync_start;
760*4882a593Smuzhiyun val |= mode->hdisplay << 16;
761*4882a593Smuzhiyun ret = cdn_dp_reg_write(dp, DP_HORIZONTAL, val);
762*4882a593Smuzhiyun if (ret)
763*4882a593Smuzhiyun goto err_config_video;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun val = mode->vdisplay;
766*4882a593Smuzhiyun val |= (mode->vtotal - mode->vsync_start) << 16;
767*4882a593Smuzhiyun ret = cdn_dp_reg_write(dp, DP_VERTICAL_0, val);
768*4882a593Smuzhiyun if (ret)
769*4882a593Smuzhiyun goto err_config_video;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun val = mode->vtotal;
772*4882a593Smuzhiyun ret = cdn_dp_reg_write(dp, DP_VERTICAL_1, val);
773*4882a593Smuzhiyun if (ret)
774*4882a593Smuzhiyun goto err_config_video;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun ret = cdn_dp_reg_write_bit(dp, DP_VB_ID, 2, 1, 0);
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun err_config_video:
779*4882a593Smuzhiyun if (ret)
780*4882a593Smuzhiyun DRM_DEV_ERROR(dp->dev, "config video failed: %d\n", ret);
781*4882a593Smuzhiyun return ret;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun
cdn_dp_audio_stop(struct cdn_dp_device * dp,struct audio_info * audio)784*4882a593Smuzhiyun int cdn_dp_audio_stop(struct cdn_dp_device *dp, struct audio_info *audio)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun int ret;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun ret = cdn_dp_reg_write(dp, AUDIO_PACK_CONTROL, 0);
789*4882a593Smuzhiyun if (ret) {
790*4882a593Smuzhiyun DRM_DEV_ERROR(dp->dev, "audio stop failed: %d\n", ret);
791*4882a593Smuzhiyun return ret;
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun writel(0, dp->regs + SPDIF_CTRL_ADDR);
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun /* clearn the audio config and reset */
797*4882a593Smuzhiyun writel(0, dp->regs + AUDIO_SRC_CNTL);
798*4882a593Smuzhiyun writel(0, dp->regs + AUDIO_SRC_CNFG);
799*4882a593Smuzhiyun writel(AUDIO_SW_RST, dp->regs + AUDIO_SRC_CNTL);
800*4882a593Smuzhiyun writel(0, dp->regs + AUDIO_SRC_CNTL);
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun /* reset smpl2pckt component */
803*4882a593Smuzhiyun writel(0, dp->regs + SMPL2PKT_CNTL);
804*4882a593Smuzhiyun writel(AUDIO_SW_RST, dp->regs + SMPL2PKT_CNTL);
805*4882a593Smuzhiyun writel(0, dp->regs + SMPL2PKT_CNTL);
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun /* reset FIFO */
808*4882a593Smuzhiyun writel(AUDIO_SW_RST, dp->regs + FIFO_CNTL);
809*4882a593Smuzhiyun writel(0, dp->regs + FIFO_CNTL);
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun if (audio->format == AFMT_SPDIF)
812*4882a593Smuzhiyun clk_disable_unprepare(dp->spdif_clk);
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun return 0;
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun
cdn_dp_audio_mute(struct cdn_dp_device * dp,bool enable)817*4882a593Smuzhiyun int cdn_dp_audio_mute(struct cdn_dp_device *dp, bool enable)
818*4882a593Smuzhiyun {
819*4882a593Smuzhiyun int ret;
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun ret = cdn_dp_reg_write_bit(dp, DP_VB_ID, 4, 1, enable);
822*4882a593Smuzhiyun if (ret)
823*4882a593Smuzhiyun DRM_DEV_ERROR(dp->dev, "audio mute failed: %d\n", ret);
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun return ret;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
cdn_dp_audio_config_i2s(struct cdn_dp_device * dp,struct audio_info * audio)828*4882a593Smuzhiyun static void cdn_dp_audio_config_i2s(struct cdn_dp_device *dp,
829*4882a593Smuzhiyun struct audio_info *audio)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun int sub_pckt_num = 1, i2s_port_en_val = 0xf, i;
832*4882a593Smuzhiyun u32 val;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun if (audio->channels == 2) {
835*4882a593Smuzhiyun if (dp->max_lanes == 1)
836*4882a593Smuzhiyun sub_pckt_num = 2;
837*4882a593Smuzhiyun else
838*4882a593Smuzhiyun sub_pckt_num = 4;
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun i2s_port_en_val = 1;
841*4882a593Smuzhiyun } else if (audio->channels == 4) {
842*4882a593Smuzhiyun i2s_port_en_val = 3;
843*4882a593Smuzhiyun }
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun writel(0x0, dp->regs + SPDIF_CTRL_ADDR);
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun writel(SYNC_WR_TO_CH_ZERO, dp->regs + FIFO_CNTL);
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun val = MAX_NUM_CH(audio->channels);
850*4882a593Smuzhiyun val |= NUM_OF_I2S_PORTS(audio->channels);
851*4882a593Smuzhiyun val |= AUDIO_TYPE_LPCM;
852*4882a593Smuzhiyun val |= CFG_SUB_PCKT_NUM(sub_pckt_num);
853*4882a593Smuzhiyun writel(val, dp->regs + SMPL2PKT_CNFG);
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun if (audio->sample_width == 16)
856*4882a593Smuzhiyun val = 0;
857*4882a593Smuzhiyun else if (audio->sample_width == 24)
858*4882a593Smuzhiyun val = 1 << 9;
859*4882a593Smuzhiyun else
860*4882a593Smuzhiyun val = 2 << 9;
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun val |= AUDIO_CH_NUM(audio->channels);
863*4882a593Smuzhiyun val |= I2S_DEC_PORT_EN(i2s_port_en_val);
864*4882a593Smuzhiyun val |= TRANS_SMPL_WIDTH_32;
865*4882a593Smuzhiyun writel(val, dp->regs + AUDIO_SRC_CNFG);
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun for (i = 0; i < (audio->channels + 1) / 2; i++) {
868*4882a593Smuzhiyun if (audio->sample_width == 16)
869*4882a593Smuzhiyun val = (0x02 << 8) | (0x02 << 20);
870*4882a593Smuzhiyun else if (audio->sample_width == 24)
871*4882a593Smuzhiyun val = (0x0b << 8) | (0x0b << 20);
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun val |= ((2 * i) << 4) | ((2 * i + 1) << 16);
874*4882a593Smuzhiyun writel(val, dp->regs + STTS_BIT_CH(i));
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun switch (audio->sample_rate) {
878*4882a593Smuzhiyun case 32000:
879*4882a593Smuzhiyun val = SAMPLING_FREQ(3) |
880*4882a593Smuzhiyun ORIGINAL_SAMP_FREQ(0xc);
881*4882a593Smuzhiyun break;
882*4882a593Smuzhiyun case 44100:
883*4882a593Smuzhiyun val = SAMPLING_FREQ(0) |
884*4882a593Smuzhiyun ORIGINAL_SAMP_FREQ(0xf);
885*4882a593Smuzhiyun break;
886*4882a593Smuzhiyun case 48000:
887*4882a593Smuzhiyun val = SAMPLING_FREQ(2) |
888*4882a593Smuzhiyun ORIGINAL_SAMP_FREQ(0xd);
889*4882a593Smuzhiyun break;
890*4882a593Smuzhiyun case 88200:
891*4882a593Smuzhiyun val = SAMPLING_FREQ(8) |
892*4882a593Smuzhiyun ORIGINAL_SAMP_FREQ(0x7);
893*4882a593Smuzhiyun break;
894*4882a593Smuzhiyun case 96000:
895*4882a593Smuzhiyun val = SAMPLING_FREQ(0xa) |
896*4882a593Smuzhiyun ORIGINAL_SAMP_FREQ(5);
897*4882a593Smuzhiyun break;
898*4882a593Smuzhiyun case 176400:
899*4882a593Smuzhiyun val = SAMPLING_FREQ(0xc) |
900*4882a593Smuzhiyun ORIGINAL_SAMP_FREQ(3);
901*4882a593Smuzhiyun break;
902*4882a593Smuzhiyun case 192000:
903*4882a593Smuzhiyun val = SAMPLING_FREQ(0xe) |
904*4882a593Smuzhiyun ORIGINAL_SAMP_FREQ(1);
905*4882a593Smuzhiyun break;
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun val |= 4;
908*4882a593Smuzhiyun writel(val, dp->regs + COM_CH_STTS_BITS);
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun writel(SMPL2PKT_EN, dp->regs + SMPL2PKT_CNTL);
911*4882a593Smuzhiyun writel(I2S_DEC_START, dp->regs + AUDIO_SRC_CNTL);
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
cdn_dp_audio_config_spdif(struct cdn_dp_device * dp)914*4882a593Smuzhiyun static void cdn_dp_audio_config_spdif(struct cdn_dp_device *dp)
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun u32 val;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun writel(SYNC_WR_TO_CH_ZERO, dp->regs + FIFO_CNTL);
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun val = MAX_NUM_CH(2) | AUDIO_TYPE_LPCM | CFG_SUB_PCKT_NUM(4);
921*4882a593Smuzhiyun writel(val, dp->regs + SMPL2PKT_CNFG);
922*4882a593Smuzhiyun writel(SMPL2PKT_EN, dp->regs + SMPL2PKT_CNTL);
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun val = SPDIF_ENABLE | SPDIF_AVG_SEL | SPDIF_JITTER_BYPASS;
925*4882a593Smuzhiyun writel(val, dp->regs + SPDIF_CTRL_ADDR);
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun clk_prepare_enable(dp->spdif_clk);
928*4882a593Smuzhiyun clk_set_rate(dp->spdif_clk, CDN_DP_SPDIF_CLK);
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun
cdn_dp_audio_config(struct cdn_dp_device * dp,struct audio_info * audio)931*4882a593Smuzhiyun int cdn_dp_audio_config(struct cdn_dp_device *dp, struct audio_info *audio)
932*4882a593Smuzhiyun {
933*4882a593Smuzhiyun int ret;
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun /* reset the spdif clk before config */
936*4882a593Smuzhiyun if (audio->format == AFMT_SPDIF) {
937*4882a593Smuzhiyun reset_control_assert(dp->spdif_rst);
938*4882a593Smuzhiyun reset_control_deassert(dp->spdif_rst);
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun ret = cdn_dp_reg_write(dp, CM_LANE_CTRL, LANE_REF_CYC);
942*4882a593Smuzhiyun if (ret)
943*4882a593Smuzhiyun goto err_audio_config;
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun ret = cdn_dp_reg_write(dp, CM_CTRL, 0);
946*4882a593Smuzhiyun if (ret)
947*4882a593Smuzhiyun goto err_audio_config;
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun if (audio->format == AFMT_I2S)
950*4882a593Smuzhiyun cdn_dp_audio_config_i2s(dp, audio);
951*4882a593Smuzhiyun else if (audio->format == AFMT_SPDIF)
952*4882a593Smuzhiyun cdn_dp_audio_config_spdif(dp);
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun ret = cdn_dp_reg_write(dp, AUDIO_PACK_CONTROL, AUDIO_PACK_EN);
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun err_audio_config:
957*4882a593Smuzhiyun if (ret)
958*4882a593Smuzhiyun DRM_DEV_ERROR(dp->dev, "audio config failed: %d\n", ret);
959*4882a593Smuzhiyun return ret;
960*4882a593Smuzhiyun }
961