1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2013 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Permission is hereby granted, free of charge, to any person obtaining a
5*4882a593Smuzhiyun * copy of this software and associated documentation files (the "Software"),
6*4882a593Smuzhiyun * to deal in the Software without restriction, including without limitation
7*4882a593Smuzhiyun * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*4882a593Smuzhiyun * and/or sell copies of the Software, and to permit persons to whom the
9*4882a593Smuzhiyun * Software is furnished to do so, subject to the following conditions:
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * The above copyright notice and this permission notice shall be included in
12*4882a593Smuzhiyun * all copies or substantial portions of the Software.
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15*4882a593Smuzhiyun * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16*4882a593Smuzhiyun * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17*4882a593Smuzhiyun * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18*4882a593Smuzhiyun * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19*4882a593Smuzhiyun * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20*4882a593Smuzhiyun * OTHER DEALINGS IN THE SOFTWARE.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Authors: Christian König <christian.koenig@amd.com>
23*4882a593Smuzhiyun */
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <linux/firmware.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include "radeon.h"
28*4882a593Smuzhiyun #include "radeon_asic.h"
29*4882a593Smuzhiyun #include "rv770d.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /**
32*4882a593Smuzhiyun * uvd_v2_2_fence_emit - emit an fence & trap command
33*4882a593Smuzhiyun *
34*4882a593Smuzhiyun * @rdev: radeon_device pointer
35*4882a593Smuzhiyun * @fence: fence to emit
36*4882a593Smuzhiyun *
37*4882a593Smuzhiyun * Write a fence and a trap command to the ring.
38*4882a593Smuzhiyun */
uvd_v2_2_fence_emit(struct radeon_device * rdev,struct radeon_fence * fence)39*4882a593Smuzhiyun void uvd_v2_2_fence_emit(struct radeon_device *rdev,
40*4882a593Smuzhiyun struct radeon_fence *fence)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun struct radeon_ring *ring = &rdev->ring[fence->ring];
43*4882a593Smuzhiyun uint64_t addr = rdev->fence_drv[fence->ring].gpu_addr;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(UVD_CONTEXT_ID, 0));
46*4882a593Smuzhiyun radeon_ring_write(ring, fence->seq);
47*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA0, 0));
48*4882a593Smuzhiyun radeon_ring_write(ring, lower_32_bits(addr));
49*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA1, 0));
50*4882a593Smuzhiyun radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
51*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_CMD, 0));
52*4882a593Smuzhiyun radeon_ring_write(ring, 0);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA0, 0));
55*4882a593Smuzhiyun radeon_ring_write(ring, 0);
56*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA1, 0));
57*4882a593Smuzhiyun radeon_ring_write(ring, 0);
58*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_CMD, 0));
59*4882a593Smuzhiyun radeon_ring_write(ring, 2);
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /**
63*4882a593Smuzhiyun * uvd_v2_2_semaphore_emit - emit semaphore command
64*4882a593Smuzhiyun *
65*4882a593Smuzhiyun * @rdev: radeon_device pointer
66*4882a593Smuzhiyun * @ring: radeon_ring pointer
67*4882a593Smuzhiyun * @semaphore: semaphore to emit commands for
68*4882a593Smuzhiyun * @emit_wait: true if we should emit a wait command
69*4882a593Smuzhiyun *
70*4882a593Smuzhiyun * Emit a semaphore command (either wait or signal) to the UVD ring.
71*4882a593Smuzhiyun */
uvd_v2_2_semaphore_emit(struct radeon_device * rdev,struct radeon_ring * ring,struct radeon_semaphore * semaphore,bool emit_wait)72*4882a593Smuzhiyun bool uvd_v2_2_semaphore_emit(struct radeon_device *rdev,
73*4882a593Smuzhiyun struct radeon_ring *ring,
74*4882a593Smuzhiyun struct radeon_semaphore *semaphore,
75*4882a593Smuzhiyun bool emit_wait)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun uint64_t addr = semaphore->gpu_addr;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_LOW, 0));
80*4882a593Smuzhiyun radeon_ring_write(ring, (addr >> 3) & 0x000FFFFF);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_HIGH, 0));
83*4882a593Smuzhiyun radeon_ring_write(ring, (addr >> 23) & 0x000FFFFF);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun radeon_ring_write(ring, PACKET0(UVD_SEMA_CMD, 0));
86*4882a593Smuzhiyun radeon_ring_write(ring, emit_wait ? 1 : 0);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun return true;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun /**
92*4882a593Smuzhiyun * uvd_v2_2_resume - memory controller programming
93*4882a593Smuzhiyun *
94*4882a593Smuzhiyun * @rdev: radeon_device pointer
95*4882a593Smuzhiyun *
96*4882a593Smuzhiyun * Let the UVD memory controller know it's offsets
97*4882a593Smuzhiyun */
uvd_v2_2_resume(struct radeon_device * rdev)98*4882a593Smuzhiyun int uvd_v2_2_resume(struct radeon_device *rdev)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun uint64_t addr;
101*4882a593Smuzhiyun uint32_t chip_id, size;
102*4882a593Smuzhiyun int r;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* RV770 uses V1.0 MC */
105*4882a593Smuzhiyun if (rdev->family == CHIP_RV770)
106*4882a593Smuzhiyun return uvd_v1_0_resume(rdev);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun r = radeon_uvd_resume(rdev);
109*4882a593Smuzhiyun if (r)
110*4882a593Smuzhiyun return r;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* program the VCPU memory controller bits 0-27 */
113*4882a593Smuzhiyun addr = rdev->uvd.gpu_addr >> 3;
114*4882a593Smuzhiyun size = RADEON_GPU_PAGE_ALIGN(rdev->uvd_fw->size + 4) >> 3;
115*4882a593Smuzhiyun WREG32(UVD_VCPU_CACHE_OFFSET0, addr);
116*4882a593Smuzhiyun WREG32(UVD_VCPU_CACHE_SIZE0, size);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun addr += size;
119*4882a593Smuzhiyun size = RADEON_UVD_HEAP_SIZE >> 3;
120*4882a593Smuzhiyun WREG32(UVD_VCPU_CACHE_OFFSET1, addr);
121*4882a593Smuzhiyun WREG32(UVD_VCPU_CACHE_SIZE1, size);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun addr += size;
124*4882a593Smuzhiyun size = (RADEON_UVD_STACK_SIZE +
125*4882a593Smuzhiyun (RADEON_UVD_SESSION_SIZE * rdev->uvd.max_handles)) >> 3;
126*4882a593Smuzhiyun WREG32(UVD_VCPU_CACHE_OFFSET2, addr);
127*4882a593Smuzhiyun WREG32(UVD_VCPU_CACHE_SIZE2, size);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* bits 28-31 */
130*4882a593Smuzhiyun addr = (rdev->uvd.gpu_addr >> 28) & 0xF;
131*4882a593Smuzhiyun WREG32(UVD_LMI_ADDR_EXT, (addr << 12) | (addr << 0));
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* bits 32-39 */
134*4882a593Smuzhiyun addr = (rdev->uvd.gpu_addr >> 32) & 0xFF;
135*4882a593Smuzhiyun WREG32(UVD_LMI_EXT40_ADDR, addr | (0x9 << 16) | (0x1 << 31));
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* tell firmware which hardware it is running on */
138*4882a593Smuzhiyun switch (rdev->family) {
139*4882a593Smuzhiyun default:
140*4882a593Smuzhiyun return -EINVAL;
141*4882a593Smuzhiyun case CHIP_RV710:
142*4882a593Smuzhiyun chip_id = 0x01000005;
143*4882a593Smuzhiyun break;
144*4882a593Smuzhiyun case CHIP_RV730:
145*4882a593Smuzhiyun chip_id = 0x01000006;
146*4882a593Smuzhiyun break;
147*4882a593Smuzhiyun case CHIP_RV740:
148*4882a593Smuzhiyun chip_id = 0x01000007;
149*4882a593Smuzhiyun break;
150*4882a593Smuzhiyun case CHIP_CYPRESS:
151*4882a593Smuzhiyun case CHIP_HEMLOCK:
152*4882a593Smuzhiyun chip_id = 0x01000008;
153*4882a593Smuzhiyun break;
154*4882a593Smuzhiyun case CHIP_JUNIPER:
155*4882a593Smuzhiyun chip_id = 0x01000009;
156*4882a593Smuzhiyun break;
157*4882a593Smuzhiyun case CHIP_REDWOOD:
158*4882a593Smuzhiyun chip_id = 0x0100000a;
159*4882a593Smuzhiyun break;
160*4882a593Smuzhiyun case CHIP_CEDAR:
161*4882a593Smuzhiyun chip_id = 0x0100000b;
162*4882a593Smuzhiyun break;
163*4882a593Smuzhiyun case CHIP_SUMO:
164*4882a593Smuzhiyun case CHIP_SUMO2:
165*4882a593Smuzhiyun chip_id = 0x0100000c;
166*4882a593Smuzhiyun break;
167*4882a593Smuzhiyun case CHIP_PALM:
168*4882a593Smuzhiyun chip_id = 0x0100000e;
169*4882a593Smuzhiyun break;
170*4882a593Smuzhiyun case CHIP_CAYMAN:
171*4882a593Smuzhiyun chip_id = 0x0100000f;
172*4882a593Smuzhiyun break;
173*4882a593Smuzhiyun case CHIP_BARTS:
174*4882a593Smuzhiyun chip_id = 0x01000010;
175*4882a593Smuzhiyun break;
176*4882a593Smuzhiyun case CHIP_TURKS:
177*4882a593Smuzhiyun chip_id = 0x01000011;
178*4882a593Smuzhiyun break;
179*4882a593Smuzhiyun case CHIP_CAICOS:
180*4882a593Smuzhiyun chip_id = 0x01000012;
181*4882a593Smuzhiyun break;
182*4882a593Smuzhiyun case CHIP_TAHITI:
183*4882a593Smuzhiyun chip_id = 0x01000014;
184*4882a593Smuzhiyun break;
185*4882a593Smuzhiyun case CHIP_VERDE:
186*4882a593Smuzhiyun chip_id = 0x01000015;
187*4882a593Smuzhiyun break;
188*4882a593Smuzhiyun case CHIP_PITCAIRN:
189*4882a593Smuzhiyun case CHIP_OLAND:
190*4882a593Smuzhiyun chip_id = 0x01000016;
191*4882a593Smuzhiyun break;
192*4882a593Smuzhiyun case CHIP_ARUBA:
193*4882a593Smuzhiyun chip_id = 0x01000017;
194*4882a593Smuzhiyun break;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun WREG32(UVD_VCPU_CHIP_ID, chip_id);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun return 0;
199*4882a593Smuzhiyun }
200